]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/imx6qdl-sabresd.dtsi
ENGR00331506-2 ARM: dts: i.mx6q/dl/sx: Add mma8451 device tree support.
[karo-tx-linux.git] / arch / arm / boot / dts / imx6qdl-sabresd.dtsi
1 /*
2  * Copyright 2012 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 #include <dt-bindings/input/input.h>
14
15 / {
16         aliases {
17                 mxcfb0 = &mxcfb1;
18                 mxcfb1 = &mxcfb2;
19                 mxcfb2 = &mxcfb3;
20                 mxcfb3 = &mxcfb4;
21         };
22
23         battery: max8903@0 {
24                 compatible = "fsl,max8903-charger";
25                 pinctrl-names = "default";
26                 dok_input = <&gpio2 24 1>;
27                 uok_input = <&gpio1 27 1>;
28                 chg_input = <&gpio3 23 1>;
29                 flt_input = <&gpio5 2 1>;
30                 fsl,dcm_always_high;
31                 fsl,dc_valid;
32                 fsl,usb_valid;
33                 status = "okay";
34         };
35
36         leds {
37                 compatible = "gpio-leds";
38
39                 charger-led {
40                         gpios = <&gpio1 2 0>;
41                         linux,default-trigger = "max8903-charger-charging";
42                         retain-state-suspended;
43                 };
44         };
45
46         memory {
47                 reg = <0x10000000 0x40000000>;
48         };
49
50         regulators {
51                 compatible = "simple-bus";
52                 #address-cells = <1>;
53                 #size-cells = <0>;
54
55                 reg_usb_otg_vbus: regulator@0 {
56                         compatible = "regulator-fixed";
57                         reg = <0>;
58                         regulator-name = "usb_otg_vbus";
59                         regulator-min-microvolt = <5000000>;
60                         regulator-max-microvolt = <5000000>;
61                         gpio = <&gpio3 22 0>;
62                         enable-active-high;
63                 };
64
65                 reg_usb_h1_vbus: regulator@1 {
66                         compatible = "regulator-fixed";
67                         reg = <1>;
68                         regulator-name = "usb_h1_vbus";
69                         regulator-min-microvolt = <5000000>;
70                         regulator-max-microvolt = <5000000>;
71                         gpio = <&gpio1 29 0>;
72                         enable-active-high;
73                 };
74
75                 reg_audio: regulator@2 {
76                         compatible = "regulator-fixed";
77                         reg = <2>;
78                         regulator-name = "wm8962-supply";
79                         gpio = <&gpio4 10 0>;
80                         enable-active-high;
81                 };
82
83                 reg_sensor: regulator@3 {
84                         compatible = "regulator-fixed";
85                         reg = <3>;
86                         regulator-name = "sensor-supply";
87                         regulator-min-microvolt = <3300000>;
88                         regulator-max-microvolt = <3300000>;
89                         gpio = <&gpio2 31 0>;
90                         startup-delay-us = <500>;
91                         enable-active-high;
92                 };
93         };
94
95         gpio-keys {
96                 compatible = "gpio-keys";
97                 pinctrl-names = "default";
98                 pinctrl-0 = <&pinctrl_gpio_keys>;
99
100                 power {
101                         label = "Power Button";
102                         gpios = <&gpio3 29 0>;
103                         gpio-key,wakeup;
104                         linux,code = <KEY_POWER>;
105                 };
106
107                 volume-up {
108                         label = "Volume Up";
109                         gpios = <&gpio1 4 0>;
110                         gpio-key,wakeup;
111                         linux,code = <KEY_VOLUMEUP>;
112                 };
113
114                 volume-down {
115                         label = "Volume Down";
116                         gpios = <&gpio1 5 0>;
117                         gpio-key,wakeup;
118                         linux,code = <KEY_VOLUMEDOWN>;
119                 };
120         };
121
122         sound {
123                 compatible = "fsl,imx6q-sabresd-wm8962",
124                            "fsl,imx-audio-wm8962";
125                 model = "wm8962-audio";
126                 ssi-controller = <&ssi2>;
127                 audio-codec = <&codec>;
128                 audio-routing =
129                         "Headphone Jack", "HPOUTL",
130                         "Headphone Jack", "HPOUTR",
131                         "Ext Spk", "SPKOUTL",
132                         "Ext Spk", "SPKOUTR",
133                         "MICBIAS", "AMIC",
134                         "IN3R", "MICBIAS",
135                         "DMIC", "MICBIAS",
136                         "DMICDAT", "DMIC";
137                 mux-int-port = <2>;
138                 mux-ext-port = <3>;
139         };
140
141         sound-hdmi {
142                 compatible = "fsl,imx6q-audio-hdmi",
143                              "fsl,imx-audio-hdmi";
144                 model = "imx-audio-hdmi";
145                 hdmi-controller = <&hdmi_audio>;
146         };
147
148         mxcfb1: fb@0 {
149                 compatible = "fsl,mxc_sdc_fb";
150                 disp_dev = "ldb";
151                 interface_pix_fmt = "RGB666";
152                 default_bpp = <16>;
153                 int_clk = <0>;
154                 late_init = <0>;
155                 status = "disabled";
156         };
157
158         mxcfb2: fb@1 {
159                 compatible = "fsl,mxc_sdc_fb";
160                 disp_dev = "hdmi";
161                 interface_pix_fmt = "RGB24";
162                 mode_str ="1920x1080M@60";
163                 default_bpp = <24>;
164                 int_clk = <0>;
165                 late_init = <0>;
166                 status = "disabled";
167         };
168
169         mxcfb3: fb@2 {
170                 compatible = "fsl,mxc_sdc_fb";
171                 disp_dev = "lcd";
172                 interface_pix_fmt = "RGB565";
173                 mode_str ="CLAA-WVGA";
174                 default_bpp = <16>;
175                 int_clk = <0>;
176                 late_init = <0>;
177                 status = "disabled";
178         };
179
180         mxcfb4: fb@3 {
181                 compatible = "fsl,mxc_sdc_fb";
182                 disp_dev = "ldb";
183                 interface_pix_fmt = "RGB666";
184                 default_bpp = <16>;
185                 int_clk = <0>;
186                 late_init = <0>;
187                 status = "disabled";
188         };
189
190         lcd@0 {
191                 compatible = "fsl,lcd";
192                 ipu_id = <0>;
193                 disp_id = <0>;
194                 default_ifmt = "RGB565";
195                 pinctrl-names = "default";
196                 pinctrl-0 = <&pinctrl_ipu1>;
197                 status = "okay";
198         };
199
200         backlight {
201                 compatible = "pwm-backlight";
202                 pwms = <&pwm1 0 5000000>;
203                 brightness-levels = <0 4 8 16 32 64 128 255>;
204                 default-brightness-level = <7>;
205                 status = "okay";
206         };
207
208         v4l2_out {
209                 compatible = "fsl,mxc_v4l2_output";
210                 status = "okay";
211         };
212 };
213
214 &audmux {
215         pinctrl-names = "default";
216         pinctrl-0 = <&pinctrl_audmux>;
217         status = "okay";
218 };
219
220 &ecspi1 {
221         fsl,spi-num-chipselects = <1>;
222         cs-gpios = <&gpio4 9 0>;
223         pinctrl-names = "default";
224         pinctrl-0 = <&pinctrl_ecspi1>;
225         status = "okay";
226
227         flash: m25p80@0 {
228                 #address-cells = <1>;
229                 #size-cells = <1>;
230                 compatible = "st,m25p32";
231                 spi-max-frequency = <20000000>;
232                 reg = <0>;
233         };
234 };
235
236 &fec {
237         pinctrl-names = "default";
238         pinctrl-0 = <&pinctrl_enet>;
239         phy-mode = "rgmii";
240         phy-reset-gpios = <&gpio1 25 0>;
241         status = "okay";
242 };
243
244 &i2c1 {
245         clock-frequency = <100000>;
246         pinctrl-names = "default";
247         pinctrl-0 = <&pinctrl_i2c1>;
248         status = "okay";
249
250         codec: wm8962@1a {
251                 compatible = "wlf,wm8962";
252                 reg = <0x1a>;
253                 clocks = <&clks 201>;
254                 DCVDD-supply = <&reg_audio>;
255                 DBVDD-supply = <&reg_audio>;
256                 AVDD-supply = <&reg_audio>;
257                 CPVDD-supply = <&reg_audio>;
258                 MICVDD-supply = <&reg_audio>;
259                 PLLVDD-supply = <&reg_audio>;
260                 SPKVDD1-supply = <&reg_audio>;
261                 SPKVDD2-supply = <&reg_audio>;
262                 gpio-cfg = <
263                         0x0000 /* 0:Default */
264                         0x0000 /* 1:Default */
265                         0x0013 /* 2:FN_DMICCLK */
266                         0x0000 /* 3:Default */
267                         0x8014 /* 4:FN_DMICCDAT */
268                         0x0000 /* 5:Default */
269                 >;
270        };
271
272         mma8451@1c {
273                 compatible = "fsl,mma8451";
274                 reg = <0x1c>;
275                 position = <0>;
276                 vdd-supply = <&reg_sensor>;
277                 vddio-supply = <&reg_sensor>;
278                 interrupt-parent = <&gpio1>;
279                 interrupts = <18 8>;
280                 interrupt-route = <1>;
281         };
282 };
283
284 &i2c2 {
285         clock-frequency = <100000>;
286         pinctrl-names = "default";
287         pinctrl-0 = <&pinctrl_i2c2>;
288         status = "okay";
289
290         hdmi: edid@50 {
291                 compatible = "fsl,imx6-hdmi-i2c";
292                 reg = <0x50>;
293         };
294
295         max11801@48 {
296                 compatible = "maxim,max11801";
297                 reg = <0x48>;
298                 interrupt-parent = <&gpio3>;
299                 interrupts = <26 2>;
300                 work-mode = <1>;/*DCM mode*/
301         };
302 };
303
304 &i2c3 {
305         clock-frequency = <100000>;
306         pinctrl-names = "default";
307         pinctrl-0 = <&pinctrl_i2c3>;
308         status = "okay";
309
310         egalax_ts@04 {
311                 compatible = "eeti,egalax_ts";
312                 reg = <0x04>;
313                 interrupt-parent = <&gpio6>;
314                 interrupts = <7 2>;
315                 wakeup-gpios = <&gpio6 7 0>;
316         };
317 };
318
319 &iomuxc {
320         pinctrl-names = "default";
321         pinctrl-0 = <&pinctrl_hog>;
322
323         imx6qdl-sabresd {
324                 pinctrl_hog: hoggrp {
325                         fsl,pins = <
326                                 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x80000000
327                                 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x80000000
328                                 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x80000000
329                                 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x80000000
330                                 MX6QDL_PAD_GPIO_0__CCM_CLKO1    0x130b0
331                                 MX6QDL_PAD_NANDF_CLE__GPIO6_IO07 0x80000000
332                                 MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x80000000
333                                 MX6QDL_PAD_EIM_D22__GPIO3_IO22  0x80000000
334                                 MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x80000000
335                                 MX6QDL_PAD_EIM_D26__GPIO3_IO26 0x80000000
336                                 MX6QDL_PAD_EIM_CS1__GPIO2_IO24 0x80000000
337                                 MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x80000000
338                                 MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x80000000
339                                 MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x80000000
340                                 MX6QDL_PAD_EIM_EB3__GPIO2_IO31 0x80000000
341                                 MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x80000000
342                         >;
343                 };
344
345                 pinctrl_audmux: audmuxgrp {
346                         fsl,pins = <
347                                 MX6QDL_PAD_CSI0_DAT7__AUD3_RXD          0x130b0
348                                 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC          0x130b0
349                                 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD          0x110b0
350                                 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS         0x130b0
351                         >;
352                 };
353
354                 pinctrl_ecspi1: ecspi1grp {
355                         fsl,pins = <
356                                 MX6QDL_PAD_KEY_COL1__ECSPI1_MISO        0x100b1
357                                 MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI        0x100b1
358                                 MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK        0x100b1
359                         >;
360                 };
361
362                 pinctrl_enet: enetgrp {
363                         fsl,pins = <
364                                 MX6QDL_PAD_ENET_MDIO__ENET_MDIO         0x1b0b0
365                                 MX6QDL_PAD_ENET_MDC__ENET_MDC           0x1b0b0
366                                 MX6QDL_PAD_RGMII_TXC__RGMII_TXC         0x1b0b0
367                                 MX6QDL_PAD_RGMII_TD0__RGMII_TD0         0x1b0b0
368                                 MX6QDL_PAD_RGMII_TD1__RGMII_TD1         0x1b0b0
369                                 MX6QDL_PAD_RGMII_TD2__RGMII_TD2         0x1b0b0
370                                 MX6QDL_PAD_RGMII_TD3__RGMII_TD3         0x1b0b0
371                                 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL   0x1b0b0
372                                 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK    0x1b0b0
373                                 MX6QDL_PAD_RGMII_RXC__RGMII_RXC         0x1b0b0
374                                 MX6QDL_PAD_RGMII_RD0__RGMII_RD0         0x1b0b0
375                                 MX6QDL_PAD_RGMII_RD1__RGMII_RD1         0x1b0b0
376                                 MX6QDL_PAD_RGMII_RD2__RGMII_RD2         0x1b0b0
377                                 MX6QDL_PAD_RGMII_RD3__RGMII_RD3         0x1b0b0
378                                 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL   0x1b0b0
379                                 MX6QDL_PAD_GPIO_16__ENET_REF_CLK        0x4001b0a8
380                         >;
381                 };
382
383                 pinctrl_gpio_keys: gpio_keysgrp {
384                         fsl,pins = <
385                                 MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x80000000
386                                 MX6QDL_PAD_GPIO_4__GPIO1_IO04  0x80000000
387                                 MX6QDL_PAD_GPIO_5__GPIO1_IO05  0x80000000
388                         >;
389                 };
390
391                 pinctrl_hdmi_cec: hdmicecgrp {
392                         fsl,pins = <
393                                 MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
394                         >;
395                 };
396
397                 pinctrl_hdmi_hdcp: hdmihdcpgrp {
398                         fsl,pins = <
399                                 MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
400                                 MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
401                         >;
402                 };
403
404                 pinctrl_i2c1: i2c1grp {
405                         fsl,pins = <
406                                 MX6QDL_PAD_CSI0_DAT8__I2C1_SDA          0x4001b8b1
407                                 MX6QDL_PAD_CSI0_DAT9__I2C1_SCL          0x4001b8b1
408                         >;
409                 };
410
411                 pinctrl_i2c2: i2c2grp {
412                         fsl,pins = <
413                                 MX6QDL_PAD_KEY_COL3__I2C2_SCL           0x4001b8b1
414                                 MX6QDL_PAD_KEY_ROW3__I2C2_SDA           0x4001b8b1
415                          >;
416                 };
417
418                 pinctrl_i2c3: i2c3grp {
419                         fsl,pins = <
420                                 MX6QDL_PAD_GPIO_3__I2C3_SCL             0x4001b8b1
421                                 MX6QDL_PAD_GPIO_6__I2C3_SDA             0x4001b8b1
422                         >;
423                 };
424
425                 pinctrl_ipu1: ipu1grp {
426                         fsl,pins = <
427                                 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
428                                 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
429                                 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
430                                 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
431                                 MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04        0x80000000
432                                 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00   0x10
433                                 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
434                                 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
435                                 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
436                                 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
437                                 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
438                                 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
439                                 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
440                                 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
441                                 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
442                                 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
443                                 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
444                                 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
445                                 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
446                                 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
447                                 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
448                                 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
449                                 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
450                                 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
451                                 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
452                                 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
453                                 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
454                                 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
455                                 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
456                         >;
457                 };
458
459                 pinctrl_pwm1: pwm1grp {
460                         fsl,pins = <
461                                 MX6QDL_PAD_SD1_DAT3__PWM1_OUT           0x1b0b1
462                         >;
463                 };
464
465                 pinctrl_uart1: uart1grp {
466                         fsl,pins = <
467                                 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA    0x1b0b1
468                                 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA    0x1b0b1
469                         >;
470                 };
471
472                 pinctrl_uart5_1: uart5grp-1 {
473                         fsl,pins = <
474                                 MX6QDL_PAD_KEY_COL1__UART5_TX_DATA      0x1b0b1
475                                 MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA      0x1b0b1
476                                 MX6QDL_PAD_KEY_COL4__UART5_RTS_B        0x1b0b1
477                                 MX6QDL_PAD_KEY_ROW4__UART5_CTS_B        0x1b0b1
478                         >;
479                 };
480
481                 pinctrl_uart5dte_1: uart5dtegrp-1 {
482                         fsl,pins = <
483                                 MX6QDL_PAD_KEY_ROW1__UART5_TX_DATA      0x1b0b1
484                                 MX6QDL_PAD_KEY_COL1__UART5_RX_DATA      0x1b0b1
485                                 MX6QDL_PAD_KEY_ROW4__UART5_RTS_B        0x1b0b1
486                                 MX6QDL_PAD_KEY_COL4__UART5_CTS_B        0x1b0b1
487                         >;
488                 };
489
490                 pinctrl_usbotg: usbotggrp {
491                         fsl,pins = <
492                                 MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID       0x17059
493                         >;
494                 };
495
496                 pinctrl_usdhc2: usdhc2grp {
497                         fsl,pins = <
498                                 MX6QDL_PAD_SD2_CMD__SD2_CMD             0x17059
499                                 MX6QDL_PAD_SD2_CLK__SD2_CLK             0x10059
500                                 MX6QDL_PAD_SD2_DAT0__SD2_DATA0          0x17059
501                                 MX6QDL_PAD_SD2_DAT1__SD2_DATA1          0x17059
502                                 MX6QDL_PAD_SD2_DAT2__SD2_DATA2          0x17059
503                                 MX6QDL_PAD_SD2_DAT3__SD2_DATA3          0x17059
504                                 MX6QDL_PAD_NANDF_D4__SD2_DATA4          0x17059
505                                 MX6QDL_PAD_NANDF_D5__SD2_DATA5          0x17059
506                                 MX6QDL_PAD_NANDF_D6__SD2_DATA6          0x17059
507                                 MX6QDL_PAD_NANDF_D7__SD2_DATA7          0x17059
508                         >;
509                 };
510
511                 pinctrl_usdhc3: usdhc3grp {
512                         fsl,pins = <
513                                 MX6QDL_PAD_SD3_CMD__SD3_CMD             0x17059
514                                 MX6QDL_PAD_SD3_CLK__SD3_CLK             0x10059
515                                 MX6QDL_PAD_SD3_DAT0__SD3_DATA0          0x17059
516                                 MX6QDL_PAD_SD3_DAT1__SD3_DATA1          0x17059
517                                 MX6QDL_PAD_SD3_DAT2__SD3_DATA2          0x17059
518                                 MX6QDL_PAD_SD3_DAT3__SD3_DATA3          0x17059
519                                 MX6QDL_PAD_SD3_DAT4__SD3_DATA4          0x17059
520                                 MX6QDL_PAD_SD3_DAT5__SD3_DATA5          0x17059
521                                 MX6QDL_PAD_SD3_DAT6__SD3_DATA6          0x17059
522                                 MX6QDL_PAD_SD3_DAT7__SD3_DATA7          0x17059
523                         >;
524                 };
525         };
526 };
527
528 &dcic1 {
529         dcic_id = <0>;
530         dcic_mux = "dcic-hdmi";
531         status = "okay";
532 };
533
534 &dcic2 {
535         dcic_id = <1>;
536         dcic_mux = "dcic-lvds1";
537         status = "okay";
538 };
539
540 &hdmi_audio {
541         status = "okay";
542 };
543
544 &hdmi_cec {
545         pinctrl-names = "default";
546         pinctrl-0 = <&pinctrl_hdmi_cec>;
547         status = "okay";
548 };
549
550 &hdmi_core {
551         ipu_id = <0>;
552         disp_id = <0>;
553         status = "okay";
554 };
555
556 &hdmi_video {
557         fsl,phy_reg_vlev = <0x0294>;
558         fsl,phy_reg_cksymtx = <0x800d>;
559         status = "okay";
560 };
561
562 &ldb {
563         status = "okay";
564
565         lvds-channel@0 {
566                 fsl,data-mapping = "spwg";
567                 fsl,data-width = <18>;
568                 status = "okay";
569
570                 display-timings {
571                         native-mode = <&timing0>;
572                         timing0: hsd100pxn1 {
573                                 clock-frequency = <65000000>;
574                                 hactive = <1024>;
575                                 vactive = <768>;
576                                 hback-porch = <220>;
577                                 hfront-porch = <40>;
578                                 vback-porch = <21>;
579                                 vfront-porch = <7>;
580                                 hsync-len = <60>;
581                                 vsync-len = <10>;
582                         };
583                 };
584         };
585
586         lvds-channel@1 {
587                 fsl,data-mapping = "spwg";
588                 fsl,data-width = <18>;
589                 primary;
590                 status = "okay";
591
592                 display-timings {
593                         native-mode = <&timing1>;
594                         timing1: hsd100pxn1 {
595                                 clock-frequency = <65000000>;
596                                 hactive = <1024>;
597                                 vactive = <768>;
598                                 hback-porch = <220>;
599                                 hfront-porch = <40>;
600                                 vback-porch = <21>;
601                                 vfront-porch = <7>;
602                                 hsync-len = <60>;
603                                 vsync-len = <10>;
604                         };
605                 };
606         };
607 };
608
609 &pwm1 {
610         pinctrl-names = "default";
611         pinctrl-0 = <&pinctrl_pwm1>;
612         status = "okay";
613 };
614
615 &ssi2 {
616         fsl,mode = "i2s-slave";
617         status = "okay";
618 };
619
620 &uart1 {
621         pinctrl-names = "default";
622         pinctrl-0 = <&pinctrl_uart1>;
623         status = "okay";
624 };
625
626 &usbh1 {
627         vbus-supply = <&reg_usb_h1_vbus>;
628         status = "okay";
629 };
630
631 &usbotg {
632         vbus-supply = <&reg_usb_otg_vbus>;
633         pinctrl-names = "default";
634         pinctrl-0 = <&pinctrl_usbotg>;
635         disable-over-current;
636         status = "okay";
637 };
638
639 &usdhc2 {
640         pinctrl-names = "default";
641         pinctrl-0 = <&pinctrl_usdhc2>;
642         bus-width = <8>;
643         cd-gpios = <&gpio2 2 0>;
644         wp-gpios = <&gpio2 3 0>;
645         status = "okay";
646 };
647
648 &usdhc3 {
649         pinctrl-names = "default";
650         pinctrl-0 = <&pinctrl_usdhc3>;
651         bus-width = <8>;
652         cd-gpios = <&gpio2 0 0>;
653         wp-gpios = <&gpio2 1 0>;
654         status = "okay";
655 };