]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/mach-davinci/dm365.c
Merge remote-tracking branch 'xfs/for-next'
[karo-tx-linux.git] / arch / arm / mach-davinci / dm365.c
1 /*
2  * TI DaVinci DM365 chip specific setup
3  *
4  * Copyright (C) 2009 Texas Instruments
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License as
8  * published by the Free Software Foundation version 2.
9  *
10  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11  * kind, whether express or implied; without even the implied warranty
12  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15 #include <linux/init.h>
16 #include <linux/clk.h>
17 #include <linux/serial_8250.h>
18 #include <linux/platform_device.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/spi/spi.h>
21 #include <linux/platform_data/edma.h>
22
23 #include <asm/mach/map.h>
24
25 #include <mach/cputype.h>
26 #include <mach/psc.h>
27 #include <mach/mux.h>
28 #include <mach/irqs.h>
29 #include <mach/time.h>
30 #include <mach/serial.h>
31 #include <mach/common.h>
32 #include <linux/platform_data/keyscan-davinci.h>
33 #include <linux/platform_data/spi-davinci.h>
34 #include <mach/gpio-davinci.h>
35
36 #include "davinci.h"
37 #include "clock.h"
38 #include "mux.h"
39 #include "asp.h"
40
41 #define DM365_REF_FREQ          24000000        /* 24 MHz on the DM365 EVM */
42 #define DM365_RTC_BASE                  0x01c69000
43 #define DM365_KEYSCAN_BASE              0x01c69400
44 #define DM365_OSD_BASE                  0x01c71c00
45 #define DM365_VENC_BASE                 0x01c71e00
46 #define DAVINCI_DM365_VC_BASE           0x01d0c000
47 #define DAVINCI_DMA_VC_TX               2
48 #define DAVINCI_DMA_VC_RX               3
49 #define DM365_EMAC_BASE                 0x01d07000
50 #define DM365_EMAC_MDIO_BASE            (DM365_EMAC_BASE + 0x4000)
51 #define DM365_EMAC_CNTRL_OFFSET         0x0000
52 #define DM365_EMAC_CNTRL_MOD_OFFSET     0x3000
53 #define DM365_EMAC_CNTRL_RAM_OFFSET     0x1000
54 #define DM365_EMAC_CNTRL_RAM_SIZE       0x2000
55
56 static struct pll_data pll1_data = {
57         .num            = 1,
58         .phys_base      = DAVINCI_PLL1_BASE,
59         .flags          = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
60 };
61
62 static struct pll_data pll2_data = {
63         .num            = 2,
64         .phys_base      = DAVINCI_PLL2_BASE,
65         .flags          = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
66 };
67
68 static struct clk ref_clk = {
69         .name           = "ref_clk",
70         .rate           = DM365_REF_FREQ,
71 };
72
73 static struct clk pll1_clk = {
74         .name           = "pll1",
75         .parent         = &ref_clk,
76         .flags          = CLK_PLL,
77         .pll_data       = &pll1_data,
78 };
79
80 static struct clk pll1_aux_clk = {
81         .name           = "pll1_aux_clk",
82         .parent         = &pll1_clk,
83         .flags          = CLK_PLL | PRE_PLL,
84 };
85
86 static struct clk pll1_sysclkbp = {
87         .name           = "pll1_sysclkbp",
88         .parent         = &pll1_clk,
89         .flags          = CLK_PLL | PRE_PLL,
90         .div_reg        = BPDIV
91 };
92
93 static struct clk clkout0_clk = {
94         .name           = "clkout0",
95         .parent         = &pll1_clk,
96         .flags          = CLK_PLL | PRE_PLL,
97 };
98
99 static struct clk pll1_sysclk1 = {
100         .name           = "pll1_sysclk1",
101         .parent         = &pll1_clk,
102         .flags          = CLK_PLL,
103         .div_reg        = PLLDIV1,
104 };
105
106 static struct clk pll1_sysclk2 = {
107         .name           = "pll1_sysclk2",
108         .parent         = &pll1_clk,
109         .flags          = CLK_PLL,
110         .div_reg        = PLLDIV2,
111 };
112
113 static struct clk pll1_sysclk3 = {
114         .name           = "pll1_sysclk3",
115         .parent         = &pll1_clk,
116         .flags          = CLK_PLL,
117         .div_reg        = PLLDIV3,
118 };
119
120 static struct clk pll1_sysclk4 = {
121         .name           = "pll1_sysclk4",
122         .parent         = &pll1_clk,
123         .flags          = CLK_PLL,
124         .div_reg        = PLLDIV4,
125 };
126
127 static struct clk pll1_sysclk5 = {
128         .name           = "pll1_sysclk5",
129         .parent         = &pll1_clk,
130         .flags          = CLK_PLL,
131         .div_reg        = PLLDIV5,
132 };
133
134 static struct clk pll1_sysclk6 = {
135         .name           = "pll1_sysclk6",
136         .parent         = &pll1_clk,
137         .flags          = CLK_PLL,
138         .div_reg        = PLLDIV6,
139 };
140
141 static struct clk pll1_sysclk7 = {
142         .name           = "pll1_sysclk7",
143         .parent         = &pll1_clk,
144         .flags          = CLK_PLL,
145         .div_reg        = PLLDIV7,
146 };
147
148 static struct clk pll1_sysclk8 = {
149         .name           = "pll1_sysclk8",
150         .parent         = &pll1_clk,
151         .flags          = CLK_PLL,
152         .div_reg        = PLLDIV8,
153 };
154
155 static struct clk pll1_sysclk9 = {
156         .name           = "pll1_sysclk9",
157         .parent         = &pll1_clk,
158         .flags          = CLK_PLL,
159         .div_reg        = PLLDIV9,
160 };
161
162 static struct clk pll2_clk = {
163         .name           = "pll2",
164         .parent         = &ref_clk,
165         .flags          = CLK_PLL,
166         .pll_data       = &pll2_data,
167 };
168
169 static struct clk pll2_aux_clk = {
170         .name           = "pll2_aux_clk",
171         .parent         = &pll2_clk,
172         .flags          = CLK_PLL | PRE_PLL,
173 };
174
175 static struct clk clkout1_clk = {
176         .name           = "clkout1",
177         .parent         = &pll2_clk,
178         .flags          = CLK_PLL | PRE_PLL,
179 };
180
181 static struct clk pll2_sysclk1 = {
182         .name           = "pll2_sysclk1",
183         .parent         = &pll2_clk,
184         .flags          = CLK_PLL,
185         .div_reg        = PLLDIV1,
186 };
187
188 static struct clk pll2_sysclk2 = {
189         .name           = "pll2_sysclk2",
190         .parent         = &pll2_clk,
191         .flags          = CLK_PLL,
192         .div_reg        = PLLDIV2,
193 };
194
195 static struct clk pll2_sysclk3 = {
196         .name           = "pll2_sysclk3",
197         .parent         = &pll2_clk,
198         .flags          = CLK_PLL,
199         .div_reg        = PLLDIV3,
200 };
201
202 static struct clk pll2_sysclk4 = {
203         .name           = "pll2_sysclk4",
204         .parent         = &pll2_clk,
205         .flags          = CLK_PLL,
206         .div_reg        = PLLDIV4,
207 };
208
209 static struct clk pll2_sysclk5 = {
210         .name           = "pll2_sysclk5",
211         .parent         = &pll2_clk,
212         .flags          = CLK_PLL,
213         .div_reg        = PLLDIV5,
214 };
215
216 static struct clk pll2_sysclk6 = {
217         .name           = "pll2_sysclk6",
218         .parent         = &pll2_clk,
219         .flags          = CLK_PLL,
220         .div_reg        = PLLDIV6,
221 };
222
223 static struct clk pll2_sysclk7 = {
224         .name           = "pll2_sysclk7",
225         .parent         = &pll2_clk,
226         .flags          = CLK_PLL,
227         .div_reg        = PLLDIV7,
228 };
229
230 static struct clk pll2_sysclk8 = {
231         .name           = "pll2_sysclk8",
232         .parent         = &pll2_clk,
233         .flags          = CLK_PLL,
234         .div_reg        = PLLDIV8,
235 };
236
237 static struct clk pll2_sysclk9 = {
238         .name           = "pll2_sysclk9",
239         .parent         = &pll2_clk,
240         .flags          = CLK_PLL,
241         .div_reg        = PLLDIV9,
242 };
243
244 static struct clk vpss_dac_clk = {
245         .name           = "vpss_dac",
246         .parent         = &pll1_sysclk3,
247         .lpsc           = DM365_LPSC_DAC_CLK,
248 };
249
250 static struct clk vpss_master_clk = {
251         .name           = "vpss_master",
252         .parent         = &pll1_sysclk5,
253         .lpsc           = DM365_LPSC_VPSSMSTR,
254         .flags          = CLK_PSC,
255 };
256
257 static struct clk vpss_slave_clk = {
258         .name           = "vpss_slave",
259         .parent         = &pll1_sysclk5,
260         .lpsc           = DAVINCI_LPSC_VPSSSLV,
261 };
262
263 static struct clk arm_clk = {
264         .name           = "arm_clk",
265         .parent         = &pll2_sysclk2,
266         .lpsc           = DAVINCI_LPSC_ARM,
267         .flags          = ALWAYS_ENABLED,
268 };
269
270 static struct clk uart0_clk = {
271         .name           = "uart0",
272         .parent         = &pll1_aux_clk,
273         .lpsc           = DAVINCI_LPSC_UART0,
274 };
275
276 static struct clk uart1_clk = {
277         .name           = "uart1",
278         .parent         = &pll1_sysclk4,
279         .lpsc           = DAVINCI_LPSC_UART1,
280 };
281
282 static struct clk i2c_clk = {
283         .name           = "i2c",
284         .parent         = &pll1_aux_clk,
285         .lpsc           = DAVINCI_LPSC_I2C,
286 };
287
288 static struct clk mmcsd0_clk = {
289         .name           = "mmcsd0",
290         .parent         = &pll1_sysclk8,
291         .lpsc           = DAVINCI_LPSC_MMC_SD,
292 };
293
294 static struct clk mmcsd1_clk = {
295         .name           = "mmcsd1",
296         .parent         = &pll1_sysclk4,
297         .lpsc           = DM365_LPSC_MMC_SD1,
298 };
299
300 static struct clk spi0_clk = {
301         .name           = "spi0",
302         .parent         = &pll1_sysclk4,
303         .lpsc           = DAVINCI_LPSC_SPI,
304 };
305
306 static struct clk spi1_clk = {
307         .name           = "spi1",
308         .parent         = &pll1_sysclk4,
309         .lpsc           = DM365_LPSC_SPI1,
310 };
311
312 static struct clk spi2_clk = {
313         .name           = "spi2",
314         .parent         = &pll1_sysclk4,
315         .lpsc           = DM365_LPSC_SPI2,
316 };
317
318 static struct clk spi3_clk = {
319         .name           = "spi3",
320         .parent         = &pll1_sysclk4,
321         .lpsc           = DM365_LPSC_SPI3,
322 };
323
324 static struct clk spi4_clk = {
325         .name           = "spi4",
326         .parent         = &pll1_aux_clk,
327         .lpsc           = DM365_LPSC_SPI4,
328 };
329
330 static struct clk gpio_clk = {
331         .name           = "gpio",
332         .parent         = &pll1_sysclk4,
333         .lpsc           = DAVINCI_LPSC_GPIO,
334 };
335
336 static struct clk aemif_clk = {
337         .name           = "aemif",
338         .parent         = &pll1_sysclk4,
339         .lpsc           = DAVINCI_LPSC_AEMIF,
340 };
341
342 static struct clk pwm0_clk = {
343         .name           = "pwm0",
344         .parent         = &pll1_aux_clk,
345         .lpsc           = DAVINCI_LPSC_PWM0,
346 };
347
348 static struct clk pwm1_clk = {
349         .name           = "pwm1",
350         .parent         = &pll1_aux_clk,
351         .lpsc           = DAVINCI_LPSC_PWM1,
352 };
353
354 static struct clk pwm2_clk = {
355         .name           = "pwm2",
356         .parent         = &pll1_aux_clk,
357         .lpsc           = DAVINCI_LPSC_PWM2,
358 };
359
360 static struct clk pwm3_clk = {
361         .name           = "pwm3",
362         .parent         = &ref_clk,
363         .lpsc           = DM365_LPSC_PWM3,
364 };
365
366 static struct clk timer0_clk = {
367         .name           = "timer0",
368         .parent         = &pll1_aux_clk,
369         .lpsc           = DAVINCI_LPSC_TIMER0,
370 };
371
372 static struct clk timer1_clk = {
373         .name           = "timer1",
374         .parent         = &pll1_aux_clk,
375         .lpsc           = DAVINCI_LPSC_TIMER1,
376 };
377
378 static struct clk timer2_clk = {
379         .name           = "timer2",
380         .parent         = &pll1_aux_clk,
381         .lpsc           = DAVINCI_LPSC_TIMER2,
382         .usecount       = 1,
383 };
384
385 static struct clk timer3_clk = {
386         .name           = "timer3",
387         .parent         = &pll1_aux_clk,
388         .lpsc           = DM365_LPSC_TIMER3,
389 };
390
391 static struct clk usb_clk = {
392         .name           = "usb",
393         .parent         = &pll1_aux_clk,
394         .lpsc           = DAVINCI_LPSC_USB,
395 };
396
397 static struct clk emac_clk = {
398         .name           = "emac",
399         .parent         = &pll1_sysclk4,
400         .lpsc           = DM365_LPSC_EMAC,
401 };
402
403 static struct clk voicecodec_clk = {
404         .name           = "voice_codec",
405         .parent         = &pll2_sysclk4,
406         .lpsc           = DM365_LPSC_VOICE_CODEC,
407 };
408
409 static struct clk asp0_clk = {
410         .name           = "asp0",
411         .parent         = &pll1_sysclk4,
412         .lpsc           = DM365_LPSC_McBSP1,
413 };
414
415 static struct clk rto_clk = {
416         .name           = "rto",
417         .parent         = &pll1_sysclk4,
418         .lpsc           = DM365_LPSC_RTO,
419 };
420
421 static struct clk mjcp_clk = {
422         .name           = "mjcp",
423         .parent         = &pll1_sysclk3,
424         .lpsc           = DM365_LPSC_MJCP,
425 };
426
427 static struct clk_lookup dm365_clks[] = {
428         CLK(NULL, "ref", &ref_clk),
429         CLK(NULL, "pll1", &pll1_clk),
430         CLK(NULL, "pll1_aux", &pll1_aux_clk),
431         CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
432         CLK(NULL, "clkout0", &clkout0_clk),
433         CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
434         CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
435         CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
436         CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
437         CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
438         CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
439         CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
440         CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
441         CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
442         CLK(NULL, "pll2", &pll2_clk),
443         CLK(NULL, "pll2_aux", &pll2_aux_clk),
444         CLK(NULL, "clkout1", &clkout1_clk),
445         CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
446         CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
447         CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
448         CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
449         CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
450         CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
451         CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
452         CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
453         CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
454         CLK(NULL, "vpss_dac", &vpss_dac_clk),
455         CLK("vpss", "master", &vpss_master_clk),
456         CLK("vpss", "slave", &vpss_slave_clk),
457         CLK(NULL, "arm", &arm_clk),
458         CLK("serial8250.0", NULL, &uart0_clk),
459         CLK("serial8250.1", NULL, &uart1_clk),
460         CLK("i2c_davinci.1", NULL, &i2c_clk),
461         CLK("da830-mmc.0", NULL, &mmcsd0_clk),
462         CLK("da830-mmc.1", NULL, &mmcsd1_clk),
463         CLK("spi_davinci.0", NULL, &spi0_clk),
464         CLK("spi_davinci.1", NULL, &spi1_clk),
465         CLK("spi_davinci.2", NULL, &spi2_clk),
466         CLK("spi_davinci.3", NULL, &spi3_clk),
467         CLK("spi_davinci.4", NULL, &spi4_clk),
468         CLK(NULL, "gpio", &gpio_clk),
469         CLK(NULL, "aemif", &aemif_clk),
470         CLK(NULL, "pwm0", &pwm0_clk),
471         CLK(NULL, "pwm1", &pwm1_clk),
472         CLK(NULL, "pwm2", &pwm2_clk),
473         CLK(NULL, "pwm3", &pwm3_clk),
474         CLK(NULL, "timer0", &timer0_clk),
475         CLK(NULL, "timer1", &timer1_clk),
476         CLK("watchdog", NULL, &timer2_clk),
477         CLK(NULL, "timer3", &timer3_clk),
478         CLK(NULL, "usb", &usb_clk),
479         CLK("davinci_emac.1", NULL, &emac_clk),
480         CLK("davinci_mdio.0", "fck", &emac_clk),
481         CLK("davinci_voicecodec", NULL, &voicecodec_clk),
482         CLK("davinci-mcbsp", NULL, &asp0_clk),
483         CLK(NULL, "rto", &rto_clk),
484         CLK(NULL, "mjcp", &mjcp_clk),
485         CLK(NULL, NULL, NULL),
486 };
487
488 /*----------------------------------------------------------------------*/
489
490 #define INTMUX          0x18
491 #define EVTMUX          0x1c
492
493
494 static const struct mux_config dm365_pins[] = {
495 #ifdef CONFIG_DAVINCI_MUX
496 MUX_CFG(DM365,  MMCSD0,         0,   24,     1,   0,     false)
497
498 MUX_CFG(DM365,  SD1_CLK,        0,   16,    3,    1,     false)
499 MUX_CFG(DM365,  SD1_CMD,        4,   30,    3,    1,     false)
500 MUX_CFG(DM365,  SD1_DATA3,      4,   28,    3,    1,     false)
501 MUX_CFG(DM365,  SD1_DATA2,      4,   26,    3,    1,     false)
502 MUX_CFG(DM365,  SD1_DATA1,      4,   24,    3,    1,     false)
503 MUX_CFG(DM365,  SD1_DATA0,      4,   22,    3,    1,     false)
504
505 MUX_CFG(DM365,  I2C_SDA,        3,   23,    3,    2,     false)
506 MUX_CFG(DM365,  I2C_SCL,        3,   21,    3,    2,     false)
507
508 MUX_CFG(DM365,  AEMIF_AR_A14,   2,   0,     3,    1,     false)
509 MUX_CFG(DM365,  AEMIF_AR_BA0,   2,   0,     3,    2,     false)
510 MUX_CFG(DM365,  AEMIF_A3,       2,   2,     3,    1,     false)
511 MUX_CFG(DM365,  AEMIF_A7,       2,   4,     3,    1,     false)
512 MUX_CFG(DM365,  AEMIF_D15_8,    2,   6,     1,    1,     false)
513 MUX_CFG(DM365,  AEMIF_CE0,      2,   7,     1,    0,     false)
514 MUX_CFG(DM365,  AEMIF_CE1,      2,   8,     1,    0,     false)
515 MUX_CFG(DM365,  AEMIF_WE_OE,    2,   9,     1,    0,     false)
516
517 MUX_CFG(DM365,  MCBSP0_BDX,     0,   23,    1,    1,     false)
518 MUX_CFG(DM365,  MCBSP0_X,       0,   22,    1,    1,     false)
519 MUX_CFG(DM365,  MCBSP0_BFSX,    0,   21,    1,    1,     false)
520 MUX_CFG(DM365,  MCBSP0_BDR,     0,   20,    1,    1,     false)
521 MUX_CFG(DM365,  MCBSP0_R,       0,   19,    1,    1,     false)
522 MUX_CFG(DM365,  MCBSP0_BFSR,    0,   18,    1,    1,     false)
523
524 MUX_CFG(DM365,  SPI0_SCLK,      3,   28,    1,    1,     false)
525 MUX_CFG(DM365,  SPI0_SDI,       3,   26,    3,    1,     false)
526 MUX_CFG(DM365,  SPI0_SDO,       3,   25,    1,    1,     false)
527 MUX_CFG(DM365,  SPI0_SDENA0,    3,   29,    3,    1,     false)
528 MUX_CFG(DM365,  SPI0_SDENA1,    3,   26,    3,    2,     false)
529
530 MUX_CFG(DM365,  UART0_RXD,      3,   20,    1,    1,     false)
531 MUX_CFG(DM365,  UART0_TXD,      3,   19,    1,    1,     false)
532 MUX_CFG(DM365,  UART1_RXD,      3,   17,    3,    2,     false)
533 MUX_CFG(DM365,  UART1_TXD,      3,   15,    3,    2,     false)
534 MUX_CFG(DM365,  UART1_RTS,      3,   23,    3,    1,     false)
535 MUX_CFG(DM365,  UART1_CTS,      3,   21,    3,    1,     false)
536
537 MUX_CFG(DM365,  EMAC_TX_EN,     3,   17,    3,    1,     false)
538 MUX_CFG(DM365,  EMAC_TX_CLK,    3,   15,    3,    1,     false)
539 MUX_CFG(DM365,  EMAC_COL,       3,   14,    1,    1,     false)
540 MUX_CFG(DM365,  EMAC_TXD3,      3,   13,    1,    1,     false)
541 MUX_CFG(DM365,  EMAC_TXD2,      3,   12,    1,    1,     false)
542 MUX_CFG(DM365,  EMAC_TXD1,      3,   11,    1,    1,     false)
543 MUX_CFG(DM365,  EMAC_TXD0,      3,   10,    1,    1,     false)
544 MUX_CFG(DM365,  EMAC_RXD3,      3,   9,     1,    1,     false)
545 MUX_CFG(DM365,  EMAC_RXD2,      3,   8,     1,    1,     false)
546 MUX_CFG(DM365,  EMAC_RXD1,      3,   7,     1,    1,     false)
547 MUX_CFG(DM365,  EMAC_RXD0,      3,   6,     1,    1,     false)
548 MUX_CFG(DM365,  EMAC_RX_CLK,    3,   5,     1,    1,     false)
549 MUX_CFG(DM365,  EMAC_RX_DV,     3,   4,     1,    1,     false)
550 MUX_CFG(DM365,  EMAC_RX_ER,     3,   3,     1,    1,     false)
551 MUX_CFG(DM365,  EMAC_CRS,       3,   2,     1,    1,     false)
552 MUX_CFG(DM365,  EMAC_MDIO,      3,   1,     1,    1,     false)
553 MUX_CFG(DM365,  EMAC_MDCLK,     3,   0,     1,    1,     false)
554
555 MUX_CFG(DM365,  KEYSCAN,        2,   0,     0x3f, 0x3f,  false)
556
557 MUX_CFG(DM365,  PWM0,           1,   0,     3,    2,     false)
558 MUX_CFG(DM365,  PWM0_G23,       3,   26,    3,    3,     false)
559 MUX_CFG(DM365,  PWM1,           1,   2,     3,    2,     false)
560 MUX_CFG(DM365,  PWM1_G25,       3,   29,    3,    2,     false)
561 MUX_CFG(DM365,  PWM2_G87,       1,   10,    3,    2,     false)
562 MUX_CFG(DM365,  PWM2_G88,       1,   8,     3,    2,     false)
563 MUX_CFG(DM365,  PWM2_G89,       1,   6,     3,    2,     false)
564 MUX_CFG(DM365,  PWM2_G90,       1,   4,     3,    2,     false)
565 MUX_CFG(DM365,  PWM3_G80,       1,   20,    3,    3,     false)
566 MUX_CFG(DM365,  PWM3_G81,       1,   18,    3,    3,     false)
567 MUX_CFG(DM365,  PWM3_G85,       1,   14,    3,    2,     false)
568 MUX_CFG(DM365,  PWM3_G86,       1,   12,    3,    2,     false)
569
570 MUX_CFG(DM365,  SPI1_SCLK,      4,   2,     3,    1,     false)
571 MUX_CFG(DM365,  SPI1_SDI,       3,   31,    1,    1,     false)
572 MUX_CFG(DM365,  SPI1_SDO,       4,   0,     3,    1,     false)
573 MUX_CFG(DM365,  SPI1_SDENA0,    4,   4,     3,    1,     false)
574 MUX_CFG(DM365,  SPI1_SDENA1,    4,   0,     3,    2,     false)
575
576 MUX_CFG(DM365,  SPI2_SCLK,      4,   10,    3,    1,     false)
577 MUX_CFG(DM365,  SPI2_SDI,       4,   6,     3,    1,     false)
578 MUX_CFG(DM365,  SPI2_SDO,       4,   8,     3,    1,     false)
579 MUX_CFG(DM365,  SPI2_SDENA0,    4,   12,    3,    1,     false)
580 MUX_CFG(DM365,  SPI2_SDENA1,    4,   8,     3,    2,     false)
581
582 MUX_CFG(DM365,  SPI3_SCLK,      0,   0,     3,    2,     false)
583 MUX_CFG(DM365,  SPI3_SDI,       0,   2,     3,    2,     false)
584 MUX_CFG(DM365,  SPI3_SDO,       0,   6,     3,    2,     false)
585 MUX_CFG(DM365,  SPI3_SDENA0,    0,   4,     3,    2,     false)
586 MUX_CFG(DM365,  SPI3_SDENA1,    0,   6,     3,    3,     false)
587
588 MUX_CFG(DM365,  SPI4_SCLK,      4,   18,    3,    1,     false)
589 MUX_CFG(DM365,  SPI4_SDI,       4,   14,    3,    1,     false)
590 MUX_CFG(DM365,  SPI4_SDO,       4,   16,    3,    1,     false)
591 MUX_CFG(DM365,  SPI4_SDENA0,    4,   20,    3,    1,     false)
592 MUX_CFG(DM365,  SPI4_SDENA1,    4,   16,    3,    2,     false)
593
594 MUX_CFG(DM365,  CLKOUT0,        4,   20,    3,    3,     false)
595 MUX_CFG(DM365,  CLKOUT1,        4,   16,    3,    3,     false)
596 MUX_CFG(DM365,  CLKOUT2,        4,   8,     3,    3,     false)
597
598 MUX_CFG(DM365,  GPIO20,         3,   21,    3,    0,     false)
599 MUX_CFG(DM365,  GPIO30,         4,   6,     3,    0,     false)
600 MUX_CFG(DM365,  GPIO31,         4,   8,     3,    0,     false)
601 MUX_CFG(DM365,  GPIO32,         4,   10,    3,    0,     false)
602 MUX_CFG(DM365,  GPIO33,         4,   12,    3,    0,     false)
603 MUX_CFG(DM365,  GPIO40,         4,   26,    3,    0,     false)
604 MUX_CFG(DM365,  GPIO64_57,      2,   6,     1,    0,     false)
605
606 MUX_CFG(DM365,  VOUT_FIELD,     1,   18,    3,    1,     false)
607 MUX_CFG(DM365,  VOUT_FIELD_G81, 1,   18,    3,    0,     false)
608 MUX_CFG(DM365,  VOUT_HVSYNC,    1,   16,    1,    0,     false)
609 MUX_CFG(DM365,  VOUT_COUTL_EN,  1,   0,     0xff, 0x55,  false)
610 MUX_CFG(DM365,  VOUT_COUTH_EN,  1,   8,     0xff, 0x55,  false)
611 MUX_CFG(DM365,  VIN_CAM_WEN,    0,   14,    3,    0,     false)
612 MUX_CFG(DM365,  VIN_CAM_VD,     0,   13,    1,    0,     false)
613 MUX_CFG(DM365,  VIN_CAM_HD,     0,   12,    1,    0,     false)
614 MUX_CFG(DM365,  VIN_YIN4_7_EN,  0,   0,     0xff, 0,     false)
615 MUX_CFG(DM365,  VIN_YIN0_3_EN,  0,   8,     0xf,  0,     false)
616
617 INT_CFG(DM365,  INT_EDMA_CC,         2,     1,    1,     false)
618 INT_CFG(DM365,  INT_EDMA_TC0_ERR,    3,     1,    1,     false)
619 INT_CFG(DM365,  INT_EDMA_TC1_ERR,    4,     1,    1,     false)
620 INT_CFG(DM365,  INT_EDMA_TC2_ERR,    22,    1,    1,     false)
621 INT_CFG(DM365,  INT_EDMA_TC3_ERR,    23,    1,    1,     false)
622 INT_CFG(DM365,  INT_PRTCSS,          10,    1,    1,     false)
623 INT_CFG(DM365,  INT_EMAC_RXTHRESH,   14,    1,    1,     false)
624 INT_CFG(DM365,  INT_EMAC_RXPULSE,    15,    1,    1,     false)
625 INT_CFG(DM365,  INT_EMAC_TXPULSE,    16,    1,    1,     false)
626 INT_CFG(DM365,  INT_EMAC_MISCPULSE,  17,    1,    1,     false)
627 INT_CFG(DM365,  INT_IMX0_ENABLE,     0,     1,    0,     false)
628 INT_CFG(DM365,  INT_IMX0_DISABLE,    0,     1,    1,     false)
629 INT_CFG(DM365,  INT_HDVICP_ENABLE,   0,     1,    1,     false)
630 INT_CFG(DM365,  INT_HDVICP_DISABLE,  0,     1,    0,     false)
631 INT_CFG(DM365,  INT_IMX1_ENABLE,     24,    1,    1,     false)
632 INT_CFG(DM365,  INT_IMX1_DISABLE,    24,    1,    0,     false)
633 INT_CFG(DM365,  INT_NSF_ENABLE,      25,    1,    1,     false)
634 INT_CFG(DM365,  INT_NSF_DISABLE,     25,    1,    0,     false)
635
636 EVT_CFG(DM365,  EVT2_ASP_TX,         0,     1,    0,     false)
637 EVT_CFG(DM365,  EVT3_ASP_RX,         1,     1,    0,     false)
638 EVT_CFG(DM365,  EVT2_VC_TX,          0,     1,    1,     false)
639 EVT_CFG(DM365,  EVT3_VC_RX,          1,     1,    1,     false)
640 #endif
641 };
642
643 static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
644
645 static struct davinci_spi_platform_data dm365_spi0_pdata = {
646         .version        = SPI_VERSION_1,
647         .num_chipselect = 2,
648         .dma_event_q    = EVENTQ_3,
649 };
650
651 static struct resource dm365_spi0_resources[] = {
652         {
653                 .start = 0x01c66000,
654                 .end   = 0x01c667ff,
655                 .flags = IORESOURCE_MEM,
656         },
657         {
658                 .start = IRQ_DM365_SPIINT0_0,
659                 .flags = IORESOURCE_IRQ,
660         },
661         {
662                 .start = 17,
663                 .flags = IORESOURCE_DMA,
664         },
665         {
666                 .start = 16,
667                 .flags = IORESOURCE_DMA,
668         },
669 };
670
671 static struct platform_device dm365_spi0_device = {
672         .name = "spi_davinci",
673         .id = 0,
674         .dev = {
675                 .dma_mask = &dm365_spi0_dma_mask,
676                 .coherent_dma_mask = DMA_BIT_MASK(32),
677                 .platform_data = &dm365_spi0_pdata,
678         },
679         .num_resources = ARRAY_SIZE(dm365_spi0_resources),
680         .resource = dm365_spi0_resources,
681 };
682
683 void __init dm365_init_spi0(unsigned chipselect_mask,
684                 const struct spi_board_info *info, unsigned len)
685 {
686         davinci_cfg_reg(DM365_SPI0_SCLK);
687         davinci_cfg_reg(DM365_SPI0_SDI);
688         davinci_cfg_reg(DM365_SPI0_SDO);
689
690         /* not all slaves will be wired up */
691         if (chipselect_mask & BIT(0))
692                 davinci_cfg_reg(DM365_SPI0_SDENA0);
693         if (chipselect_mask & BIT(1))
694                 davinci_cfg_reg(DM365_SPI0_SDENA1);
695
696         spi_register_board_info(info, len);
697
698         platform_device_register(&dm365_spi0_device);
699 }
700
701 static struct emac_platform_data dm365_emac_pdata = {
702         .ctrl_reg_offset        = DM365_EMAC_CNTRL_OFFSET,
703         .ctrl_mod_reg_offset    = DM365_EMAC_CNTRL_MOD_OFFSET,
704         .ctrl_ram_offset        = DM365_EMAC_CNTRL_RAM_OFFSET,
705         .ctrl_ram_size          = DM365_EMAC_CNTRL_RAM_SIZE,
706         .version                = EMAC_VERSION_2,
707 };
708
709 static struct resource dm365_emac_resources[] = {
710         {
711                 .start  = DM365_EMAC_BASE,
712                 .end    = DM365_EMAC_BASE + SZ_16K - 1,
713                 .flags  = IORESOURCE_MEM,
714         },
715         {
716                 .start  = IRQ_DM365_EMAC_RXTHRESH,
717                 .end    = IRQ_DM365_EMAC_RXTHRESH,
718                 .flags  = IORESOURCE_IRQ,
719         },
720         {
721                 .start  = IRQ_DM365_EMAC_RXPULSE,
722                 .end    = IRQ_DM365_EMAC_RXPULSE,
723                 .flags  = IORESOURCE_IRQ,
724         },
725         {
726                 .start  = IRQ_DM365_EMAC_TXPULSE,
727                 .end    = IRQ_DM365_EMAC_TXPULSE,
728                 .flags  = IORESOURCE_IRQ,
729         },
730         {
731                 .start  = IRQ_DM365_EMAC_MISCPULSE,
732                 .end    = IRQ_DM365_EMAC_MISCPULSE,
733                 .flags  = IORESOURCE_IRQ,
734         },
735 };
736
737 static struct platform_device dm365_emac_device = {
738         .name           = "davinci_emac",
739         .id             = 1,
740         .dev = {
741                 .platform_data  = &dm365_emac_pdata,
742         },
743         .num_resources  = ARRAY_SIZE(dm365_emac_resources),
744         .resource       = dm365_emac_resources,
745 };
746
747 static struct resource dm365_mdio_resources[] = {
748         {
749                 .start  = DM365_EMAC_MDIO_BASE,
750                 .end    = DM365_EMAC_MDIO_BASE + SZ_4K - 1,
751                 .flags  = IORESOURCE_MEM,
752         },
753 };
754
755 static struct platform_device dm365_mdio_device = {
756         .name           = "davinci_mdio",
757         .id             = 0,
758         .num_resources  = ARRAY_SIZE(dm365_mdio_resources),
759         .resource       = dm365_mdio_resources,
760 };
761
762 static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
763         [IRQ_VDINT0]                    = 2,
764         [IRQ_VDINT1]                    = 6,
765         [IRQ_VDINT2]                    = 6,
766         [IRQ_HISTINT]                   = 6,
767         [IRQ_H3AINT]                    = 6,
768         [IRQ_PRVUINT]                   = 6,
769         [IRQ_RSZINT]                    = 6,
770         [IRQ_DM365_INSFINT]             = 7,
771         [IRQ_VENCINT]                   = 6,
772         [IRQ_ASQINT]                    = 6,
773         [IRQ_IMXINT]                    = 6,
774         [IRQ_DM365_IMCOPINT]            = 4,
775         [IRQ_USBINT]                    = 4,
776         [IRQ_DM365_RTOINT]              = 7,
777         [IRQ_DM365_TINT5]               = 7,
778         [IRQ_DM365_TINT6]               = 5,
779         [IRQ_CCINT0]                    = 5,
780         [IRQ_CCERRINT]                  = 5,
781         [IRQ_TCERRINT0]                 = 5,
782         [IRQ_TCERRINT]                  = 7,
783         [IRQ_PSCIN]                     = 4,
784         [IRQ_DM365_SPINT2_1]            = 7,
785         [IRQ_DM365_TINT7]               = 7,
786         [IRQ_DM365_SDIOINT0]            = 7,
787         [IRQ_MBXINT]                    = 7,
788         [IRQ_MBRINT]                    = 7,
789         [IRQ_MMCINT]                    = 7,
790         [IRQ_DM365_MMCINT1]             = 7,
791         [IRQ_DM365_PWMINT3]             = 7,
792         [IRQ_AEMIFINT]                  = 2,
793         [IRQ_DM365_SDIOINT1]            = 2,
794         [IRQ_TINT0_TINT12]              = 7,
795         [IRQ_TINT0_TINT34]              = 7,
796         [IRQ_TINT1_TINT12]              = 7,
797         [IRQ_TINT1_TINT34]              = 7,
798         [IRQ_PWMINT0]                   = 7,
799         [IRQ_PWMINT1]                   = 3,
800         [IRQ_PWMINT2]                   = 3,
801         [IRQ_I2C]                       = 3,
802         [IRQ_UARTINT0]                  = 3,
803         [IRQ_UARTINT1]                  = 3,
804         [IRQ_DM365_RTCINT]              = 3,
805         [IRQ_DM365_SPIINT0_0]           = 3,
806         [IRQ_DM365_SPIINT3_0]           = 3,
807         [IRQ_DM365_GPIO0]               = 3,
808         [IRQ_DM365_GPIO1]               = 7,
809         [IRQ_DM365_GPIO2]               = 4,
810         [IRQ_DM365_GPIO3]               = 4,
811         [IRQ_DM365_GPIO4]               = 7,
812         [IRQ_DM365_GPIO5]               = 7,
813         [IRQ_DM365_GPIO6]               = 7,
814         [IRQ_DM365_GPIO7]               = 7,
815         [IRQ_DM365_EMAC_RXTHRESH]       = 7,
816         [IRQ_DM365_EMAC_RXPULSE]        = 7,
817         [IRQ_DM365_EMAC_TXPULSE]        = 7,
818         [IRQ_DM365_EMAC_MISCPULSE]      = 7,
819         [IRQ_DM365_GPIO12]              = 7,
820         [IRQ_DM365_GPIO13]              = 7,
821         [IRQ_DM365_GPIO14]              = 7,
822         [IRQ_DM365_GPIO15]              = 7,
823         [IRQ_DM365_KEYINT]              = 7,
824         [IRQ_DM365_TCERRINT2]           = 7,
825         [IRQ_DM365_TCERRINT3]           = 7,
826         [IRQ_DM365_EMUINT]              = 7,
827 };
828
829 /* Four Transfer Controllers on DM365 */
830 static s8
831 dm365_queue_tc_mapping[][2] = {
832         /* {event queue no, TC no} */
833         {0, 0},
834         {1, 1},
835         {2, 2},
836         {3, 3},
837         {-1, -1},
838 };
839
840 static s8
841 dm365_queue_priority_mapping[][2] = {
842         /* {event queue no, Priority} */
843         {0, 7},
844         {1, 7},
845         {2, 7},
846         {3, 0},
847         {-1, -1},
848 };
849
850 static struct edma_soc_info edma_cc0_info = {
851         .n_channel              = 64,
852         .n_region               = 4,
853         .n_slot                 = 256,
854         .n_tc                   = 4,
855         .n_cc                   = 1,
856         .queue_tc_mapping       = dm365_queue_tc_mapping,
857         .queue_priority_mapping = dm365_queue_priority_mapping,
858         .default_queue          = EVENTQ_3,
859 };
860
861 static struct edma_soc_info *dm365_edma_info[EDMA_MAX_CC] = {
862         &edma_cc0_info,
863 };
864
865 static struct resource edma_resources[] = {
866         {
867                 .name   = "edma_cc0",
868                 .start  = 0x01c00000,
869                 .end    = 0x01c00000 + SZ_64K - 1,
870                 .flags  = IORESOURCE_MEM,
871         },
872         {
873                 .name   = "edma_tc0",
874                 .start  = 0x01c10000,
875                 .end    = 0x01c10000 + SZ_1K - 1,
876                 .flags  = IORESOURCE_MEM,
877         },
878         {
879                 .name   = "edma_tc1",
880                 .start  = 0x01c10400,
881                 .end    = 0x01c10400 + SZ_1K - 1,
882                 .flags  = IORESOURCE_MEM,
883         },
884         {
885                 .name   = "edma_tc2",
886                 .start  = 0x01c10800,
887                 .end    = 0x01c10800 + SZ_1K - 1,
888                 .flags  = IORESOURCE_MEM,
889         },
890         {
891                 .name   = "edma_tc3",
892                 .start  = 0x01c10c00,
893                 .end    = 0x01c10c00 + SZ_1K - 1,
894                 .flags  = IORESOURCE_MEM,
895         },
896         {
897                 .name   = "edma0",
898                 .start  = IRQ_CCINT0,
899                 .flags  = IORESOURCE_IRQ,
900         },
901         {
902                 .name   = "edma0_err",
903                 .start  = IRQ_CCERRINT,
904                 .flags  = IORESOURCE_IRQ,
905         },
906         /* not using TC*_ERR */
907 };
908
909 static struct platform_device dm365_edma_device = {
910         .name                   = "edma",
911         .id                     = 0,
912         .dev.platform_data      = dm365_edma_info,
913         .num_resources          = ARRAY_SIZE(edma_resources),
914         .resource               = edma_resources,
915 };
916
917 static struct resource dm365_asp_resources[] = {
918         {
919                 .start  = DAVINCI_DM365_ASP0_BASE,
920                 .end    = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
921                 .flags  = IORESOURCE_MEM,
922         },
923         {
924                 .start  = DAVINCI_DMA_ASP0_TX,
925                 .end    = DAVINCI_DMA_ASP0_TX,
926                 .flags  = IORESOURCE_DMA,
927         },
928         {
929                 .start  = DAVINCI_DMA_ASP0_RX,
930                 .end    = DAVINCI_DMA_ASP0_RX,
931                 .flags  = IORESOURCE_DMA,
932         },
933 };
934
935 static struct platform_device dm365_asp_device = {
936         .name           = "davinci-mcbsp",
937         .id             = -1,
938         .num_resources  = ARRAY_SIZE(dm365_asp_resources),
939         .resource       = dm365_asp_resources,
940 };
941
942 static struct resource dm365_vc_resources[] = {
943         {
944                 .start  = DAVINCI_DM365_VC_BASE,
945                 .end    = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
946                 .flags  = IORESOURCE_MEM,
947         },
948         {
949                 .start  = DAVINCI_DMA_VC_TX,
950                 .end    = DAVINCI_DMA_VC_TX,
951                 .flags  = IORESOURCE_DMA,
952         },
953         {
954                 .start  = DAVINCI_DMA_VC_RX,
955                 .end    = DAVINCI_DMA_VC_RX,
956                 .flags  = IORESOURCE_DMA,
957         },
958 };
959
960 static struct platform_device dm365_vc_device = {
961         .name           = "davinci_voicecodec",
962         .id             = -1,
963         .num_resources  = ARRAY_SIZE(dm365_vc_resources),
964         .resource       = dm365_vc_resources,
965 };
966
967 static struct resource dm365_rtc_resources[] = {
968         {
969                 .start = DM365_RTC_BASE,
970                 .end = DM365_RTC_BASE + SZ_1K - 1,
971                 .flags = IORESOURCE_MEM,
972         },
973         {
974                 .start = IRQ_DM365_RTCINT,
975                 .flags = IORESOURCE_IRQ,
976         },
977 };
978
979 static struct platform_device dm365_rtc_device = {
980         .name = "rtc_davinci",
981         .id = 0,
982         .num_resources = ARRAY_SIZE(dm365_rtc_resources),
983         .resource = dm365_rtc_resources,
984 };
985
986 static struct map_desc dm365_io_desc[] = {
987         {
988                 .virtual        = IO_VIRT,
989                 .pfn            = __phys_to_pfn(IO_PHYS),
990                 .length         = IO_SIZE,
991                 .type           = MT_DEVICE
992         },
993 };
994
995 static struct resource dm365_ks_resources[] = {
996         {
997                 /* registers */
998                 .start = DM365_KEYSCAN_BASE,
999                 .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
1000                 .flags = IORESOURCE_MEM,
1001         },
1002         {
1003                 /* interrupt */
1004                 .start = IRQ_DM365_KEYINT,
1005                 .end = IRQ_DM365_KEYINT,
1006                 .flags = IORESOURCE_IRQ,
1007         },
1008 };
1009
1010 static struct platform_device dm365_ks_device = {
1011         .name           = "davinci_keyscan",
1012         .id             = 0,
1013         .num_resources  = ARRAY_SIZE(dm365_ks_resources),
1014         .resource       = dm365_ks_resources,
1015 };
1016
1017 /* Contents of JTAG ID register used to identify exact cpu type */
1018 static struct davinci_id dm365_ids[] = {
1019         {
1020                 .variant        = 0x0,
1021                 .part_no        = 0xb83e,
1022                 .manufacturer   = 0x017,
1023                 .cpu_id         = DAVINCI_CPU_ID_DM365,
1024                 .name           = "dm365_rev1.1",
1025         },
1026         {
1027                 .variant        = 0x8,
1028                 .part_no        = 0xb83e,
1029                 .manufacturer   = 0x017,
1030                 .cpu_id         = DAVINCI_CPU_ID_DM365,
1031                 .name           = "dm365_rev1.2",
1032         },
1033 };
1034
1035 static u32 dm365_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
1036
1037 static struct davinci_timer_info dm365_timer_info = {
1038         .timers         = davinci_timer_instance,
1039         .clockevent_id  = T0_BOT,
1040         .clocksource_id = T0_TOP,
1041 };
1042
1043 #define DM365_UART1_BASE        (IO_PHYS + 0x106000)
1044
1045 static struct plat_serial8250_port dm365_serial0_platform_data[] = {
1046         {
1047                 .mapbase        = DAVINCI_UART0_BASE,
1048                 .irq            = IRQ_UARTINT0,
1049                 .flags          = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1050                                   UPF_IOREMAP,
1051                 .iotype         = UPIO_MEM,
1052                 .regshift       = 2,
1053         },
1054         {
1055                 .flags  = 0,
1056         }
1057 };
1058 static struct plat_serial8250_port dm365_serial1_platform_data[] = {
1059         {
1060                 .mapbase        = DM365_UART1_BASE,
1061                 .irq            = IRQ_UARTINT1,
1062                 .flags          = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
1063                                   UPF_IOREMAP,
1064                 .iotype         = UPIO_MEM,
1065                 .regshift       = 2,
1066         },
1067         {
1068                 .flags  = 0,
1069         }
1070 };
1071
1072 struct platform_device dm365_serial_device[] = {
1073         {
1074                 .name                   = "serial8250",
1075                 .id                     = PLAT8250_DEV_PLATFORM,
1076                 .dev                    = {
1077                         .platform_data  = dm365_serial0_platform_data,
1078                 }
1079         },
1080         {
1081                 .name                   = "serial8250",
1082                 .id                     = PLAT8250_DEV_PLATFORM1,
1083                 .dev                    = {
1084                         .platform_data  = dm365_serial1_platform_data,
1085                 }
1086         },
1087         {
1088         }
1089 };
1090
1091 static struct davinci_soc_info davinci_soc_info_dm365 = {
1092         .io_desc                = dm365_io_desc,
1093         .io_desc_num            = ARRAY_SIZE(dm365_io_desc),
1094         .jtag_id_reg            = 0x01c40028,
1095         .ids                    = dm365_ids,
1096         .ids_num                = ARRAY_SIZE(dm365_ids),
1097         .cpu_clks               = dm365_clks,
1098         .psc_bases              = dm365_psc_bases,
1099         .psc_bases_num          = ARRAY_SIZE(dm365_psc_bases),
1100         .pinmux_base            = DAVINCI_SYSTEM_MODULE_BASE,
1101         .pinmux_pins            = dm365_pins,
1102         .pinmux_pins_num        = ARRAY_SIZE(dm365_pins),
1103         .intc_base              = DAVINCI_ARM_INTC_BASE,
1104         .intc_type              = DAVINCI_INTC_TYPE_AINTC,
1105         .intc_irq_prios         = dm365_default_priorities,
1106         .intc_irq_num           = DAVINCI_N_AINTC_IRQ,
1107         .timer_info             = &dm365_timer_info,
1108         .gpio_type              = GPIO_TYPE_DAVINCI,
1109         .gpio_base              = DAVINCI_GPIO_BASE,
1110         .gpio_num               = 104,
1111         .gpio_irq               = IRQ_DM365_GPIO0,
1112         .gpio_unbanked          = 8,    /* really 16 ... skip muxed GPIOs */
1113         .emac_pdata             = &dm365_emac_pdata,
1114         .sram_dma               = 0x00010000,
1115         .sram_len               = SZ_32K,
1116 };
1117
1118 void __init dm365_init_asp(struct snd_platform_data *pdata)
1119 {
1120         davinci_cfg_reg(DM365_MCBSP0_BDX);
1121         davinci_cfg_reg(DM365_MCBSP0_X);
1122         davinci_cfg_reg(DM365_MCBSP0_BFSX);
1123         davinci_cfg_reg(DM365_MCBSP0_BDR);
1124         davinci_cfg_reg(DM365_MCBSP0_R);
1125         davinci_cfg_reg(DM365_MCBSP0_BFSR);
1126         davinci_cfg_reg(DM365_EVT2_ASP_TX);
1127         davinci_cfg_reg(DM365_EVT3_ASP_RX);
1128         dm365_asp_device.dev.platform_data = pdata;
1129         platform_device_register(&dm365_asp_device);
1130 }
1131
1132 void __init dm365_init_vc(struct snd_platform_data *pdata)
1133 {
1134         davinci_cfg_reg(DM365_EVT2_VC_TX);
1135         davinci_cfg_reg(DM365_EVT3_VC_RX);
1136         dm365_vc_device.dev.platform_data = pdata;
1137         platform_device_register(&dm365_vc_device);
1138 }
1139
1140 void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
1141 {
1142         dm365_ks_device.dev.platform_data = pdata;
1143         platform_device_register(&dm365_ks_device);
1144 }
1145
1146 void __init dm365_init_rtc(void)
1147 {
1148         davinci_cfg_reg(DM365_INT_PRTCSS);
1149         platform_device_register(&dm365_rtc_device);
1150 }
1151
1152 void __init dm365_init(void)
1153 {
1154         davinci_common_init(&davinci_soc_info_dm365);
1155         davinci_map_sysmod();
1156 }
1157
1158 static struct resource dm365_vpss_resources[] = {
1159         {
1160                 /* VPSS ISP5 Base address */
1161                 .name           = "isp5",
1162                 .start          = 0x01c70000,
1163                 .end            = 0x01c70000 + 0xff,
1164                 .flags          = IORESOURCE_MEM,
1165         },
1166         {
1167                 /* VPSS CLK Base address */
1168                 .name           = "vpss",
1169                 .start          = 0x01c70200,
1170                 .end            = 0x01c70200 + 0xff,
1171                 .flags          = IORESOURCE_MEM,
1172         },
1173 };
1174
1175 static struct platform_device dm365_vpss_device = {
1176        .name                   = "vpss",
1177        .id                     = -1,
1178        .dev.platform_data      = "dm365_vpss",
1179        .num_resources          = ARRAY_SIZE(dm365_vpss_resources),
1180        .resource               = dm365_vpss_resources,
1181 };
1182
1183 static struct resource vpfe_resources[] = {
1184         {
1185                 .start          = IRQ_VDINT0,
1186                 .end            = IRQ_VDINT0,
1187                 .flags          = IORESOURCE_IRQ,
1188         },
1189         {
1190                 .start          = IRQ_VDINT1,
1191                 .end            = IRQ_VDINT1,
1192                 .flags          = IORESOURCE_IRQ,
1193         },
1194 };
1195
1196 static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
1197 static struct platform_device vpfe_capture_dev = {
1198         .name           = CAPTURE_DRV_NAME,
1199         .id             = -1,
1200         .num_resources  = ARRAY_SIZE(vpfe_resources),
1201         .resource       = vpfe_resources,
1202         .dev = {
1203                 .dma_mask               = &vpfe_capture_dma_mask,
1204                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1205         },
1206 };
1207
1208 static void dm365_isif_setup_pinmux(void)
1209 {
1210         davinci_cfg_reg(DM365_VIN_CAM_WEN);
1211         davinci_cfg_reg(DM365_VIN_CAM_VD);
1212         davinci_cfg_reg(DM365_VIN_CAM_HD);
1213         davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
1214         davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
1215 }
1216
1217 static struct resource isif_resource[] = {
1218         /* ISIF Base address */
1219         {
1220                 .start          = 0x01c71000,
1221                 .end            = 0x01c71000 + 0x1ff,
1222                 .flags          = IORESOURCE_MEM,
1223         },
1224         /* ISIF Linearization table 0 */
1225         {
1226                 .start          = 0x1C7C000,
1227                 .end            = 0x1C7C000 + 0x2ff,
1228                 .flags          = IORESOURCE_MEM,
1229         },
1230         /* ISIF Linearization table 1 */
1231         {
1232                 .start          = 0x1C7C400,
1233                 .end            = 0x1C7C400 + 0x2ff,
1234                 .flags          = IORESOURCE_MEM,
1235         },
1236 };
1237 static struct platform_device dm365_isif_dev = {
1238         .name           = "isif",
1239         .id             = -1,
1240         .num_resources  = ARRAY_SIZE(isif_resource),
1241         .resource       = isif_resource,
1242         .dev = {
1243                 .dma_mask               = &vpfe_capture_dma_mask,
1244                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1245                 .platform_data          = dm365_isif_setup_pinmux,
1246         },
1247 };
1248
1249 static struct resource dm365_osd_resources[] = {
1250         {
1251                 .start = DM365_OSD_BASE,
1252                 .end   = DM365_OSD_BASE + 0xff,
1253                 .flags = IORESOURCE_MEM,
1254         },
1255 };
1256
1257 static u64 dm365_video_dma_mask = DMA_BIT_MASK(32);
1258
1259 static struct platform_device dm365_osd_dev = {
1260         .name           = DM365_VPBE_OSD_SUBDEV_NAME,
1261         .id             = -1,
1262         .num_resources  = ARRAY_SIZE(dm365_osd_resources),
1263         .resource       = dm365_osd_resources,
1264         .dev            = {
1265                 .dma_mask               = &dm365_video_dma_mask,
1266                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1267         },
1268 };
1269
1270 static struct resource dm365_venc_resources[] = {
1271         {
1272                 .start = IRQ_VENCINT,
1273                 .end   = IRQ_VENCINT,
1274                 .flags = IORESOURCE_IRQ,
1275         },
1276         /* venc registers io space */
1277         {
1278                 .start = DM365_VENC_BASE,
1279                 .end   = DM365_VENC_BASE + 0x177,
1280                 .flags = IORESOURCE_MEM,
1281         },
1282         /* vdaccfg registers io space */
1283         {
1284                 .start = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG,
1285                 .end   = DAVINCI_SYSTEM_MODULE_BASE + SYSMOD_VDAC_CONFIG + 3,
1286                 .flags = IORESOURCE_MEM,
1287         },
1288 };
1289
1290 static struct resource dm365_v4l2_disp_resources[] = {
1291         {
1292                 .start = IRQ_VENCINT,
1293                 .end   = IRQ_VENCINT,
1294                 .flags = IORESOURCE_IRQ,
1295         },
1296         /* venc registers io space */
1297         {
1298                 .start = DM365_VENC_BASE,
1299                 .end   = DM365_VENC_BASE + 0x177,
1300                 .flags = IORESOURCE_MEM,
1301         },
1302 };
1303
1304 static int dm365_vpbe_setup_pinmux(enum v4l2_mbus_pixelcode if_type,
1305                             int field)
1306 {
1307         switch (if_type) {
1308         case V4L2_MBUS_FMT_SGRBG8_1X8:
1309                 davinci_cfg_reg(DM365_VOUT_FIELD_G81);
1310                 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
1311                 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
1312                 break;
1313         case V4L2_MBUS_FMT_YUYV10_1X20:
1314                 if (field)
1315                         davinci_cfg_reg(DM365_VOUT_FIELD);
1316                 else
1317                         davinci_cfg_reg(DM365_VOUT_FIELD_G81);
1318                 davinci_cfg_reg(DM365_VOUT_COUTL_EN);
1319                 davinci_cfg_reg(DM365_VOUT_COUTH_EN);
1320                 break;
1321         default:
1322                 return -EINVAL;
1323         }
1324
1325         return 0;
1326 }
1327
1328 static int dm365_venc_setup_clock(enum vpbe_enc_timings_type type,
1329                                   unsigned int pclock)
1330 {
1331         void __iomem *vpss_clkctl_reg;
1332         u32 val;
1333
1334         vpss_clkctl_reg = DAVINCI_SYSMOD_VIRT(SYSMOD_VPSS_CLKCTL);
1335
1336         switch (type) {
1337         case VPBE_ENC_STD:
1338                 val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
1339                 break;
1340         case VPBE_ENC_DV_TIMINGS:
1341                 if (pclock <= 27000000) {
1342                         val = VPSS_VENCCLKEN_ENABLE | VPSS_DACCLKEN_ENABLE;
1343                 } else {
1344                         /* set sysclk4 to output 74.25 MHz from pll1 */
1345                         val = VPSS_PLLC2SYSCLK5_ENABLE | VPSS_DACCLKEN_ENABLE |
1346                               VPSS_VENCCLKEN_ENABLE;
1347                 }
1348                 break;
1349         default:
1350                 return -EINVAL;
1351         }
1352         writel(val, vpss_clkctl_reg);
1353
1354         return 0;
1355 }
1356
1357 static struct platform_device dm365_vpbe_display = {
1358         .name           = "vpbe-v4l2",
1359         .id             = -1,
1360         .num_resources  = ARRAY_SIZE(dm365_v4l2_disp_resources),
1361         .resource       = dm365_v4l2_disp_resources,
1362         .dev            = {
1363                 .dma_mask               = &dm365_video_dma_mask,
1364                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1365         },
1366 };
1367
1368 static struct venc_platform_data dm365_venc_pdata = {
1369         .setup_pinmux   = dm365_vpbe_setup_pinmux,
1370         .setup_clock    = dm365_venc_setup_clock,
1371 };
1372
1373 static struct platform_device dm365_venc_dev = {
1374         .name           = DM365_VPBE_VENC_SUBDEV_NAME,
1375         .id             = -1,
1376         .num_resources  = ARRAY_SIZE(dm365_venc_resources),
1377         .resource       = dm365_venc_resources,
1378         .dev            = {
1379                 .dma_mask               = &dm365_video_dma_mask,
1380                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1381                 .platform_data          = (void *)&dm365_venc_pdata,
1382         },
1383 };
1384
1385 static struct platform_device dm365_vpbe_dev = {
1386         .name           = "vpbe_controller",
1387         .id             = -1,
1388         .dev            = {
1389                 .dma_mask               = &dm365_video_dma_mask,
1390                 .coherent_dma_mask      = DMA_BIT_MASK(32),
1391         },
1392 };
1393
1394 int __init dm365_init_video(struct vpfe_config *vpfe_cfg,
1395                                 struct vpbe_config *vpbe_cfg)
1396 {
1397         if (vpfe_cfg || vpbe_cfg)
1398                 platform_device_register(&dm365_vpss_device);
1399
1400         if (vpfe_cfg) {
1401                 vpfe_capture_dev.dev.platform_data = vpfe_cfg;
1402                 platform_device_register(&dm365_isif_dev);
1403                 platform_device_register(&vpfe_capture_dev);
1404         }
1405         if (vpbe_cfg) {
1406                 dm365_vpbe_dev.dev.platform_data = vpbe_cfg;
1407                 platform_device_register(&dm365_osd_dev);
1408                 platform_device_register(&dm365_venc_dev);
1409                 platform_device_register(&dm365_vpbe_dev);
1410                 platform_device_register(&dm365_vpbe_display);
1411         }
1412
1413         return 0;
1414 }
1415
1416 static int __init dm365_init_devices(void)
1417 {
1418         if (!cpu_is_davinci_dm365())
1419                 return 0;
1420
1421         davinci_cfg_reg(DM365_INT_EDMA_CC);
1422         platform_device_register(&dm365_edma_device);
1423
1424         platform_device_register(&dm365_mdio_device);
1425         platform_device_register(&dm365_emac_device);
1426
1427         return 0;
1428 }
1429 postcore_initcall(dm365_init_devices);