]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/i915/intel_display.c
gpu: drm: i915: remove dead code
[karo-tx-linux.git] / drivers / gpu / drm / i915 / intel_display.c
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *      Eric Anholt <eric@anholt.net>
25  */
26
27 #include <linux/dmi.h>
28 #include <linux/module.h>
29 #include <linux/input.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/slab.h>
33 #include <linux/vgaarb.h>
34 #include <drm/drm_edid.h>
35 #include <drm/drmP.h>
36 #include "intel_drv.h"
37 #include "intel_frontbuffer.h"
38 #include <drm/i915_drm.h>
39 #include "i915_drv.h"
40 #include "i915_gem_clflush.h"
41 #include "intel_dsi.h"
42 #include "i915_trace.h"
43 #include <drm/drm_atomic.h>
44 #include <drm/drm_atomic_helper.h>
45 #include <drm/drm_dp_helper.h>
46 #include <drm/drm_crtc_helper.h>
47 #include <drm/drm_plane_helper.h>
48 #include <drm/drm_rect.h>
49 #include <linux/dma_remapping.h>
50 #include <linux/reservation.h>
51
52 static bool is_mmio_work(struct intel_flip_work *work)
53 {
54         return work->mmio_work.func;
55 }
56
57 /* Primary plane formats for gen <= 3 */
58 static const uint32_t i8xx_primary_formats[] = {
59         DRM_FORMAT_C8,
60         DRM_FORMAT_RGB565,
61         DRM_FORMAT_XRGB1555,
62         DRM_FORMAT_XRGB8888,
63 };
64
65 /* Primary plane formats for gen >= 4 */
66 static const uint32_t i965_primary_formats[] = {
67         DRM_FORMAT_C8,
68         DRM_FORMAT_RGB565,
69         DRM_FORMAT_XRGB8888,
70         DRM_FORMAT_XBGR8888,
71         DRM_FORMAT_XRGB2101010,
72         DRM_FORMAT_XBGR2101010,
73 };
74
75 static const uint32_t skl_primary_formats[] = {
76         DRM_FORMAT_C8,
77         DRM_FORMAT_RGB565,
78         DRM_FORMAT_XRGB8888,
79         DRM_FORMAT_XBGR8888,
80         DRM_FORMAT_ARGB8888,
81         DRM_FORMAT_ABGR8888,
82         DRM_FORMAT_XRGB2101010,
83         DRM_FORMAT_XBGR2101010,
84         DRM_FORMAT_YUYV,
85         DRM_FORMAT_YVYU,
86         DRM_FORMAT_UYVY,
87         DRM_FORMAT_VYUY,
88 };
89
90 /* Cursor formats */
91 static const uint32_t intel_cursor_formats[] = {
92         DRM_FORMAT_ARGB8888,
93 };
94
95 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
96                                 struct intel_crtc_state *pipe_config);
97 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
98                                    struct intel_crtc_state *pipe_config);
99
100 static int intel_framebuffer_init(struct intel_framebuffer *ifb,
101                                   struct drm_i915_gem_object *obj,
102                                   struct drm_mode_fb_cmd2 *mode_cmd);
103 static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
105 static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
106 static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
107                                          struct intel_link_m_n *m_n,
108                                          struct intel_link_m_n *m2_n2);
109 static void ironlake_set_pipeconf(struct drm_crtc *crtc);
110 static void haswell_set_pipeconf(struct drm_crtc *crtc);
111 static void haswell_set_pipemisc(struct drm_crtc *crtc);
112 static void vlv_prepare_pll(struct intel_crtc *crtc,
113                             const struct intel_crtc_state *pipe_config);
114 static void chv_prepare_pll(struct intel_crtc *crtc,
115                             const struct intel_crtc_state *pipe_config);
116 static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117 static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
118 static void intel_crtc_init_scalers(struct intel_crtc *crtc,
119                                     struct intel_crtc_state *crtc_state);
120 static void skylake_pfit_enable(struct intel_crtc *crtc);
121 static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122 static void ironlake_pfit_enable(struct intel_crtc *crtc);
123 static void intel_modeset_setup_hw_state(struct drm_device *dev);
124 static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
125
126 struct intel_limit {
127         struct {
128                 int min, max;
129         } dot, vco, n, m, m1, m2, p, p1;
130
131         struct {
132                 int dot_limit;
133                 int p2_slow, p2_fast;
134         } p2;
135 };
136
137 /* returns HPLL frequency in kHz */
138 int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
139 {
140         int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142         /* Obtain SKU information */
143         mutex_lock(&dev_priv->sb_lock);
144         hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145                 CCK_FUSE_HPLL_FREQ_MASK;
146         mutex_unlock(&dev_priv->sb_lock);
147
148         return vco_freq[hpll_freq] * 1000;
149 }
150
151 int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
152                       const char *name, u32 reg, int ref_freq)
153 {
154         u32 val;
155         int divider;
156
157         mutex_lock(&dev_priv->sb_lock);
158         val = vlv_cck_read(dev_priv, reg);
159         mutex_unlock(&dev_priv->sb_lock);
160
161         divider = val & CCK_FREQUENCY_VALUES;
162
163         WARN((val & CCK_FREQUENCY_STATUS) !=
164              (divider << CCK_FREQUENCY_STATUS_SHIFT),
165              "%s change in progress\n", name);
166
167         return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
168 }
169
170 int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
171                            const char *name, u32 reg)
172 {
173         if (dev_priv->hpll_freq == 0)
174                 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
175
176         return vlv_get_cck_clock(dev_priv, name, reg,
177                                  dev_priv->hpll_freq);
178 }
179
180 static void intel_update_czclk(struct drm_i915_private *dev_priv)
181 {
182         if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
183                 return;
184
185         dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
186                                                       CCK_CZ_CLOCK_CONTROL);
187
188         DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
189 }
190
191 static inline u32 /* units of 100MHz */
192 intel_fdi_link_freq(struct drm_i915_private *dev_priv,
193                     const struct intel_crtc_state *pipe_config)
194 {
195         if (HAS_DDI(dev_priv))
196                 return pipe_config->port_clock; /* SPLL */
197         else if (IS_GEN5(dev_priv))
198                 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
199         else
200                 return 270000;
201 }
202
203 static const struct intel_limit intel_limits_i8xx_dac = {
204         .dot = { .min = 25000, .max = 350000 },
205         .vco = { .min = 908000, .max = 1512000 },
206         .n = { .min = 2, .max = 16 },
207         .m = { .min = 96, .max = 140 },
208         .m1 = { .min = 18, .max = 26 },
209         .m2 = { .min = 6, .max = 16 },
210         .p = { .min = 4, .max = 128 },
211         .p1 = { .min = 2, .max = 33 },
212         .p2 = { .dot_limit = 165000,
213                 .p2_slow = 4, .p2_fast = 2 },
214 };
215
216 static const struct intel_limit intel_limits_i8xx_dvo = {
217         .dot = { .min = 25000, .max = 350000 },
218         .vco = { .min = 908000, .max = 1512000 },
219         .n = { .min = 2, .max = 16 },
220         .m = { .min = 96, .max = 140 },
221         .m1 = { .min = 18, .max = 26 },
222         .m2 = { .min = 6, .max = 16 },
223         .p = { .min = 4, .max = 128 },
224         .p1 = { .min = 2, .max = 33 },
225         .p2 = { .dot_limit = 165000,
226                 .p2_slow = 4, .p2_fast = 4 },
227 };
228
229 static const struct intel_limit intel_limits_i8xx_lvds = {
230         .dot = { .min = 25000, .max = 350000 },
231         .vco = { .min = 908000, .max = 1512000 },
232         .n = { .min = 2, .max = 16 },
233         .m = { .min = 96, .max = 140 },
234         .m1 = { .min = 18, .max = 26 },
235         .m2 = { .min = 6, .max = 16 },
236         .p = { .min = 4, .max = 128 },
237         .p1 = { .min = 1, .max = 6 },
238         .p2 = { .dot_limit = 165000,
239                 .p2_slow = 14, .p2_fast = 7 },
240 };
241
242 static const struct intel_limit intel_limits_i9xx_sdvo = {
243         .dot = { .min = 20000, .max = 400000 },
244         .vco = { .min = 1400000, .max = 2800000 },
245         .n = { .min = 1, .max = 6 },
246         .m = { .min = 70, .max = 120 },
247         .m1 = { .min = 8, .max = 18 },
248         .m2 = { .min = 3, .max = 7 },
249         .p = { .min = 5, .max = 80 },
250         .p1 = { .min = 1, .max = 8 },
251         .p2 = { .dot_limit = 200000,
252                 .p2_slow = 10, .p2_fast = 5 },
253 };
254
255 static const struct intel_limit intel_limits_i9xx_lvds = {
256         .dot = { .min = 20000, .max = 400000 },
257         .vco = { .min = 1400000, .max = 2800000 },
258         .n = { .min = 1, .max = 6 },
259         .m = { .min = 70, .max = 120 },
260         .m1 = { .min = 8, .max = 18 },
261         .m2 = { .min = 3, .max = 7 },
262         .p = { .min = 7, .max = 98 },
263         .p1 = { .min = 1, .max = 8 },
264         .p2 = { .dot_limit = 112000,
265                 .p2_slow = 14, .p2_fast = 7 },
266 };
267
268
269 static const struct intel_limit intel_limits_g4x_sdvo = {
270         .dot = { .min = 25000, .max = 270000 },
271         .vco = { .min = 1750000, .max = 3500000},
272         .n = { .min = 1, .max = 4 },
273         .m = { .min = 104, .max = 138 },
274         .m1 = { .min = 17, .max = 23 },
275         .m2 = { .min = 5, .max = 11 },
276         .p = { .min = 10, .max = 30 },
277         .p1 = { .min = 1, .max = 3},
278         .p2 = { .dot_limit = 270000,
279                 .p2_slow = 10,
280                 .p2_fast = 10
281         },
282 };
283
284 static const struct intel_limit intel_limits_g4x_hdmi = {
285         .dot = { .min = 22000, .max = 400000 },
286         .vco = { .min = 1750000, .max = 3500000},
287         .n = { .min = 1, .max = 4 },
288         .m = { .min = 104, .max = 138 },
289         .m1 = { .min = 16, .max = 23 },
290         .m2 = { .min = 5, .max = 11 },
291         .p = { .min = 5, .max = 80 },
292         .p1 = { .min = 1, .max = 8},
293         .p2 = { .dot_limit = 165000,
294                 .p2_slow = 10, .p2_fast = 5 },
295 };
296
297 static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
298         .dot = { .min = 20000, .max = 115000 },
299         .vco = { .min = 1750000, .max = 3500000 },
300         .n = { .min = 1, .max = 3 },
301         .m = { .min = 104, .max = 138 },
302         .m1 = { .min = 17, .max = 23 },
303         .m2 = { .min = 5, .max = 11 },
304         .p = { .min = 28, .max = 112 },
305         .p1 = { .min = 2, .max = 8 },
306         .p2 = { .dot_limit = 0,
307                 .p2_slow = 14, .p2_fast = 14
308         },
309 };
310
311 static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
312         .dot = { .min = 80000, .max = 224000 },
313         .vco = { .min = 1750000, .max = 3500000 },
314         .n = { .min = 1, .max = 3 },
315         .m = { .min = 104, .max = 138 },
316         .m1 = { .min = 17, .max = 23 },
317         .m2 = { .min = 5, .max = 11 },
318         .p = { .min = 14, .max = 42 },
319         .p1 = { .min = 2, .max = 6 },
320         .p2 = { .dot_limit = 0,
321                 .p2_slow = 7, .p2_fast = 7
322         },
323 };
324
325 static const struct intel_limit intel_limits_pineview_sdvo = {
326         .dot = { .min = 20000, .max = 400000},
327         .vco = { .min = 1700000, .max = 3500000 },
328         /* Pineview's Ncounter is a ring counter */
329         .n = { .min = 3, .max = 6 },
330         .m = { .min = 2, .max = 256 },
331         /* Pineview only has one combined m divider, which we treat as m2. */
332         .m1 = { .min = 0, .max = 0 },
333         .m2 = { .min = 0, .max = 254 },
334         .p = { .min = 5, .max = 80 },
335         .p1 = { .min = 1, .max = 8 },
336         .p2 = { .dot_limit = 200000,
337                 .p2_slow = 10, .p2_fast = 5 },
338 };
339
340 static const struct intel_limit intel_limits_pineview_lvds = {
341         .dot = { .min = 20000, .max = 400000 },
342         .vco = { .min = 1700000, .max = 3500000 },
343         .n = { .min = 3, .max = 6 },
344         .m = { .min = 2, .max = 256 },
345         .m1 = { .min = 0, .max = 0 },
346         .m2 = { .min = 0, .max = 254 },
347         .p = { .min = 7, .max = 112 },
348         .p1 = { .min = 1, .max = 8 },
349         .p2 = { .dot_limit = 112000,
350                 .p2_slow = 14, .p2_fast = 14 },
351 };
352
353 /* Ironlake / Sandybridge
354  *
355  * We calculate clock using (register_value + 2) for N/M1/M2, so here
356  * the range value for them is (actual_value - 2).
357  */
358 static const struct intel_limit intel_limits_ironlake_dac = {
359         .dot = { .min = 25000, .max = 350000 },
360         .vco = { .min = 1760000, .max = 3510000 },
361         .n = { .min = 1, .max = 5 },
362         .m = { .min = 79, .max = 127 },
363         .m1 = { .min = 12, .max = 22 },
364         .m2 = { .min = 5, .max = 9 },
365         .p = { .min = 5, .max = 80 },
366         .p1 = { .min = 1, .max = 8 },
367         .p2 = { .dot_limit = 225000,
368                 .p2_slow = 10, .p2_fast = 5 },
369 };
370
371 static const struct intel_limit intel_limits_ironlake_single_lvds = {
372         .dot = { .min = 25000, .max = 350000 },
373         .vco = { .min = 1760000, .max = 3510000 },
374         .n = { .min = 1, .max = 3 },
375         .m = { .min = 79, .max = 118 },
376         .m1 = { .min = 12, .max = 22 },
377         .m2 = { .min = 5, .max = 9 },
378         .p = { .min = 28, .max = 112 },
379         .p1 = { .min = 2, .max = 8 },
380         .p2 = { .dot_limit = 225000,
381                 .p2_slow = 14, .p2_fast = 14 },
382 };
383
384 static const struct intel_limit intel_limits_ironlake_dual_lvds = {
385         .dot = { .min = 25000, .max = 350000 },
386         .vco = { .min = 1760000, .max = 3510000 },
387         .n = { .min = 1, .max = 3 },
388         .m = { .min = 79, .max = 127 },
389         .m1 = { .min = 12, .max = 22 },
390         .m2 = { .min = 5, .max = 9 },
391         .p = { .min = 14, .max = 56 },
392         .p1 = { .min = 2, .max = 8 },
393         .p2 = { .dot_limit = 225000,
394                 .p2_slow = 7, .p2_fast = 7 },
395 };
396
397 /* LVDS 100mhz refclk limits. */
398 static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
399         .dot = { .min = 25000, .max = 350000 },
400         .vco = { .min = 1760000, .max = 3510000 },
401         .n = { .min = 1, .max = 2 },
402         .m = { .min = 79, .max = 126 },
403         .m1 = { .min = 12, .max = 22 },
404         .m2 = { .min = 5, .max = 9 },
405         .p = { .min = 28, .max = 112 },
406         .p1 = { .min = 2, .max = 8 },
407         .p2 = { .dot_limit = 225000,
408                 .p2_slow = 14, .p2_fast = 14 },
409 };
410
411 static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
412         .dot = { .min = 25000, .max = 350000 },
413         .vco = { .min = 1760000, .max = 3510000 },
414         .n = { .min = 1, .max = 3 },
415         .m = { .min = 79, .max = 126 },
416         .m1 = { .min = 12, .max = 22 },
417         .m2 = { .min = 5, .max = 9 },
418         .p = { .min = 14, .max = 42 },
419         .p1 = { .min = 2, .max = 6 },
420         .p2 = { .dot_limit = 225000,
421                 .p2_slow = 7, .p2_fast = 7 },
422 };
423
424 static const struct intel_limit intel_limits_vlv = {
425          /*
426           * These are the data rate limits (measured in fast clocks)
427           * since those are the strictest limits we have. The fast
428           * clock and actual rate limits are more relaxed, so checking
429           * them would make no difference.
430           */
431         .dot = { .min = 25000 * 5, .max = 270000 * 5 },
432         .vco = { .min = 4000000, .max = 6000000 },
433         .n = { .min = 1, .max = 7 },
434         .m1 = { .min = 2, .max = 3 },
435         .m2 = { .min = 11, .max = 156 },
436         .p1 = { .min = 2, .max = 3 },
437         .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
438 };
439
440 static const struct intel_limit intel_limits_chv = {
441         /*
442          * These are the data rate limits (measured in fast clocks)
443          * since those are the strictest limits we have.  The fast
444          * clock and actual rate limits are more relaxed, so checking
445          * them would make no difference.
446          */
447         .dot = { .min = 25000 * 5, .max = 540000 * 5},
448         .vco = { .min = 4800000, .max = 6480000 },
449         .n = { .min = 1, .max = 1 },
450         .m1 = { .min = 2, .max = 2 },
451         .m2 = { .min = 24 << 22, .max = 175 << 22 },
452         .p1 = { .min = 2, .max = 4 },
453         .p2 = { .p2_slow = 1, .p2_fast = 14 },
454 };
455
456 static const struct intel_limit intel_limits_bxt = {
457         /* FIXME: find real dot limits */
458         .dot = { .min = 0, .max = INT_MAX },
459         .vco = { .min = 4800000, .max = 6700000 },
460         .n = { .min = 1, .max = 1 },
461         .m1 = { .min = 2, .max = 2 },
462         /* FIXME: find real m2 limits */
463         .m2 = { .min = 2 << 22, .max = 255 << 22 },
464         .p1 = { .min = 2, .max = 4 },
465         .p2 = { .p2_slow = 1, .p2_fast = 20 },
466 };
467
468 static bool
469 needs_modeset(struct drm_crtc_state *state)
470 {
471         return drm_atomic_crtc_needs_modeset(state);
472 }
473
474 /*
475  * Platform specific helpers to calculate the port PLL loopback- (clock.m),
476  * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
477  * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
478  * The helpers' return value is the rate of the clock that is fed to the
479  * display engine's pipe which can be the above fast dot clock rate or a
480  * divided-down version of it.
481  */
482 /* m1 is reserved as 0 in Pineview, n is a ring counter */
483 static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
484 {
485         clock->m = clock->m2 + 2;
486         clock->p = clock->p1 * clock->p2;
487         if (WARN_ON(clock->n == 0 || clock->p == 0))
488                 return 0;
489         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
490         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
491
492         return clock->dot;
493 }
494
495 static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
496 {
497         return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
498 }
499
500 static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
501 {
502         clock->m = i9xx_dpll_compute_m(clock);
503         clock->p = clock->p1 * clock->p2;
504         if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
505                 return 0;
506         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
507         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
508
509         return clock->dot;
510 }
511
512 static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
513 {
514         clock->m = clock->m1 * clock->m2;
515         clock->p = clock->p1 * clock->p2;
516         if (WARN_ON(clock->n == 0 || clock->p == 0))
517                 return 0;
518         clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
519         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
520
521         return clock->dot / 5;
522 }
523
524 int chv_calc_dpll_params(int refclk, struct dpll *clock)
525 {
526         clock->m = clock->m1 * clock->m2;
527         clock->p = clock->p1 * clock->p2;
528         if (WARN_ON(clock->n == 0 || clock->p == 0))
529                 return 0;
530         clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
531                         clock->n << 22);
532         clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
533
534         return clock->dot / 5;
535 }
536
537 #define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
538 /**
539  * Returns whether the given set of divisors are valid for a given refclk with
540  * the given connectors.
541  */
542
543 static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
544                                const struct intel_limit *limit,
545                                const struct dpll *clock)
546 {
547         if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
548                 INTELPllInvalid("n out of range\n");
549         if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
550                 INTELPllInvalid("p1 out of range\n");
551         if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
552                 INTELPllInvalid("m2 out of range\n");
553         if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
554                 INTELPllInvalid("m1 out of range\n");
555
556         if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
557             !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
558                 if (clock->m1 <= clock->m2)
559                         INTELPllInvalid("m1 <= m2\n");
560
561         if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
562             !IS_GEN9_LP(dev_priv)) {
563                 if (clock->p < limit->p.min || limit->p.max < clock->p)
564                         INTELPllInvalid("p out of range\n");
565                 if (clock->m < limit->m.min || limit->m.max < clock->m)
566                         INTELPllInvalid("m out of range\n");
567         }
568
569         if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
570                 INTELPllInvalid("vco out of range\n");
571         /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
572          * connector, etc., rather than just a single range.
573          */
574         if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
575                 INTELPllInvalid("dot out of range\n");
576
577         return true;
578 }
579
580 static int
581 i9xx_select_p2_div(const struct intel_limit *limit,
582                    const struct intel_crtc_state *crtc_state,
583                    int target)
584 {
585         struct drm_device *dev = crtc_state->base.crtc->dev;
586
587         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
588                 /*
589                  * For LVDS just rely on its current settings for dual-channel.
590                  * We haven't figured out how to reliably set up different
591                  * single/dual channel state, if we even can.
592                  */
593                 if (intel_is_dual_link_lvds(dev))
594                         return limit->p2.p2_fast;
595                 else
596                         return limit->p2.p2_slow;
597         } else {
598                 if (target < limit->p2.dot_limit)
599                         return limit->p2.p2_slow;
600                 else
601                         return limit->p2.p2_fast;
602         }
603 }
604
605 /*
606  * Returns a set of divisors for the desired target clock with the given
607  * refclk, or FALSE.  The returned values represent the clock equation:
608  * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
609  *
610  * Target and reference clocks are specified in kHz.
611  *
612  * If match_clock is provided, then best_clock P divider must match the P
613  * divider from @match_clock used for LVDS downclocking.
614  */
615 static bool
616 i9xx_find_best_dpll(const struct intel_limit *limit,
617                     struct intel_crtc_state *crtc_state,
618                     int target, int refclk, struct dpll *match_clock,
619                     struct dpll *best_clock)
620 {
621         struct drm_device *dev = crtc_state->base.crtc->dev;
622         struct dpll clock;
623         int err = target;
624
625         memset(best_clock, 0, sizeof(*best_clock));
626
627         clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
628
629         for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630              clock.m1++) {
631                 for (clock.m2 = limit->m2.min;
632                      clock.m2 <= limit->m2.max; clock.m2++) {
633                         if (clock.m2 >= clock.m1)
634                                 break;
635                         for (clock.n = limit->n.min;
636                              clock.n <= limit->n.max; clock.n++) {
637                                 for (clock.p1 = limit->p1.min;
638                                         clock.p1 <= limit->p1.max; clock.p1++) {
639                                         int this_err;
640
641                                         i9xx_calc_dpll_params(refclk, &clock);
642                                         if (!intel_PLL_is_valid(to_i915(dev),
643                                                                 limit,
644                                                                 &clock))
645                                                 continue;
646                                         if (match_clock &&
647                                             clock.p != match_clock->p)
648                                                 continue;
649
650                                         this_err = abs(clock.dot - target);
651                                         if (this_err < err) {
652                                                 *best_clock = clock;
653                                                 err = this_err;
654                                         }
655                                 }
656                         }
657                 }
658         }
659
660         return (err != target);
661 }
662
663 /*
664  * Returns a set of divisors for the desired target clock with the given
665  * refclk, or FALSE.  The returned values represent the clock equation:
666  * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
667  *
668  * Target and reference clocks are specified in kHz.
669  *
670  * If match_clock is provided, then best_clock P divider must match the P
671  * divider from @match_clock used for LVDS downclocking.
672  */
673 static bool
674 pnv_find_best_dpll(const struct intel_limit *limit,
675                    struct intel_crtc_state *crtc_state,
676                    int target, int refclk, struct dpll *match_clock,
677                    struct dpll *best_clock)
678 {
679         struct drm_device *dev = crtc_state->base.crtc->dev;
680         struct dpll clock;
681         int err = target;
682
683         memset(best_clock, 0, sizeof(*best_clock));
684
685         clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
686
687         for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688              clock.m1++) {
689                 for (clock.m2 = limit->m2.min;
690                      clock.m2 <= limit->m2.max; clock.m2++) {
691                         for (clock.n = limit->n.min;
692                              clock.n <= limit->n.max; clock.n++) {
693                                 for (clock.p1 = limit->p1.min;
694                                         clock.p1 <= limit->p1.max; clock.p1++) {
695                                         int this_err;
696
697                                         pnv_calc_dpll_params(refclk, &clock);
698                                         if (!intel_PLL_is_valid(to_i915(dev),
699                                                                 limit,
700                                                                 &clock))
701                                                 continue;
702                                         if (match_clock &&
703                                             clock.p != match_clock->p)
704                                                 continue;
705
706                                         this_err = abs(clock.dot - target);
707                                         if (this_err < err) {
708                                                 *best_clock = clock;
709                                                 err = this_err;
710                                         }
711                                 }
712                         }
713                 }
714         }
715
716         return (err != target);
717 }
718
719 /*
720  * Returns a set of divisors for the desired target clock with the given
721  * refclk, or FALSE.  The returned values represent the clock equation:
722  * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
723  *
724  * Target and reference clocks are specified in kHz.
725  *
726  * If match_clock is provided, then best_clock P divider must match the P
727  * divider from @match_clock used for LVDS downclocking.
728  */
729 static bool
730 g4x_find_best_dpll(const struct intel_limit *limit,
731                    struct intel_crtc_state *crtc_state,
732                    int target, int refclk, struct dpll *match_clock,
733                    struct dpll *best_clock)
734 {
735         struct drm_device *dev = crtc_state->base.crtc->dev;
736         struct dpll clock;
737         int max_n;
738         bool found = false;
739         /* approximately equals target * 0.00585 */
740         int err_most = (target >> 8) + (target >> 9);
741
742         memset(best_clock, 0, sizeof(*best_clock));
743
744         clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
746         max_n = limit->n.max;
747         /* based on hardware requirement, prefer smaller n to precision */
748         for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
749                 /* based on hardware requirement, prefere larger m1,m2 */
750                 for (clock.m1 = limit->m1.max;
751                      clock.m1 >= limit->m1.min; clock.m1--) {
752                         for (clock.m2 = limit->m2.max;
753                              clock.m2 >= limit->m2.min; clock.m2--) {
754                                 for (clock.p1 = limit->p1.max;
755                                      clock.p1 >= limit->p1.min; clock.p1--) {
756                                         int this_err;
757
758                                         i9xx_calc_dpll_params(refclk, &clock);
759                                         if (!intel_PLL_is_valid(to_i915(dev),
760                                                                 limit,
761                                                                 &clock))
762                                                 continue;
763
764                                         this_err = abs(clock.dot - target);
765                                         if (this_err < err_most) {
766                                                 *best_clock = clock;
767                                                 err_most = this_err;
768                                                 max_n = clock.n;
769                                                 found = true;
770                                         }
771                                 }
772                         }
773                 }
774         }
775         return found;
776 }
777
778 /*
779  * Check if the calculated PLL configuration is more optimal compared to the
780  * best configuration and error found so far. Return the calculated error.
781  */
782 static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
783                                const struct dpll *calculated_clock,
784                                const struct dpll *best_clock,
785                                unsigned int best_error_ppm,
786                                unsigned int *error_ppm)
787 {
788         /*
789          * For CHV ignore the error and consider only the P value.
790          * Prefer a bigger P value based on HW requirements.
791          */
792         if (IS_CHERRYVIEW(to_i915(dev))) {
793                 *error_ppm = 0;
794
795                 return calculated_clock->p > best_clock->p;
796         }
797
798         if (WARN_ON_ONCE(!target_freq))
799                 return false;
800
801         *error_ppm = div_u64(1000000ULL *
802                                 abs(target_freq - calculated_clock->dot),
803                              target_freq);
804         /*
805          * Prefer a better P value over a better (smaller) error if the error
806          * is small. Ensure this preference for future configurations too by
807          * setting the error to 0.
808          */
809         if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
810                 *error_ppm = 0;
811
812                 return true;
813         }
814
815         return *error_ppm + 10 < best_error_ppm;
816 }
817
818 /*
819  * Returns a set of divisors for the desired target clock with the given
820  * refclk, or FALSE.  The returned values represent the clock equation:
821  * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
822  */
823 static bool
824 vlv_find_best_dpll(const struct intel_limit *limit,
825                    struct intel_crtc_state *crtc_state,
826                    int target, int refclk, struct dpll *match_clock,
827                    struct dpll *best_clock)
828 {
829         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
830         struct drm_device *dev = crtc->base.dev;
831         struct dpll clock;
832         unsigned int bestppm = 1000000;
833         /* min update 19.2 MHz */
834         int max_n = min(limit->n.max, refclk / 19200);
835         bool found = false;
836
837         target *= 5; /* fast clock */
838
839         memset(best_clock, 0, sizeof(*best_clock));
840
841         /* based on hardware requirement, prefer smaller n to precision */
842         for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
843                 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
844                         for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
845                              clock.p2 -= clock.p2 > 10 ? 2 : 1) {
846                                 clock.p = clock.p1 * clock.p2;
847                                 /* based on hardware requirement, prefer bigger m1,m2 values */
848                                 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
849                                         unsigned int ppm;
850
851                                         clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
852                                                                      refclk * clock.m1);
853
854                                         vlv_calc_dpll_params(refclk, &clock);
855
856                                         if (!intel_PLL_is_valid(to_i915(dev),
857                                                                 limit,
858                                                                 &clock))
859                                                 continue;
860
861                                         if (!vlv_PLL_is_optimal(dev, target,
862                                                                 &clock,
863                                                                 best_clock,
864                                                                 bestppm, &ppm))
865                                                 continue;
866
867                                         *best_clock = clock;
868                                         bestppm = ppm;
869                                         found = true;
870                                 }
871                         }
872                 }
873         }
874
875         return found;
876 }
877
878 /*
879  * Returns a set of divisors for the desired target clock with the given
880  * refclk, or FALSE.  The returned values represent the clock equation:
881  * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
882  */
883 static bool
884 chv_find_best_dpll(const struct intel_limit *limit,
885                    struct intel_crtc_state *crtc_state,
886                    int target, int refclk, struct dpll *match_clock,
887                    struct dpll *best_clock)
888 {
889         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
890         struct drm_device *dev = crtc->base.dev;
891         unsigned int best_error_ppm;
892         struct dpll clock;
893         uint64_t m2;
894         int found = false;
895
896         memset(best_clock, 0, sizeof(*best_clock));
897         best_error_ppm = 1000000;
898
899         /*
900          * Based on hardware doc, the n always set to 1, and m1 always
901          * set to 2.  If requires to support 200Mhz refclk, we need to
902          * revisit this because n may not 1 anymore.
903          */
904         clock.n = 1, clock.m1 = 2;
905         target *= 5;    /* fast clock */
906
907         for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
908                 for (clock.p2 = limit->p2.p2_fast;
909                                 clock.p2 >= limit->p2.p2_slow;
910                                 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
911                         unsigned int error_ppm;
912
913                         clock.p = clock.p1 * clock.p2;
914
915                         m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
916                                         clock.n) << 22, refclk * clock.m1);
917
918                         if (m2 > INT_MAX/clock.m1)
919                                 continue;
920
921                         clock.m2 = m2;
922
923                         chv_calc_dpll_params(refclk, &clock);
924
925                         if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
926                                 continue;
927
928                         if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
929                                                 best_error_ppm, &error_ppm))
930                                 continue;
931
932                         *best_clock = clock;
933                         best_error_ppm = error_ppm;
934                         found = true;
935                 }
936         }
937
938         return found;
939 }
940
941 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
942                         struct dpll *best_clock)
943 {
944         int refclk = 100000;
945         const struct intel_limit *limit = &intel_limits_bxt;
946
947         return chv_find_best_dpll(limit, crtc_state,
948                                   target_clock, refclk, NULL, best_clock);
949 }
950
951 bool intel_crtc_active(struct intel_crtc *crtc)
952 {
953         /* Be paranoid as we can arrive here with only partial
954          * state retrieved from the hardware during setup.
955          *
956          * We can ditch the adjusted_mode.crtc_clock check as soon
957          * as Haswell has gained clock readout/fastboot support.
958          *
959          * We can ditch the crtc->primary->fb check as soon as we can
960          * properly reconstruct framebuffers.
961          *
962          * FIXME: The intel_crtc->active here should be switched to
963          * crtc->state->active once we have proper CRTC states wired up
964          * for atomic.
965          */
966         return crtc->active && crtc->base.primary->state->fb &&
967                 crtc->config->base.adjusted_mode.crtc_clock;
968 }
969
970 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
971                                              enum pipe pipe)
972 {
973         struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
974
975         return crtc->config->cpu_transcoder;
976 }
977
978 static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
979 {
980         i915_reg_t reg = PIPEDSL(pipe);
981         u32 line1, line2;
982         u32 line_mask;
983
984         if (IS_GEN2(dev_priv))
985                 line_mask = DSL_LINEMASK_GEN2;
986         else
987                 line_mask = DSL_LINEMASK_GEN3;
988
989         line1 = I915_READ(reg) & line_mask;
990         msleep(5);
991         line2 = I915_READ(reg) & line_mask;
992
993         return line1 == line2;
994 }
995
996 /*
997  * intel_wait_for_pipe_off - wait for pipe to turn off
998  * @crtc: crtc whose pipe to wait for
999  *
1000  * After disabling a pipe, we can't wait for vblank in the usual way,
1001  * spinning on the vblank interrupt status bit, since we won't actually
1002  * see an interrupt when the pipe is disabled.
1003  *
1004  * On Gen4 and above:
1005  *   wait for the pipe register state bit to turn off
1006  *
1007  * Otherwise:
1008  *   wait for the display line value to settle (it usually
1009  *   ends up stopping at the start of the next frame).
1010  *
1011  */
1012 static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
1013 {
1014         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1015         enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1016         enum pipe pipe = crtc->pipe;
1017
1018         if (INTEL_GEN(dev_priv) >= 4) {
1019                 i915_reg_t reg = PIPECONF(cpu_transcoder);
1020
1021                 /* Wait for the Pipe State to go off */
1022                 if (intel_wait_for_register(dev_priv,
1023                                             reg, I965_PIPECONF_ACTIVE, 0,
1024                                             100))
1025                         WARN(1, "pipe_off wait timed out\n");
1026         } else {
1027                 /* Wait for the display line to settle */
1028                 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
1029                         WARN(1, "pipe_off wait timed out\n");
1030         }
1031 }
1032
1033 /* Only for pre-ILK configs */
1034 void assert_pll(struct drm_i915_private *dev_priv,
1035                 enum pipe pipe, bool state)
1036 {
1037         u32 val;
1038         bool cur_state;
1039
1040         val = I915_READ(DPLL(pipe));
1041         cur_state = !!(val & DPLL_VCO_ENABLE);
1042         I915_STATE_WARN(cur_state != state,
1043              "PLL state assertion failure (expected %s, current %s)\n",
1044                         onoff(state), onoff(cur_state));
1045 }
1046
1047 /* XXX: the dsi pll is shared between MIPI DSI ports */
1048 void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1049 {
1050         u32 val;
1051         bool cur_state;
1052
1053         mutex_lock(&dev_priv->sb_lock);
1054         val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1055         mutex_unlock(&dev_priv->sb_lock);
1056
1057         cur_state = val & DSI_PLL_VCO_EN;
1058         I915_STATE_WARN(cur_state != state,
1059              "DSI PLL state assertion failure (expected %s, current %s)\n",
1060                         onoff(state), onoff(cur_state));
1061 }
1062
1063 static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1064                           enum pipe pipe, bool state)
1065 {
1066         bool cur_state;
1067         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1068                                                                       pipe);
1069
1070         if (HAS_DDI(dev_priv)) {
1071                 /* DDI does not have a specific FDI_TX register */
1072                 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1073                 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1074         } else {
1075                 u32 val = I915_READ(FDI_TX_CTL(pipe));
1076                 cur_state = !!(val & FDI_TX_ENABLE);
1077         }
1078         I915_STATE_WARN(cur_state != state,
1079              "FDI TX state assertion failure (expected %s, current %s)\n",
1080                         onoff(state), onoff(cur_state));
1081 }
1082 #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083 #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085 static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086                           enum pipe pipe, bool state)
1087 {
1088         u32 val;
1089         bool cur_state;
1090
1091         val = I915_READ(FDI_RX_CTL(pipe));
1092         cur_state = !!(val & FDI_RX_ENABLE);
1093         I915_STATE_WARN(cur_state != state,
1094              "FDI RX state assertion failure (expected %s, current %s)\n",
1095                         onoff(state), onoff(cur_state));
1096 }
1097 #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1098 #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1099
1100 static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1101                                       enum pipe pipe)
1102 {
1103         u32 val;
1104
1105         /* ILK FDI PLL is always enabled */
1106         if (IS_GEN5(dev_priv))
1107                 return;
1108
1109         /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1110         if (HAS_DDI(dev_priv))
1111                 return;
1112
1113         val = I915_READ(FDI_TX_CTL(pipe));
1114         I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1115 }
1116
1117 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1118                        enum pipe pipe, bool state)
1119 {
1120         u32 val;
1121         bool cur_state;
1122
1123         val = I915_READ(FDI_RX_CTL(pipe));
1124         cur_state = !!(val & FDI_RX_PLL_ENABLE);
1125         I915_STATE_WARN(cur_state != state,
1126              "FDI RX PLL assertion failure (expected %s, current %s)\n",
1127                         onoff(state), onoff(cur_state));
1128 }
1129
1130 void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
1131 {
1132         i915_reg_t pp_reg;
1133         u32 val;
1134         enum pipe panel_pipe = PIPE_A;
1135         bool locked = true;
1136
1137         if (WARN_ON(HAS_DDI(dev_priv)))
1138                 return;
1139
1140         if (HAS_PCH_SPLIT(dev_priv)) {
1141                 u32 port_sel;
1142
1143                 pp_reg = PP_CONTROL(0);
1144                 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1145
1146                 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1147                     I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1148                         panel_pipe = PIPE_B;
1149                 /* XXX: else fix for eDP */
1150         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1151                 /* presumably write lock depends on pipe, not port select */
1152                 pp_reg = PP_CONTROL(pipe);
1153                 panel_pipe = pipe;
1154         } else {
1155                 pp_reg = PP_CONTROL(0);
1156                 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1157                         panel_pipe = PIPE_B;
1158         }
1159
1160         val = I915_READ(pp_reg);
1161         if (!(val & PANEL_POWER_ON) ||
1162             ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
1163                 locked = false;
1164
1165         I915_STATE_WARN(panel_pipe == pipe && locked,
1166              "panel assertion failure, pipe %c regs locked\n",
1167              pipe_name(pipe));
1168 }
1169
1170 static void assert_cursor(struct drm_i915_private *dev_priv,
1171                           enum pipe pipe, bool state)
1172 {
1173         bool cur_state;
1174
1175         if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
1176                 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
1177         else
1178                 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1179
1180         I915_STATE_WARN(cur_state != state,
1181              "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1182                         pipe_name(pipe), onoff(state), onoff(cur_state));
1183 }
1184 #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1185 #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1186
1187 void assert_pipe(struct drm_i915_private *dev_priv,
1188                  enum pipe pipe, bool state)
1189 {
1190         bool cur_state;
1191         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192                                                                       pipe);
1193         enum intel_display_power_domain power_domain;
1194
1195         /* if we need the pipe quirk it must be always on */
1196         if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1197             (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
1198                 state = true;
1199
1200         power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1201         if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
1202                 u32 val = I915_READ(PIPECONF(cpu_transcoder));
1203                 cur_state = !!(val & PIPECONF_ENABLE);
1204
1205                 intel_display_power_put(dev_priv, power_domain);
1206         } else {
1207                 cur_state = false;
1208         }
1209
1210         I915_STATE_WARN(cur_state != state,
1211              "pipe %c assertion failure (expected %s, current %s)\n",
1212                         pipe_name(pipe), onoff(state), onoff(cur_state));
1213 }
1214
1215 static void assert_plane(struct drm_i915_private *dev_priv,
1216                          enum plane plane, bool state)
1217 {
1218         u32 val;
1219         bool cur_state;
1220
1221         val = I915_READ(DSPCNTR(plane));
1222         cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1223         I915_STATE_WARN(cur_state != state,
1224              "plane %c assertion failure (expected %s, current %s)\n",
1225                         plane_name(plane), onoff(state), onoff(cur_state));
1226 }
1227
1228 #define assert_plane_enabled(d, p) assert_plane(d, p, true)
1229 #define assert_plane_disabled(d, p) assert_plane(d, p, false)
1230
1231 static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1232                                    enum pipe pipe)
1233 {
1234         int i;
1235
1236         /* Primary planes are fixed to pipes on gen4+ */
1237         if (INTEL_GEN(dev_priv) >= 4) {
1238                 u32 val = I915_READ(DSPCNTR(pipe));
1239                 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
1240                      "plane %c assertion failure, should be disabled but not\n",
1241                      plane_name(pipe));
1242                 return;
1243         }
1244
1245         /* Need to check both planes against the pipe */
1246         for_each_pipe(dev_priv, i) {
1247                 u32 val = I915_READ(DSPCNTR(i));
1248                 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1249                         DISPPLANE_SEL_PIPE_SHIFT;
1250                 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1251                      "plane %c assertion failure, should be off on pipe %c but is still active\n",
1252                      plane_name(i), pipe_name(pipe));
1253         }
1254 }
1255
1256 static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1257                                     enum pipe pipe)
1258 {
1259         int sprite;
1260
1261         if (INTEL_GEN(dev_priv) >= 9) {
1262                 for_each_sprite(dev_priv, pipe, sprite) {
1263                         u32 val = I915_READ(PLANE_CTL(pipe, sprite));
1264                         I915_STATE_WARN(val & PLANE_CTL_ENABLE,
1265                              "plane %d assertion failure, should be off on pipe %c but is still active\n",
1266                              sprite, pipe_name(pipe));
1267                 }
1268         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1269                 for_each_sprite(dev_priv, pipe, sprite) {
1270                         u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
1271                         I915_STATE_WARN(val & SP_ENABLE,
1272                              "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1273                              sprite_name(pipe, sprite), pipe_name(pipe));
1274                 }
1275         } else if (INTEL_GEN(dev_priv) >= 7) {
1276                 u32 val = I915_READ(SPRCTL(pipe));
1277                 I915_STATE_WARN(val & SPRITE_ENABLE,
1278                      "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1279                      plane_name(pipe), pipe_name(pipe));
1280         } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
1281                 u32 val = I915_READ(DVSCNTR(pipe));
1282                 I915_STATE_WARN(val & DVS_ENABLE,
1283                      "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1284                      plane_name(pipe), pipe_name(pipe));
1285         }
1286 }
1287
1288 static void assert_vblank_disabled(struct drm_crtc *crtc)
1289 {
1290         if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1291                 drm_crtc_vblank_put(crtc);
1292 }
1293
1294 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1295                                     enum pipe pipe)
1296 {
1297         u32 val;
1298         bool enabled;
1299
1300         val = I915_READ(PCH_TRANSCONF(pipe));
1301         enabled = !!(val & TRANS_ENABLE);
1302         I915_STATE_WARN(enabled,
1303              "transcoder assertion failed, should be off on pipe %c but is still active\n",
1304              pipe_name(pipe));
1305 }
1306
1307 static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1308                             enum pipe pipe, u32 port_sel, u32 val)
1309 {
1310         if ((val & DP_PORT_EN) == 0)
1311                 return false;
1312
1313         if (HAS_PCH_CPT(dev_priv)) {
1314                 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
1315                 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316                         return false;
1317         } else if (IS_CHERRYVIEW(dev_priv)) {
1318                 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1319                         return false;
1320         } else {
1321                 if ((val & DP_PIPE_MASK) != (pipe << 30))
1322                         return false;
1323         }
1324         return true;
1325 }
1326
1327 static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1328                               enum pipe pipe, u32 val)
1329 {
1330         if ((val & SDVO_ENABLE) == 0)
1331                 return false;
1332
1333         if (HAS_PCH_CPT(dev_priv)) {
1334                 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1335                         return false;
1336         } else if (IS_CHERRYVIEW(dev_priv)) {
1337                 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1338                         return false;
1339         } else {
1340                 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1341                         return false;
1342         }
1343         return true;
1344 }
1345
1346 static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1347                               enum pipe pipe, u32 val)
1348 {
1349         if ((val & LVDS_PORT_EN) == 0)
1350                 return false;
1351
1352         if (HAS_PCH_CPT(dev_priv)) {
1353                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1354                         return false;
1355         } else {
1356                 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1357                         return false;
1358         }
1359         return true;
1360 }
1361
1362 static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1363                               enum pipe pipe, u32 val)
1364 {
1365         if ((val & ADPA_DAC_ENABLE) == 0)
1366                 return false;
1367         if (HAS_PCH_CPT(dev_priv)) {
1368                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1369                         return false;
1370         } else {
1371                 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1372                         return false;
1373         }
1374         return true;
1375 }
1376
1377 static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1378                                    enum pipe pipe, i915_reg_t reg,
1379                                    u32 port_sel)
1380 {
1381         u32 val = I915_READ(reg);
1382         I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1383              "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1384              i915_mmio_reg_offset(reg), pipe_name(pipe));
1385
1386         I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
1387              && (val & DP_PIPEB_SELECT),
1388              "IBX PCH dp port still using transcoder B\n");
1389 }
1390
1391 static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1392                                      enum pipe pipe, i915_reg_t reg)
1393 {
1394         u32 val = I915_READ(reg);
1395         I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1396              "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1397              i915_mmio_reg_offset(reg), pipe_name(pipe));
1398
1399         I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
1400              && (val & SDVO_PIPE_B_SELECT),
1401              "IBX PCH hdmi port still using transcoder B\n");
1402 }
1403
1404 static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1405                                       enum pipe pipe)
1406 {
1407         u32 val;
1408
1409         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1410         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1411         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1412
1413         val = I915_READ(PCH_ADPA);
1414         I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1415              "PCH VGA enabled on transcoder %c, should be disabled\n",
1416              pipe_name(pipe));
1417
1418         val = I915_READ(PCH_LVDS);
1419         I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1420              "PCH LVDS enabled on transcoder %c, should be disabled\n",
1421              pipe_name(pipe));
1422
1423         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1424         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1425         assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1426 }
1427
1428 static void _vlv_enable_pll(struct intel_crtc *crtc,
1429                             const struct intel_crtc_state *pipe_config)
1430 {
1431         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1432         enum pipe pipe = crtc->pipe;
1433
1434         I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1435         POSTING_READ(DPLL(pipe));
1436         udelay(150);
1437
1438         if (intel_wait_for_register(dev_priv,
1439                                     DPLL(pipe),
1440                                     DPLL_LOCK_VLV,
1441                                     DPLL_LOCK_VLV,
1442                                     1))
1443                 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1444 }
1445
1446 static void vlv_enable_pll(struct intel_crtc *crtc,
1447                            const struct intel_crtc_state *pipe_config)
1448 {
1449         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1450         enum pipe pipe = crtc->pipe;
1451
1452         assert_pipe_disabled(dev_priv, pipe);
1453
1454         /* PLL is protected by panel, make sure we can write it */
1455         assert_panel_unlocked(dev_priv, pipe);
1456
1457         if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1458                 _vlv_enable_pll(crtc, pipe_config);
1459
1460         I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1461         POSTING_READ(DPLL_MD(pipe));
1462 }
1463
1464
1465 static void _chv_enable_pll(struct intel_crtc *crtc,
1466                             const struct intel_crtc_state *pipe_config)
1467 {
1468         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1469         enum pipe pipe = crtc->pipe;
1470         enum dpio_channel port = vlv_pipe_to_channel(pipe);
1471         u32 tmp;
1472
1473         mutex_lock(&dev_priv->sb_lock);
1474
1475         /* Enable back the 10bit clock to display controller */
1476         tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1477         tmp |= DPIO_DCLKP_EN;
1478         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1479
1480         mutex_unlock(&dev_priv->sb_lock);
1481
1482         /*
1483          * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1484          */
1485         udelay(1);
1486
1487         /* Enable PLL */
1488         I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1489
1490         /* Check PLL is locked */
1491         if (intel_wait_for_register(dev_priv,
1492                                     DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1493                                     1))
1494                 DRM_ERROR("PLL %d failed to lock\n", pipe);
1495 }
1496
1497 static void chv_enable_pll(struct intel_crtc *crtc,
1498                            const struct intel_crtc_state *pipe_config)
1499 {
1500         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1501         enum pipe pipe = crtc->pipe;
1502
1503         assert_pipe_disabled(dev_priv, pipe);
1504
1505         /* PLL is protected by panel, make sure we can write it */
1506         assert_panel_unlocked(dev_priv, pipe);
1507
1508         if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1509                 _chv_enable_pll(crtc, pipe_config);
1510
1511         if (pipe != PIPE_A) {
1512                 /*
1513                  * WaPixelRepeatModeFixForC0:chv
1514                  *
1515                  * DPLLCMD is AWOL. Use chicken bits to propagate
1516                  * the value from DPLLBMD to either pipe B or C.
1517                  */
1518                 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1519                 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1520                 I915_WRITE(CBR4_VLV, 0);
1521                 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1522
1523                 /*
1524                  * DPLLB VGA mode also seems to cause problems.
1525                  * We should always have it disabled.
1526                  */
1527                 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1528         } else {
1529                 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1530                 POSTING_READ(DPLL_MD(pipe));
1531         }
1532 }
1533
1534 static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1535 {
1536         struct intel_crtc *crtc;
1537         int count = 0;
1538
1539         for_each_intel_crtc(&dev_priv->drm, crtc) {
1540                 count += crtc->base.state->active &&
1541                         intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1542         }
1543
1544         return count;
1545 }
1546
1547 static void i9xx_enable_pll(struct intel_crtc *crtc)
1548 {
1549         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1550         i915_reg_t reg = DPLL(crtc->pipe);
1551         u32 dpll = crtc->config->dpll_hw_state.dpll;
1552
1553         assert_pipe_disabled(dev_priv, crtc->pipe);
1554
1555         /* PLL is protected by panel, make sure we can write it */
1556         if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
1557                 assert_panel_unlocked(dev_priv, crtc->pipe);
1558
1559         /* Enable DVO 2x clock on both PLLs if necessary */
1560         if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1561                 /*
1562                  * It appears to be important that we don't enable this
1563                  * for the current pipe before otherwise configuring the
1564                  * PLL. No idea how this should be handled if multiple
1565                  * DVO outputs are enabled simultaneosly.
1566                  */
1567                 dpll |= DPLL_DVO_2X_MODE;
1568                 I915_WRITE(DPLL(!crtc->pipe),
1569                            I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1570         }
1571
1572         /*
1573          * Apparently we need to have VGA mode enabled prior to changing
1574          * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1575          * dividers, even though the register value does change.
1576          */
1577         I915_WRITE(reg, 0);
1578
1579         I915_WRITE(reg, dpll);
1580
1581         /* Wait for the clocks to stabilize. */
1582         POSTING_READ(reg);
1583         udelay(150);
1584
1585         if (INTEL_GEN(dev_priv) >= 4) {
1586                 I915_WRITE(DPLL_MD(crtc->pipe),
1587                            crtc->config->dpll_hw_state.dpll_md);
1588         } else {
1589                 /* The pixel multiplier can only be updated once the
1590                  * DPLL is enabled and the clocks are stable.
1591                  *
1592                  * So write it again.
1593                  */
1594                 I915_WRITE(reg, dpll);
1595         }
1596
1597         /* We do this three times for luck */
1598         I915_WRITE(reg, dpll);
1599         POSTING_READ(reg);
1600         udelay(150); /* wait for warmup */
1601         I915_WRITE(reg, dpll);
1602         POSTING_READ(reg);
1603         udelay(150); /* wait for warmup */
1604         I915_WRITE(reg, dpll);
1605         POSTING_READ(reg);
1606         udelay(150); /* wait for warmup */
1607 }
1608
1609 /**
1610  * i9xx_disable_pll - disable a PLL
1611  * @dev_priv: i915 private structure
1612  * @pipe: pipe PLL to disable
1613  *
1614  * Disable the PLL for @pipe, making sure the pipe is off first.
1615  *
1616  * Note!  This is for pre-ILK only.
1617  */
1618 static void i9xx_disable_pll(struct intel_crtc *crtc)
1619 {
1620         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1621         enum pipe pipe = crtc->pipe;
1622
1623         /* Disable DVO 2x clock on both PLLs if necessary */
1624         if (IS_I830(dev_priv) &&
1625             intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
1626             !intel_num_dvo_pipes(dev_priv)) {
1627                 I915_WRITE(DPLL(PIPE_B),
1628                            I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1629                 I915_WRITE(DPLL(PIPE_A),
1630                            I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1631         }
1632
1633         /* Don't disable pipe or pipe PLLs if needed */
1634         if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1635             (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
1636                 return;
1637
1638         /* Make sure the pipe isn't still relying on us */
1639         assert_pipe_disabled(dev_priv, pipe);
1640
1641         I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
1642         POSTING_READ(DPLL(pipe));
1643 }
1644
1645 static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1646 {
1647         u32 val;
1648
1649         /* Make sure the pipe isn't still relying on us */
1650         assert_pipe_disabled(dev_priv, pipe);
1651
1652         val = DPLL_INTEGRATED_REF_CLK_VLV |
1653                 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1654         if (pipe != PIPE_A)
1655                 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1656
1657         I915_WRITE(DPLL(pipe), val);
1658         POSTING_READ(DPLL(pipe));
1659 }
1660
1661 static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662 {
1663         enum dpio_channel port = vlv_pipe_to_channel(pipe);
1664         u32 val;
1665
1666         /* Make sure the pipe isn't still relying on us */
1667         assert_pipe_disabled(dev_priv, pipe);
1668
1669         val = DPLL_SSC_REF_CLK_CHV |
1670                 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1671         if (pipe != PIPE_A)
1672                 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1673
1674         I915_WRITE(DPLL(pipe), val);
1675         POSTING_READ(DPLL(pipe));
1676
1677         mutex_lock(&dev_priv->sb_lock);
1678
1679         /* Disable 10bit clock to display controller */
1680         val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1681         val &= ~DPIO_DCLKP_EN;
1682         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1683
1684         mutex_unlock(&dev_priv->sb_lock);
1685 }
1686
1687 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1688                          struct intel_digital_port *dport,
1689                          unsigned int expected_mask)
1690 {
1691         u32 port_mask;
1692         i915_reg_t dpll_reg;
1693
1694         switch (dport->port) {
1695         case PORT_B:
1696                 port_mask = DPLL_PORTB_READY_MASK;
1697                 dpll_reg = DPLL(0);
1698                 break;
1699         case PORT_C:
1700                 port_mask = DPLL_PORTC_READY_MASK;
1701                 dpll_reg = DPLL(0);
1702                 expected_mask <<= 4;
1703                 break;
1704         case PORT_D:
1705                 port_mask = DPLL_PORTD_READY_MASK;
1706                 dpll_reg = DPIO_PHY_STATUS;
1707                 break;
1708         default:
1709                 BUG();
1710         }
1711
1712         if (intel_wait_for_register(dev_priv,
1713                                     dpll_reg, port_mask, expected_mask,
1714                                     1000))
1715                 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1716                      port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
1717 }
1718
1719 static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1720                                            enum pipe pipe)
1721 {
1722         struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1723                                                                 pipe);
1724         i915_reg_t reg;
1725         uint32_t val, pipeconf_val;
1726
1727         /* Make sure PCH DPLL is enabled */
1728         assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
1729
1730         /* FDI must be feeding us bits for PCH ports */
1731         assert_fdi_tx_enabled(dev_priv, pipe);
1732         assert_fdi_rx_enabled(dev_priv, pipe);
1733
1734         if (HAS_PCH_CPT(dev_priv)) {
1735                 /* Workaround: Set the timing override bit before enabling the
1736                  * pch transcoder. */
1737                 reg = TRANS_CHICKEN2(pipe);
1738                 val = I915_READ(reg);
1739                 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1740                 I915_WRITE(reg, val);
1741         }
1742
1743         reg = PCH_TRANSCONF(pipe);
1744         val = I915_READ(reg);
1745         pipeconf_val = I915_READ(PIPECONF(pipe));
1746
1747         if (HAS_PCH_IBX(dev_priv)) {
1748                 /*
1749                  * Make the BPC in transcoder be consistent with
1750                  * that in pipeconf reg. For HDMI we must use 8bpc
1751                  * here for both 8bpc and 12bpc.
1752                  */
1753                 val &= ~PIPECONF_BPC_MASK;
1754                 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
1755                         val |= PIPECONF_8BPC;
1756                 else
1757                         val |= pipeconf_val & PIPECONF_BPC_MASK;
1758         }
1759
1760         val &= ~TRANS_INTERLACE_MASK;
1761         if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1762                 if (HAS_PCH_IBX(dev_priv) &&
1763                     intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
1764                         val |= TRANS_LEGACY_INTERLACED_ILK;
1765                 else
1766                         val |= TRANS_INTERLACED;
1767         else
1768                 val |= TRANS_PROGRESSIVE;
1769
1770         I915_WRITE(reg, val | TRANS_ENABLE);
1771         if (intel_wait_for_register(dev_priv,
1772                                     reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1773                                     100))
1774                 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1775 }
1776
1777 static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1778                                       enum transcoder cpu_transcoder)
1779 {
1780         u32 val, pipeconf_val;
1781
1782         /* FDI must be feeding us bits for PCH ports */
1783         assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1784         assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1785
1786         /* Workaround: set timing override bit. */
1787         val = I915_READ(TRANS_CHICKEN2(PIPE_A));
1788         val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1789         I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
1790
1791         val = TRANS_ENABLE;
1792         pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1793
1794         if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1795             PIPECONF_INTERLACED_ILK)
1796                 val |= TRANS_INTERLACED;
1797         else
1798                 val |= TRANS_PROGRESSIVE;
1799
1800         I915_WRITE(LPT_TRANSCONF, val);
1801         if (intel_wait_for_register(dev_priv,
1802                                     LPT_TRANSCONF,
1803                                     TRANS_STATE_ENABLE,
1804                                     TRANS_STATE_ENABLE,
1805                                     100))
1806                 DRM_ERROR("Failed to enable PCH transcoder\n");
1807 }
1808
1809 static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1810                                             enum pipe pipe)
1811 {
1812         i915_reg_t reg;
1813         uint32_t val;
1814
1815         /* FDI relies on the transcoder */
1816         assert_fdi_tx_disabled(dev_priv, pipe);
1817         assert_fdi_rx_disabled(dev_priv, pipe);
1818
1819         /* Ports must be off as well */
1820         assert_pch_ports_disabled(dev_priv, pipe);
1821
1822         reg = PCH_TRANSCONF(pipe);
1823         val = I915_READ(reg);
1824         val &= ~TRANS_ENABLE;
1825         I915_WRITE(reg, val);
1826         /* wait for PCH transcoder off, transcoder state */
1827         if (intel_wait_for_register(dev_priv,
1828                                     reg, TRANS_STATE_ENABLE, 0,
1829                                     50))
1830                 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1831
1832         if (HAS_PCH_CPT(dev_priv)) {
1833                 /* Workaround: Clear the timing override chicken bit again. */
1834                 reg = TRANS_CHICKEN2(pipe);
1835                 val = I915_READ(reg);
1836                 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1837                 I915_WRITE(reg, val);
1838         }
1839 }
1840
1841 void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1842 {
1843         u32 val;
1844
1845         val = I915_READ(LPT_TRANSCONF);
1846         val &= ~TRANS_ENABLE;
1847         I915_WRITE(LPT_TRANSCONF, val);
1848         /* wait for PCH transcoder off, transcoder state */
1849         if (intel_wait_for_register(dev_priv,
1850                                     LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1851                                     50))
1852                 DRM_ERROR("Failed to disable PCH transcoder\n");
1853
1854         /* Workaround: clear timing override bit. */
1855         val = I915_READ(TRANS_CHICKEN2(PIPE_A));
1856         val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1857         I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
1858 }
1859
1860 enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1861 {
1862         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1863
1864         WARN_ON(!crtc->config->has_pch_encoder);
1865
1866         if (HAS_PCH_LPT(dev_priv))
1867                 return TRANSCODER_A;
1868         else
1869                 return (enum transcoder) crtc->pipe;
1870 }
1871
1872 /**
1873  * intel_enable_pipe - enable a pipe, asserting requirements
1874  * @crtc: crtc responsible for the pipe
1875  *
1876  * Enable @crtc's pipe, making sure that various hardware specific requirements
1877  * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1878  */
1879 static void intel_enable_pipe(struct intel_crtc *crtc)
1880 {
1881         struct drm_device *dev = crtc->base.dev;
1882         struct drm_i915_private *dev_priv = to_i915(dev);
1883         enum pipe pipe = crtc->pipe;
1884         enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1885         i915_reg_t reg;
1886         u32 val;
1887
1888         DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1889
1890         assert_planes_disabled(dev_priv, pipe);
1891         assert_cursor_disabled(dev_priv, pipe);
1892         assert_sprites_disabled(dev_priv, pipe);
1893
1894         /*
1895          * A pipe without a PLL won't actually be able to drive bits from
1896          * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
1897          * need the check.
1898          */
1899         if (HAS_GMCH_DISPLAY(dev_priv)) {
1900                 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
1901                         assert_dsi_pll_enabled(dev_priv);
1902                 else
1903                         assert_pll_enabled(dev_priv, pipe);
1904         } else {
1905                 if (crtc->config->has_pch_encoder) {
1906                         /* if driving the PCH, we need FDI enabled */
1907                         assert_fdi_rx_pll_enabled(dev_priv,
1908                                                   (enum pipe) intel_crtc_pch_transcoder(crtc));
1909                         assert_fdi_tx_pll_enabled(dev_priv,
1910                                                   (enum pipe) cpu_transcoder);
1911                 }
1912                 /* FIXME: assert CPU port conditions for SNB+ */
1913         }
1914
1915         reg = PIPECONF(cpu_transcoder);
1916         val = I915_READ(reg);
1917         if (val & PIPECONF_ENABLE) {
1918                 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1919                           (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
1920                 return;
1921         }
1922
1923         I915_WRITE(reg, val | PIPECONF_ENABLE);
1924         POSTING_READ(reg);
1925
1926         /*
1927          * Until the pipe starts DSL will read as 0, which would cause
1928          * an apparent vblank timestamp jump, which messes up also the
1929          * frame count when it's derived from the timestamps. So let's
1930          * wait for the pipe to start properly before we call
1931          * drm_crtc_vblank_on()
1932          */
1933         if (dev->max_vblank_count == 0 &&
1934             wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1935                 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
1936 }
1937
1938 /**
1939  * intel_disable_pipe - disable a pipe, asserting requirements
1940  * @crtc: crtc whose pipes is to be disabled
1941  *
1942  * Disable the pipe of @crtc, making sure that various hardware
1943  * specific requirements are met, if applicable, e.g. plane
1944  * disabled, panel fitter off, etc.
1945  *
1946  * Will wait until the pipe has shut down before returning.
1947  */
1948 static void intel_disable_pipe(struct intel_crtc *crtc)
1949 {
1950         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1951         enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1952         enum pipe pipe = crtc->pipe;
1953         i915_reg_t reg;
1954         u32 val;
1955
1956         DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1957
1958         /*
1959          * Make sure planes won't keep trying to pump pixels to us,
1960          * or we might hang the display.
1961          */
1962         assert_planes_disabled(dev_priv, pipe);
1963         assert_cursor_disabled(dev_priv, pipe);
1964         assert_sprites_disabled(dev_priv, pipe);
1965
1966         reg = PIPECONF(cpu_transcoder);
1967         val = I915_READ(reg);
1968         if ((val & PIPECONF_ENABLE) == 0)
1969                 return;
1970
1971         /*
1972          * Double wide has implications for planes
1973          * so best keep it disabled when not needed.
1974          */
1975         if (crtc->config->double_wide)
1976                 val &= ~PIPECONF_DOUBLE_WIDE;
1977
1978         /* Don't disable pipe or pipe PLLs if needed */
1979         if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
1980             !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
1981                 val &= ~PIPECONF_ENABLE;
1982
1983         I915_WRITE(reg, val);
1984         if ((val & PIPECONF_ENABLE) == 0)
1985                 intel_wait_for_pipe_off(crtc);
1986 }
1987
1988 static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
1989 {
1990         return IS_GEN2(dev_priv) ? 2048 : 4096;
1991 }
1992
1993 static unsigned int
1994 intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
1995 {
1996         struct drm_i915_private *dev_priv = to_i915(fb->dev);
1997         unsigned int cpp = fb->format->cpp[plane];
1998
1999         switch (fb->modifier) {
2000         case DRM_FORMAT_MOD_LINEAR:
2001                 return cpp;
2002         case I915_FORMAT_MOD_X_TILED:
2003                 if (IS_GEN2(dev_priv))
2004                         return 128;
2005                 else
2006                         return 512;
2007         case I915_FORMAT_MOD_Y_TILED:
2008                 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2009                         return 128;
2010                 else
2011                         return 512;
2012         case I915_FORMAT_MOD_Yf_TILED:
2013                 switch (cpp) {
2014                 case 1:
2015                         return 64;
2016                 case 2:
2017                 case 4:
2018                         return 128;
2019                 case 8:
2020                 case 16:
2021                         return 256;
2022                 default:
2023                         MISSING_CASE(cpp);
2024                         return cpp;
2025                 }
2026                 break;
2027         default:
2028                 MISSING_CASE(fb->modifier);
2029                 return cpp;
2030         }
2031 }
2032
2033 static unsigned int
2034 intel_tile_height(const struct drm_framebuffer *fb, int plane)
2035 {
2036         if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
2037                 return 1;
2038         else
2039                 return intel_tile_size(to_i915(fb->dev)) /
2040                         intel_tile_width_bytes(fb, plane);
2041 }
2042
2043 /* Return the tile dimensions in pixel units */
2044 static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
2045                             unsigned int *tile_width,
2046                             unsigned int *tile_height)
2047 {
2048         unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2049         unsigned int cpp = fb->format->cpp[plane];
2050
2051         *tile_width = tile_width_bytes / cpp;
2052         *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
2053 }
2054
2055 unsigned int
2056 intel_fb_align_height(const struct drm_framebuffer *fb,
2057                       int plane, unsigned int height)
2058 {
2059         unsigned int tile_height = intel_tile_height(fb, plane);
2060
2061         return ALIGN(height, tile_height);
2062 }
2063
2064 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2065 {
2066         unsigned int size = 0;
2067         int i;
2068
2069         for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2070                 size += rot_info->plane[i].width * rot_info->plane[i].height;
2071
2072         return size;
2073 }
2074
2075 static void
2076 intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2077                         const struct drm_framebuffer *fb,
2078                         unsigned int rotation)
2079 {
2080         view->type = I915_GGTT_VIEW_NORMAL;
2081         if (drm_rotation_90_or_270(rotation)) {
2082                 view->type = I915_GGTT_VIEW_ROTATED;
2083                 view->rotated = to_intel_framebuffer(fb)->rot_info;
2084         }
2085 }
2086
2087 static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2088 {
2089         if (IS_I830(dev_priv))
2090                 return 16 * 1024;
2091         else if (IS_I85X(dev_priv))
2092                 return 256;
2093         else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2094                 return 32;
2095         else
2096                 return 4 * 1024;
2097 }
2098
2099 static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
2100 {
2101         if (INTEL_INFO(dev_priv)->gen >= 9)
2102                 return 256 * 1024;
2103         else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
2104                  IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2105                 return 128 * 1024;
2106         else if (INTEL_INFO(dev_priv)->gen >= 4)
2107                 return 4 * 1024;
2108         else
2109                 return 0;
2110 }
2111
2112 static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2113                                          int plane)
2114 {
2115         struct drm_i915_private *dev_priv = to_i915(fb->dev);
2116
2117         /* AUX_DIST needs only 4K alignment */
2118         if (fb->format->format == DRM_FORMAT_NV12 && plane == 1)
2119                 return 4096;
2120
2121         switch (fb->modifier) {
2122         case DRM_FORMAT_MOD_LINEAR:
2123                 return intel_linear_alignment(dev_priv);
2124         case I915_FORMAT_MOD_X_TILED:
2125                 if (INTEL_GEN(dev_priv) >= 9)
2126                         return 256 * 1024;
2127                 return 0;
2128         case I915_FORMAT_MOD_Y_TILED:
2129         case I915_FORMAT_MOD_Yf_TILED:
2130                 return 1 * 1024 * 1024;
2131         default:
2132                 MISSING_CASE(fb->modifier);
2133                 return 0;
2134         }
2135 }
2136
2137 struct i915_vma *
2138 intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
2139 {
2140         struct drm_device *dev = fb->dev;
2141         struct drm_i915_private *dev_priv = to_i915(dev);
2142         struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2143         struct i915_ggtt_view view;
2144         struct i915_vma *vma;
2145         u32 alignment;
2146
2147         WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2148
2149         alignment = intel_surf_alignment(fb, 0);
2150
2151         intel_fill_fb_ggtt_view(&view, fb, rotation);
2152
2153         /* Note that the w/a also requires 64 PTE of padding following the
2154          * bo. We currently fill all unused PTE with the shadow page and so
2155          * we should always have valid PTE following the scanout preventing
2156          * the VT-d warning.
2157          */
2158         if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
2159                 alignment = 256 * 1024;
2160
2161         /*
2162          * Global gtt pte registers are special registers which actually forward
2163          * writes to a chunk of system memory. Which means that there is no risk
2164          * that the register values disappear as soon as we call
2165          * intel_runtime_pm_put(), so it is correct to wrap only the
2166          * pin/unpin/fence and not more.
2167          */
2168         intel_runtime_pm_get(dev_priv);
2169
2170         vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
2171         if (IS_ERR(vma))
2172                 goto err;
2173
2174         if (i915_vma_is_map_and_fenceable(vma)) {
2175                 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2176                  * fence, whereas 965+ only requires a fence if using
2177                  * framebuffer compression.  For simplicity, we always, when
2178                  * possible, install a fence as the cost is not that onerous.
2179                  *
2180                  * If we fail to fence the tiled scanout, then either the
2181                  * modeset will reject the change (which is highly unlikely as
2182                  * the affected systems, all but one, do not have unmappable
2183                  * space) or we will not be able to enable full powersaving
2184                  * techniques (also likely not to apply due to various limits
2185                  * FBC and the like impose on the size of the buffer, which
2186                  * presumably we violated anyway with this unmappable buffer).
2187                  * Anyway, it is presumably better to stumble onwards with
2188                  * something and try to run the system in a "less than optimal"
2189                  * mode that matches the user configuration.
2190                  */
2191                 if (i915_vma_get_fence(vma) == 0)
2192                         i915_vma_pin_fence(vma);
2193         }
2194
2195         i915_vma_get(vma);
2196 err:
2197         intel_runtime_pm_put(dev_priv);
2198         return vma;
2199 }
2200
2201 void intel_unpin_fb_vma(struct i915_vma *vma)
2202 {
2203         lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
2204
2205         i915_vma_unpin_fence(vma);
2206         i915_gem_object_unpin_from_display_plane(vma);
2207         i915_vma_put(vma);
2208 }
2209
2210 static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2211                           unsigned int rotation)
2212 {
2213         if (drm_rotation_90_or_270(rotation))
2214                 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2215         else
2216                 return fb->pitches[plane];
2217 }
2218
2219 /*
2220  * Convert the x/y offsets into a linear offset.
2221  * Only valid with 0/180 degree rotation, which is fine since linear
2222  * offset is only used with linear buffers on pre-hsw and tiled buffers
2223  * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2224  */
2225 u32 intel_fb_xy_to_linear(int x, int y,
2226                           const struct intel_plane_state *state,
2227                           int plane)
2228 {
2229         const struct drm_framebuffer *fb = state->base.fb;
2230         unsigned int cpp = fb->format->cpp[plane];
2231         unsigned int pitch = fb->pitches[plane];
2232
2233         return y * pitch + x * cpp;
2234 }
2235
2236 /*
2237  * Add the x/y offsets derived from fb->offsets[] to the user
2238  * specified plane src x/y offsets. The resulting x/y offsets
2239  * specify the start of scanout from the beginning of the gtt mapping.
2240  */
2241 void intel_add_fb_offsets(int *x, int *y,
2242                           const struct intel_plane_state *state,
2243                           int plane)
2244
2245 {
2246         const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2247         unsigned int rotation = state->base.rotation;
2248
2249         if (drm_rotation_90_or_270(rotation)) {
2250                 *x += intel_fb->rotated[plane].x;
2251                 *y += intel_fb->rotated[plane].y;
2252         } else {
2253                 *x += intel_fb->normal[plane].x;
2254                 *y += intel_fb->normal[plane].y;
2255         }
2256 }
2257
2258 /*
2259  * Input tile dimensions and pitch must already be
2260  * rotated to match x and y, and in pixel units.
2261  */
2262 static u32 _intel_adjust_tile_offset(int *x, int *y,
2263                                      unsigned int tile_width,
2264                                      unsigned int tile_height,
2265                                      unsigned int tile_size,
2266                                      unsigned int pitch_tiles,
2267                                      u32 old_offset,
2268                                      u32 new_offset)
2269 {
2270         unsigned int pitch_pixels = pitch_tiles * tile_width;
2271         unsigned int tiles;
2272
2273         WARN_ON(old_offset & (tile_size - 1));
2274         WARN_ON(new_offset & (tile_size - 1));
2275         WARN_ON(new_offset > old_offset);
2276
2277         tiles = (old_offset - new_offset) / tile_size;
2278
2279         *y += tiles / pitch_tiles * tile_height;
2280         *x += tiles % pitch_tiles * tile_width;
2281
2282         /* minimize x in case it got needlessly big */
2283         *y += *x / pitch_pixels * tile_height;
2284         *x %= pitch_pixels;
2285
2286         return new_offset;
2287 }
2288
2289 /*
2290  * Adjust the tile offset by moving the difference into
2291  * the x/y offsets.
2292  */
2293 static u32 intel_adjust_tile_offset(int *x, int *y,
2294                                     const struct intel_plane_state *state, int plane,
2295                                     u32 old_offset, u32 new_offset)
2296 {
2297         const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
2298         const struct drm_framebuffer *fb = state->base.fb;
2299         unsigned int cpp = fb->format->cpp[plane];
2300         unsigned int rotation = state->base.rotation;
2301         unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2302
2303         WARN_ON(new_offset > old_offset);
2304
2305         if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
2306                 unsigned int tile_size, tile_width, tile_height;
2307                 unsigned int pitch_tiles;
2308
2309                 tile_size = intel_tile_size(dev_priv);
2310                 intel_tile_dims(fb, plane, &tile_width, &tile_height);
2311
2312                 if (drm_rotation_90_or_270(rotation)) {
2313                         pitch_tiles = pitch / tile_height;
2314                         swap(tile_width, tile_height);
2315                 } else {
2316                         pitch_tiles = pitch / (tile_width * cpp);
2317                 }
2318
2319                 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2320                                           tile_size, pitch_tiles,
2321                                           old_offset, new_offset);
2322         } else {
2323                 old_offset += *y * pitch + *x * cpp;
2324
2325                 *y = (old_offset - new_offset) / pitch;
2326                 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2327         }
2328
2329         return new_offset;
2330 }
2331
2332 /*
2333  * Computes the linear offset to the base tile and adjusts
2334  * x, y. bytes per pixel is assumed to be a power-of-two.
2335  *
2336  * In the 90/270 rotated case, x and y are assumed
2337  * to be already rotated to match the rotated GTT view, and
2338  * pitch is the tile_height aligned framebuffer height.
2339  *
2340  * This function is used when computing the derived information
2341  * under intel_framebuffer, so using any of that information
2342  * here is not allowed. Anything under drm_framebuffer can be
2343  * used. This is why the user has to pass in the pitch since it
2344  * is specified in the rotated orientation.
2345  */
2346 static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2347                                       int *x, int *y,
2348                                       const struct drm_framebuffer *fb, int plane,
2349                                       unsigned int pitch,
2350                                       unsigned int rotation,
2351                                       u32 alignment)
2352 {
2353         uint64_t fb_modifier = fb->modifier;
2354         unsigned int cpp = fb->format->cpp[plane];
2355         u32 offset, offset_aligned;
2356
2357         if (alignment)
2358                 alignment--;
2359
2360         if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
2361                 unsigned int tile_size, tile_width, tile_height;
2362                 unsigned int tile_rows, tiles, pitch_tiles;
2363
2364                 tile_size = intel_tile_size(dev_priv);
2365                 intel_tile_dims(fb, plane, &tile_width, &tile_height);
2366
2367                 if (drm_rotation_90_or_270(rotation)) {
2368                         pitch_tiles = pitch / tile_height;
2369                         swap(tile_width, tile_height);
2370                 } else {
2371                         pitch_tiles = pitch / (tile_width * cpp);
2372                 }
2373
2374                 tile_rows = *y / tile_height;
2375                 *y %= tile_height;
2376
2377                 tiles = *x / tile_width;
2378                 *x %= tile_width;
2379
2380                 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2381                 offset_aligned = offset & ~alignment;
2382
2383                 _intel_adjust_tile_offset(x, y, tile_width, tile_height,
2384                                           tile_size, pitch_tiles,
2385                                           offset, offset_aligned);
2386         } else {
2387                 offset = *y * pitch + *x * cpp;
2388                 offset_aligned = offset & ~alignment;
2389
2390                 *y = (offset & alignment) / pitch;
2391                 *x = ((offset & alignment) - *y * pitch) / cpp;
2392         }
2393
2394         return offset_aligned;
2395 }
2396
2397 u32 intel_compute_tile_offset(int *x, int *y,
2398                               const struct intel_plane_state *state,
2399                               int plane)
2400 {
2401         struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2402         struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
2403         const struct drm_framebuffer *fb = state->base.fb;
2404         unsigned int rotation = state->base.rotation;
2405         int pitch = intel_fb_pitch(fb, plane, rotation);
2406         u32 alignment;
2407
2408         if (intel_plane->id == PLANE_CURSOR)
2409                 alignment = intel_cursor_alignment(dev_priv);
2410         else
2411                 alignment = intel_surf_alignment(fb, plane);
2412
2413         return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2414                                           rotation, alignment);
2415 }
2416
2417 /* Convert the fb->offset[] linear offset into x/y offsets */
2418 static void intel_fb_offset_to_xy(int *x, int *y,
2419                                   const struct drm_framebuffer *fb, int plane)
2420 {
2421         unsigned int cpp = fb->format->cpp[plane];
2422         unsigned int pitch = fb->pitches[plane];
2423         u32 linear_offset = fb->offsets[plane];
2424
2425         *y = linear_offset / pitch;
2426         *x = linear_offset % pitch / cpp;
2427 }
2428
2429 static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2430 {
2431         switch (fb_modifier) {
2432         case I915_FORMAT_MOD_X_TILED:
2433                 return I915_TILING_X;
2434         case I915_FORMAT_MOD_Y_TILED:
2435                 return I915_TILING_Y;
2436         default:
2437                 return I915_TILING_NONE;
2438         }
2439 }
2440
2441 static int
2442 intel_fill_fb_info(struct drm_i915_private *dev_priv,
2443                    struct drm_framebuffer *fb)
2444 {
2445         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2446         struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2447         u32 gtt_offset_rotated = 0;
2448         unsigned int max_size = 0;
2449         int i, num_planes = fb->format->num_planes;
2450         unsigned int tile_size = intel_tile_size(dev_priv);
2451
2452         for (i = 0; i < num_planes; i++) {
2453                 unsigned int width, height;
2454                 unsigned int cpp, size;
2455                 u32 offset;
2456                 int x, y;
2457
2458                 cpp = fb->format->cpp[i];
2459                 width = drm_framebuffer_plane_width(fb->width, fb, i);
2460                 height = drm_framebuffer_plane_height(fb->height, fb, i);
2461
2462                 intel_fb_offset_to_xy(&x, &y, fb, i);
2463
2464                 /*
2465                  * The fence (if used) is aligned to the start of the object
2466                  * so having the framebuffer wrap around across the edge of the
2467                  * fenced region doesn't really work. We have no API to configure
2468                  * the fence start offset within the object (nor could we probably
2469                  * on gen2/3). So it's just easier if we just require that the
2470                  * fb layout agrees with the fence layout. We already check that the
2471                  * fb stride matches the fence stride elsewhere.
2472                  */
2473                 if (i915_gem_object_is_tiled(intel_fb->obj) &&
2474                     (x + width) * cpp > fb->pitches[i]) {
2475                         DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2476                                       i, fb->offsets[i]);
2477                         return -EINVAL;
2478                 }
2479
2480                 /*
2481                  * First pixel of the framebuffer from
2482                  * the start of the normal gtt mapping.
2483                  */
2484                 intel_fb->normal[i].x = x;
2485                 intel_fb->normal[i].y = y;
2486
2487                 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2488                                                     fb, i, fb->pitches[i],
2489                                                     DRM_ROTATE_0, tile_size);
2490                 offset /= tile_size;
2491
2492                 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
2493                         unsigned int tile_width, tile_height;
2494                         unsigned int pitch_tiles;
2495                         struct drm_rect r;
2496
2497                         intel_tile_dims(fb, i, &tile_width, &tile_height);
2498
2499                         rot_info->plane[i].offset = offset;
2500                         rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2501                         rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2502                         rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2503
2504                         intel_fb->rotated[i].pitch =
2505                                 rot_info->plane[i].height * tile_height;
2506
2507                         /* how many tiles does this plane need */
2508                         size = rot_info->plane[i].stride * rot_info->plane[i].height;
2509                         /*
2510                          * If the plane isn't horizontally tile aligned,
2511                          * we need one more tile.
2512                          */
2513                         if (x != 0)
2514                                 size++;
2515
2516                         /* rotate the x/y offsets to match the GTT view */
2517                         r.x1 = x;
2518                         r.y1 = y;
2519                         r.x2 = x + width;
2520                         r.y2 = y + height;
2521                         drm_rect_rotate(&r,
2522                                         rot_info->plane[i].width * tile_width,
2523                                         rot_info->plane[i].height * tile_height,
2524                                         DRM_ROTATE_270);
2525                         x = r.x1;
2526                         y = r.y1;
2527
2528                         /* rotate the tile dimensions to match the GTT view */
2529                         pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2530                         swap(tile_width, tile_height);
2531
2532                         /*
2533                          * We only keep the x/y offsets, so push all of the
2534                          * gtt offset into the x/y offsets.
2535                          */
2536                         _intel_adjust_tile_offset(&x, &y,
2537                                                   tile_width, tile_height,
2538                                                   tile_size, pitch_tiles,
2539                                                   gtt_offset_rotated * tile_size, 0);
2540
2541                         gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2542
2543                         /*
2544                          * First pixel of the framebuffer from
2545                          * the start of the rotated gtt mapping.
2546                          */
2547                         intel_fb->rotated[i].x = x;
2548                         intel_fb->rotated[i].y = y;
2549                 } else {
2550                         size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2551                                             x * cpp, tile_size);
2552                 }
2553
2554                 /* how many tiles in total needed in the bo */
2555                 max_size = max(max_size, offset + size);
2556         }
2557
2558         if (max_size * tile_size > intel_fb->obj->base.size) {
2559                 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2560                               max_size * tile_size, intel_fb->obj->base.size);
2561                 return -EINVAL;
2562         }
2563
2564         return 0;
2565 }
2566
2567 static int i9xx_format_to_fourcc(int format)
2568 {
2569         switch (format) {
2570         case DISPPLANE_8BPP:
2571                 return DRM_FORMAT_C8;
2572         case DISPPLANE_BGRX555:
2573                 return DRM_FORMAT_XRGB1555;
2574         case DISPPLANE_BGRX565:
2575                 return DRM_FORMAT_RGB565;
2576         default:
2577         case DISPPLANE_BGRX888:
2578                 return DRM_FORMAT_XRGB8888;
2579         case DISPPLANE_RGBX888:
2580                 return DRM_FORMAT_XBGR8888;
2581         case DISPPLANE_BGRX101010:
2582                 return DRM_FORMAT_XRGB2101010;
2583         case DISPPLANE_RGBX101010:
2584                 return DRM_FORMAT_XBGR2101010;
2585         }
2586 }
2587
2588 static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2589 {
2590         switch (format) {
2591         case PLANE_CTL_FORMAT_RGB_565:
2592                 return DRM_FORMAT_RGB565;
2593         default:
2594         case PLANE_CTL_FORMAT_XRGB_8888:
2595                 if (rgb_order) {
2596                         if (alpha)
2597                                 return DRM_FORMAT_ABGR8888;
2598                         else
2599                                 return DRM_FORMAT_XBGR8888;
2600                 } else {
2601                         if (alpha)
2602                                 return DRM_FORMAT_ARGB8888;
2603                         else
2604                                 return DRM_FORMAT_XRGB8888;
2605                 }
2606         case PLANE_CTL_FORMAT_XRGB_2101010:
2607                 if (rgb_order)
2608                         return DRM_FORMAT_XBGR2101010;
2609                 else
2610                         return DRM_FORMAT_XRGB2101010;
2611         }
2612 }
2613
2614 static bool
2615 intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2616                               struct intel_initial_plane_config *plane_config)
2617 {
2618         struct drm_device *dev = crtc->base.dev;
2619         struct drm_i915_private *dev_priv = to_i915(dev);
2620         struct i915_ggtt *ggtt = &dev_priv->ggtt;
2621         struct drm_i915_gem_object *obj = NULL;
2622         struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2623         struct drm_framebuffer *fb = &plane_config->fb->base;
2624         u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2625         u32 size_aligned = round_up(plane_config->base + plane_config->size,
2626                                     PAGE_SIZE);
2627
2628         size_aligned -= base_aligned;
2629
2630         if (plane_config->size == 0)
2631                 return false;
2632
2633         /* If the FB is too big, just don't use it since fbdev is not very
2634          * important and we should probably use that space with FBC or other
2635          * features. */
2636         if (size_aligned * 2 > ggtt->stolen_usable_size)
2637                 return false;
2638
2639         mutex_lock(&dev->struct_mutex);
2640         obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
2641                                                              base_aligned,
2642                                                              base_aligned,
2643                                                              size_aligned);
2644         mutex_unlock(&dev->struct_mutex);
2645         if (!obj)
2646                 return false;
2647
2648         if (plane_config->tiling == I915_TILING_X)
2649                 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
2650
2651         mode_cmd.pixel_format = fb->format->format;
2652         mode_cmd.width = fb->width;
2653         mode_cmd.height = fb->height;
2654         mode_cmd.pitches[0] = fb->pitches[0];
2655         mode_cmd.modifier[0] = fb->modifier;
2656         mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
2657
2658         if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
2659                 DRM_DEBUG_KMS("intel fb init failed\n");
2660                 goto out_unref_obj;
2661         }
2662
2663
2664         DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
2665         return true;
2666
2667 out_unref_obj:
2668         i915_gem_object_put(obj);
2669         return false;
2670 }
2671
2672 /* Update plane->state->fb to match plane->fb after driver-internal updates */
2673 static void
2674 update_state_fb(struct drm_plane *plane)
2675 {
2676         if (plane->fb == plane->state->fb)
2677                 return;
2678
2679         if (plane->state->fb)
2680                 drm_framebuffer_unreference(plane->state->fb);
2681         plane->state->fb = plane->fb;
2682         if (plane->state->fb)
2683                 drm_framebuffer_reference(plane->state->fb);
2684 }
2685
2686 static void
2687 intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2688                         struct intel_plane_state *plane_state,
2689                         bool visible)
2690 {
2691         struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2692
2693         plane_state->base.visible = visible;
2694
2695         /* FIXME pre-g4x don't work like this */
2696         if (visible) {
2697                 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2698                 crtc_state->active_planes |= BIT(plane->id);
2699         } else {
2700                 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2701                 crtc_state->active_planes &= ~BIT(plane->id);
2702         }
2703
2704         DRM_DEBUG_KMS("%s active planes 0x%x\n",
2705                       crtc_state->base.crtc->name,
2706                       crtc_state->active_planes);
2707 }
2708
2709 static void
2710 intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2711                              struct intel_initial_plane_config *plane_config)
2712 {
2713         struct drm_device *dev = intel_crtc->base.dev;
2714         struct drm_i915_private *dev_priv = to_i915(dev);
2715         struct drm_crtc *c;
2716         struct drm_i915_gem_object *obj;
2717         struct drm_plane *primary = intel_crtc->base.primary;
2718         struct drm_plane_state *plane_state = primary->state;
2719         struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2720         struct intel_plane *intel_plane = to_intel_plane(primary);
2721         struct intel_plane_state *intel_state =
2722                 to_intel_plane_state(plane_state);
2723         struct drm_framebuffer *fb;
2724
2725         if (!plane_config->fb)
2726                 return;
2727
2728         if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
2729                 fb = &plane_config->fb->base;
2730                 goto valid_fb;
2731         }
2732
2733         kfree(plane_config->fb);
2734
2735         /*
2736          * Failed to alloc the obj, check to see if we should share
2737          * an fb with another CRTC instead
2738          */
2739         for_each_crtc(dev, c) {
2740                 struct intel_plane_state *state;
2741
2742                 if (c == &intel_crtc->base)
2743                         continue;
2744
2745                 if (!to_intel_crtc(c)->active)
2746                         continue;
2747
2748                 state = to_intel_plane_state(c->primary->state);
2749                 if (!state->vma)
2750                         continue;
2751
2752                 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2753                         fb = c->primary->fb;
2754                         drm_framebuffer_reference(fb);
2755                         goto valid_fb;
2756                 }
2757         }
2758
2759         /*
2760          * We've failed to reconstruct the BIOS FB.  Current display state
2761          * indicates that the primary plane is visible, but has a NULL FB,
2762          * which will lead to problems later if we don't fix it up.  The
2763          * simplest solution is to just disable the primary plane now and
2764          * pretend the BIOS never had it enabled.
2765          */
2766         intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2767                                 to_intel_plane_state(plane_state),
2768                                 false);
2769         intel_pre_disable_primary_noatomic(&intel_crtc->base);
2770         trace_intel_disable_plane(primary, intel_crtc);
2771         intel_plane->disable_plane(intel_plane, intel_crtc);
2772
2773         return;
2774
2775 valid_fb:
2776         mutex_lock(&dev->struct_mutex);
2777         intel_state->vma =
2778                 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2779         mutex_unlock(&dev->struct_mutex);
2780         if (IS_ERR(intel_state->vma)) {
2781                 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2782                           intel_crtc->pipe, PTR_ERR(intel_state->vma));
2783
2784                 intel_state->vma = NULL;
2785                 drm_framebuffer_unreference(fb);
2786                 return;
2787         }
2788
2789         plane_state->src_x = 0;
2790         plane_state->src_y = 0;
2791         plane_state->src_w = fb->width << 16;
2792         plane_state->src_h = fb->height << 16;
2793
2794         plane_state->crtc_x = 0;
2795         plane_state->crtc_y = 0;
2796         plane_state->crtc_w = fb->width;
2797         plane_state->crtc_h = fb->height;
2798
2799         intel_state->base.src = drm_plane_state_src(plane_state);
2800         intel_state->base.dst = drm_plane_state_dest(plane_state);
2801
2802         obj = intel_fb_obj(fb);
2803         if (i915_gem_object_is_tiled(obj))
2804                 dev_priv->preserve_bios_swizzle = true;
2805
2806         drm_framebuffer_reference(fb);
2807         primary->fb = primary->state->fb = fb;
2808         primary->crtc = primary->state->crtc = &intel_crtc->base;
2809
2810         intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2811                                 to_intel_plane_state(plane_state),
2812                                 true);
2813
2814         atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2815                   &obj->frontbuffer_bits);
2816 }
2817
2818 static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2819                                unsigned int rotation)
2820 {
2821         int cpp = fb->format->cpp[plane];
2822
2823         switch (fb->modifier) {
2824         case DRM_FORMAT_MOD_LINEAR:
2825         case I915_FORMAT_MOD_X_TILED:
2826                 switch (cpp) {
2827                 case 8:
2828                         return 4096;
2829                 case 4:
2830                 case 2:
2831                 case 1:
2832                         return 8192;
2833                 default:
2834                         MISSING_CASE(cpp);
2835                         break;
2836                 }
2837                 break;
2838         case I915_FORMAT_MOD_Y_TILED:
2839         case I915_FORMAT_MOD_Yf_TILED:
2840                 switch (cpp) {
2841                 case 8:
2842                         return 2048;
2843                 case 4:
2844                         return 4096;
2845                 case 2:
2846                 case 1:
2847                         return 8192;
2848                 default:
2849                         MISSING_CASE(cpp);
2850                         break;
2851                 }
2852                 break;
2853         default:
2854                 MISSING_CASE(fb->modifier);
2855         }
2856
2857         return 2048;
2858 }
2859
2860 static int skl_check_main_surface(struct intel_plane_state *plane_state)
2861 {
2862         const struct drm_framebuffer *fb = plane_state->base.fb;
2863         unsigned int rotation = plane_state->base.rotation;
2864         int x = plane_state->base.src.x1 >> 16;
2865         int y = plane_state->base.src.y1 >> 16;
2866         int w = drm_rect_width(&plane_state->base.src) >> 16;
2867         int h = drm_rect_height(&plane_state->base.src) >> 16;
2868         int max_width = skl_max_plane_width(fb, 0, rotation);
2869         int max_height = 4096;
2870         u32 alignment, offset, aux_offset = plane_state->aux.offset;
2871
2872         if (w > max_width || h > max_height) {
2873                 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
2874                               w, h, max_width, max_height);
2875                 return -EINVAL;
2876         }
2877
2878         intel_add_fb_offsets(&x, &y, plane_state, 0);
2879         offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
2880         alignment = intel_surf_alignment(fb, 0);
2881
2882         /*
2883          * AUX surface offset is specified as the distance from the
2884          * main surface offset, and it must be non-negative. Make
2885          * sure that is what we will get.
2886          */
2887         if (offset > aux_offset)
2888                 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2889                                                   offset, aux_offset & ~(alignment - 1));
2890
2891         /*
2892          * When using an X-tiled surface, the plane blows up
2893          * if the x offset + width exceed the stride.
2894          *
2895          * TODO: linear and Y-tiled seem fine, Yf untested,
2896          */
2897         if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
2898                 int cpp = fb->format->cpp[0];
2899
2900                 while ((x + w) * cpp > fb->pitches[0]) {
2901                         if (offset == 0) {
2902                                 DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
2903                                 return -EINVAL;
2904                         }
2905
2906                         offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
2907                                                           offset, offset - alignment);
2908                 }
2909         }
2910
2911         plane_state->main.offset = offset;
2912         plane_state->main.x = x;
2913         plane_state->main.y = y;
2914
2915         return 0;
2916 }
2917
2918 static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
2919 {
2920         const struct drm_framebuffer *fb = plane_state->base.fb;
2921         unsigned int rotation = plane_state->base.rotation;
2922         int max_width = skl_max_plane_width(fb, 1, rotation);
2923         int max_height = 4096;
2924         int x = plane_state->base.src.x1 >> 17;
2925         int y = plane_state->base.src.y1 >> 17;
2926         int w = drm_rect_width(&plane_state->base.src) >> 17;
2927         int h = drm_rect_height(&plane_state->base.src) >> 17;
2928         u32 offset;
2929
2930         intel_add_fb_offsets(&x, &y, plane_state, 1);
2931         offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
2932
2933         /* FIXME not quite sure how/if these apply to the chroma plane */
2934         if (w > max_width || h > max_height) {
2935                 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
2936                               w, h, max_width, max_height);
2937                 return -EINVAL;
2938         }
2939
2940         plane_state->aux.offset = offset;
2941         plane_state->aux.x = x;
2942         plane_state->aux.y = y;
2943
2944         return 0;
2945 }
2946
2947 int skl_check_plane_surface(struct intel_plane_state *plane_state)
2948 {
2949         const struct drm_framebuffer *fb = plane_state->base.fb;
2950         unsigned int rotation = plane_state->base.rotation;
2951         int ret;
2952
2953         if (!plane_state->base.visible)
2954                 return 0;
2955
2956         /* Rotate src coordinates to match rotated GTT view */
2957         if (drm_rotation_90_or_270(rotation))
2958                 drm_rect_rotate(&plane_state->base.src,
2959                                 fb->width << 16, fb->height << 16,
2960                                 DRM_ROTATE_270);
2961
2962         /*
2963          * Handle the AUX surface first since
2964          * the main surface setup depends on it.
2965          */
2966         if (fb->format->format == DRM_FORMAT_NV12) {
2967                 ret = skl_check_nv12_aux_surface(plane_state);
2968                 if (ret)
2969                         return ret;
2970         } else {
2971                 plane_state->aux.offset = ~0xfff;
2972                 plane_state->aux.x = 0;
2973                 plane_state->aux.y = 0;
2974         }
2975
2976         ret = skl_check_main_surface(plane_state);
2977         if (ret)
2978                 return ret;
2979
2980         return 0;
2981 }
2982
2983 static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
2984                           const struct intel_plane_state *plane_state)
2985 {
2986         struct drm_i915_private *dev_priv =
2987                 to_i915(plane_state->base.plane->dev);
2988         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2989         const struct drm_framebuffer *fb = plane_state->base.fb;
2990         unsigned int rotation = plane_state->base.rotation;
2991         u32 dspcntr;
2992
2993         dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
2994
2995         if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
2996             IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
2997                 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2998
2999         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3000                 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3001
3002         if (INTEL_GEN(dev_priv) < 4)
3003                 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
3004
3005         switch (fb->format->format) {
3006         case DRM_FORMAT_C8:
3007                 dspcntr |= DISPPLANE_8BPP;
3008                 break;
3009         case DRM_FORMAT_XRGB1555:
3010                 dspcntr |= DISPPLANE_BGRX555;
3011                 break;
3012         case DRM_FORMAT_RGB565:
3013                 dspcntr |= DISPPLANE_BGRX565;
3014                 break;
3015         case DRM_FORMAT_XRGB8888:
3016                 dspcntr |= DISPPLANE_BGRX888;
3017                 break;
3018         case DRM_FORMAT_XBGR8888:
3019                 dspcntr |= DISPPLANE_RGBX888;
3020                 break;
3021         case DRM_FORMAT_XRGB2101010:
3022                 dspcntr |= DISPPLANE_BGRX101010;
3023                 break;
3024         case DRM_FORMAT_XBGR2101010:
3025                 dspcntr |= DISPPLANE_RGBX101010;
3026                 break;
3027         default:
3028                 MISSING_CASE(fb->format->format);
3029                 return 0;
3030         }
3031
3032         if (INTEL_GEN(dev_priv) >= 4 &&
3033             fb->modifier == I915_FORMAT_MOD_X_TILED)
3034                 dspcntr |= DISPPLANE_TILED;
3035
3036         if (rotation & DRM_ROTATE_180)
3037                 dspcntr |= DISPPLANE_ROTATE_180;
3038
3039         if (rotation & DRM_REFLECT_X)
3040                 dspcntr |= DISPPLANE_MIRROR;
3041
3042         return dspcntr;
3043 }
3044
3045 int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
3046 {
3047         struct drm_i915_private *dev_priv =
3048                 to_i915(plane_state->base.plane->dev);
3049         int src_x = plane_state->base.src.x1 >> 16;
3050         int src_y = plane_state->base.src.y1 >> 16;
3051         u32 offset;
3052
3053         intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3054
3055         if (INTEL_GEN(dev_priv) >= 4)
3056                 offset = intel_compute_tile_offset(&src_x, &src_y,
3057                                                    plane_state, 0);
3058         else
3059                 offset = 0;
3060
3061         /* HSW/BDW do this automagically in hardware */
3062         if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3063                 unsigned int rotation = plane_state->base.rotation;
3064                 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3065                 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3066
3067                 if (rotation & DRM_ROTATE_180) {
3068                         src_x += src_w - 1;
3069                         src_y += src_h - 1;
3070                 } else if (rotation & DRM_REFLECT_X) {
3071                         src_x += src_w - 1;
3072                 }
3073         }
3074
3075         plane_state->main.offset = offset;
3076         plane_state->main.x = src_x;
3077         plane_state->main.y = src_y;
3078
3079         return 0;
3080 }
3081
3082 static void i9xx_update_primary_plane(struct intel_plane *primary,
3083                                       const struct intel_crtc_state *crtc_state,
3084                                       const struct intel_plane_state *plane_state)
3085 {
3086         struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3087         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3088         const struct drm_framebuffer *fb = plane_state->base.fb;
3089         enum plane plane = primary->plane;
3090         u32 linear_offset;
3091         u32 dspcntr = plane_state->ctl;
3092         i915_reg_t reg = DSPCNTR(plane);
3093         int x = plane_state->main.x;
3094         int y = plane_state->main.y;
3095         unsigned long irqflags;
3096
3097         linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
3098
3099         if (INTEL_GEN(dev_priv) >= 4)
3100                 crtc->dspaddr_offset = plane_state->main.offset;
3101         else
3102                 crtc->dspaddr_offset = linear_offset;
3103
3104         crtc->adjusted_x = x;
3105         crtc->adjusted_y = y;
3106
3107         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3108
3109         if (INTEL_GEN(dev_priv) < 4) {
3110                 /* pipesrc and dspsize control the size that is scaled from,
3111                  * which should always be the user's requested size.
3112                  */
3113                 I915_WRITE_FW(DSPSIZE(plane),
3114                               ((crtc_state->pipe_src_h - 1) << 16) |
3115                               (crtc_state->pipe_src_w - 1));
3116                 I915_WRITE_FW(DSPPOS(plane), 0);
3117         } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
3118                 I915_WRITE_FW(PRIMSIZE(plane),
3119                               ((crtc_state->pipe_src_h - 1) << 16) |
3120                               (crtc_state->pipe_src_w - 1));
3121                 I915_WRITE_FW(PRIMPOS(plane), 0);
3122                 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
3123         }
3124
3125         I915_WRITE_FW(reg, dspcntr);
3126
3127         I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
3128         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3129                 I915_WRITE_FW(DSPSURF(plane),
3130                               intel_plane_ggtt_offset(plane_state) +
3131                               crtc->dspaddr_offset);
3132                 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3133         } else if (INTEL_GEN(dev_priv) >= 4) {
3134                 I915_WRITE_FW(DSPSURF(plane),
3135                               intel_plane_ggtt_offset(plane_state) +
3136                               crtc->dspaddr_offset);
3137                 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3138                 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
3139         } else {
3140                 I915_WRITE_FW(DSPADDR(plane),
3141                               intel_plane_ggtt_offset(plane_state) +
3142                               crtc->dspaddr_offset);
3143         }
3144         POSTING_READ_FW(reg);
3145
3146         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3147 }
3148
3149 static void i9xx_disable_primary_plane(struct intel_plane *primary,
3150                                        struct intel_crtc *crtc)
3151 {
3152         struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3153         enum plane plane = primary->plane;
3154         unsigned long irqflags;
3155
3156         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3157
3158         I915_WRITE_FW(DSPCNTR(plane), 0);
3159         if (INTEL_INFO(dev_priv)->gen >= 4)
3160                 I915_WRITE_FW(DSPSURF(plane), 0);
3161         else
3162                 I915_WRITE_FW(DSPADDR(plane), 0);
3163         POSTING_READ_FW(DSPCNTR(plane));
3164
3165         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3166 }
3167
3168 static u32
3169 intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
3170 {
3171         if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
3172                 return 64;
3173         else
3174                 return intel_tile_width_bytes(fb, plane);
3175 }
3176
3177 static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3178 {
3179         struct drm_device *dev = intel_crtc->base.dev;
3180         struct drm_i915_private *dev_priv = to_i915(dev);
3181
3182         I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3183         I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3184         I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
3185 }
3186
3187 /*
3188  * This function detaches (aka. unbinds) unused scalers in hardware
3189  */
3190 static void skl_detach_scalers(struct intel_crtc *intel_crtc)
3191 {
3192         struct intel_crtc_scaler_state *scaler_state;
3193         int i;
3194
3195         scaler_state = &intel_crtc->config->scaler_state;
3196
3197         /* loop through and disable scalers that aren't in use */
3198         for (i = 0; i < intel_crtc->num_scalers; i++) {
3199                 if (!scaler_state->scalers[i].in_use)
3200                         skl_detach_scaler(intel_crtc, i);
3201         }
3202 }
3203
3204 u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3205                      unsigned int rotation)
3206 {
3207         u32 stride;
3208
3209         if (plane >= fb->format->num_planes)
3210                 return 0;
3211
3212         stride = intel_fb_pitch(fb, plane, rotation);
3213
3214         /*
3215          * The stride is either expressed as a multiple of 64 bytes chunks for
3216          * linear buffers or in number of tiles for tiled buffers.
3217          */
3218         if (drm_rotation_90_or_270(rotation))
3219                 stride /= intel_tile_height(fb, plane);
3220         else
3221                 stride /= intel_fb_stride_alignment(fb, plane);
3222
3223         return stride;
3224 }
3225
3226 static u32 skl_plane_ctl_format(uint32_t pixel_format)
3227 {
3228         switch (pixel_format) {
3229         case DRM_FORMAT_C8:
3230                 return PLANE_CTL_FORMAT_INDEXED;
3231         case DRM_FORMAT_RGB565:
3232                 return PLANE_CTL_FORMAT_RGB_565;
3233         case DRM_FORMAT_XBGR8888:
3234                 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
3235         case DRM_FORMAT_XRGB8888:
3236                 return PLANE_CTL_FORMAT_XRGB_8888;
3237         /*
3238          * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3239          * to be already pre-multiplied. We need to add a knob (or a different
3240          * DRM_FORMAT) for user-space to configure that.
3241          */
3242         case DRM_FORMAT_ABGR8888:
3243                 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
3244                         PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3245         case DRM_FORMAT_ARGB8888:
3246                 return PLANE_CTL_FORMAT_XRGB_8888 |
3247                         PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3248         case DRM_FORMAT_XRGB2101010:
3249                 return PLANE_CTL_FORMAT_XRGB_2101010;
3250         case DRM_FORMAT_XBGR2101010:
3251                 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
3252         case DRM_FORMAT_YUYV:
3253                 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
3254         case DRM_FORMAT_YVYU:
3255                 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
3256         case DRM_FORMAT_UYVY:
3257                 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
3258         case DRM_FORMAT_VYUY:
3259                 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
3260         default:
3261                 MISSING_CASE(pixel_format);
3262         }
3263
3264         return 0;
3265 }
3266
3267 static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3268 {
3269         switch (fb_modifier) {
3270         case DRM_FORMAT_MOD_LINEAR:
3271                 break;
3272         case I915_FORMAT_MOD_X_TILED:
3273                 return PLANE_CTL_TILED_X;
3274         case I915_FORMAT_MOD_Y_TILED:
3275                 return PLANE_CTL_TILED_Y;
3276         case I915_FORMAT_MOD_Yf_TILED:
3277                 return PLANE_CTL_TILED_YF;
3278         default:
3279                 MISSING_CASE(fb_modifier);
3280         }
3281
3282         return 0;
3283 }
3284
3285 static u32 skl_plane_ctl_rotation(unsigned int rotation)
3286 {
3287         switch (rotation) {
3288         case DRM_ROTATE_0:
3289                 break;
3290         /*
3291          * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3292          * while i915 HW rotation is clockwise, thats why this swapping.
3293          */
3294         case DRM_ROTATE_90:
3295                 return PLANE_CTL_ROTATE_270;
3296         case DRM_ROTATE_180:
3297                 return PLANE_CTL_ROTATE_180;
3298         case DRM_ROTATE_270:
3299                 return PLANE_CTL_ROTATE_90;
3300         default:
3301                 MISSING_CASE(rotation);
3302         }
3303
3304         return 0;
3305 }
3306
3307 u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3308                   const struct intel_plane_state *plane_state)
3309 {
3310         struct drm_i915_private *dev_priv =
3311                 to_i915(plane_state->base.plane->dev);
3312         const struct drm_framebuffer *fb = plane_state->base.fb;
3313         unsigned int rotation = plane_state->base.rotation;
3314         const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
3315         u32 plane_ctl;
3316
3317         plane_ctl = PLANE_CTL_ENABLE;
3318
3319         if (!IS_GEMINILAKE(dev_priv)) {
3320                 plane_ctl |=
3321                         PLANE_CTL_PIPE_GAMMA_ENABLE |
3322                         PLANE_CTL_PIPE_CSC_ENABLE |
3323                         PLANE_CTL_PLANE_GAMMA_DISABLE;
3324         }
3325
3326         plane_ctl |= skl_plane_ctl_format(fb->format->format);
3327         plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3328         plane_ctl |= skl_plane_ctl_rotation(rotation);
3329
3330         if (key->flags & I915_SET_COLORKEY_DESTINATION)
3331                 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3332         else if (key->flags & I915_SET_COLORKEY_SOURCE)
3333                 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3334
3335         return plane_ctl;
3336 }
3337
3338 static void skylake_update_primary_plane(struct intel_plane *plane,
3339                                          const struct intel_crtc_state *crtc_state,
3340                                          const struct intel_plane_state *plane_state)
3341 {
3342         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
3343         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3344         const struct drm_framebuffer *fb = plane_state->base.fb;
3345         enum plane_id plane_id = plane->id;
3346         enum pipe pipe = plane->pipe;
3347         u32 plane_ctl = plane_state->ctl;
3348         unsigned int rotation = plane_state->base.rotation;
3349         u32 stride = skl_plane_stride(fb, 0, rotation);
3350         u32 surf_addr = plane_state->main.offset;
3351         int scaler_id = plane_state->scaler_id;
3352         int src_x = plane_state->main.x;
3353         int src_y = plane_state->main.y;
3354         int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3355         int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3356         int dst_x = plane_state->base.dst.x1;
3357         int dst_y = plane_state->base.dst.y1;
3358         int dst_w = drm_rect_width(&plane_state->base.dst);
3359         int dst_h = drm_rect_height(&plane_state->base.dst);
3360         unsigned long irqflags;
3361
3362         /* Sizes are 0 based */
3363         src_w--;
3364         src_h--;
3365         dst_w--;
3366         dst_h--;
3367
3368         crtc->dspaddr_offset = surf_addr;
3369
3370         crtc->adjusted_x = src_x;
3371         crtc->adjusted_y = src_y;
3372
3373         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3374
3375         if (IS_GEMINILAKE(dev_priv)) {
3376                 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
3377                               PLANE_COLOR_PIPE_GAMMA_ENABLE |
3378                               PLANE_COLOR_PIPE_CSC_ENABLE |
3379                               PLANE_COLOR_PLANE_GAMMA_DISABLE);
3380         }
3381
3382         I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
3383         I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (src_y << 16) | src_x);
3384         I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
3385         I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
3386
3387         if (scaler_id >= 0) {
3388                 uint32_t ps_ctrl = 0;
3389
3390                 WARN_ON(!dst_w || !dst_h);
3391                 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(plane_id) |
3392                         crtc_state->scaler_state.scalers[scaler_id].mode;
3393                 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3394                 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3395                 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3396                 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3397                 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
3398         } else {
3399                 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (dst_y << 16) | dst_x);
3400         }
3401
3402         I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
3403                       intel_plane_ggtt_offset(plane_state) + surf_addr);
3404
3405         POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3406
3407         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3408 }
3409
3410 static void skylake_disable_primary_plane(struct intel_plane *primary,
3411                                           struct intel_crtc *crtc)
3412 {
3413         struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3414         enum plane_id plane_id = primary->id;
3415         enum pipe pipe = primary->pipe;
3416         unsigned long irqflags;
3417
3418         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3419
3420         I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
3421         I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
3422         POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
3423
3424         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3425 }
3426
3427 static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3428 {
3429         struct intel_crtc *crtc;
3430
3431         for_each_intel_crtc(&dev_priv->drm, crtc)
3432                 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3433 }
3434
3435 static void intel_update_primary_planes(struct drm_device *dev)
3436 {
3437         struct drm_crtc *crtc;
3438
3439         for_each_crtc(dev, crtc) {
3440                 struct intel_plane *plane = to_intel_plane(crtc->primary);
3441                 struct intel_plane_state *plane_state =
3442                         to_intel_plane_state(plane->base.state);
3443
3444                 if (plane_state->base.visible) {
3445                         trace_intel_update_plane(&plane->base,
3446                                                  to_intel_crtc(crtc));
3447
3448                         plane->update_plane(plane,
3449                                             to_intel_crtc_state(crtc->state),
3450                                             plane_state);
3451                 }
3452         }
3453 }
3454
3455 static int
3456 __intel_display_resume(struct drm_device *dev,
3457                        struct drm_atomic_state *state,
3458                        struct drm_modeset_acquire_ctx *ctx)
3459 {
3460         struct drm_crtc_state *crtc_state;
3461         struct drm_crtc *crtc;
3462         int i, ret;
3463
3464         intel_modeset_setup_hw_state(dev);
3465         i915_redisable_vga(to_i915(dev));
3466
3467         if (!state)
3468                 return 0;
3469
3470         /*
3471          * We've duplicated the state, pointers to the old state are invalid.
3472          *
3473          * Don't attempt to use the old state until we commit the duplicated state.
3474          */
3475         for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3476                 /*
3477                  * Force recalculation even if we restore
3478                  * current state. With fast modeset this may not result
3479                  * in a modeset when the state is compatible.
3480                  */
3481                 crtc_state->mode_changed = true;
3482         }
3483
3484         /* ignore any reset values/BIOS leftovers in the WM registers */
3485         if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3486                 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3487
3488         ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
3489
3490         WARN_ON(ret == -EDEADLK);
3491         return ret;
3492 }
3493
3494 static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3495 {
3496         return intel_has_gpu_reset(dev_priv) &&
3497                 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
3498 }
3499
3500 void intel_prepare_reset(struct drm_i915_private *dev_priv)
3501 {
3502         struct drm_device *dev = &dev_priv->drm;
3503         struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3504         struct drm_atomic_state *state;
3505         int ret;
3506
3507         /*
3508          * Need mode_config.mutex so that we don't
3509          * trample ongoing ->detect() and whatnot.
3510          */
3511         mutex_lock(&dev->mode_config.mutex);
3512         drm_modeset_acquire_init(ctx, 0);
3513         while (1) {
3514                 ret = drm_modeset_lock_all_ctx(dev, ctx);
3515                 if (ret != -EDEADLK)
3516                         break;
3517
3518                 drm_modeset_backoff(ctx);
3519         }
3520
3521         /* reset doesn't touch the display, but flips might get nuked anyway, */
3522         if (!i915.force_reset_modeset_test &&
3523             !gpu_reset_clobbers_display(dev_priv))
3524                 return;
3525
3526         /*
3527          * Disabling the crtcs gracefully seems nicer. Also the
3528          * g33 docs say we should at least disable all the planes.
3529          */
3530         state = drm_atomic_helper_duplicate_state(dev, ctx);
3531         if (IS_ERR(state)) {
3532                 ret = PTR_ERR(state);
3533                 DRM_ERROR("Duplicating state failed with %i\n", ret);
3534                 return;
3535         }
3536
3537         ret = drm_atomic_helper_disable_all(dev, ctx);
3538         if (ret) {
3539                 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3540                 drm_atomic_state_put(state);
3541                 return;
3542         }
3543
3544         dev_priv->modeset_restore_state = state;
3545         state->acquire_ctx = ctx;
3546 }
3547
3548 void intel_finish_reset(struct drm_i915_private *dev_priv)
3549 {
3550         struct drm_device *dev = &dev_priv->drm;
3551         struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3552         struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3553         int ret;
3554
3555         /*
3556          * Flips in the rings will be nuked by the reset,
3557          * so complete all pending flips so that user space
3558          * will get its events and not get stuck.
3559          */
3560         intel_complete_page_flips(dev_priv);
3561
3562         dev_priv->modeset_restore_state = NULL;
3563
3564         /* reset doesn't touch the display */
3565         if (!gpu_reset_clobbers_display(dev_priv)) {
3566                 if (!state) {
3567                         /*
3568                          * Flips in the rings have been nuked by the reset,
3569                          * so update the base address of all primary
3570                          * planes to the the last fb to make sure we're
3571                          * showing the correct fb after a reset.
3572                          *
3573                          * FIXME: Atomic will make this obsolete since we won't schedule
3574                          * CS-based flips (which might get lost in gpu resets) any more.
3575                          */
3576                         intel_update_primary_planes(dev);
3577                 } else {
3578                         ret = __intel_display_resume(dev, state, ctx);
3579                         if (ret)
3580                                 DRM_ERROR("Restoring old state failed with %i\n", ret);
3581                 }
3582         } else {
3583                 /*
3584                  * The display has been reset as well,
3585                  * so need a full re-initialization.
3586                  */
3587                 intel_runtime_pm_disable_interrupts(dev_priv);
3588                 intel_runtime_pm_enable_interrupts(dev_priv);
3589
3590                 intel_pps_unlock_regs_wa(dev_priv);
3591                 intel_modeset_init_hw(dev);
3592
3593                 spin_lock_irq(&dev_priv->irq_lock);
3594                 if (dev_priv->display.hpd_irq_setup)
3595                         dev_priv->display.hpd_irq_setup(dev_priv);
3596                 spin_unlock_irq(&dev_priv->irq_lock);
3597
3598                 ret = __intel_display_resume(dev, state, ctx);
3599                 if (ret)
3600                         DRM_ERROR("Restoring old state failed with %i\n", ret);
3601
3602                 intel_hpd_init(dev_priv);
3603         }
3604
3605         if (state)
3606                 drm_atomic_state_put(state);
3607         drm_modeset_drop_locks(ctx);
3608         drm_modeset_acquire_fini(ctx);
3609         mutex_unlock(&dev->mode_config.mutex);
3610 }
3611
3612 static bool abort_flip_on_reset(struct intel_crtc *crtc)
3613 {
3614         struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
3615
3616         if (i915_reset_backoff(error))
3617                 return true;
3618
3619         if (crtc->reset_count != i915_reset_count(error))
3620                 return true;
3621
3622         return false;
3623 }
3624
3625 static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3626 {
3627         struct drm_device *dev = crtc->dev;
3628         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629         bool pending;
3630
3631         if (abort_flip_on_reset(intel_crtc))
3632                 return false;
3633
3634         spin_lock_irq(&dev->event_lock);
3635         pending = to_intel_crtc(crtc)->flip_work != NULL;
3636         spin_unlock_irq(&dev->event_lock);
3637
3638         return pending;
3639 }
3640
3641 static void intel_update_pipe_config(struct intel_crtc *crtc,
3642                                      struct intel_crtc_state *old_crtc_state)
3643 {
3644         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3645         struct intel_crtc_state *pipe_config =
3646                 to_intel_crtc_state(crtc->base.state);
3647
3648         /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3649         crtc->base.mode = crtc->base.state->mode;
3650
3651         /*
3652          * Update pipe size and adjust fitter if needed: the reason for this is
3653          * that in compute_mode_changes we check the native mode (not the pfit
3654          * mode) to see if we can flip rather than do a full mode set. In the
3655          * fastboot case, we'll flip, but if we don't update the pipesrc and
3656          * pfit state, we'll end up with a big fb scanned out into the wrong
3657          * sized surface.
3658          */
3659
3660         I915_WRITE(PIPESRC(crtc->pipe),
3661                    ((pipe_config->pipe_src_w - 1) << 16) |
3662                    (pipe_config->pipe_src_h - 1));
3663
3664         /* on skylake this is done by detaching scalers */
3665         if (INTEL_GEN(dev_priv) >= 9) {
3666                 skl_detach_scalers(crtc);
3667
3668                 if (pipe_config->pch_pfit.enabled)
3669                         skylake_pfit_enable(crtc);
3670         } else if (HAS_PCH_SPLIT(dev_priv)) {
3671                 if (pipe_config->pch_pfit.enabled)
3672                         ironlake_pfit_enable(crtc);
3673                 else if (old_crtc_state->pch_pfit.enabled)
3674                         ironlake_pfit_disable(crtc, true);
3675         }
3676 }
3677
3678 static void intel_fdi_normal_train(struct intel_crtc *crtc)
3679 {
3680         struct drm_device *dev = crtc->base.dev;
3681         struct drm_i915_private *dev_priv = to_i915(dev);
3682         int pipe = crtc->pipe;
3683         i915_reg_t reg;
3684         u32 temp;
3685
3686         /* enable normal train */
3687         reg = FDI_TX_CTL(pipe);
3688         temp = I915_READ(reg);
3689         if (IS_IVYBRIDGE(dev_priv)) {
3690                 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3691                 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
3692         } else {
3693                 temp &= ~FDI_LINK_TRAIN_NONE;
3694                 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
3695         }
3696         I915_WRITE(reg, temp);
3697
3698         reg = FDI_RX_CTL(pipe);
3699         temp = I915_READ(reg);
3700         if (HAS_PCH_CPT(dev_priv)) {
3701                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702                 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3703         } else {
3704                 temp &= ~FDI_LINK_TRAIN_NONE;
3705                 temp |= FDI_LINK_TRAIN_NONE;
3706         }
3707         I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3708
3709         /* wait one idle pattern time */
3710         POSTING_READ(reg);
3711         udelay(1000);
3712
3713         /* IVB wants error correction enabled */
3714         if (IS_IVYBRIDGE(dev_priv))
3715                 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3716                            FDI_FE_ERRC_ENABLE);
3717 }
3718
3719 /* The FDI link training functions for ILK/Ibexpeak. */
3720 static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3721                                     const struct intel_crtc_state *crtc_state)
3722 {
3723         struct drm_device *dev = crtc->base.dev;
3724         struct drm_i915_private *dev_priv = to_i915(dev);
3725         int pipe = crtc->pipe;
3726         i915_reg_t reg;
3727         u32 temp, tries;
3728
3729         /* FDI needs bits from pipe first */
3730         assert_pipe_enabled(dev_priv, pipe);
3731
3732         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3733            for train result */
3734         reg = FDI_RX_IMR(pipe);
3735         temp = I915_READ(reg);
3736         temp &= ~FDI_RX_SYMBOL_LOCK;
3737         temp &= ~FDI_RX_BIT_LOCK;
3738         I915_WRITE(reg, temp);
3739         I915_READ(reg);
3740         udelay(150);
3741
3742         /* enable CPU FDI TX and PCH FDI RX */
3743         reg = FDI_TX_CTL(pipe);
3744         temp = I915_READ(reg);
3745         temp &= ~FDI_DP_PORT_WIDTH_MASK;
3746         temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
3747         temp &= ~FDI_LINK_TRAIN_NONE;
3748         temp |= FDI_LINK_TRAIN_PATTERN_1;
3749         I915_WRITE(reg, temp | FDI_TX_ENABLE);
3750
3751         reg = FDI_RX_CTL(pipe);
3752         temp = I915_READ(reg);
3753         temp &= ~FDI_LINK_TRAIN_NONE;
3754         temp |= FDI_LINK_TRAIN_PATTERN_1;
3755         I915_WRITE(reg, temp | FDI_RX_ENABLE);
3756
3757         POSTING_READ(reg);
3758         udelay(150);
3759
3760         /* Ironlake workaround, enable clock pointer after FDI enable*/
3761         I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3762         I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3763                    FDI_RX_PHASE_SYNC_POINTER_EN);
3764
3765         reg = FDI_RX_IIR(pipe);
3766         for (tries = 0; tries < 5; tries++) {
3767                 temp = I915_READ(reg);
3768                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3769
3770                 if ((temp & FDI_RX_BIT_LOCK)) {
3771                         DRM_DEBUG_KMS("FDI train 1 done.\n");
3772                         I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3773                         break;
3774                 }
3775         }
3776         if (tries == 5)
3777                 DRM_ERROR("FDI train 1 fail!\n");
3778
3779         /* Train 2 */
3780         reg = FDI_TX_CTL(pipe);
3781         temp = I915_READ(reg);
3782         temp &= ~FDI_LINK_TRAIN_NONE;
3783         temp |= FDI_LINK_TRAIN_PATTERN_2;
3784         I915_WRITE(reg, temp);
3785
3786         reg = FDI_RX_CTL(pipe);
3787         temp = I915_READ(reg);
3788         temp &= ~FDI_LINK_TRAIN_NONE;
3789         temp |= FDI_LINK_TRAIN_PATTERN_2;
3790         I915_WRITE(reg, temp);
3791
3792         POSTING_READ(reg);
3793         udelay(150);
3794
3795         reg = FDI_RX_IIR(pipe);
3796         for (tries = 0; tries < 5; tries++) {
3797                 temp = I915_READ(reg);
3798                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3799
3800                 if (temp & FDI_RX_SYMBOL_LOCK) {
3801                         I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3802                         DRM_DEBUG_KMS("FDI train 2 done.\n");
3803                         break;
3804                 }
3805         }
3806         if (tries == 5)
3807                 DRM_ERROR("FDI train 2 fail!\n");
3808
3809         DRM_DEBUG_KMS("FDI train done\n");
3810
3811 }
3812
3813 static const int snb_b_fdi_train_param[] = {
3814         FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3815         FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3816         FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3817         FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3818 };
3819
3820 /* The FDI link training functions for SNB/Cougarpoint. */
3821 static void gen6_fdi_link_train(struct intel_crtc *crtc,
3822                                 const struct intel_crtc_state *crtc_state)
3823 {
3824         struct drm_device *dev = crtc->base.dev;
3825         struct drm_i915_private *dev_priv = to_i915(dev);
3826         int pipe = crtc->pipe;
3827         i915_reg_t reg;
3828         u32 temp, i, retry;
3829
3830         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3831            for train result */
3832         reg = FDI_RX_IMR(pipe);
3833         temp = I915_READ(reg);
3834         temp &= ~FDI_RX_SYMBOL_LOCK;
3835         temp &= ~FDI_RX_BIT_LOCK;
3836         I915_WRITE(reg, temp);
3837
3838         POSTING_READ(reg);
3839         udelay(150);
3840
3841         /* enable CPU FDI TX and PCH FDI RX */
3842         reg = FDI_TX_CTL(pipe);
3843         temp = I915_READ(reg);
3844         temp &= ~FDI_DP_PORT_WIDTH_MASK;
3845         temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
3846         temp &= ~FDI_LINK_TRAIN_NONE;
3847         temp |= FDI_LINK_TRAIN_PATTERN_1;
3848         temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3849         /* SNB-B */
3850         temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3851         I915_WRITE(reg, temp | FDI_TX_ENABLE);
3852
3853         I915_WRITE(FDI_RX_MISC(pipe),
3854                    FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3855
3856         reg = FDI_RX_CTL(pipe);
3857         temp = I915_READ(reg);
3858         if (HAS_PCH_CPT(dev_priv)) {
3859                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861         } else {
3862                 temp &= ~FDI_LINK_TRAIN_NONE;
3863                 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864         }
3865         I915_WRITE(reg, temp | FDI_RX_ENABLE);
3866
3867         POSTING_READ(reg);
3868         udelay(150);
3869
3870         for (i = 0; i < 4; i++) {
3871                 reg = FDI_TX_CTL(pipe);
3872                 temp = I915_READ(reg);
3873                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3874                 temp |= snb_b_fdi_train_param[i];
3875                 I915_WRITE(reg, temp);
3876
3877                 POSTING_READ(reg);
3878                 udelay(500);
3879
3880                 for (retry = 0; retry < 5; retry++) {
3881                         reg = FDI_RX_IIR(pipe);
3882                         temp = I915_READ(reg);
3883                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3884                         if (temp & FDI_RX_BIT_LOCK) {
3885                                 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3886                                 DRM_DEBUG_KMS("FDI train 1 done.\n");
3887                                 break;
3888                         }
3889                         udelay(50);
3890                 }
3891                 if (retry < 5)
3892                         break;
3893         }
3894         if (i == 4)
3895                 DRM_ERROR("FDI train 1 fail!\n");
3896
3897         /* Train 2 */
3898         reg = FDI_TX_CTL(pipe);
3899         temp = I915_READ(reg);
3900         temp &= ~FDI_LINK_TRAIN_NONE;
3901         temp |= FDI_LINK_TRAIN_PATTERN_2;
3902         if (IS_GEN6(dev_priv)) {
3903                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3904                 /* SNB-B */
3905                 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3906         }
3907         I915_WRITE(reg, temp);
3908
3909         reg = FDI_RX_CTL(pipe);
3910         temp = I915_READ(reg);
3911         if (HAS_PCH_CPT(dev_priv)) {
3912                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3913                 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3914         } else {
3915                 temp &= ~FDI_LINK_TRAIN_NONE;
3916                 temp |= FDI_LINK_TRAIN_PATTERN_2;
3917         }
3918         I915_WRITE(reg, temp);
3919
3920         POSTING_READ(reg);
3921         udelay(150);
3922
3923         for (i = 0; i < 4; i++) {
3924                 reg = FDI_TX_CTL(pipe);
3925                 temp = I915_READ(reg);
3926                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3927                 temp |= snb_b_fdi_train_param[i];
3928                 I915_WRITE(reg, temp);
3929
3930                 POSTING_READ(reg);
3931                 udelay(500);
3932
3933                 for (retry = 0; retry < 5; retry++) {
3934                         reg = FDI_RX_IIR(pipe);
3935                         temp = I915_READ(reg);
3936                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3937                         if (temp & FDI_RX_SYMBOL_LOCK) {
3938                                 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3939                                 DRM_DEBUG_KMS("FDI train 2 done.\n");
3940                                 break;
3941                         }
3942                         udelay(50);
3943                 }
3944                 if (retry < 5)
3945                         break;
3946         }
3947         if (i == 4)
3948                 DRM_ERROR("FDI train 2 fail!\n");
3949
3950         DRM_DEBUG_KMS("FDI train done.\n");
3951 }
3952
3953 /* Manual link training for Ivy Bridge A0 parts */
3954 static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
3955                                       const struct intel_crtc_state *crtc_state)
3956 {
3957         struct drm_device *dev = crtc->base.dev;
3958         struct drm_i915_private *dev_priv = to_i915(dev);
3959         int pipe = crtc->pipe;
3960         i915_reg_t reg;
3961         u32 temp, i, j;
3962
3963         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3964            for train result */
3965         reg = FDI_RX_IMR(pipe);
3966         temp = I915_READ(reg);
3967         temp &= ~FDI_RX_SYMBOL_LOCK;
3968         temp &= ~FDI_RX_BIT_LOCK;
3969         I915_WRITE(reg, temp);
3970
3971         POSTING_READ(reg);
3972         udelay(150);
3973
3974         DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3975                       I915_READ(FDI_RX_IIR(pipe)));
3976
3977         /* Try each vswing and preemphasis setting twice before moving on */
3978         for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3979                 /* disable first in case we need to retry */
3980                 reg = FDI_TX_CTL(pipe);
3981                 temp = I915_READ(reg);
3982                 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3983                 temp &= ~FDI_TX_ENABLE;
3984                 I915_WRITE(reg, temp);
3985
3986                 reg = FDI_RX_CTL(pipe);
3987                 temp = I915_READ(reg);
3988                 temp &= ~FDI_LINK_TRAIN_AUTO;
3989                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3990                 temp &= ~FDI_RX_ENABLE;
3991                 I915_WRITE(reg, temp);
3992
3993                 /* enable CPU FDI TX and PCH FDI RX */
3994                 reg = FDI_TX_CTL(pipe);
3995                 temp = I915_READ(reg);
3996                 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3997                 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
3998                 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
3999                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4000                 temp |= snb_b_fdi_train_param[j/2];
4001                 temp |= FDI_COMPOSITE_SYNC;
4002                 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4003
4004                 I915_WRITE(FDI_RX_MISC(pipe),
4005                            FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4006
4007                 reg = FDI_RX_CTL(pipe);
4008                 temp = I915_READ(reg);
4009                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4010                 temp |= FDI_COMPOSITE_SYNC;
4011                 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4012
4013                 POSTING_READ(reg);
4014                 udelay(1); /* should be 0.5us */
4015
4016                 for (i = 0; i < 4; i++) {
4017                         reg = FDI_RX_IIR(pipe);
4018                         temp = I915_READ(reg);
4019                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4020
4021                         if (temp & FDI_RX_BIT_LOCK ||
4022                             (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4023                                 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4024                                 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4025                                               i);
4026                                 break;
4027                         }
4028                         udelay(1); /* should be 0.5us */
4029                 }
4030                 if (i == 4) {
4031                         DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4032                         continue;
4033                 }
4034
4035                 /* Train 2 */
4036                 reg = FDI_TX_CTL(pipe);
4037                 temp = I915_READ(reg);
4038                 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4039                 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4040                 I915_WRITE(reg, temp);
4041
4042                 reg = FDI_RX_CTL(pipe);
4043                 temp = I915_READ(reg);
4044                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4045                 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4046                 I915_WRITE(reg, temp);
4047
4048                 POSTING_READ(reg);
4049                 udelay(2); /* should be 1.5us */
4050
4051                 for (i = 0; i < 4; i++) {
4052                         reg = FDI_RX_IIR(pipe);
4053                         temp = I915_READ(reg);
4054                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4055
4056                         if (temp & FDI_RX_SYMBOL_LOCK ||
4057                             (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4058                                 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4059                                 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4060                                               i);
4061                                 goto train_done;
4062                         }
4063                         udelay(2); /* should be 1.5us */
4064                 }
4065                 if (i == 4)
4066                         DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
4067         }
4068
4069 train_done:
4070         DRM_DEBUG_KMS("FDI train done.\n");
4071 }
4072
4073 static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
4074 {
4075         struct drm_device *dev = intel_crtc->base.dev;
4076         struct drm_i915_private *dev_priv = to_i915(dev);
4077         int pipe = intel_crtc->pipe;
4078         i915_reg_t reg;
4079         u32 temp;
4080
4081         /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
4082         reg = FDI_RX_CTL(pipe);
4083         temp = I915_READ(reg);
4084         temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
4085         temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
4086         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4087         I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4088
4089         POSTING_READ(reg);
4090         udelay(200);
4091
4092         /* Switch from Rawclk to PCDclk */
4093         temp = I915_READ(reg);
4094         I915_WRITE(reg, temp | FDI_PCDCLK);
4095
4096         POSTING_READ(reg);
4097         udelay(200);
4098
4099         /* Enable CPU FDI TX PLL, always on for Ironlake */
4100         reg = FDI_TX_CTL(pipe);
4101         temp = I915_READ(reg);
4102         if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4103                 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
4104
4105                 POSTING_READ(reg);
4106                 udelay(100);
4107         }
4108 }
4109
4110 static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4111 {
4112         struct drm_device *dev = intel_crtc->base.dev;
4113         struct drm_i915_private *dev_priv = to_i915(dev);
4114         int pipe = intel_crtc->pipe;
4115         i915_reg_t reg;
4116         u32 temp;
4117
4118         /* Switch from PCDclk to Rawclk */
4119         reg = FDI_RX_CTL(pipe);
4120         temp = I915_READ(reg);
4121         I915_WRITE(reg, temp & ~FDI_PCDCLK);
4122
4123         /* Disable CPU FDI TX PLL */
4124         reg = FDI_TX_CTL(pipe);
4125         temp = I915_READ(reg);
4126         I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4127
4128         POSTING_READ(reg);
4129         udelay(100);
4130
4131         reg = FDI_RX_CTL(pipe);
4132         temp = I915_READ(reg);
4133         I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4134
4135         /* Wait for the clocks to turn off. */
4136         POSTING_READ(reg);
4137         udelay(100);
4138 }
4139
4140 static void ironlake_fdi_disable(struct drm_crtc *crtc)
4141 {
4142         struct drm_device *dev = crtc->dev;
4143         struct drm_i915_private *dev_priv = to_i915(dev);
4144         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4145         int pipe = intel_crtc->pipe;
4146         i915_reg_t reg;
4147         u32 temp;
4148
4149         /* disable CPU FDI tx and PCH FDI rx */
4150         reg = FDI_TX_CTL(pipe);
4151         temp = I915_READ(reg);
4152         I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4153         POSTING_READ(reg);
4154
4155         reg = FDI_RX_CTL(pipe);
4156         temp = I915_READ(reg);
4157         temp &= ~(0x7 << 16);
4158         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4159         I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4160
4161         POSTING_READ(reg);
4162         udelay(100);
4163
4164         /* Ironlake workaround, disable clock pointer after downing FDI */
4165         if (HAS_PCH_IBX(dev_priv))
4166                 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
4167
4168         /* still set train pattern 1 */
4169         reg = FDI_TX_CTL(pipe);
4170         temp = I915_READ(reg);
4171         temp &= ~FDI_LINK_TRAIN_NONE;
4172         temp |= FDI_LINK_TRAIN_PATTERN_1;
4173         I915_WRITE(reg, temp);
4174
4175         reg = FDI_RX_CTL(pipe);
4176         temp = I915_READ(reg);
4177         if (HAS_PCH_CPT(dev_priv)) {
4178                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4179                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4180         } else {
4181                 temp &= ~FDI_LINK_TRAIN_NONE;
4182                 temp |= FDI_LINK_TRAIN_PATTERN_1;
4183         }
4184         /* BPC in FDI rx is consistent with that in PIPECONF */
4185         temp &= ~(0x07 << 16);
4186         temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4187         I915_WRITE(reg, temp);
4188
4189         POSTING_READ(reg);
4190         udelay(100);
4191 }
4192
4193 bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
4194 {
4195         struct intel_crtc *crtc;
4196
4197         /* Note that we don't need to be called with mode_config.lock here
4198          * as our list of CRTC objects is static for the lifetime of the
4199          * device and so cannot disappear as we iterate. Similarly, we can
4200          * happily treat the predicates as racy, atomic checks as userspace
4201          * cannot claim and pin a new fb without at least acquring the
4202          * struct_mutex and so serialising with us.
4203          */
4204         for_each_intel_crtc(&dev_priv->drm, crtc) {
4205                 if (atomic_read(&crtc->unpin_work_count) == 0)
4206                         continue;
4207
4208                 if (crtc->flip_work)
4209                         intel_wait_for_vblank(dev_priv, crtc->pipe);
4210
4211                 return true;
4212         }
4213
4214         return false;
4215 }
4216
4217 static void page_flip_completed(struct intel_crtc *intel_crtc)
4218 {
4219         struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4220         struct intel_flip_work *work = intel_crtc->flip_work;
4221
4222         intel_crtc->flip_work = NULL;
4223
4224         if (work->event)
4225                 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
4226
4227         drm_crtc_vblank_put(&intel_crtc->base);
4228
4229         wake_up_all(&dev_priv->pending_flip_queue);
4230         trace_i915_flip_complete(intel_crtc->plane,
4231                                  work->pending_flip_obj);
4232
4233         queue_work(dev_priv->wq, &work->unpin_work);
4234 }
4235
4236 static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
4237 {
4238         struct drm_device *dev = crtc->dev;
4239         struct drm_i915_private *dev_priv = to_i915(dev);
4240         long ret;
4241
4242         WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
4243
4244         ret = wait_event_interruptible_timeout(
4245                                         dev_priv->pending_flip_queue,
4246                                         !intel_crtc_has_pending_flip(crtc),
4247                                         60*HZ);
4248
4249         if (ret < 0)
4250                 return ret;
4251
4252         if (ret == 0) {
4253                 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4254                 struct intel_flip_work *work;
4255
4256                 spin_lock_irq(&dev->event_lock);
4257                 work = intel_crtc->flip_work;
4258                 if (work && !is_mmio_work(work)) {
4259                         WARN_ONCE(1, "Removing stuck page flip\n");
4260                         page_flip_completed(intel_crtc);
4261                 }
4262                 spin_unlock_irq(&dev->event_lock);
4263         }
4264
4265         return 0;
4266 }
4267
4268 void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4269 {
4270         u32 temp;
4271
4272         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4273
4274         mutex_lock(&dev_priv->sb_lock);
4275
4276         temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4277         temp |= SBI_SSCCTL_DISABLE;
4278         intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4279
4280         mutex_unlock(&dev_priv->sb_lock);
4281 }
4282
4283 /* Program iCLKIP clock to the desired frequency */
4284 static void lpt_program_iclkip(struct intel_crtc *crtc)
4285 {
4286         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4287         int clock = crtc->config->base.adjusted_mode.crtc_clock;
4288         u32 divsel, phaseinc, auxdiv, phasedir = 0;
4289         u32 temp;
4290
4291         lpt_disable_iclkip(dev_priv);
4292
4293         /* The iCLK virtual clock root frequency is in MHz,
4294          * but the adjusted_mode->crtc_clock in in KHz. To get the
4295          * divisors, it is necessary to divide one by another, so we
4296          * convert the virtual clock precision to KHz here for higher
4297          * precision.
4298          */
4299         for (auxdiv = 0; auxdiv < 2; auxdiv++) {
4300                 u32 iclk_virtual_root_freq = 172800 * 1000;
4301                 u32 iclk_pi_range = 64;
4302                 u32 desired_divisor;
4303
4304                 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4305                                                     clock << auxdiv);
4306                 divsel = (desired_divisor / iclk_pi_range) - 2;
4307                 phaseinc = desired_divisor % iclk_pi_range;
4308
4309                 /*
4310                  * Near 20MHz is a corner case which is
4311                  * out of range for the 7-bit divisor
4312                  */
4313                 if (divsel <= 0x7f)
4314                         break;
4315         }
4316
4317         /* This should not happen with any sane values */
4318         WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4319                 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4320         WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4321                 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4322
4323         DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
4324                         clock,
4325                         auxdiv,
4326                         divsel,
4327                         phasedir,
4328                         phaseinc);
4329
4330         mutex_lock(&dev_priv->sb_lock);
4331
4332         /* Program SSCDIVINTPHASE6 */
4333         temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4334         temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4335         temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4336         temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4337         temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4338         temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4339         temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
4340         intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
4341
4342         /* Program SSCAUXDIV */
4343         temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4344         temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4345         temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
4346         intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
4347
4348         /* Enable modulator and associated divider */
4349         temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4350         temp &= ~SBI_SSCCTL_DISABLE;
4351         intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4352
4353         mutex_unlock(&dev_priv->sb_lock);
4354
4355         /* Wait for initialization time */
4356         udelay(24);
4357
4358         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4359 }
4360
4361 int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4362 {
4363         u32 divsel, phaseinc, auxdiv;
4364         u32 iclk_virtual_root_freq = 172800 * 1000;
4365         u32 iclk_pi_range = 64;
4366         u32 desired_divisor;
4367         u32 temp;
4368
4369         if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4370                 return 0;
4371
4372         mutex_lock(&dev_priv->sb_lock);
4373
4374         temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4375         if (temp & SBI_SSCCTL_DISABLE) {
4376                 mutex_unlock(&dev_priv->sb_lock);
4377                 return 0;
4378         }
4379
4380         temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4381         divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4382                 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4383         phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4384                 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4385
4386         temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4387         auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4388                 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4389
4390         mutex_unlock(&dev_priv->sb_lock);
4391
4392         desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4393
4394         return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4395                                  desired_divisor << auxdiv);
4396 }
4397
4398 static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4399                                                 enum pipe pch_transcoder)
4400 {
4401         struct drm_device *dev = crtc->base.dev;
4402         struct drm_i915_private *dev_priv = to_i915(dev);
4403         enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
4404
4405         I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4406                    I915_READ(HTOTAL(cpu_transcoder)));
4407         I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4408                    I915_READ(HBLANK(cpu_transcoder)));
4409         I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4410                    I915_READ(HSYNC(cpu_transcoder)));
4411
4412         I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4413                    I915_READ(VTOTAL(cpu_transcoder)));
4414         I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4415                    I915_READ(VBLANK(cpu_transcoder)));
4416         I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4417                    I915_READ(VSYNC(cpu_transcoder)));
4418         I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4419                    I915_READ(VSYNCSHIFT(cpu_transcoder)));
4420 }
4421
4422 static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
4423 {
4424         struct drm_i915_private *dev_priv = to_i915(dev);
4425         uint32_t temp;
4426
4427         temp = I915_READ(SOUTH_CHICKEN1);
4428         if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
4429                 return;
4430
4431         WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4432         WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4433
4434         temp &= ~FDI_BC_BIFURCATION_SELECT;
4435         if (enable)
4436                 temp |= FDI_BC_BIFURCATION_SELECT;
4437
4438         DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
4439         I915_WRITE(SOUTH_CHICKEN1, temp);
4440         POSTING_READ(SOUTH_CHICKEN1);
4441 }
4442
4443 static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4444 {
4445         struct drm_device *dev = intel_crtc->base.dev;
4446
4447         switch (intel_crtc->pipe) {
4448         case PIPE_A:
4449                 break;
4450         case PIPE_B:
4451                 if (intel_crtc->config->fdi_lanes > 2)
4452                         cpt_set_fdi_bc_bifurcation(dev, false);
4453                 else
4454                         cpt_set_fdi_bc_bifurcation(dev, true);
4455
4456                 break;
4457         case PIPE_C:
4458                 cpt_set_fdi_bc_bifurcation(dev, true);
4459
4460                 break;
4461         default:
4462                 BUG();
4463         }
4464 }
4465
4466 /* Return which DP Port should be selected for Transcoder DP control */
4467 static enum port
4468 intel_trans_dp_port_sel(struct intel_crtc *crtc)
4469 {
4470         struct drm_device *dev = crtc->base.dev;
4471         struct intel_encoder *encoder;
4472
4473         for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
4474                 if (encoder->type == INTEL_OUTPUT_DP ||
4475                     encoder->type == INTEL_OUTPUT_EDP)
4476                         return enc_to_dig_port(&encoder->base)->port;
4477         }
4478
4479         return -1;
4480 }
4481
4482 /*
4483  * Enable PCH resources required for PCH ports:
4484  *   - PCH PLLs
4485  *   - FDI training & RX/TX
4486  *   - update transcoder timings
4487  *   - DP transcoding bits
4488  *   - transcoder
4489  */
4490 static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
4491 {
4492         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4493         struct drm_device *dev = crtc->base.dev;
4494         struct drm_i915_private *dev_priv = to_i915(dev);
4495         int pipe = crtc->pipe;
4496         u32 temp;
4497
4498         assert_pch_transcoder_disabled(dev_priv, pipe);
4499
4500         if (IS_IVYBRIDGE(dev_priv))
4501                 ivybridge_update_fdi_bc_bifurcation(crtc);
4502
4503         /* Write the TU size bits before fdi link training, so that error
4504          * detection works. */
4505         I915_WRITE(FDI_RX_TUSIZE1(pipe),
4506                    I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4507
4508         /* For PCH output, training FDI link */
4509         dev_priv->display.fdi_link_train(crtc, crtc_state);
4510
4511         /* We need to program the right clock selection before writing the pixel
4512          * mutliplier into the DPLL. */
4513         if (HAS_PCH_CPT(dev_priv)) {
4514                 u32 sel;
4515
4516                 temp = I915_READ(PCH_DPLL_SEL);
4517                 temp |= TRANS_DPLL_ENABLE(pipe);
4518                 sel = TRANS_DPLLB_SEL(pipe);
4519                 if (crtc_state->shared_dpll ==
4520                     intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
4521                         temp |= sel;
4522                 else
4523                         temp &= ~sel;
4524                 I915_WRITE(PCH_DPLL_SEL, temp);
4525         }
4526
4527         /* XXX: pch pll's can be enabled any time before we enable the PCH
4528          * transcoder, and we actually should do this to not upset any PCH
4529          * transcoder that already use the clock when we share it.
4530          *
4531          * Note that enable_shared_dpll tries to do the right thing, but
4532          * get_shared_dpll unconditionally resets the pll - we need that to have
4533          * the right LVDS enable sequence. */
4534         intel_enable_shared_dpll(crtc);
4535
4536         /* set transcoder timing, panel must allow it */
4537         assert_panel_unlocked(dev_priv, pipe);
4538         ironlake_pch_transcoder_set_timings(crtc, pipe);
4539
4540         intel_fdi_normal_train(crtc);
4541
4542         /* For PCH DP, enable TRANS_DP_CTL */
4543         if (HAS_PCH_CPT(dev_priv) &&
4544             intel_crtc_has_dp_encoder(crtc_state)) {
4545                 const struct drm_display_mode *adjusted_mode =
4546                         &crtc_state->base.adjusted_mode;
4547                 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
4548                 i915_reg_t reg = TRANS_DP_CTL(pipe);
4549                 temp = I915_READ(reg);
4550                 temp &= ~(TRANS_DP_PORT_SEL_MASK |
4551                           TRANS_DP_SYNC_MASK |
4552                           TRANS_DP_BPC_MASK);
4553                 temp |= TRANS_DP_OUTPUT_ENABLE;
4554                 temp |= bpc << 9; /* same format but at 11:9 */
4555
4556                 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
4557                         temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
4558                 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
4559                         temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
4560
4561                 switch (intel_trans_dp_port_sel(crtc)) {
4562                 case PORT_B:
4563                         temp |= TRANS_DP_PORT_SEL_B;
4564                         break;
4565                 case PORT_C:
4566                         temp |= TRANS_DP_PORT_SEL_C;
4567                         break;
4568                 case PORT_D:
4569                         temp |= TRANS_DP_PORT_SEL_D;
4570                         break;
4571                 default:
4572                         BUG();
4573                 }
4574
4575                 I915_WRITE(reg, temp);
4576         }
4577
4578         ironlake_enable_pch_transcoder(dev_priv, pipe);
4579 }
4580
4581 static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
4582 {
4583         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4584         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4585         enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
4586
4587         assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
4588
4589         lpt_program_iclkip(crtc);
4590
4591         /* Set transcoder timing. */
4592         ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
4593
4594         lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
4595 }
4596
4597 static void cpt_verify_modeset(struct drm_device *dev, int pipe)
4598 {
4599         struct drm_i915_private *dev_priv = to_i915(dev);
4600         i915_reg_t dslreg = PIPEDSL(pipe);
4601         u32 temp;
4602
4603         temp = I915_READ(dslreg);
4604         udelay(500);
4605         if (wait_for(I915_READ(dslreg) != temp, 5)) {
4606                 if (wait_for(I915_READ(dslreg) != temp, 5))
4607                         DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
4608         }
4609 }
4610
4611 static int
4612 skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4613                   unsigned scaler_user, int *scaler_id, unsigned int rotation,
4614                   int src_w, int src_h, int dst_w, int dst_h)
4615 {
4616         struct intel_crtc_scaler_state *scaler_state =
4617                 &crtc_state->scaler_state;
4618         struct intel_crtc *intel_crtc =
4619                 to_intel_crtc(crtc_state->base.crtc);
4620         int need_scaling;
4621
4622         need_scaling = drm_rotation_90_or_270(rotation) ?
4623                 (src_h != dst_w || src_w != dst_h):
4624                 (src_w != dst_w || src_h != dst_h);
4625
4626         /*
4627          * if plane is being disabled or scaler is no more required or force detach
4628          *  - free scaler binded to this plane/crtc
4629          *  - in order to do this, update crtc->scaler_usage
4630          *
4631          * Here scaler state in crtc_state is set free so that
4632          * scaler can be assigned to other user. Actual register
4633          * update to free the scaler is done in plane/panel-fit programming.
4634          * For this purpose crtc/plane_state->scaler_id isn't reset here.
4635          */
4636         if (force_detach || !need_scaling) {
4637                 if (*scaler_id >= 0) {
4638                         scaler_state->scaler_users &= ~(1 << scaler_user);
4639                         scaler_state->scalers[*scaler_id].in_use = 0;
4640
4641                         DRM_DEBUG_KMS("scaler_user index %u.%u: "
4642                                 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4643                                 intel_crtc->pipe, scaler_user, *scaler_id,
4644                                 scaler_state->scaler_users);
4645                         *scaler_id = -1;
4646                 }
4647                 return 0;
4648         }
4649
4650         /* range checks */
4651         if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4652                 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4653
4654                 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4655                 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4656                 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
4657                         "size is out of scaler range\n",
4658                         intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
4659                 return -EINVAL;
4660         }
4661
4662         /* mark this plane as a scaler user in crtc_state */
4663         scaler_state->scaler_users |= (1 << scaler_user);
4664         DRM_DEBUG_KMS("scaler_user index %u.%u: "
4665                 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4666                 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4667                 scaler_state->scaler_users);
4668
4669         return 0;
4670 }
4671
4672 /**
4673  * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4674  *
4675  * @state: crtc's scaler state
4676  *
4677  * Return
4678  *     0 - scaler_usage updated successfully
4679  *    error - requested scaling cannot be supported or other error condition
4680  */
4681 int skl_update_scaler_crtc(struct intel_crtc_state *state)
4682 {
4683         const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
4684
4685         return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
4686                 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4687                 state->pipe_src_w, state->pipe_src_h,
4688                 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
4689 }
4690
4691 /**
4692  * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4693  *
4694  * @state: crtc's scaler state
4695  * @plane_state: atomic plane state to update
4696  *
4697  * Return
4698  *     0 - scaler_usage updated successfully
4699  *    error - requested scaling cannot be supported or other error condition
4700  */
4701 static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4702                                    struct intel_plane_state *plane_state)
4703 {
4704
4705         struct intel_plane *intel_plane =
4706                 to_intel_plane(plane_state->base.plane);
4707         struct drm_framebuffer *fb = plane_state->base.fb;
4708         int ret;
4709
4710         bool force_detach = !fb || !plane_state->base.visible;
4711
4712         ret = skl_update_scaler(crtc_state, force_detach,
4713                                 drm_plane_index(&intel_plane->base),
4714                                 &plane_state->scaler_id,
4715                                 plane_state->base.rotation,
4716                                 drm_rect_width(&plane_state->base.src) >> 16,
4717                                 drm_rect_height(&plane_state->base.src) >> 16,
4718                                 drm_rect_width(&plane_state->base.dst),
4719                                 drm_rect_height(&plane_state->base.dst));
4720
4721         if (ret || plane_state->scaler_id < 0)
4722                 return ret;
4723
4724         /* check colorkey */
4725         if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
4726                 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4727                               intel_plane->base.base.id,
4728                               intel_plane->base.name);
4729                 return -EINVAL;
4730         }
4731
4732         /* Check src format */
4733         switch (fb->format->format) {
4734         case DRM_FORMAT_RGB565:
4735         case DRM_FORMAT_XBGR8888:
4736         case DRM_FORMAT_XRGB8888:
4737         case DRM_FORMAT_ABGR8888:
4738         case DRM_FORMAT_ARGB8888:
4739         case DRM_FORMAT_XRGB2101010:
4740         case DRM_FORMAT_XBGR2101010:
4741         case DRM_FORMAT_YUYV:
4742         case DRM_FORMAT_YVYU:
4743         case DRM_FORMAT_UYVY:
4744         case DRM_FORMAT_VYUY:
4745                 break;
4746         default:
4747                 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4748                               intel_plane->base.base.id, intel_plane->base.name,
4749                               fb->base.id, fb->format->format);
4750                 return -EINVAL;
4751         }
4752
4753         return 0;
4754 }
4755
4756 static void skylake_scaler_disable(struct intel_crtc *crtc)
4757 {
4758         int i;
4759
4760         for (i = 0; i < crtc->num_scalers; i++)
4761                 skl_detach_scaler(crtc, i);
4762 }
4763
4764 static void skylake_pfit_enable(struct intel_crtc *crtc)
4765 {
4766         struct drm_device *dev = crtc->base.dev;
4767         struct drm_i915_private *dev_priv = to_i915(dev);
4768         int pipe = crtc->pipe;
4769         struct intel_crtc_scaler_state *scaler_state =
4770                 &crtc->config->scaler_state;
4771
4772         if (crtc->config->pch_pfit.enabled) {
4773                 int id;
4774
4775                 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
4776                         return;
4777
4778                 id = scaler_state->scaler_id;
4779                 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4780                         PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4781                 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4782                 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4783         }
4784 }
4785
4786 static void ironlake_pfit_enable(struct intel_crtc *crtc)
4787 {
4788         struct drm_device *dev = crtc->base.dev;
4789         struct drm_i915_private *dev_priv = to_i915(dev);
4790         int pipe = crtc->pipe;
4791
4792         if (crtc->config->pch_pfit.enabled) {
4793                 /* Force use of hard-coded filter coefficients
4794                  * as some pre-programmed values are broken,
4795                  * e.g. x201.
4796                  */
4797                 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
4798                         I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4799                                                  PF_PIPE_SEL_IVB(pipe));
4800                 else
4801                         I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4802                 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4803                 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
4804         }
4805 }
4806
4807 void hsw_enable_ips(struct intel_crtc *crtc)
4808 {
4809         struct drm_device *dev = crtc->base.dev;
4810         struct drm_i915_private *dev_priv = to_i915(dev);
4811
4812         if (!crtc->config->ips_enabled)
4813                 return;
4814
4815         /*
4816          * We can only enable IPS after we enable a plane and wait for a vblank
4817          * This function is called from post_plane_update, which is run after
4818          * a vblank wait.
4819          */
4820
4821         assert_plane_enabled(dev_priv, crtc->plane);
4822         if (IS_BROADWELL(dev_priv)) {
4823                 mutex_lock(&dev_priv->rps.hw_lock);
4824                 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4825                 mutex_unlock(&dev_priv->rps.hw_lock);
4826                 /* Quoting Art Runyan: "its not safe to expect any particular
4827                  * value in IPS_CTL bit 31 after enabling IPS through the
4828                  * mailbox." Moreover, the mailbox may return a bogus state,
4829                  * so we need to just enable it and continue on.
4830                  */
4831         } else {
4832                 I915_WRITE(IPS_CTL, IPS_ENABLE);
4833                 /* The bit only becomes 1 in the next vblank, so this wait here
4834                  * is essentially intel_wait_for_vblank. If we don't have this
4835                  * and don't wait for vblanks until the end of crtc_enable, then
4836                  * the HW state readout code will complain that the expected
4837                  * IPS_CTL value is not the one we read. */
4838                 if (intel_wait_for_register(dev_priv,
4839                                             IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4840                                             50))
4841                         DRM_ERROR("Timed out waiting for IPS enable\n");
4842         }
4843 }
4844
4845 void hsw_disable_ips(struct intel_crtc *crtc)
4846 {
4847         struct drm_device *dev = crtc->base.dev;
4848         struct drm_i915_private *dev_priv = to_i915(dev);
4849
4850         if (!crtc->config->ips_enabled)
4851                 return;
4852
4853         assert_plane_enabled(dev_priv, crtc->plane);
4854         if (IS_BROADWELL(dev_priv)) {
4855                 mutex_lock(&dev_priv->rps.hw_lock);
4856                 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4857                 mutex_unlock(&dev_priv->rps.hw_lock);
4858                 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4859                 if (intel_wait_for_register(dev_priv,
4860                                             IPS_CTL, IPS_ENABLE, 0,
4861                                             42))
4862                         DRM_ERROR("Timed out waiting for IPS disable\n");
4863         } else {
4864                 I915_WRITE(IPS_CTL, 0);
4865                 POSTING_READ(IPS_CTL);
4866         }
4867
4868         /* We need to wait for a vblank before we can disable the plane. */
4869         intel_wait_for_vblank(dev_priv, crtc->pipe);
4870 }
4871
4872 static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
4873 {
4874         if (intel_crtc->overlay) {
4875                 struct drm_device *dev = intel_crtc->base.dev;
4876
4877                 mutex_lock(&dev->struct_mutex);
4878                 (void) intel_overlay_switch_off(intel_crtc->overlay);
4879                 mutex_unlock(&dev->struct_mutex);
4880         }
4881
4882         /* Let userspace switch the overlay on again. In most cases userspace
4883          * has to recompute where to put it anyway.
4884          */
4885 }
4886
4887 /**
4888  * intel_post_enable_primary - Perform operations after enabling primary plane
4889  * @crtc: the CRTC whose primary plane was just enabled
4890  *
4891  * Performs potentially sleeping operations that must be done after the primary
4892  * plane is enabled, such as updating FBC and IPS.  Note that this may be
4893  * called due to an explicit primary plane update, or due to an implicit
4894  * re-enable that is caused when a sprite plane is updated to no longer
4895  * completely hide the primary plane.
4896  */
4897 static void
4898 intel_post_enable_primary(struct drm_crtc *crtc)
4899 {
4900         struct drm_device *dev = crtc->dev;
4901         struct drm_i915_private *dev_priv = to_i915(dev);
4902         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4903         int pipe = intel_crtc->pipe;
4904
4905         /*
4906          * FIXME IPS should be fine as long as one plane is
4907          * enabled, but in practice it seems to have problems
4908          * when going from primary only to sprite only and vice
4909          * versa.
4910          */
4911         hsw_enable_ips(intel_crtc);
4912
4913         /*
4914          * Gen2 reports pipe underruns whenever all planes are disabled.
4915          * So don't enable underrun reporting before at least some planes
4916          * are enabled.
4917          * FIXME: Need to fix the logic to work when we turn off all planes
4918          * but leave the pipe running.
4919          */
4920         if (IS_GEN2(dev_priv))
4921                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4922
4923         /* Underruns don't always raise interrupts, so check manually. */
4924         intel_check_cpu_fifo_underruns(dev_priv);
4925         intel_check_pch_fifo_underruns(dev_priv);
4926 }
4927
4928 /* FIXME move all this to pre_plane_update() with proper state tracking */
4929 static void
4930 intel_pre_disable_primary(struct drm_crtc *crtc)
4931 {
4932         struct drm_device *dev = crtc->dev;
4933         struct drm_i915_private *dev_priv = to_i915(dev);
4934         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4935         int pipe = intel_crtc->pipe;
4936
4937         /*
4938          * Gen2 reports pipe underruns whenever all planes are disabled.
4939          * So diasble underrun reporting before all the planes get disabled.
4940          * FIXME: Need to fix the logic to work when we turn off all planes
4941          * but leave the pipe running.
4942          */
4943         if (IS_GEN2(dev_priv))
4944                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4945
4946         /*
4947          * FIXME IPS should be fine as long as one plane is
4948          * enabled, but in practice it seems to have problems
4949          * when going from primary only to sprite only and vice
4950          * versa.
4951          */
4952         hsw_disable_ips(intel_crtc);
4953 }
4954
4955 /* FIXME get rid of this and use pre_plane_update */
4956 static void
4957 intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4958 {
4959         struct drm_device *dev = crtc->dev;
4960         struct drm_i915_private *dev_priv = to_i915(dev);
4961         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4962         int pipe = intel_crtc->pipe;
4963
4964         intel_pre_disable_primary(crtc);
4965
4966         /*
4967          * Vblank time updates from the shadow to live plane control register
4968          * are blocked if the memory self-refresh mode is active at that
4969          * moment. So to make sure the plane gets truly disabled, disable
4970          * first the self-refresh mode. The self-refresh enable bit in turn
4971          * will be checked/applied by the HW only at the next frame start
4972          * event which is after the vblank start event, so we need to have a
4973          * wait-for-vblank between disabling the plane and the pipe.
4974          */
4975         if (HAS_GMCH_DISPLAY(dev_priv) &&
4976             intel_set_memory_cxsr(dev_priv, false))
4977                 intel_wait_for_vblank(dev_priv, pipe);
4978 }
4979
4980 static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4981 {
4982         struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4983         struct drm_atomic_state *old_state = old_crtc_state->base.state;
4984         struct intel_crtc_state *pipe_config =
4985                 to_intel_crtc_state(crtc->base.state);
4986         struct drm_plane *primary = crtc->base.primary;
4987         struct drm_plane_state *old_pri_state =
4988                 drm_atomic_get_existing_plane_state(old_state, primary);
4989
4990         intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
4991
4992         if (pipe_config->update_wm_post && pipe_config->base.active)
4993                 intel_update_watermarks(crtc);
4994
4995         if (old_pri_state) {
4996                 struct intel_plane_state *primary_state =
4997                         to_intel_plane_state(primary->state);
4998                 struct intel_plane_state *old_primary_state =
4999                         to_intel_plane_state(old_pri_state);
5000
5001                 intel_fbc_post_update(crtc);
5002
5003                 if (primary_state->base.visible &&
5004                     (needs_modeset(&pipe_config->base) ||
5005                      !old_primary_state->base.visible))
5006                         intel_post_enable_primary(&crtc->base);
5007         }
5008 }
5009
5010 static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5011                                    struct intel_crtc_state *pipe_config)
5012 {
5013         struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5014         struct drm_device *dev = crtc->base.dev;
5015         struct drm_i915_private *dev_priv = to_i915(dev);
5016         struct drm_atomic_state *old_state = old_crtc_state->base.state;
5017         struct drm_plane *primary = crtc->base.primary;
5018         struct drm_plane_state *old_pri_state =
5019                 drm_atomic_get_existing_plane_state(old_state, primary);
5020         bool modeset = needs_modeset(&pipe_config->base);
5021         struct intel_atomic_state *old_intel_state =
5022                 to_intel_atomic_state(old_state);
5023
5024         if (old_pri_state) {
5025                 struct intel_plane_state *primary_state =
5026                         to_intel_plane_state(primary->state);
5027                 struct intel_plane_state *old_primary_state =
5028                         to_intel_plane_state(old_pri_state);
5029
5030                 intel_fbc_pre_update(crtc, pipe_config, primary_state);
5031
5032                 if (old_primary_state->base.visible &&
5033                     (modeset || !primary_state->base.visible))
5034                         intel_pre_disable_primary(&crtc->base);
5035         }
5036
5037         /*
5038          * Vblank time updates from the shadow to live plane control register
5039          * are blocked if the memory self-refresh mode is active at that
5040          * moment. So to make sure the plane gets truly disabled, disable
5041          * first the self-refresh mode. The self-refresh enable bit in turn
5042          * will be checked/applied by the HW only at the next frame start
5043          * event which is after the vblank start event, so we need to have a
5044          * wait-for-vblank between disabling the plane and the pipe.
5045          */
5046         if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5047             pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5048                 intel_wait_for_vblank(dev_priv, crtc->pipe);
5049
5050         /*
5051          * IVB workaround: must disable low power watermarks for at least
5052          * one frame before enabling scaling.  LP watermarks can be re-enabled
5053          * when scaling is disabled.
5054          *
5055          * WaCxSRDisabledForSpriteScaling:ivb
5056          */
5057         if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
5058                 intel_wait_for_vblank(dev_priv, crtc->pipe);
5059
5060         /*
5061          * If we're doing a modeset, we're done.  No need to do any pre-vblank
5062          * watermark programming here.
5063          */
5064         if (needs_modeset(&pipe_config->base))
5065                 return;
5066
5067         /*
5068          * For platforms that support atomic watermarks, program the
5069          * 'intermediate' watermarks immediately.  On pre-gen9 platforms, these
5070          * will be the intermediate values that are safe for both pre- and
5071          * post- vblank; when vblank happens, the 'active' values will be set
5072          * to the final 'target' values and we'll do this again to get the
5073          * optimal watermarks.  For gen9+ platforms, the values we program here
5074          * will be the final target values which will get automatically latched
5075          * at vblank time; no further programming will be necessary.
5076          *
5077          * If a platform hasn't been transitioned to atomic watermarks yet,
5078          * we'll continue to update watermarks the old way, if flags tell
5079          * us to.
5080          */
5081         if (dev_priv->display.initial_watermarks != NULL)
5082                 dev_priv->display.initial_watermarks(old_intel_state,
5083                                                      pipe_config);
5084         else if (pipe_config->update_wm_pre)
5085                 intel_update_watermarks(crtc);
5086 }
5087
5088 static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
5089 {
5090         struct drm_device *dev = crtc->dev;
5091         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5092         struct drm_plane *p;
5093         int pipe = intel_crtc->pipe;
5094
5095         intel_crtc_dpms_overlay_disable(intel_crtc);
5096
5097         drm_for_each_plane_mask(p, dev, plane_mask)
5098                 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
5099
5100         /*
5101          * FIXME: Once we grow proper nuclear flip support out of this we need
5102          * to compute the mask of flip planes precisely. For the time being
5103          * consider this a flip to a NULL plane.
5104          */
5105         intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
5106 }
5107
5108 static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
5109                                           struct intel_crtc_state *crtc_state,
5110                                           struct drm_atomic_state *old_state)
5111 {
5112         struct drm_connector_state *conn_state;
5113         struct drm_connector *conn;
5114         int i;
5115
5116         for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5117                 struct intel_encoder *encoder =
5118                         to_intel_encoder(conn_state->best_encoder);
5119
5120                 if (conn_state->crtc != crtc)
5121                         continue;
5122
5123                 if (encoder->pre_pll_enable)
5124                         encoder->pre_pll_enable(encoder, crtc_state, conn_state);
5125         }
5126 }
5127
5128 static void intel_encoders_pre_enable(struct drm_crtc *crtc,
5129                                       struct intel_crtc_state *crtc_state,
5130                                       struct drm_atomic_state *old_state)
5131 {
5132         struct drm_connector_state *conn_state;
5133         struct drm_connector *conn;
5134         int i;
5135
5136         for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5137                 struct intel_encoder *encoder =
5138                         to_intel_encoder(conn_state->best_encoder);
5139
5140                 if (conn_state->crtc != crtc)
5141                         continue;
5142
5143                 if (encoder->pre_enable)
5144                         encoder->pre_enable(encoder, crtc_state, conn_state);
5145         }
5146 }
5147
5148 static void intel_encoders_enable(struct drm_crtc *crtc,
5149                                   struct intel_crtc_state *crtc_state,
5150                                   struct drm_atomic_state *old_state)
5151 {
5152         struct drm_connector_state *conn_state;
5153         struct drm_connector *conn;
5154         int i;
5155
5156         for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5157                 struct intel_encoder *encoder =
5158                         to_intel_encoder(conn_state->best_encoder);
5159
5160                 if (conn_state->crtc != crtc)
5161                         continue;
5162
5163                 encoder->enable(encoder, crtc_state, conn_state);
5164                 intel_opregion_notify_encoder(encoder, true);
5165         }
5166 }
5167
5168 static void intel_encoders_disable(struct drm_crtc *crtc,
5169                                    struct intel_crtc_state *old_crtc_state,
5170                                    struct drm_atomic_state *old_state)
5171 {
5172         struct drm_connector_state *old_conn_state;
5173         struct drm_connector *conn;
5174         int i;
5175
5176         for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5177                 struct intel_encoder *encoder =
5178                         to_intel_encoder(old_conn_state->best_encoder);
5179
5180                 if (old_conn_state->crtc != crtc)
5181                         continue;
5182
5183                 intel_opregion_notify_encoder(encoder, false);
5184                 encoder->disable(encoder, old_crtc_state, old_conn_state);
5185         }
5186 }
5187
5188 static void intel_encoders_post_disable(struct drm_crtc *crtc,
5189                                         struct intel_crtc_state *old_crtc_state,
5190                                         struct drm_atomic_state *old_state)
5191 {
5192         struct drm_connector_state *old_conn_state;
5193         struct drm_connector *conn;
5194         int i;
5195
5196         for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5197                 struct intel_encoder *encoder =
5198                         to_intel_encoder(old_conn_state->best_encoder);
5199
5200                 if (old_conn_state->crtc != crtc)
5201                         continue;
5202
5203                 if (encoder->post_disable)
5204                         encoder->post_disable(encoder, old_crtc_state, old_conn_state);
5205         }
5206 }
5207
5208 static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
5209                                             struct intel_crtc_state *old_crtc_state,
5210                                             struct drm_atomic_state *old_state)
5211 {
5212         struct drm_connector_state *old_conn_state;
5213         struct drm_connector *conn;
5214         int i;
5215
5216         for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5217                 struct intel_encoder *encoder =
5218                         to_intel_encoder(old_conn_state->best_encoder);
5219
5220                 if (old_conn_state->crtc != crtc)
5221                         continue;
5222
5223                 if (encoder->post_pll_disable)
5224                         encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
5225         }
5226 }
5227
5228 static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5229                                  struct drm_atomic_state *old_state)
5230 {
5231         struct drm_crtc *crtc = pipe_config->base.crtc;
5232         struct drm_device *dev = crtc->dev;
5233         struct drm_i915_private *dev_priv = to_i915(dev);
5234         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5235         int pipe = intel_crtc->pipe;
5236         struct intel_atomic_state *old_intel_state =
5237                 to_intel_atomic_state(old_state);
5238
5239         if (WARN_ON(intel_crtc->active))
5240                 return;
5241
5242         /*
5243          * Sometimes spurious CPU pipe underruns happen during FDI
5244          * training, at least with VGA+HDMI cloning. Suppress them.
5245          *
5246          * On ILK we get an occasional spurious CPU pipe underruns
5247          * between eDP port A enable and vdd enable. Also PCH port
5248          * enable seems to result in the occasional CPU pipe underrun.
5249          *
5250          * Spurious PCH underruns also occur during PCH enabling.
5251          */
5252         if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5253                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5254         if (intel_crtc->config->has_pch_encoder)
5255                 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5256
5257         if (intel_crtc->config->has_pch_encoder)
5258                 intel_prepare_shared_dpll(intel_crtc);
5259
5260         if (intel_crtc_has_dp_encoder(intel_crtc->config))
5261                 intel_dp_set_m_n(intel_crtc, M1_N1);
5262
5263         intel_set_pipe_timings(intel_crtc);
5264         intel_set_pipe_src_size(intel_crtc);
5265
5266         if (intel_crtc->config->has_pch_encoder) {
5267                 intel_cpu_transcoder_set_m_n(intel_crtc,
5268                                      &intel_crtc->config->fdi_m_n, NULL);
5269         }
5270
5271         ironlake_set_pipeconf(crtc);
5272
5273         intel_crtc->active = true;
5274
5275         intel_encoders_pre_enable(crtc, pipe_config, old_state);
5276
5277         if (intel_crtc->config->has_pch_encoder) {
5278                 /* Note: FDI PLL enabling _must_ be done before we enable the
5279                  * cpu pipes, hence this is separate from all the other fdi/pch
5280                  * enabling. */
5281                 ironlake_fdi_pll_enable(intel_crtc);
5282         } else {
5283                 assert_fdi_tx_disabled(dev_priv, pipe);
5284                 assert_fdi_rx_disabled(dev_priv, pipe);
5285         }
5286
5287         ironlake_pfit_enable(intel_crtc);
5288
5289         /*
5290          * On ILK+ LUT must be loaded before the pipe is running but with
5291          * clocks enabled
5292          */
5293         intel_color_load_luts(&pipe_config->base);
5294
5295         if (dev_priv->display.initial_watermarks != NULL)
5296                 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
5297         intel_enable_pipe(intel_crtc);
5298
5299         if (intel_crtc->config->has_pch_encoder)
5300                 ironlake_pch_enable(pipe_config);
5301
5302         assert_vblank_disabled(crtc);
5303         drm_crtc_vblank_on(crtc);
5304
5305         intel_encoders_enable(crtc, pipe_config, old_state);
5306
5307         if (HAS_PCH_CPT(dev_priv))
5308                 cpt_verify_modeset(dev, intel_crtc->pipe);
5309
5310         /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5311         if (intel_crtc->config->has_pch_encoder)
5312                 intel_wait_for_vblank(dev_priv, pipe);
5313         intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5314         intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
5315 }
5316
5317 /* IPS only exists on ULT machines and is tied to pipe A. */
5318 static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5319 {
5320         return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
5321 }
5322
5323 static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5324                                 struct drm_atomic_state *old_state)
5325 {
5326         struct drm_crtc *crtc = pipe_config->base.crtc;
5327         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5328         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5329         int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5330         enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
5331         struct intel_atomic_state *old_intel_state =
5332                 to_intel_atomic_state(old_state);
5333
5334         if (WARN_ON(intel_crtc->active))
5335                 return;
5336
5337         if (intel_crtc->config->has_pch_encoder)
5338                 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5339                                                       false);
5340
5341         intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5342
5343         if (intel_crtc->config->shared_dpll)
5344                 intel_enable_shared_dpll(intel_crtc);
5345
5346         if (intel_crtc_has_dp_encoder(intel_crtc->config))
5347                 intel_dp_set_m_n(intel_crtc, M1_N1);
5348
5349         if (!transcoder_is_dsi(cpu_transcoder))
5350                 intel_set_pipe_timings(intel_crtc);
5351
5352         intel_set_pipe_src_size(intel_crtc);
5353
5354         if (cpu_transcoder != TRANSCODER_EDP &&
5355             !transcoder_is_dsi(cpu_transcoder)) {
5356                 I915_WRITE(PIPE_MULT(cpu_transcoder),
5357                            intel_crtc->config->pixel_multiplier - 1);
5358         }
5359
5360         if (intel_crtc->config->has_pch_encoder) {
5361                 intel_cpu_transcoder_set_m_n(intel_crtc,
5362                                      &intel_crtc->config->fdi_m_n, NULL);
5363         }
5364
5365         if (!transcoder_is_dsi(cpu_transcoder))
5366                 haswell_set_pipeconf(crtc);
5367
5368         haswell_set_pipemisc(crtc);
5369
5370         intel_color_set_csc(&pipe_config->base);
5371
5372         intel_crtc->active = true;
5373
5374         if (intel_crtc->config->has_pch_encoder)
5375                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5376         else
5377                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5378
5379         intel_encoders_pre_enable(crtc, pipe_config, old_state);
5380
5381         if (intel_crtc->config->has_pch_encoder)
5382                 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
5383
5384         if (!transcoder_is_dsi(cpu_transcoder))
5385                 intel_ddi_enable_pipe_clock(pipe_config);
5386
5387         if (INTEL_GEN(dev_priv) >= 9)
5388                 skylake_pfit_enable(intel_crtc);
5389         else
5390                 ironlake_pfit_enable(intel_crtc);
5391
5392         /*
5393          * On ILK+ LUT must be loaded before the pipe is running but with
5394          * clocks enabled
5395          */
5396         intel_color_load_luts(&pipe_config->base);
5397
5398         intel_ddi_set_pipe_settings(pipe_config);
5399         if (!transcoder_is_dsi(cpu_transcoder))
5400                 intel_ddi_enable_transcoder_func(pipe_config);
5401
5402         if (dev_priv->display.initial_watermarks != NULL)
5403                 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
5404
5405         /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5406         if (!transcoder_is_dsi(cpu_transcoder))
5407                 intel_enable_pipe(intel_crtc);
5408
5409         if (intel_crtc->config->has_pch_encoder)
5410                 lpt_pch_enable(pipe_config);
5411
5412         if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
5413                 intel_ddi_set_vc_payload_alloc(pipe_config, true);
5414
5415         assert_vblank_disabled(crtc);
5416         drm_crtc_vblank_on(crtc);
5417
5418         intel_encoders_enable(crtc, pipe_config, old_state);
5419
5420         if (intel_crtc->config->has_pch_encoder) {
5421                 intel_wait_for_vblank(dev_priv, pipe);
5422                 intel_wait_for_vblank(dev_priv, pipe);
5423                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5424                 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5425                                                       true);
5426         }
5427
5428         /* If we change the relative order between pipe/planes enabling, we need
5429          * to change the workaround. */
5430         hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5431         if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
5432                 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5433                 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5434         }
5435 }
5436
5437 static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
5438 {
5439         struct drm_device *dev = crtc->base.dev;
5440         struct drm_i915_private *dev_priv = to_i915(dev);
5441         int pipe = crtc->pipe;
5442
5443         /* To avoid upsetting the power well on haswell only disable the pfit if
5444          * it's in use. The hw state code will make sure we get this right. */
5445         if (force || crtc->config->pch_pfit.enabled) {
5446                 I915_WRITE(PF_CTL(pipe), 0);
5447                 I915_WRITE(PF_WIN_POS(pipe), 0);
5448                 I915_WRITE(PF_WIN_SZ(pipe), 0);
5449         }
5450 }
5451
5452 static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5453                                   struct drm_atomic_state *old_state)
5454 {
5455         struct drm_crtc *crtc = old_crtc_state->base.crtc;
5456         struct drm_device *dev = crtc->dev;
5457         struct drm_i915_private *dev_priv = to_i915(dev);
5458         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5459         int pipe = intel_crtc->pipe;
5460
5461         /*
5462          * Sometimes spurious CPU pipe underruns happen when the
5463          * pipe is already disabled, but FDI RX/TX is still enabled.
5464          * Happens at least with VGA+HDMI cloning. Suppress them.
5465          */
5466         if (intel_crtc->config->has_pch_encoder) {
5467                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5468                 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5469         }
5470
5471         intel_encoders_disable(crtc, old_crtc_state, old_state);
5472
5473         drm_crtc_vblank_off(crtc);
5474         assert_vblank_disabled(crtc);
5475
5476         intel_disable_pipe(intel_crtc);
5477
5478         ironlake_pfit_disable(intel_crtc, false);
5479
5480         if (intel_crtc->config->has_pch_encoder)
5481                 ironlake_fdi_disable(crtc);
5482
5483         intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5484
5485         if (intel_crtc->config->has_pch_encoder) {
5486                 ironlake_disable_pch_transcoder(dev_priv, pipe);
5487
5488                 if (HAS_PCH_CPT(dev_priv)) {
5489                         i915_reg_t reg;
5490                         u32 temp;
5491
5492                         /* disable TRANS_DP_CTL */
5493                         reg = TRANS_DP_CTL(pipe);
5494                         temp = I915_READ(reg);
5495                         temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5496                                   TRANS_DP_PORT_SEL_MASK);
5497                         temp |= TRANS_DP_PORT_SEL_NONE;
5498                         I915_WRITE(reg, temp);
5499
5500                         /* disable DPLL_SEL */
5501                         temp = I915_READ(PCH_DPLL_SEL);
5502                         temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
5503                         I915_WRITE(PCH_DPLL_SEL, temp);
5504                 }
5505
5506                 ironlake_fdi_pll_disable(intel_crtc);
5507         }
5508
5509         intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5510         intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
5511 }
5512
5513 static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5514                                  struct drm_atomic_state *old_state)
5515 {
5516         struct drm_crtc *crtc = old_crtc_state->base.crtc;
5517         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5518         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5519         enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
5520
5521         if (intel_crtc->config->has_pch_encoder)
5522                 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5523                                                       false);
5524
5525         intel_encoders_disable(crtc, old_crtc_state, old_state);
5526
5527         drm_crtc_vblank_off(crtc);
5528         assert_vblank_disabled(crtc);
5529
5530         /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5531         if (!transcoder_is_dsi(cpu_transcoder))
5532                 intel_disable_pipe(intel_crtc);
5533
5534         if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
5535                 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
5536
5537         if (!transcoder_is_dsi(cpu_transcoder))
5538                 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
5539
5540         if (INTEL_GEN(dev_priv) >= 9)
5541                 skylake_scaler_disable(intel_crtc);
5542         else
5543                 ironlake_pfit_disable(intel_crtc, false);
5544
5545         if (!transcoder_is_dsi(cpu_transcoder))
5546                 intel_ddi_disable_pipe_clock(intel_crtc->config);
5547
5548         intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5549
5550         if (old_crtc_state->has_pch_encoder)
5551                 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5552                                                       true);
5553 }
5554
5555 static void i9xx_pfit_enable(struct intel_crtc *crtc)
5556 {
5557         struct drm_device *dev = crtc->base.dev;
5558         struct drm_i915_private *dev_priv = to_i915(dev);
5559         struct intel_crtc_state *pipe_config = crtc->config;
5560
5561         if (!pipe_config->gmch_pfit.control)
5562                 return;
5563
5564         /*
5565          * The panel fitter should only be adjusted whilst the pipe is disabled,
5566          * according to register description and PRM.
5567          */
5568         WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5569         assert_pipe_disabled(dev_priv, crtc->pipe);
5570
5571         I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5572         I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5573
5574         /* Border color in case we don't scale up to the full screen. Black by
5575          * default, change to something else for debugging. */
5576         I915_WRITE(BCLRPAT(crtc->pipe), 0);
5577 }
5578
5579 enum intel_display_power_domain intel_port_to_power_domain(enum port port)
5580 {
5581         switch (port) {
5582         case PORT_A:
5583                 return POWER_DOMAIN_PORT_DDI_A_LANES;
5584         case PORT_B:
5585                 return POWER_DOMAIN_PORT_DDI_B_LANES;
5586         case PORT_C:
5587                 return POWER_DOMAIN_PORT_DDI_C_LANES;
5588         case PORT_D:
5589                 return POWER_DOMAIN_PORT_DDI_D_LANES;
5590         case PORT_E:
5591                 return POWER_DOMAIN_PORT_DDI_E_LANES;
5592         default:
5593                 MISSING_CASE(port);
5594                 return POWER_DOMAIN_PORT_OTHER;
5595         }
5596 }
5597
5598 static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5599                                   struct intel_crtc_state *crtc_state)
5600 {
5601         struct drm_device *dev = crtc->dev;
5602         struct drm_i915_private *dev_priv = to_i915(dev);
5603         struct drm_encoder *encoder;
5604         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5605         enum pipe pipe = intel_crtc->pipe;
5606         u64 mask;
5607         enum transcoder transcoder = crtc_state->cpu_transcoder;
5608
5609         if (!crtc_state->base.active)
5610                 return 0;
5611
5612         mask = BIT(POWER_DOMAIN_PIPE(pipe));
5613         mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
5614         if (crtc_state->pch_pfit.enabled ||
5615             crtc_state->pch_pfit.force_thru)
5616                 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5617
5618         drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5619                 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5620
5621                 mask |= BIT_ULL(intel_encoder->power_domain);
5622         }
5623
5624         if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5625                 mask |= BIT(POWER_DOMAIN_AUDIO);
5626
5627         if (crtc_state->shared_dpll)
5628                 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
5629
5630         return mask;
5631 }
5632
5633 static u64
5634 modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5635                                struct intel_crtc_state *crtc_state)
5636 {
5637         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5638         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5639         enum intel_display_power_domain domain;
5640         u64 domains, new_domains, old_domains;
5641
5642         old_domains = intel_crtc->enabled_power_domains;
5643         intel_crtc->enabled_power_domains = new_domains =
5644                 get_crtc_power_domains(crtc, crtc_state);
5645
5646         domains = new_domains & ~old_domains;
5647
5648         for_each_power_domain(domain, domains)
5649                 intel_display_power_get(dev_priv, domain);
5650
5651         return old_domains & ~new_domains;
5652 }
5653
5654 static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5655                                       u64 domains)
5656 {
5657         enum intel_display_power_domain domain;
5658
5659         for_each_power_domain(domain, domains)
5660                 intel_display_power_put(dev_priv, domain);
5661 }
5662
5663 static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5664                                    struct drm_atomic_state *old_state)
5665 {
5666         struct intel_atomic_state *old_intel_state =
5667                 to_intel_atomic_state(old_state);
5668         struct drm_crtc *crtc = pipe_config->base.crtc;
5669         struct drm_device *dev = crtc->dev;
5670         struct drm_i915_private *dev_priv = to_i915(dev);
5671         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5672         int pipe = intel_crtc->pipe;
5673
5674         if (WARN_ON(intel_crtc->active))
5675                 return;
5676
5677         if (intel_crtc_has_dp_encoder(intel_crtc->config))
5678                 intel_dp_set_m_n(intel_crtc, M1_N1);
5679
5680         intel_set_pipe_timings(intel_crtc);
5681         intel_set_pipe_src_size(intel_crtc);
5682
5683         if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
5684                 struct drm_i915_private *dev_priv = to_i915(dev);
5685
5686                 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5687                 I915_WRITE(CHV_CANVAS(pipe), 0);
5688         }
5689
5690         i9xx_set_pipeconf(intel_crtc);
5691
5692         intel_crtc->active = true;
5693
5694         intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5695
5696         intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5697
5698         if (IS_CHERRYVIEW(dev_priv)) {
5699                 chv_prepare_pll(intel_crtc, intel_crtc->config);
5700                 chv_enable_pll(intel_crtc, intel_crtc->config);
5701         } else {
5702                 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5703                 vlv_enable_pll(intel_crtc, intel_crtc->config);
5704         }
5705
5706         intel_encoders_pre_enable(crtc, pipe_config, old_state);
5707
5708         i9xx_pfit_enable(intel_crtc);
5709
5710         intel_color_load_luts(&pipe_config->base);
5711
5712         dev_priv->display.initial_watermarks(old_intel_state,
5713                                              pipe_config);
5714         intel_enable_pipe(intel_crtc);
5715
5716         assert_vblank_disabled(crtc);
5717         drm_crtc_vblank_on(crtc);
5718
5719         intel_encoders_enable(crtc, pipe_config, old_state);
5720 }
5721
5722 static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5723 {
5724         struct drm_device *dev = crtc->base.dev;
5725         struct drm_i915_private *dev_priv = to_i915(dev);
5726
5727         I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5728         I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
5729 }
5730
5731 static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5732                              struct drm_atomic_state *old_state)
5733 {
5734         struct intel_atomic_state *old_intel_state =
5735                 to_intel_atomic_state(old_state);
5736         struct drm_crtc *crtc = pipe_config->base.crtc;
5737         struct drm_device *dev = crtc->dev;
5738         struct drm_i915_private *dev_priv = to_i915(dev);
5739         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5740         enum pipe pipe = intel_crtc->pipe;
5741
5742         if (WARN_ON(intel_crtc->active))
5743                 return;
5744
5745         i9xx_set_pll_dividers(intel_crtc);
5746
5747         if (intel_crtc_has_dp_encoder(intel_crtc->config))
5748                 intel_dp_set_m_n(intel_crtc, M1_N1);
5749
5750         intel_set_pipe_timings(intel_crtc);
5751         intel_set_pipe_src_size(intel_crtc);
5752
5753         i9xx_set_pipeconf(intel_crtc);
5754
5755         intel_crtc->active = true;
5756
5757         if (!IS_GEN2(dev_priv))
5758                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5759
5760         intel_encoders_pre_enable(crtc, pipe_config, old_state);
5761
5762         i9xx_enable_pll(intel_crtc);
5763
5764         i9xx_pfit_enable(intel_crtc);
5765
5766         intel_color_load_luts(&pipe_config->base);
5767
5768         if (dev_priv->display.initial_watermarks != NULL)
5769                 dev_priv->display.initial_watermarks(old_intel_state,
5770                                                      intel_crtc->config);
5771         else
5772                 intel_update_watermarks(intel_crtc);
5773         intel_enable_pipe(intel_crtc);
5774
5775         assert_vblank_disabled(crtc);
5776         drm_crtc_vblank_on(crtc);
5777
5778         intel_encoders_enable(crtc, pipe_config, old_state);
5779 }
5780
5781 static void i9xx_pfit_disable(struct intel_crtc *crtc)
5782 {
5783         struct drm_device *dev = crtc->base.dev;
5784         struct drm_i915_private *dev_priv = to_i915(dev);
5785
5786         if (!crtc->config->gmch_pfit.control)
5787                 return;
5788
5789         assert_pipe_disabled(dev_priv, crtc->pipe);
5790
5791         DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5792                          I915_READ(PFIT_CONTROL));
5793         I915_WRITE(PFIT_CONTROL, 0);
5794 }
5795
5796 static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5797                               struct drm_atomic_state *old_state)
5798 {
5799         struct drm_crtc *crtc = old_crtc_state->base.crtc;
5800         struct drm_device *dev = crtc->dev;
5801         struct drm_i915_private *dev_priv = to_i915(dev);
5802         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5803         int pipe = intel_crtc->pipe;
5804
5805         /*
5806          * On gen2 planes are double buffered but the pipe isn't, so we must
5807          * wait for planes to fully turn off before disabling the pipe.
5808          */
5809         if (IS_GEN2(dev_priv))
5810                 intel_wait_for_vblank(dev_priv, pipe);
5811
5812         intel_encoders_disable(crtc, old_crtc_state, old_state);
5813
5814         drm_crtc_vblank_off(crtc);
5815         assert_vblank_disabled(crtc);
5816
5817         intel_disable_pipe(intel_crtc);
5818
5819         i9xx_pfit_disable(intel_crtc);
5820
5821         intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5822
5823         if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
5824                 if (IS_CHERRYVIEW(dev_priv))
5825                         chv_disable_pll(dev_priv, pipe);
5826                 else if (IS_VALLEYVIEW(dev_priv))
5827                         vlv_disable_pll(dev_priv, pipe);
5828                 else
5829                         i9xx_disable_pll(intel_crtc);
5830         }
5831
5832         intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
5833
5834         if (!IS_GEN2(dev_priv))
5835                 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5836
5837         if (!dev_priv->display.initial_watermarks)
5838                 intel_update_watermarks(intel_crtc);
5839 }
5840
5841 static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
5842 {
5843         struct intel_encoder *encoder;
5844         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5845         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5846         enum intel_display_power_domain domain;
5847         u64 domains;
5848         struct drm_atomic_state *state;
5849         struct intel_crtc_state *crtc_state;
5850         int ret;
5851
5852         if (!intel_crtc->active)
5853                 return;
5854
5855         if (crtc->primary->state->visible) {
5856                 WARN_ON(intel_crtc->flip_work);
5857
5858                 intel_pre_disable_primary_noatomic(crtc);
5859
5860                 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
5861                 crtc->primary->state->visible = false;
5862         }
5863
5864         state = drm_atomic_state_alloc(crtc->dev);
5865         if (!state) {
5866                 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5867                               crtc->base.id, crtc->name);
5868                 return;
5869         }
5870
5871         state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
5872
5873         /* Everything's already locked, -EDEADLK can't happen. */
5874         crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5875         ret = drm_atomic_add_affected_connectors(state, crtc);
5876
5877         WARN_ON(IS_ERR(crtc_state) || ret);
5878
5879         dev_priv->display.crtc_disable(crtc_state, state);
5880
5881         drm_atomic_state_put(state);
5882
5883         DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5884                       crtc->base.id, crtc->name);
5885
5886         WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5887         crtc->state->active = false;
5888         intel_crtc->active = false;
5889         crtc->enabled = false;
5890         crtc->state->connector_mask = 0;
5891         crtc->state->encoder_mask = 0;
5892
5893         for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5894                 encoder->base.crtc = NULL;
5895
5896         intel_fbc_disable(intel_crtc);
5897         intel_update_watermarks(intel_crtc);
5898         intel_disable_shared_dpll(intel_crtc);
5899
5900         domains = intel_crtc->enabled_power_domains;
5901         for_each_power_domain(domain, domains)
5902                 intel_display_power_put(dev_priv, domain);
5903         intel_crtc->enabled_power_domains = 0;
5904
5905         dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5906         dev_priv->min_pixclk[intel_crtc->pipe] = 0;
5907 }
5908
5909 /*
5910  * turn all crtc's off, but do not adjust state
5911  * This has to be paired with a call to intel_modeset_setup_hw_state.
5912  */
5913 int intel_display_suspend(struct drm_device *dev)
5914 {
5915         struct drm_i915_private *dev_priv = to_i915(dev);
5916         struct drm_atomic_state *state;
5917         int ret;
5918
5919         state = drm_atomic_helper_suspend(dev);
5920         ret = PTR_ERR_OR_ZERO(state);
5921         if (ret)
5922                 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
5923         else
5924                 dev_priv->modeset_restore_state = state;
5925         return ret;
5926 }
5927
5928 void intel_encoder_destroy(struct drm_encoder *encoder)
5929 {
5930         struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5931
5932         drm_encoder_cleanup(encoder);
5933         kfree(intel_encoder);
5934 }
5935
5936 /* Cross check the actual hw state with our own modeset state tracking (and it's
5937  * internal consistency). */
5938 static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5939                                          struct drm_connector_state *conn_state)
5940 {
5941         struct intel_connector *connector = to_intel_connector(conn_state->connector);
5942
5943         DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5944                       connector->base.base.id,
5945                       connector->base.name);
5946
5947         if (connector->get_hw_state(connector)) {
5948                 struct intel_encoder *encoder = connector->encoder;
5949
5950                 I915_STATE_WARN(!crtc_state,
5951                          "connector enabled without attached crtc\n");
5952
5953                 if (!crtc_state)
5954                         return;
5955
5956                 I915_STATE_WARN(!crtc_state->active,
5957                       "connector is active, but attached crtc isn't\n");
5958
5959                 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
5960                         return;
5961
5962                 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
5963                         "atomic encoder doesn't match attached encoder\n");
5964
5965                 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
5966                         "attached encoder crtc differs from connector crtc\n");
5967         } else {
5968                 I915_STATE_WARN(crtc_state && crtc_state->active,
5969                         "attached crtc is active, but connector isn't\n");
5970                 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
5971                         "best encoder set without crtc!\n");
5972         }
5973 }
5974
5975 int intel_connector_init(struct intel_connector *connector)
5976 {
5977         drm_atomic_helper_connector_reset(&connector->base);
5978
5979         if (!connector->base.state)
5980                 return -ENOMEM;
5981
5982         return 0;
5983 }
5984
5985 struct intel_connector *intel_connector_alloc(void)
5986 {
5987         struct intel_connector *connector;
5988
5989         connector = kzalloc(sizeof *connector, GFP_KERNEL);
5990         if (!connector)
5991                 return NULL;
5992
5993         if (intel_connector_init(connector) < 0) {
5994                 kfree(connector);
5995                 return NULL;
5996         }
5997
5998         return connector;
5999 }
6000
6001 /* Simple connector->get_hw_state implementation for encoders that support only
6002  * one connector and no cloning and hence the encoder state determines the state
6003  * of the connector. */
6004 bool intel_connector_get_hw_state(struct intel_connector *connector)
6005 {
6006         enum pipe pipe = 0;
6007         struct intel_encoder *encoder = connector->encoder;
6008
6009         return encoder->get_hw_state(encoder, &pipe);
6010 }
6011
6012 static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
6013 {
6014         if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6015                 return crtc_state->fdi_lanes;
6016
6017         return 0;
6018 }
6019
6020 static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
6021                                      struct intel_crtc_state *pipe_config)
6022 {
6023         struct drm_i915_private *dev_priv = to_i915(dev);
6024         struct drm_atomic_state *state = pipe_config->base.state;
6025         struct intel_crtc *other_crtc;
6026         struct intel_crtc_state *other_crtc_state;
6027
6028         DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6029                       pipe_name(pipe), pipe_config->fdi_lanes);
6030         if (pipe_config->fdi_lanes > 4) {
6031                 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6032                               pipe_name(pipe), pipe_config->fdi_lanes);
6033                 return -EINVAL;
6034         }
6035
6036         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
6037                 if (pipe_config->fdi_lanes > 2) {
6038                         DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6039                                       pipe_config->fdi_lanes);
6040                         return -EINVAL;
6041                 } else {
6042                         return 0;
6043                 }
6044         }
6045
6046         if (INTEL_INFO(dev_priv)->num_pipes == 2)
6047                 return 0;
6048
6049         /* Ivybridge 3 pipe is really complicated */
6050         switch (pipe) {
6051         case PIPE_A:
6052                 return 0;
6053         case PIPE_B:
6054                 if (pipe_config->fdi_lanes <= 2)
6055                         return 0;
6056
6057                 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6058                 other_crtc_state =
6059                         intel_atomic_get_crtc_state(state, other_crtc);
6060                 if (IS_ERR(other_crtc_state))
6061                         return PTR_ERR(other_crtc_state);
6062
6063                 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
6064                         DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6065                                       pipe_name(pipe), pipe_config->fdi_lanes);
6066                         return -EINVAL;
6067                 }
6068                 return 0;
6069         case PIPE_C:
6070                 if (pipe_config->fdi_lanes > 2) {
6071                         DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6072                                       pipe_name(pipe), pipe_config->fdi_lanes);
6073                         return -EINVAL;
6074                 }
6075
6076                 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6077                 other_crtc_state =
6078                         intel_atomic_get_crtc_state(state, other_crtc);
6079                 if (IS_ERR(other_crtc_state))
6080                         return PTR_ERR(other_crtc_state);
6081
6082                 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
6083                         DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6084                         return -EINVAL;
6085                 }
6086                 return 0;
6087         default:
6088                 BUG();
6089         }
6090 }
6091
6092 #define RETRY 1
6093 static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
6094                                        struct intel_crtc_state *pipe_config)
6095 {
6096         struct drm_device *dev = intel_crtc->base.dev;
6097         const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6098         int lane, link_bw, fdi_dotclock, ret;
6099         bool needs_recompute = false;
6100
6101 retry:
6102         /* FDI is a binary signal running at ~2.7GHz, encoding
6103          * each output octet as 10 bits. The actual frequency
6104          * is stored as a divider into a 100MHz clock, and the
6105          * mode pixel clock is stored in units of 1KHz.
6106          * Hence the bw of each lane in terms of the mode signal
6107          * is:
6108          */
6109         link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
6110
6111         fdi_dotclock = adjusted_mode->crtc_clock;
6112
6113         lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
6114                                            pipe_config->pipe_bpp);
6115
6116         pipe_config->fdi_lanes = lane;
6117
6118         intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
6119                                link_bw, &pipe_config->fdi_m_n);
6120
6121         ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6122         if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
6123                 pipe_config->pipe_bpp -= 2*3;
6124                 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6125                               pipe_config->pipe_bpp);
6126                 needs_recompute = true;
6127                 pipe_config->bw_constrained = true;
6128
6129                 goto retry;
6130         }
6131
6132         if (needs_recompute)
6133                 return RETRY;
6134
6135         return ret;
6136 }
6137
6138 static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6139                                      struct intel_crtc_state *pipe_config)
6140 {
6141         if (pipe_config->pipe_bpp > 24)
6142                 return false;
6143
6144         /* HSW can handle pixel rate up to cdclk? */
6145         if (IS_HASWELL(dev_priv))
6146                 return true;
6147
6148         /*
6149          * We compare against max which means we must take
6150          * the increased cdclk requirement into account when
6151          * calculating the new cdclk.
6152          *
6153          * Should measure whether using a lower cdclk w/o IPS
6154          */
6155         return pipe_config->pixel_rate <=
6156                 dev_priv->max_cdclk_freq * 95 / 100;
6157 }
6158
6159 static void hsw_compute_ips_config(struct intel_crtc *crtc,
6160                                    struct intel_crtc_state *pipe_config)
6161 {
6162         struct drm_device *dev = crtc->base.dev;
6163         struct drm_i915_private *dev_priv = to_i915(dev);
6164
6165         pipe_config->ips_enabled = i915.enable_ips &&
6166                 hsw_crtc_supports_ips(crtc) &&
6167                 pipe_config_supports_ips(dev_priv, pipe_config);
6168 }
6169
6170 static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6171 {
6172         const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6173
6174         /* GDG double wide on either pipe, otherwise pipe A only */
6175         return INTEL_INFO(dev_priv)->gen < 4 &&
6176                 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6177 }
6178
6179 static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6180 {
6181         uint32_t pixel_rate;
6182
6183         pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6184
6185         /*
6186          * We only use IF-ID interlacing. If we ever use
6187          * PF-ID we'll need to adjust the pixel_rate here.
6188          */
6189
6190         if (pipe_config->pch_pfit.enabled) {
6191                 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6192                 uint32_t pfit_size = pipe_config->pch_pfit.size;
6193
6194                 pipe_w = pipe_config->pipe_src_w;
6195                 pipe_h = pipe_config->pipe_src_h;
6196
6197                 pfit_w = (pfit_size >> 16) & 0xFFFF;
6198                 pfit_h = pfit_size & 0xFFFF;
6199                 if (pipe_w < pfit_w)
6200                         pipe_w = pfit_w;
6201                 if (pipe_h < pfit_h)
6202                         pipe_h = pfit_h;
6203
6204                 if (WARN_ON(!pfit_w || !pfit_h))
6205                         return pixel_rate;
6206
6207                 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6208                                      pfit_w * pfit_h);
6209         }
6210
6211         return pixel_rate;
6212 }
6213
6214 static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6215 {
6216         struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6217
6218         if (HAS_GMCH_DISPLAY(dev_priv))
6219                 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6220                 crtc_state->pixel_rate =
6221                         crtc_state->base.adjusted_mode.crtc_clock;
6222         else
6223                 crtc_state->pixel_rate =
6224                         ilk_pipe_pixel_rate(crtc_state);
6225 }
6226
6227 static int intel_crtc_compute_config(struct intel_crtc *crtc,
6228                                      struct intel_crtc_state *pipe_config)
6229 {
6230         struct drm_device *dev = crtc->base.dev;
6231         struct drm_i915_private *dev_priv = to_i915(dev);
6232         const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6233         int clock_limit = dev_priv->max_dotclk_freq;
6234
6235         if (INTEL_GEN(dev_priv) < 4) {
6236                 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
6237
6238                 /*
6239                  * Enable double wide mode when the dot clock
6240                  * is > 90% of the (display) core speed.
6241                  */
6242                 if (intel_crtc_supports_double_wide(crtc) &&
6243                     adjusted_mode->crtc_clock > clock_limit) {
6244                         clock_limit = dev_priv->max_dotclk_freq;
6245                         pipe_config->double_wide = true;
6246                 }
6247         }
6248
6249         if (adjusted_mode->crtc_clock > clock_limit) {
6250                 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6251                               adjusted_mode->crtc_clock, clock_limit,
6252                               yesno(pipe_config->double_wide));
6253                 return -EINVAL;
6254         }
6255
6256         /*
6257          * Pipe horizontal size must be even in:
6258          * - DVO ganged mode
6259          * - LVDS dual channel mode
6260          * - Double wide pipe
6261          */
6262         if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6263              intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6264                 pipe_config->pipe_src_w &= ~1;
6265
6266         /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6267          * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
6268          */
6269         if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
6270                 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
6271                 return -EINVAL;
6272
6273         intel_crtc_compute_pixel_rate(pipe_config);
6274
6275         if (HAS_IPS(dev_priv))
6276                 hsw_compute_ips_config(crtc, pipe_config);
6277
6278         if (pipe_config->has_pch_encoder)
6279                 return ironlake_fdi_compute_config(crtc, pipe_config);
6280
6281         return 0;
6282 }
6283
6284 static void
6285 intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
6286 {
6287         while (*num > DATA_LINK_M_N_MASK ||
6288                *den > DATA_LINK_M_N_MASK) {
6289                 *num >>= 1;
6290                 *den >>= 1;
6291         }
6292 }
6293
6294 static void compute_m_n(unsigned int m, unsigned int n,
6295                         uint32_t *ret_m, uint32_t *ret_n)
6296 {
6297         /*
6298          * Reduce M/N as much as possible without loss in precision. Several DP
6299          * dongles in particular seem to be fussy about too large *link* M/N
6300          * values. The passed in values are more likely to have the least
6301          * significant bits zero than M after rounding below, so do this first.
6302          */
6303         while ((m & 1) == 0 && (n & 1) == 0) {
6304                 m >>= 1;
6305                 n >>= 1;
6306         }
6307
6308         *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6309         *ret_m = div_u64((uint64_t) m * *ret_n, n);
6310         intel_reduce_m_n_ratio(ret_m, ret_n);
6311 }
6312
6313 void
6314 intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6315                        int pixel_clock, int link_clock,
6316                        struct intel_link_m_n *m_n)
6317 {
6318         m_n->tu = 64;
6319
6320         compute_m_n(bits_per_pixel * pixel_clock,
6321                     link_clock * nlanes * 8,
6322                     &m_n->gmch_m, &m_n->gmch_n);
6323
6324         compute_m_n(pixel_clock, link_clock,
6325                     &m_n->link_m, &m_n->link_n);
6326 }
6327
6328 static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6329 {
6330         if (i915.panel_use_ssc >= 0)
6331                 return i915.panel_use_ssc != 0;
6332         return dev_priv->vbt.lvds_use_ssc
6333                 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
6334 }
6335
6336 static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
6337 {
6338         return (1 << dpll->n) << 16 | dpll->m2;
6339 }
6340
6341 static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6342 {
6343         return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
6344 }
6345
6346 static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
6347                                      struct intel_crtc_state *crtc_state,
6348                                      struct dpll *reduced_clock)
6349 {
6350         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6351         u32 fp, fp2 = 0;
6352
6353         if (IS_PINEVIEW(dev_priv)) {
6354                 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
6355                 if (reduced_clock)
6356                         fp2 = pnv_dpll_compute_fp(reduced_clock);
6357         } else {
6358                 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
6359                 if (reduced_clock)
6360                         fp2 = i9xx_dpll_compute_fp(reduced_clock);
6361         }
6362
6363         crtc_state->dpll_hw_state.fp0 = fp;
6364
6365         crtc->lowfreq_avail = false;
6366         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6367             reduced_clock) {
6368                 crtc_state->dpll_hw_state.fp1 = fp2;
6369                 crtc->lowfreq_avail = true;
6370         } else {
6371                 crtc_state->dpll_hw_state.fp1 = fp;
6372         }
6373 }
6374
6375 static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6376                 pipe)
6377 {
6378         u32 reg_val;
6379
6380         /*
6381          * PLLB opamp always calibrates to max value of 0x3f, force enable it
6382          * and set it to a reasonable value instead.
6383          */
6384         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
6385         reg_val &= 0xffffff00;
6386         reg_val |= 0x00000030;
6387         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
6388
6389         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
6390         reg_val &= 0x00ffffff;
6391         reg_val |= 0x8c000000;
6392         vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
6393
6394         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
6395         reg_val &= 0xffffff00;
6396         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
6397
6398         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
6399         reg_val &= 0x00ffffff;
6400         reg_val |= 0xb0000000;
6401         vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
6402 }
6403
6404 static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6405                                          struct intel_link_m_n *m_n)
6406 {
6407         struct drm_device *dev = crtc->base.dev;
6408         struct drm_i915_private *dev_priv = to_i915(dev);
6409         int pipe = crtc->pipe;
6410
6411         I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6412         I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6413         I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6414         I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
6415 }
6416
6417 static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
6418                                          struct intel_link_m_n *m_n,
6419                                          struct intel_link_m_n *m2_n2)
6420 {
6421         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6422         int pipe = crtc->pipe;
6423         enum transcoder transcoder = crtc->config->cpu_transcoder;
6424
6425         if (INTEL_GEN(dev_priv) >= 5) {
6426                 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6427                 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6428                 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6429                 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
6430                 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6431                  * for gen < 8) and if DRRS is supported (to make sure the
6432                  * registers are not unnecessarily accessed).
6433                  */
6434                 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6435                     INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
6436                         I915_WRITE(PIPE_DATA_M2(transcoder),
6437                                         TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6438                         I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6439                         I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6440                         I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6441                 }
6442         } else {
6443                 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6444                 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6445                 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6446                 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
6447         }
6448 }
6449
6450 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
6451 {
6452         struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6453
6454         if (m_n == M1_N1) {
6455                 dp_m_n = &crtc->config->dp_m_n;
6456                 dp_m2_n2 = &crtc->config->dp_m2_n2;
6457         } else if (m_n == M2_N2) {
6458
6459                 /*
6460                  * M2_N2 registers are not supported. Hence m2_n2 divider value
6461                  * needs to be programmed into M1_N1.
6462                  */
6463                 dp_m_n = &crtc->config->dp_m2_n2;
6464         } else {
6465                 DRM_ERROR("Unsupported divider value\n");
6466                 return;
6467         }
6468
6469         if (crtc->config->has_pch_encoder)
6470                 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
6471         else
6472                 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
6473 }
6474
6475 static void vlv_compute_dpll(struct intel_crtc *crtc,
6476                              struct intel_crtc_state *pipe_config)
6477 {
6478         pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
6479                 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
6480         if (crtc->pipe != PIPE_A)
6481                 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6482
6483         /* DPLL not used with DSI, but still need the rest set up */
6484         if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
6485                 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6486                         DPLL_EXT_BUFFER_ENABLE_VLV;
6487
6488         pipe_config->dpll_hw_state.dpll_md =
6489                 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6490 }
6491
6492 static void chv_compute_dpll(struct intel_crtc *crtc,
6493                              struct intel_crtc_state *pipe_config)
6494 {
6495         pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
6496                 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
6497         if (crtc->pipe != PIPE_A)
6498                 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6499
6500         /* DPLL not used with DSI, but still need the rest set up */
6501         if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
6502                 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6503
6504         pipe_config->dpll_hw_state.dpll_md =
6505                 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6506 }
6507
6508 static void vlv_prepare_pll(struct intel_crtc *crtc,
6509                             const struct intel_crtc_state *pipe_config)
6510 {
6511         struct drm_device *dev = crtc->base.dev;
6512         struct drm_i915_private *dev_priv = to_i915(dev);
6513         enum pipe pipe = crtc->pipe;
6514         u32 mdiv;
6515         u32 bestn, bestm1, bestm2, bestp1, bestp2;
6516         u32 coreclk, reg_val;
6517
6518         /* Enable Refclk */
6519         I915_WRITE(DPLL(pipe),
6520                    pipe_config->dpll_hw_state.dpll &
6521                    ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6522
6523         /* No need to actually set up the DPLL with DSI */
6524         if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6525                 return;
6526
6527         mutex_lock(&dev_priv->sb_lock);
6528
6529         bestn = pipe_config->dpll.n;
6530         bestm1 = pipe_config->dpll.m1;
6531         bestm2 = pipe_config->dpll.m2;
6532         bestp1 = pipe_config->dpll.p1;
6533         bestp2 = pipe_config->dpll.p2;
6534
6535         /* See eDP HDMI DPIO driver vbios notes doc */
6536
6537         /* PLL B needs special handling */
6538         if (pipe == PIPE_B)
6539                 vlv_pllb_recal_opamp(dev_priv, pipe);
6540
6541         /* Set up Tx target for periodic Rcomp update */
6542         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
6543
6544         /* Disable target IRef on PLL */
6545         reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
6546         reg_val &= 0x00ffffff;
6547         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
6548
6549         /* Disable fast lock */
6550         vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
6551
6552         /* Set idtafcrecal before PLL is enabled */
6553         mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6554         mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6555         mdiv |= ((bestn << DPIO_N_SHIFT));
6556         mdiv |= (1 << DPIO_K_SHIFT);
6557
6558         /*
6559          * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6560          * but we don't support that).
6561          * Note: don't use the DAC post divider as it seems unstable.
6562          */
6563         mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
6564         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
6565
6566         mdiv |= DPIO_ENABLE_CALIBRATION;
6567         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
6568
6569         /* Set HBR and RBR LPF coefficients */
6570         if (pipe_config->port_clock == 162000 ||
6571             intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6572             intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
6573                 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
6574                                  0x009f0003);
6575         else
6576                 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
6577                                  0x00d0000f);
6578
6579         if (intel_crtc_has_dp_encoder(pipe_config)) {
6580                 /* Use SSC source */
6581                 if (pipe == PIPE_A)
6582                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6583                                          0x0df40000);
6584                 else
6585                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6586                                          0x0df70000);
6587         } else { /* HDMI or VGA */
6588                 /* Use bend source */
6589                 if (pipe == PIPE_A)
6590                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6591                                          0x0df70000);
6592                 else
6593                         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6594                                          0x0df40000);
6595         }
6596
6597         coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
6598         coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
6599         if (intel_crtc_has_dp_encoder(crtc->config))
6600                 coreclk |= 0x01000000;
6601         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
6602
6603         vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
6604         mutex_unlock(&dev_priv->sb_lock);
6605 }
6606
6607 static void chv_prepare_pll(struct intel_crtc *crtc,
6608                             const struct intel_crtc_state *pipe_config)
6609 {
6610         struct drm_device *dev = crtc->base.dev;
6611         struct drm_i915_private *dev_priv = to_i915(dev);
6612         enum pipe pipe = crtc->pipe;
6613         enum dpio_channel port = vlv_pipe_to_channel(pipe);
6614         u32 loopfilter, tribuf_calcntr;
6615         u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6616         u32 dpio_val;
6617         int vco;
6618
6619         /* Enable Refclk and SSC */
6620         I915_WRITE(DPLL(pipe),
6621                    pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6622
6623         /* No need to actually set up the DPLL with DSI */
6624         if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6625                 return;
6626
6627         bestn = pipe_config->dpll.n;
6628         bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6629         bestm1 = pipe_config->dpll.m1;
6630         bestm2 = pipe_config->dpll.m2 >> 22;
6631         bestp1 = pipe_config->dpll.p1;
6632         bestp2 = pipe_config->dpll.p2;
6633         vco = pipe_config->dpll.vco;
6634         dpio_val = 0;
6635         loopfilter = 0;
6636
6637         mutex_lock(&dev_priv->sb_lock);
6638
6639         /* p1 and p2 divider */
6640         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6641                         5 << DPIO_CHV_S1_DIV_SHIFT |
6642                         bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6643                         bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6644                         1 << DPIO_CHV_K_DIV_SHIFT);
6645
6646         /* Feedback post-divider - m2 */
6647         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6648
6649         /* Feedback refclk divider - n and m1 */
6650         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6651                         DPIO_CHV_M1_DIV_BY_2 |
6652                         1 << DPIO_CHV_N_DIV_SHIFT);
6653
6654         /* M2 fraction division */
6655         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6656
6657         /* M2 fraction division enable */
6658         dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6659         dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6660         dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6661         if (bestm2_frac)
6662                 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6663         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
6664
6665         /* Program digital lock detect threshold */
6666         dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6667         dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6668                                         DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6669         dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6670         if (!bestm2_frac)
6671                 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6672         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6673
6674         /* Loop filter */
6675         if (vco == 5400000) {
6676                 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6677                 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6678                 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6679                 tribuf_calcntr = 0x9;
6680         } else if (vco <= 6200000) {
6681                 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6682                 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6683                 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6684                 tribuf_calcntr = 0x9;
6685         } else if (vco <= 6480000) {
6686                 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6687                 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6688                 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6689                 tribuf_calcntr = 0x8;
6690         } else {
6691                 /* Not supported. Apply the same limits as in the max case */
6692                 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6693                 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6694                 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6695                 tribuf_calcntr = 0;
6696         }
6697         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6698
6699         dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
6700         dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6701         dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6702         vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6703
6704         /* AFC Recal */
6705         vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6706                         vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6707                         DPIO_AFC_RECAL);
6708
6709         mutex_unlock(&dev_priv->sb_lock);
6710 }
6711
6712 /**
6713  * vlv_force_pll_on - forcibly enable just the PLL
6714  * @dev_priv: i915 private structure
6715  * @pipe: pipe PLL to enable
6716  * @dpll: PLL configuration
6717  *
6718  * Enable the PLL for @pipe using the supplied @dpll config. To be used
6719  * in cases where we need the PLL enabled even when @pipe is not going to
6720  * be enabled.
6721  */
6722 int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
6723                      const struct dpll *dpll)
6724 {
6725         struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
6726         struct intel_crtc_state *pipe_config;
6727
6728         pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6729         if (!pipe_config)
6730                 return -ENOMEM;
6731
6732         pipe_config->base.crtc = &crtc->base;
6733         pipe_config->pixel_multiplier = 1;
6734         pipe_config->dpll = *dpll;
6735
6736         if (IS_CHERRYVIEW(dev_priv)) {
6737                 chv_compute_dpll(crtc, pipe_config);
6738                 chv_prepare_pll(crtc, pipe_config);
6739                 chv_enable_pll(crtc, pipe_config);
6740         } else {
6741                 vlv_compute_dpll(crtc, pipe_config);
6742                 vlv_prepare_pll(crtc, pipe_config);
6743                 vlv_enable_pll(crtc, pipe_config);
6744         }
6745
6746         kfree(pipe_config);
6747
6748         return 0;
6749 }
6750
6751 /**
6752  * vlv_force_pll_off - forcibly disable just the PLL
6753  * @dev_priv: i915 private structure
6754  * @pipe: pipe PLL to disable
6755  *
6756  * Disable the PLL for @pipe. To be used in cases where we need
6757  * the PLL enabled even when @pipe is not going to be enabled.
6758  */
6759 void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
6760 {
6761         if (IS_CHERRYVIEW(dev_priv))
6762                 chv_disable_pll(dev_priv, pipe);
6763         else
6764                 vlv_disable_pll(dev_priv, pipe);
6765 }
6766
6767 static void i9xx_compute_dpll(struct intel_crtc *crtc,
6768                               struct intel_crtc_state *crtc_state,
6769                               struct dpll *reduced_clock)
6770 {
6771         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6772         u32 dpll;
6773         struct dpll *clock = &crtc_state->dpll;
6774
6775         i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
6776
6777         dpll = DPLL_VGA_MODE_DIS;
6778
6779         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
6780                 dpll |= DPLLB_MODE_LVDS;
6781         else
6782                 dpll |= DPLLB_MODE_DAC_SERIAL;
6783
6784         if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6785             IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
6786                 dpll |= (crtc_state->pixel_multiplier - 1)
6787                         << SDVO_MULTIPLIER_SHIFT_HIRES;
6788         }
6789
6790         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6791             intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
6792                 dpll |= DPLL_SDVO_HIGH_SPEED;
6793
6794         if (intel_crtc_has_dp_encoder(crtc_state))
6795                 dpll |= DPLL_SDVO_HIGH_SPEED;
6796
6797         /* compute bitmask from p1 value */
6798         if (IS_PINEVIEW(dev_priv))
6799                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6800         else {
6801                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6802                 if (IS_G4X(dev_priv) && reduced_clock)
6803                         dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6804         }
6805         switch (clock->p2) {
6806         case 5:
6807                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6808                 break;
6809         case 7:
6810                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6811                 break;
6812         case 10:
6813                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6814                 break;
6815         case 14:
6816                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6817                 break;
6818         }
6819         if (INTEL_GEN(dev_priv) >= 4)
6820                 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6821
6822         if (crtc_state->sdvo_tv_clock)
6823                 dpll |= PLL_REF_INPUT_TVCLKINBC;
6824         else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6825                  intel_panel_use_ssc(dev_priv))
6826                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6827         else
6828                 dpll |= PLL_REF_INPUT_DREFCLK;
6829
6830         dpll |= DPLL_VCO_ENABLE;
6831         crtc_state->dpll_hw_state.dpll = dpll;
6832
6833         if (INTEL_GEN(dev_priv) >= 4) {
6834                 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
6835                         << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6836                 crtc_state->dpll_hw_state.dpll_md = dpll_md;
6837         }
6838 }
6839
6840 static void i8xx_compute_dpll(struct intel_crtc *crtc,
6841                               struct intel_crtc_state *crtc_state,
6842                               struct dpll *reduced_clock)
6843 {
6844         struct drm_device *dev = crtc->base.dev;
6845         struct drm_i915_private *dev_priv = to_i915(dev);
6846         u32 dpll;
6847         struct dpll *clock = &crtc_state->dpll;
6848
6849         i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
6850
6851         dpll = DPLL_VGA_MODE_DIS;
6852
6853         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
6854                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6855         } else {
6856                 if (clock->p1 == 2)
6857                         dpll |= PLL_P1_DIVIDE_BY_TWO;
6858                 else
6859                         dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6860                 if (clock->p2 == 4)
6861                         dpll |= PLL_P2_DIVIDE_BY_4;
6862         }
6863
6864         if (!IS_I830(dev_priv) &&
6865             intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
6866                 dpll |= DPLL_DVO_2X_MODE;
6867
6868         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6869             intel_panel_use_ssc(dev_priv))
6870                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6871         else
6872                 dpll |= PLL_REF_INPUT_DREFCLK;
6873
6874         dpll |= DPLL_VCO_ENABLE;
6875         crtc_state->dpll_hw_state.dpll = dpll;
6876 }
6877
6878 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
6879 {
6880         struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
6881         enum pipe pipe = intel_crtc->pipe;
6882         enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
6883         const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
6884         uint32_t crtc_vtotal, crtc_vblank_end;
6885         int vsyncshift = 0;
6886
6887         /* We need to be careful not to changed the adjusted mode, for otherwise
6888          * the hw state checker will get angry at the mismatch. */
6889         crtc_vtotal = adjusted_mode->crtc_vtotal;
6890         crtc_vblank_end = adjusted_mode->crtc_vblank_end;
6891
6892         if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
6893                 /* the chip adds 2 halflines automatically */
6894                 crtc_vtotal -= 1;
6895                 crtc_vblank_end -= 1;
6896
6897                 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
6898                         vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6899                 else
6900                         vsyncshift = adjusted_mode->crtc_hsync_start -
6901                                 adjusted_mode->crtc_htotal / 2;
6902                 if (vsyncshift < 0)
6903                         vsyncshift += adjusted_mode->crtc_htotal;
6904         }
6905
6906         if (INTEL_GEN(dev_priv) > 3)
6907                 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
6908
6909         I915_WRITE(HTOTAL(cpu_transcoder),
6910                    (adjusted_mode->crtc_hdisplay - 1) |
6911                    ((adjusted_mode->crtc_htotal - 1) << 16));
6912         I915_WRITE(HBLANK(cpu_transcoder),
6913                    (adjusted_mode->crtc_hblank_start - 1) |
6914                    ((adjusted_mode->crtc_hblank_end - 1) << 16));
6915         I915_WRITE(HSYNC(cpu_transcoder),
6916                    (adjusted_mode->crtc_hsync_start - 1) |
6917                    ((adjusted_mode->crtc_hsync_end - 1) << 16));
6918
6919         I915_WRITE(VTOTAL(cpu_transcoder),
6920                    (adjusted_mode->crtc_vdisplay - 1) |
6921                    ((crtc_vtotal - 1) << 16));
6922         I915_WRITE(VBLANK(cpu_transcoder),
6923                    (adjusted_mode->crtc_vblank_start - 1) |
6924                    ((crtc_vblank_end - 1) << 16));
6925         I915_WRITE(VSYNC(cpu_transcoder),
6926                    (adjusted_mode->crtc_vsync_start - 1) |
6927                    ((adjusted_mode->crtc_vsync_end - 1) << 16));
6928
6929         /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6930          * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6931          * documented on the DDI_FUNC_CTL register description, EDP Input Select
6932          * bits. */
6933         if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
6934             (pipe == PIPE_B || pipe == PIPE_C))
6935                 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6936
6937 }
6938
6939 static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
6940 {
6941         struct drm_device *dev = intel_crtc->base.dev;
6942         struct drm_i915_private *dev_priv = to_i915(dev);
6943         enum pipe pipe = intel_crtc->pipe;
6944
6945         /* pipesrc controls the size that is scaled from, which should
6946          * always be the user's requested size.
6947          */
6948         I915_WRITE(PIPESRC(pipe),
6949                    ((intel_crtc->config->pipe_src_w - 1) << 16) |
6950                    (intel_crtc->config->pipe_src_h - 1));
6951 }
6952
6953 static void intel_get_pipe_timings(struct intel_crtc *crtc,
6954                                    struct intel_crtc_state *pipe_config)
6955 {
6956         struct drm_device *dev = crtc->base.dev;
6957         struct drm_i915_private *dev_priv = to_i915(dev);
6958         enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6959         uint32_t tmp;
6960
6961         tmp = I915_READ(HTOTAL(cpu_transcoder));
6962         pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6963         pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6964         tmp = I915_READ(HBLANK(cpu_transcoder));
6965         pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6966         pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6967         tmp = I915_READ(HSYNC(cpu_transcoder));
6968         pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6969         pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6970
6971         tmp = I915_READ(VTOTAL(cpu_transcoder));
6972         pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6973         pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6974         tmp = I915_READ(VBLANK(cpu_transcoder));
6975         pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6976         pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6977         tmp = I915_READ(VSYNC(cpu_transcoder));
6978         pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6979         pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6980
6981         if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6982                 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6983                 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6984                 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
6985         }
6986 }
6987
6988 static void intel_get_pipe_src_size(struct intel_crtc *crtc,
6989                                     struct intel_crtc_state *pipe_config)
6990 {
6991         struct drm_device *dev = crtc->base.dev;
6992         struct drm_i915_private *dev_priv = to_i915(dev);
6993         u32 tmp;
6994
6995         tmp = I915_READ(PIPESRC(crtc->pipe));
6996         pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6997         pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6998
6999         pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7000         pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
7001 }
7002
7003 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
7004                                  struct intel_crtc_state *pipe_config)
7005 {
7006         mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7007         mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7008         mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7009         mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
7010
7011         mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7012         mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7013         mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7014         mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
7015
7016         mode->flags = pipe_config->base.adjusted_mode.flags;
7017         mode->type = DRM_MODE_TYPE_DRIVER;
7018
7019         mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7020
7021         mode->hsync = drm_mode_hsync(mode);
7022         mode->vrefresh = drm_mode_vrefresh(mode);
7023         drm_mode_set_name(mode);
7024 }
7025
7026 static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7027 {
7028         struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
7029         uint32_t pipeconf;
7030
7031         pipeconf = 0;
7032
7033         if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7034             (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7035                 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
7036
7037         if (intel_crtc->config->double_wide)
7038                 pipeconf |= PIPECONF_DOUBLE_WIDE;
7039
7040         /* only g4x and later have fancy bpc/dither controls */
7041         if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7042             IS_CHERRYVIEW(dev_priv)) {
7043                 /* Bspec claims that we can't use dithering for 30bpp pipes. */
7044                 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
7045                         pipeconf |= PIPECONF_DITHER_EN |
7046                                     PIPECONF_DITHER_TYPE_SP;
7047
7048                 switch (intel_crtc->config->pipe_bpp) {
7049                 case 18:
7050                         pipeconf |= PIPECONF_6BPC;
7051                         break;
7052                 case 24:
7053                         pipeconf |= PIPECONF_8BPC;
7054                         break;
7055                 case 30:
7056                         pipeconf |= PIPECONF_10BPC;
7057                         break;
7058                 default:
7059                         /* Case prevented by intel_choose_pipe_bpp_dither. */
7060                         BUG();
7061                 }
7062         }
7063
7064         if (HAS_PIPE_CXSR(dev_priv)) {
7065                 if (intel_crtc->lowfreq_avail) {
7066                         DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7067                         pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7068                 } else {
7069                         DRM_DEBUG_KMS("disabling CxSR downclocking\n");
7070                 }
7071         }
7072
7073         if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
7074                 if (INTEL_GEN(dev_priv) < 4 ||
7075                     intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7076                         pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7077                 else
7078                         pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7079         } else
7080                 pipeconf |= PIPECONF_PROGRESSIVE;
7081
7082         if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
7083              intel_crtc->config->limited_color_range)
7084                 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
7085
7086         I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7087         POSTING_READ(PIPECONF(intel_crtc->pipe));
7088 }
7089
7090 static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7091                                    struct intel_crtc_state *crtc_state)
7092 {
7093         struct drm_device *dev = crtc->base.dev;
7094         struct drm_i915_private *dev_priv = to_i915(dev);
7095         const struct intel_limit *limit;
7096         int refclk = 48000;
7097
7098         memset(&crtc_state->dpll_hw_state, 0,
7099                sizeof(crtc_state->dpll_hw_state));
7100
7101         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7102                 if (intel_panel_use_ssc(dev_priv)) {
7103                         refclk = dev_priv->vbt.lvds_ssc_freq;
7104                         DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7105                 }
7106
7107                 limit = &intel_limits_i8xx_lvds;
7108         } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
7109                 limit = &intel_limits_i8xx_dvo;
7110         } else {
7111                 limit = &intel_limits_i8xx_dac;
7112         }
7113
7114         if (!crtc_state->clock_set &&
7115             !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7116                                  refclk, NULL, &crtc_state->dpll)) {
7117                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7118                 return -EINVAL;
7119         }
7120
7121         i8xx_compute_dpll(crtc, crtc_state, NULL);
7122
7123         return 0;
7124 }
7125
7126 static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7127                                   struct intel_crtc_state *crtc_state)
7128 {
7129         struct drm_device *dev = crtc->base.dev;
7130         struct drm_i915_private *dev_priv = to_i915(dev);
7131         const struct intel_limit *limit;
7132         int refclk = 96000;
7133
7134         memset(&crtc_state->dpll_hw_state, 0,
7135                sizeof(crtc_state->dpll_hw_state));
7136
7137         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7138                 if (intel_panel_use_ssc(dev_priv)) {
7139                         refclk = dev_priv->vbt.lvds_ssc_freq;
7140                         DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7141                 }
7142
7143                 if (intel_is_dual_link_lvds(dev))
7144                         limit = &intel_limits_g4x_dual_channel_lvds;
7145                 else
7146                         limit = &intel_limits_g4x_single_channel_lvds;
7147         } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7148                    intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7149                 limit = &intel_limits_g4x_hdmi;
7150         } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7151                 limit = &intel_limits_g4x_sdvo;
7152         } else {
7153                 /* The option is for other outputs */
7154                 limit = &intel_limits_i9xx_sdvo;
7155         }
7156
7157         if (!crtc_state->clock_set &&
7158             !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7159                                 refclk, NULL, &crtc_state->dpll)) {
7160                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7161                 return -EINVAL;
7162         }
7163
7164         i9xx_compute_dpll(crtc, crtc_state, NULL);
7165
7166         return 0;
7167 }
7168
7169 static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7170                                   struct intel_crtc_state *crtc_state)
7171 {
7172         struct drm_device *dev = crtc->base.dev;
7173         struct drm_i915_private *dev_priv = to_i915(dev);
7174         const struct intel_limit *limit;
7175         int refclk = 96000;
7176
7177         memset(&crtc_state->dpll_hw_state, 0,
7178                sizeof(crtc_state->dpll_hw_state));
7179
7180         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7181                 if (intel_panel_use_ssc(dev_priv)) {
7182                         refclk = dev_priv->vbt.lvds_ssc_freq;
7183                         DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7184                 }
7185
7186                 limit = &intel_limits_pineview_lvds;
7187         } else {
7188                 limit = &intel_limits_pineview_sdvo;
7189         }
7190
7191         if (!crtc_state->clock_set &&
7192             !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7193                                 refclk, NULL, &crtc_state->dpll)) {
7194                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7195                 return -EINVAL;
7196         }
7197
7198         i9xx_compute_dpll(crtc, crtc_state, NULL);
7199
7200         return 0;
7201 }
7202
7203 static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7204                                    struct intel_crtc_state *crtc_state)
7205 {
7206         struct drm_device *dev = crtc->base.dev;
7207         struct drm_i915_private *dev_priv = to_i915(dev);
7208         const struct intel_limit *limit;
7209         int refclk = 96000;
7210
7211         memset(&crtc_state->dpll_hw_state, 0,
7212                sizeof(crtc_state->dpll_hw_state));
7213
7214         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7215                 if (intel_panel_use_ssc(dev_priv)) {
7216                         refclk = dev_priv->vbt.lvds_ssc_freq;
7217                         DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7218                 }
7219
7220                 limit = &intel_limits_i9xx_lvds;
7221         } else {
7222                 limit = &intel_limits_i9xx_sdvo;
7223         }
7224
7225         if (!crtc_state->clock_set &&
7226             !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7227                                  refclk, NULL, &crtc_state->dpll)) {
7228                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7229                 return -EINVAL;
7230         }
7231
7232         i9xx_compute_dpll(crtc, crtc_state, NULL);
7233
7234         return 0;
7235 }
7236
7237 static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7238                                   struct intel_crtc_state *crtc_state)
7239 {
7240         int refclk = 100000;
7241         const struct intel_limit *limit = &intel_limits_chv;
7242
7243         memset(&crtc_state->dpll_hw_state, 0,
7244                sizeof(crtc_state->dpll_hw_state));
7245
7246         if (!crtc_state->clock_set &&
7247             !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7248                                 refclk, NULL, &crtc_state->dpll)) {
7249                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7250                 return -EINVAL;
7251         }
7252
7253         chv_compute_dpll(crtc, crtc_state);
7254
7255         return 0;
7256 }
7257
7258 static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7259                                   struct intel_crtc_state *crtc_state)
7260 {
7261         int refclk = 100000;
7262         const struct intel_limit *limit = &intel_limits_vlv;
7263
7264         memset(&crtc_state->dpll_hw_state, 0,
7265                sizeof(crtc_state->dpll_hw_state));
7266
7267         if (!crtc_state->clock_set &&
7268             !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7269                                 refclk, NULL, &crtc_state->dpll)) {
7270                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7271                 return -EINVAL;
7272         }
7273
7274         vlv_compute_dpll(crtc, crtc_state);
7275
7276         return 0;
7277 }
7278
7279 static void i9xx_get_pfit_config(struct intel_crtc *crtc,
7280                                  struct intel_crtc_state *pipe_config)
7281 {
7282         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7283         uint32_t tmp;
7284
7285         if (INTEL_GEN(dev_priv) <= 3 &&
7286             (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
7287                 return;
7288
7289         tmp = I915_READ(PFIT_CONTROL);
7290         if (!(tmp & PFIT_ENABLE))
7291                 return;
7292
7293         /* Check whether the pfit is attached to our pipe. */
7294         if (INTEL_GEN(dev_priv) < 4) {
7295                 if (crtc->pipe != PIPE_B)
7296                         return;
7297         } else {
7298                 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7299                         return;
7300         }
7301
7302         pipe_config->gmch_pfit.control = tmp;
7303         pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7304 }
7305
7306 static void vlv_crtc_clock_get(struct intel_crtc *crtc,
7307                                struct intel_crtc_state *pipe_config)
7308 {
7309         struct drm_device *dev = crtc->base.dev;
7310         struct drm_i915_private *dev_priv = to_i915(dev);
7311         int pipe = pipe_config->cpu_transcoder;
7312         struct dpll clock;
7313         u32 mdiv;
7314         int refclk = 100000;
7315
7316         /* In case of DSI, DPLL will not be used */
7317         if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7318                 return;
7319
7320         mutex_lock(&dev_priv->sb_lock);
7321         mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
7322         mutex_unlock(&dev_priv->sb_lock);
7323
7324         clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7325         clock.m2 = mdiv & DPIO_M2DIV_MASK;
7326         clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7327         clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7328         clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7329
7330         pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
7331 }
7332
7333 static void
7334 i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7335                               struct intel_initial_plane_config *plane_config)
7336 {
7337         struct drm_device *dev = crtc->base.dev;
7338         struct drm_i915_private *dev_priv = to_i915(dev);
7339         u32 val, base, offset;
7340         int pipe = crtc->pipe, plane = crtc->plane;
7341         int fourcc, pixel_format;
7342         unsigned int aligned_height;
7343         struct drm_framebuffer *fb;
7344         struct intel_framebuffer *intel_fb;
7345
7346         val = I915_READ(DSPCNTR(plane));
7347         if (!(val & DISPLAY_PLANE_ENABLE))
7348                 return;
7349
7350         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7351         if (!intel_fb) {
7352                 DRM_DEBUG_KMS("failed to alloc fb\n");
7353                 return;
7354         }
7355
7356         fb = &intel_fb->base;
7357
7358         fb->dev = dev;
7359
7360         if (INTEL_GEN(dev_priv) >= 4) {
7361                 if (val & DISPPLANE_TILED) {
7362                         plane_config->tiling = I915_TILING_X;
7363                         fb->modifier = I915_FORMAT_MOD_X_TILED;
7364                 }
7365         }
7366
7367         pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7368         fourcc = i9xx_format_to_fourcc(pixel_format);
7369         fb->format = drm_format_info(fourcc);
7370
7371         if (INTEL_GEN(dev_priv) >= 4) {
7372                 if (plane_config->tiling)
7373                         offset = I915_READ(DSPTILEOFF(plane));
7374                 else
7375                         offset = I915_READ(DSPLINOFF(plane));
7376                 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7377         } else {
7378                 base = I915_READ(DSPADDR(plane));
7379         }
7380         plane_config->base = base;
7381
7382         val = I915_READ(PIPESRC(pipe));
7383         fb->width = ((val >> 16) & 0xfff) + 1;
7384         fb->height = ((val >> 0) & 0xfff) + 1;
7385
7386         val = I915_READ(DSPSTRIDE(pipe));
7387         fb->pitches[0] = val & 0xffffffc0;
7388
7389         aligned_height = intel_fb_align_height(fb, 0, fb->height);
7390
7391         plane_config->size = fb->pitches[0] * aligned_height;
7392
7393         DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7394                       pipe_name(pipe), plane, fb->width, fb->height,
7395                       fb->format->cpp[0] * 8, base, fb->pitches[0],
7396                       plane_config->size);
7397
7398         plane_config->fb = intel_fb;
7399 }
7400
7401 static void chv_crtc_clock_get(struct intel_crtc *crtc,
7402                                struct intel_crtc_state *pipe_config)
7403 {
7404         struct drm_device *dev = crtc->base.dev;
7405         struct drm_i915_private *dev_priv = to_i915(dev);
7406         int pipe = pipe_config->cpu_transcoder;
7407         enum dpio_channel port = vlv_pipe_to_channel(pipe);
7408         struct dpll clock;
7409         u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
7410         int refclk = 100000;
7411
7412         /* In case of DSI, DPLL will not be used */
7413         if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7414                 return;
7415
7416         mutex_lock(&dev_priv->sb_lock);
7417         cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7418         pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7419         pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7420         pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7421         pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7422         mutex_unlock(&dev_priv->sb_lock);
7423
7424         clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7425         clock.m2 = (pll_dw0 & 0xff) << 22;
7426         if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7427                 clock.m2 |= pll_dw2 & 0x3fffff;
7428         clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7429         clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7430         clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7431
7432         pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
7433 }
7434
7435 static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
7436                                  struct intel_crtc_state *pipe_config)
7437 {
7438         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7439         enum intel_display_power_domain power_domain;
7440         uint32_t tmp;
7441         bool ret;
7442
7443         power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7444         if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
7445                 return false;
7446
7447         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7448         pipe_config->shared_dpll = NULL;
7449
7450         ret = false;
7451
7452         tmp = I915_READ(PIPECONF(crtc->pipe));
7453         if (!(tmp & PIPECONF_ENABLE))
7454                 goto out;
7455
7456         if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7457             IS_CHERRYVIEW(dev_priv)) {
7458                 switch (tmp & PIPECONF_BPC_MASK) {
7459                 case PIPECONF_6BPC:
7460                         pipe_config->pipe_bpp = 18;
7461                         break;
7462                 case PIPECONF_8BPC:
7463                         pipe_config->pipe_bpp = 24;
7464                         break;
7465                 case PIPECONF_10BPC:
7466                         pipe_config->pipe_bpp = 30;
7467                         break;
7468                 default:
7469                         break;
7470                 }
7471         }
7472
7473         if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
7474             (tmp & PIPECONF_COLOR_RANGE_SELECT))
7475                 pipe_config->limited_color_range = true;
7476
7477         if (INTEL_GEN(dev_priv) < 4)
7478                 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7479
7480         intel_get_pipe_timings(crtc, pipe_config);
7481         intel_get_pipe_src_size(crtc, pipe_config);
7482
7483         i9xx_get_pfit_config(crtc, pipe_config);
7484
7485         if (INTEL_GEN(dev_priv) >= 4) {
7486                 /* No way to read it out on pipes B and C */
7487                 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
7488                         tmp = dev_priv->chv_dpll_md[crtc->pipe];
7489                 else
7490                         tmp = I915_READ(DPLL_MD(crtc->pipe));
7491                 pipe_config->pixel_multiplier =
7492                         ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7493                          >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
7494                 pipe_config->dpll_hw_state.dpll_md = tmp;
7495         } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7496                    IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
7497                 tmp = I915_READ(DPLL(crtc->pipe));
7498                 pipe_config->pixel_multiplier =
7499                         ((tmp & SDVO_MULTIPLIER_MASK)
7500                          >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7501         } else {
7502                 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7503                  * port and will be fixed up in the encoder->get_config
7504                  * function. */
7505                 pipe_config->pixel_multiplier = 1;
7506         }
7507         pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7508         if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
7509                 /*
7510                  * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7511                  * on 830. Filter it out here so that we don't
7512                  * report errors due to that.
7513                  */
7514                 if (IS_I830(dev_priv))
7515                         pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7516
7517                 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7518                 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
7519         } else {
7520                 /* Mask out read-only status bits. */
7521                 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7522                                                      DPLL_PORTC_READY_MASK |
7523                                                      DPLL_PORTB_READY_MASK);
7524         }
7525
7526         if (IS_CHERRYVIEW(dev_priv))
7527                 chv_crtc_clock_get(crtc, pipe_config);
7528         else if (IS_VALLEYVIEW(dev_priv))
7529                 vlv_crtc_clock_get(crtc, pipe_config);
7530         else
7531                 i9xx_crtc_clock_get(crtc, pipe_config);
7532
7533         /*
7534          * Normally the dotclock is filled in by the encoder .get_config()
7535          * but in case the pipe is enabled w/o any ports we need a sane
7536          * default.
7537          */
7538         pipe_config->base.adjusted_mode.crtc_clock =
7539                 pipe_config->port_clock / pipe_config->pixel_multiplier;
7540
7541         ret = true;
7542
7543 out:
7544         intel_display_power_put(dev_priv, power_domain);
7545
7546         return ret;
7547 }
7548
7549 static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
7550 {
7551         struct intel_encoder *encoder;
7552         int i;
7553         u32 val, final;
7554         bool has_lvds = false;
7555         bool has_cpu_edp = false;
7556         bool has_panel = false;
7557         bool has_ck505 = false;
7558         bool can_ssc = false;
7559         bool using_ssc_source = false;
7560
7561         /* We need to take the global config into account */
7562         for_each_intel_encoder(&dev_priv->drm, encoder) {
7563                 switch (encoder->type) {
7564                 case INTEL_OUTPUT_LVDS:
7565                         has_panel = true;
7566                         has_lvds = true;
7567                         break;
7568                 case INTEL_OUTPUT_EDP:
7569                         has_panel = true;
7570                         if (enc_to_dig_port(&encoder->base)->port == PORT_A)
7571                                 has_cpu_edp = true;
7572                         break;
7573                 default:
7574                         break;
7575                 }
7576         }
7577
7578         if (HAS_PCH_IBX(dev_priv)) {
7579                 has_ck505 = dev_priv->vbt.display_clock_mode;
7580                 can_ssc = has_ck505;
7581         } else {
7582                 has_ck505 = false;
7583                 can_ssc = true;
7584         }
7585
7586         /* Check if any DPLLs are using the SSC source */
7587         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7588                 u32 temp = I915_READ(PCH_DPLL(i));
7589
7590                 if (!(temp & DPLL_VCO_ENABLE))
7591                         continue;
7592
7593                 if ((temp & PLL_REF_INPUT_MASK) ==
7594                     PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7595                         using_ssc_source = true;
7596                         break;
7597                 }
7598         }
7599
7600         DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7601                       has_panel, has_lvds, has_ck505, using_ssc_source);
7602
7603         /* Ironlake: try to setup display ref clock before DPLL
7604          * enabling. This is only under driver's control after
7605          * PCH B stepping, previous chipset stepping should be
7606          * ignoring this setting.
7607          */
7608         val = I915_READ(PCH_DREF_CONTROL);
7609
7610         /* As we must carefully and slowly disable/enable each source in turn,
7611          * compute the final state we want first and check if we need to
7612          * make any changes at all.
7613          */
7614         final = val;
7615         final &= ~DREF_NONSPREAD_SOURCE_MASK;
7616         if (has_ck505)
7617                 final |= DREF_NONSPREAD_CK505_ENABLE;
7618         else
7619                 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7620
7621         final &= ~DREF_SSC_SOURCE_MASK;
7622         final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7623         final &= ~DREF_SSC1_ENABLE;
7624
7625         if (has_panel) {
7626                 final |= DREF_SSC_SOURCE_ENABLE;
7627
7628                 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7629                         final |= DREF_SSC1_ENABLE;
7630
7631                 if (has_cpu_edp) {
7632                         if (intel_panel_use_ssc(dev_priv) && can_ssc)
7633                                 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7634                         else
7635                                 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7636                 } else
7637                         final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7638         } else if (using_ssc_source) {
7639                 final |= DREF_SSC_SOURCE_ENABLE;
7640                 final |= DREF_SSC1_ENABLE;
7641         }
7642
7643         if (final == val)
7644                 return;
7645
7646         /* Always enable nonspread source */
7647         val &= ~DREF_NONSPREAD_SOURCE_MASK;
7648
7649         if (has_ck505)
7650                 val |= DREF_NONSPREAD_CK505_ENABLE;
7651         else
7652                 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7653
7654         if (has_panel) {
7655                 val &= ~DREF_SSC_SOURCE_MASK;
7656                 val |= DREF_SSC_SOURCE_ENABLE;
7657
7658                 /* SSC must be turned on before enabling the CPU output  */
7659                 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
7660                         DRM_DEBUG_KMS("Using SSC on panel\n");
7661                         val |= DREF_SSC1_ENABLE;
7662                 } else
7663                         val &= ~DREF_SSC1_ENABLE;
7664
7665                 /* Get SSC going before enabling the outputs */
7666                 I915_WRITE(PCH_DREF_CONTROL, val);
7667                 POSTING_READ(PCH_DREF_CONTROL);
7668                 udelay(200);
7669
7670                 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7671
7672                 /* Enable CPU source on CPU attached eDP */
7673                 if (has_cpu_edp) {
7674                         if (intel_panel_use_ssc(dev_priv) && can_ssc) {
7675                                 DRM_DEBUG_KMS("Using SSC on eDP\n");
7676                                 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7677                         } else
7678                                 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7679                 } else
7680                         val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7681
7682                 I915_WRITE(PCH_DREF_CONTROL, val);
7683                 POSTING_READ(PCH_DREF_CONTROL);
7684                 udelay(200);
7685         } else {
7686                 DRM_DEBUG_KMS("Disabling CPU source output\n");
7687
7688                 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7689
7690                 /* Turn off CPU output */
7691                 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7692
7693                 I915_WRITE(PCH_DREF_CONTROL, val);
7694                 POSTING_READ(PCH_DREF_CONTROL);
7695                 udelay(200);
7696
7697                 if (!using_ssc_source) {
7698                         DRM_DEBUG_KMS("Disabling SSC source\n");
7699
7700                         /* Turn off the SSC source */
7701                         val &= ~DREF_SSC_SOURCE_MASK;
7702                         val |= DREF_SSC_SOURCE_DISABLE;
7703
7704                         /* Turn off SSC1 */
7705                         val &= ~DREF_SSC1_ENABLE;
7706
7707                         I915_WRITE(PCH_DREF_CONTROL, val);
7708                         POSTING_READ(PCH_DREF_CONTROL);
7709                         udelay(200);
7710                 }
7711         }
7712
7713         BUG_ON(val != final);
7714 }
7715
7716 static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
7717 {
7718         uint32_t tmp;
7719
7720         tmp = I915_READ(SOUTH_CHICKEN2);
7721         tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7722         I915_WRITE(SOUTH_CHICKEN2, tmp);
7723
7724         if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7725                         FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7726                 DRM_ERROR("FDI mPHY reset assert timeout\n");
7727
7728         tmp = I915_READ(SOUTH_CHICKEN2);
7729         tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7730         I915_WRITE(SOUTH_CHICKEN2, tmp);
7731
7732         if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7733                          FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7734                 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
7735 }
7736
7737 /* WaMPhyProgramming:hsw */
7738 static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7739 {
7740         uint32_t tmp;
7741
7742         tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7743         tmp &= ~(0xFF << 24);
7744         tmp |= (0x12 << 24);
7745         intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7746
7747         tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7748         tmp |= (1 << 11);
7749         intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7750
7751         tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7752         tmp |= (1 << 11);
7753         intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7754
7755         tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7756         tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7757         intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7758
7759         tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7760         tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7761         intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7762
7763         tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7764         tmp &= ~(7 << 13);
7765         tmp |= (5 << 13);
7766         intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
7767
7768         tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7769         tmp &= ~(7 << 13);
7770         tmp |= (5 << 13);
7771         intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
7772
7773         tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7774         tmp &= ~0xFF;
7775         tmp |= 0x1C;
7776         intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7777
7778         tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7779         tmp &= ~0xFF;
7780         tmp |= 0x1C;
7781         intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7782
7783         tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7784         tmp &= ~(0xFF << 16);
7785         tmp |= (0x1C << 16);
7786         intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7787
7788         tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7789         tmp &= ~(0xFF << 16);
7790         tmp |= (0x1C << 16);
7791         intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7792
7793         tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7794         tmp |= (1 << 27);
7795         intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
7796
7797         tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7798         tmp |= (1 << 27);
7799         intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
7800
7801         tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7802         tmp &= ~(0xF << 28);
7803         tmp |= (4 << 28);
7804         intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
7805
7806         tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7807         tmp &= ~(0xF << 28);
7808         tmp |= (4 << 28);
7809         intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
7810 }
7811
7812 /* Implements 3 different sequences from BSpec chapter "Display iCLK
7813  * Programming" based on the parameters passed:
7814  * - Sequence to enable CLKOUT_DP
7815  * - Sequence to enable CLKOUT_DP without spread
7816  * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7817  */
7818 static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7819                                  bool with_spread, bool with_fdi)
7820 {
7821         uint32_t reg, tmp;
7822
7823         if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7824                 with_spread = true;
7825         if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7826             with_fdi, "LP PCH doesn't have FDI\n"))
7827                 with_fdi = false;
7828
7829         mutex_lock(&dev_priv->sb_lock);
7830
7831         tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7832         tmp &= ~SBI_SSCCTL_DISABLE;
7833         tmp |= SBI_SSCCTL_PATHALT;
7834         intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7835
7836         udelay(24);
7837
7838         if (with_spread) {
7839                 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7840                 tmp &= ~SBI_SSCCTL_PATHALT;
7841                 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7842
7843                 if (with_fdi) {
7844                         lpt_reset_fdi_mphy(dev_priv);
7845                         lpt_program_fdi_mphy(dev_priv);
7846                 }
7847         }
7848
7849         reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
7850         tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7851         tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7852         intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7853
7854         mutex_unlock(&dev_priv->sb_lock);
7855 }
7856
7857 /* Sequence to disable CLKOUT_DP */
7858 static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
7859 {
7860         uint32_t reg, tmp;
7861
7862         mutex_lock(&dev_priv->sb_lock);
7863
7864         reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
7865         tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7866         tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7867         intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7868
7869         tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7870         if (!(tmp & SBI_SSCCTL_DISABLE)) {
7871                 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7872                         tmp |= SBI_SSCCTL_PATHALT;
7873                         intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7874                         udelay(32);
7875                 }
7876                 tmp |= SBI_SSCCTL_DISABLE;
7877                 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7878         }
7879
7880         mutex_unlock(&dev_priv->sb_lock);
7881 }
7882
7883 #define BEND_IDX(steps) ((50 + (steps)) / 5)
7884
7885 static const uint16_t sscdivintphase[] = {
7886         [BEND_IDX( 50)] = 0x3B23,
7887         [BEND_IDX( 45)] = 0x3B23,
7888         [BEND_IDX( 40)] = 0x3C23,
7889         [BEND_IDX( 35)] = 0x3C23,
7890         [BEND_IDX( 30)] = 0x3D23,
7891         [BEND_IDX( 25)] = 0x3D23,
7892         [BEND_IDX( 20)] = 0x3E23,
7893         [BEND_IDX( 15)] = 0x3E23,
7894         [BEND_IDX( 10)] = 0x3F23,
7895         [BEND_IDX(  5)] = 0x3F23,
7896         [BEND_IDX(  0)] = 0x0025,
7897         [BEND_IDX( -5)] = 0x0025,
7898         [BEND_IDX(-10)] = 0x0125,
7899         [BEND_IDX(-15)] = 0x0125,
7900         [BEND_IDX(-20)] = 0x0225,
7901         [BEND_IDX(-25)] = 0x0225,
7902         [BEND_IDX(-30)] = 0x0325,
7903         [BEND_IDX(-35)] = 0x0325,
7904         [BEND_IDX(-40)] = 0x0425,
7905         [BEND_IDX(-45)] = 0x0425,
7906         [BEND_IDX(-50)] = 0x0525,
7907 };
7908
7909 /*
7910  * Bend CLKOUT_DP
7911  * steps -50 to 50 inclusive, in steps of 5
7912  * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7913  * change in clock period = -(steps / 10) * 5.787 ps
7914  */
7915 static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7916 {
7917         uint32_t tmp;
7918         int idx = BEND_IDX(steps);
7919
7920         if (WARN_ON(steps % 5 != 0))
7921                 return;
7922
7923         if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7924                 return;
7925
7926         mutex_lock(&dev_priv->sb_lock);
7927
7928         if (steps % 10 != 0)
7929                 tmp = 0xAAAAAAAB;
7930         else
7931                 tmp = 0x00000000;
7932         intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
7933
7934         tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
7935         tmp &= 0xffff0000;
7936         tmp |= sscdivintphase[idx];
7937         intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
7938
7939         mutex_unlock(&dev_priv->sb_lock);
7940 }
7941
7942 #undef BEND_IDX
7943
7944 static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
7945 {
7946         struct intel_encoder *encoder;
7947         bool has_vga = false;
7948
7949         for_each_intel_encoder(&dev_priv->drm, encoder) {
7950                 switch (encoder->type) {
7951                 case INTEL_OUTPUT_ANALOG:
7952                         has_vga = true;
7953                         break;
7954                 default:
7955                         break;
7956                 }
7957         }
7958
7959         if (has_vga) {
7960                 lpt_bend_clkout_dp(dev_priv, 0);
7961                 lpt_enable_clkout_dp(dev_priv, true, true);
7962         } else {
7963                 lpt_disable_clkout_dp(dev_priv);
7964         }
7965 }
7966
7967 /*
7968  * Initialize reference clocks when the driver loads
7969  */
7970 void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
7971 {
7972         if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
7973                 ironlake_init_pch_refclk(dev_priv);
7974         else if (HAS_PCH_LPT(dev_priv))
7975                 lpt_init_pch_refclk(dev_priv);
7976 }
7977
7978 static void ironlake_set_pipeconf(struct drm_crtc *crtc)
7979 {
7980         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
7981         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7982         int pipe = intel_crtc->pipe;
7983         uint32_t val;
7984
7985         val = 0;
7986
7987         switch (intel_crtc->config->pipe_bpp) {
7988         case 18:
7989                 val |= PIPECONF_6BPC;
7990                 break;
7991         case 24:
7992                 val |= PIPECONF_8BPC;
7993                 break;
7994         case 30:
7995                 val |= PIPECONF_10BPC;
7996                 break;
7997         case 36:
7998                 val |= PIPECONF_12BPC;
7999                 break;
8000         default:
8001                 /* Case prevented by intel_choose_pipe_bpp_dither. */
8002                 BUG();
8003         }
8004
8005         if (intel_crtc->config->dither)
8006                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8007
8008         if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
8009                 val |= PIPECONF_INTERLACED_ILK;
8010         else
8011                 val |= PIPECONF_PROGRESSIVE;
8012
8013         if (intel_crtc->config->limited_color_range)
8014                 val |= PIPECONF_COLOR_RANGE_SELECT;
8015
8016         I915_WRITE(PIPECONF(pipe), val);
8017         POSTING_READ(PIPECONF(pipe));
8018 }
8019
8020 static void haswell_set_pipeconf(struct drm_crtc *crtc)
8021 {
8022         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
8023         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8024         enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8025         u32 val = 0;
8026
8027         if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
8028                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8029
8030         if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
8031                 val |= PIPECONF_INTERLACED_ILK;
8032         else
8033                 val |= PIPECONF_PROGRESSIVE;
8034
8035         I915_WRITE(PIPECONF(cpu_transcoder), val);
8036         POSTING_READ(PIPECONF(cpu_transcoder));
8037 }
8038
8039 static void haswell_set_pipemisc(struct drm_crtc *crtc)
8040 {
8041         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
8042         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8043
8044         if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8045                 u32 val = 0;
8046
8047                 switch (intel_crtc->config->pipe_bpp) {
8048                 case 18:
8049                         val |= PIPEMISC_DITHER_6_BPC;
8050                         break;
8051                 case 24:
8052                         val |= PIPEMISC_DITHER_8_BPC;
8053                         break;
8054                 case 30:
8055                         val |= PIPEMISC_DITHER_10_BPC;
8056                         break;
8057                 case 36:
8058                         val |= PIPEMISC_DITHER_12_BPC;
8059                         break;
8060                 default:
8061                         /* Case prevented by pipe_config_set_bpp. */
8062                         BUG();
8063                 }
8064
8065                 if (intel_crtc->config->dither)
8066                         val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8067
8068                 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
8069         }
8070 }
8071
8072 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8073 {
8074         /*
8075          * Account for spread spectrum to avoid
8076          * oversubscribing the link. Max center spread
8077          * is 2.5%; use 5% for safety's sake.
8078          */
8079         u32 bps = target_clock * bpp * 21 / 20;
8080         return DIV_ROUND_UP(bps, link_bw * 8);
8081 }
8082
8083 static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
8084 {
8085         return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
8086 }
8087
8088 static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8089                                   struct intel_crtc_state *crtc_state,
8090                                   struct dpll *reduced_clock)
8091 {
8092         struct drm_crtc *crtc = &intel_crtc->base;
8093         struct drm_device *dev = crtc->dev;
8094         struct drm_i915_private *dev_priv = to_i915(dev);
8095         u32 dpll, fp, fp2;
8096         int factor;
8097
8098         /* Enable autotuning of the PLL clock (if permissible) */
8099         factor = 21;
8100         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8101                 if ((intel_panel_use_ssc(dev_priv) &&
8102                      dev_priv->vbt.lvds_ssc_freq == 100000) ||
8103                     (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8104                         factor = 25;
8105         } else if (crtc_state->sdvo_tv_clock)
8106                 factor = 20;
8107
8108         fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8109
8110         if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8111                 fp |= FP_CB_TUNE;
8112
8113         if (reduced_clock) {
8114                 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8115
8116                 if (reduced_clock->m < factor * reduced_clock->n)
8117                         fp2 |= FP_CB_TUNE;
8118         } else {
8119                 fp2 = fp;
8120         }
8121
8122         dpll = 0;
8123
8124         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
8125                 dpll |= DPLLB_MODE_LVDS;
8126         else
8127                 dpll |= DPLLB_MODE_DAC_SERIAL;
8128
8129         dpll |= (crtc_state->pixel_multiplier - 1)
8130                 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
8131
8132         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8133             intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
8134                 dpll |= DPLL_SDVO_HIGH_SPEED;
8135
8136         if (intel_crtc_has_dp_encoder(crtc_state))
8137                 dpll |= DPLL_SDVO_HIGH_SPEED;
8138
8139         /*
8140          * The high speed IO clock is only really required for
8141          * SDVO/HDMI/DP, but we also enable it for CRT to make it
8142          * possible to share the DPLL between CRT and HDMI. Enabling
8143          * the clock needlessly does no real harm, except use up a
8144          * bit of power potentially.
8145          *
8146          * We'll limit this to IVB with 3 pipes, since it has only two
8147          * DPLLs and so DPLL sharing is the only way to get three pipes
8148          * driving PCH ports at the same time. On SNB we could do this,
8149          * and potentially avoid enabling the second DPLL, but it's not
8150          * clear if it''s a win or loss power wise. No point in doing
8151          * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8152          */
8153         if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8154             intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8155                 dpll |= DPLL_SDVO_HIGH_SPEED;
8156
8157         /* compute bitmask from p1 value */
8158         dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8159         /* also FPA1 */
8160         dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8161
8162         switch (crtc_state->dpll.p2) {
8163         case 5:
8164                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8165                 break;
8166         case 7:
8167                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8168                 break;
8169         case 10:
8170                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8171                 break;
8172         case 14:
8173                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8174                 break;
8175         }
8176
8177         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8178             intel_panel_use_ssc(dev_priv))
8179                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8180         else
8181                 dpll |= PLL_REF_INPUT_DREFCLK;
8182
8183         dpll |= DPLL_VCO_ENABLE;
8184
8185         crtc_state->dpll_hw_state.dpll = dpll;
8186         crtc_state->dpll_hw_state.fp0 = fp;
8187         crtc_state->dpll_hw_state.fp1 = fp2;
8188 }
8189
8190 static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8191                                        struct intel_crtc_state *crtc_state)
8192 {
8193         struct drm_device *dev = crtc->base.dev;
8194         struct drm_i915_private *dev_priv = to_i915(dev);
8195         struct intel_shared_dpll *pll;
8196         const struct intel_limit *limit;
8197         int refclk = 120000;
8198
8199         memset(&crtc_state->dpll_hw_state, 0,
8200                sizeof(crtc_state->dpll_hw_state));
8201
8202         crtc->lowfreq_avail = false;
8203
8204         /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8205         if (!crtc_state->has_pch_encoder)
8206                 return 0;
8207
8208         if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8209                 if (intel_panel_use_ssc(dev_priv)) {
8210                         DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8211                                       dev_priv->vbt.lvds_ssc_freq);
8212                         refclk = dev_priv->vbt.lvds_ssc_freq;
8213                 }
8214
8215                 if (intel_is_dual_link_lvds(dev)) {
8216                         if (refclk == 100000)
8217                                 limit = &intel_limits_ironlake_dual_lvds_100m;
8218                         else
8219                                 limit = &intel_limits_ironlake_dual_lvds;
8220                 } else {
8221                         if (refclk == 100000)
8222                                 limit = &intel_limits_ironlake_single_lvds_100m;
8223                         else
8224                                 limit = &intel_limits_ironlake_single_lvds;
8225                 }
8226         } else {
8227                 limit = &intel_limits_ironlake_dac;
8228         }
8229
8230         if (!crtc_state->clock_set &&
8231             !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8232                                 refclk, NULL, &crtc_state->dpll)) {
8233                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8234                 return -EINVAL;
8235         }
8236
8237         ironlake_compute_dpll(crtc, crtc_state, NULL);
8238
8239         pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8240         if (pll == NULL) {
8241                 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8242                                  pipe_name(crtc->pipe));
8243                 return -EINVAL;
8244         }
8245
8246         return 0;
8247 }
8248
8249 static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8250                                          struct intel_link_m_n *m_n)
8251 {
8252         struct drm_device *dev = crtc->base.dev;
8253         struct drm_i915_private *dev_priv = to_i915(dev);
8254         enum pipe pipe = crtc->pipe;
8255
8256         m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8257         m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8258         m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8259                 & ~TU_SIZE_MASK;
8260         m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8261         m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8262                     & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8263 }
8264
8265 static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8266                                          enum transcoder transcoder,
8267                                          struct intel_link_m_n *m_n,
8268                                          struct intel_link_m_n *m2_n2)
8269 {
8270         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8271         enum pipe pipe = crtc->pipe;
8272
8273         if (INTEL_GEN(dev_priv) >= 5) {
8274                 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8275                 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8276                 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8277                         & ~TU_SIZE_MASK;
8278                 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8279                 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8280                             & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8281                 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8282                  * gen < 8) and if DRRS is supported (to make sure the
8283                  * registers are not unnecessarily read).
8284                  */
8285                 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
8286                         crtc->config->has_drrs) {
8287                         m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8288                         m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8289                         m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8290                                         & ~TU_SIZE_MASK;
8291                         m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8292                         m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8293                                         & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8294                 }
8295         } else {
8296                 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8297                 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8298                 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8299                         & ~TU_SIZE_MASK;
8300                 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8301                 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8302                             & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8303         }
8304 }
8305
8306 void intel_dp_get_m_n(struct intel_crtc *crtc,
8307                       struct intel_crtc_state *pipe_config)
8308 {
8309         if (pipe_config->has_pch_encoder)
8310                 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8311         else
8312                 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
8313                                              &pipe_config->dp_m_n,
8314                                              &pipe_config->dp_m2_n2);
8315 }
8316
8317 static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
8318                                         struct intel_crtc_state *pipe_config)
8319 {
8320         intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
8321                                      &pipe_config->fdi_m_n, NULL);
8322 }
8323
8324 static void skylake_get_pfit_config(struct intel_crtc *crtc,
8325                                     struct intel_crtc_state *pipe_config)
8326 {
8327         struct drm_device *dev = crtc->base.dev;
8328         struct drm_i915_private *dev_priv = to_i915(dev);
8329         struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8330         uint32_t ps_ctrl = 0;
8331         int id = -1;
8332         int i;
8333
8334         /* find scaler attached to this pipe */
8335         for (i = 0; i < crtc->num_scalers; i++) {
8336                 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8337                 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8338                         id = i;
8339                         pipe_config->pch_pfit.enabled = true;
8340                         pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8341                         pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8342                         break;
8343                 }
8344         }
8345
8346         scaler_state->scaler_id = id;
8347         if (id >= 0) {
8348                 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8349         } else {
8350                 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
8351         }
8352 }
8353
8354 static void
8355 skylake_get_initial_plane_config(struct intel_crtc *crtc,
8356                                  struct intel_initial_plane_config *plane_config)
8357 {
8358         struct drm_device *dev = crtc->base.dev;
8359         struct drm_i915_private *dev_priv = to_i915(dev);
8360         u32 val, base, offset, stride_mult, tiling;
8361         int pipe = crtc->pipe;
8362         int fourcc, pixel_format;
8363         unsigned int aligned_height;
8364         struct drm_framebuffer *fb;
8365         struct intel_framebuffer *intel_fb;
8366
8367         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8368         if (!intel_fb) {
8369                 DRM_DEBUG_KMS("failed to alloc fb\n");
8370                 return;
8371         }
8372
8373         fb = &intel_fb->base;
8374
8375         fb->dev = dev;
8376
8377         val = I915_READ(PLANE_CTL(pipe, 0));
8378         if (!(val & PLANE_CTL_ENABLE))
8379                 goto error;
8380
8381         pixel_format = val & PLANE_CTL_FORMAT_MASK;
8382         fourcc = skl_format_to_fourcc(pixel_format,
8383                                       val & PLANE_CTL_ORDER_RGBX,
8384                                       val & PLANE_CTL_ALPHA_MASK);
8385         fb->format = drm_format_info(fourcc);
8386
8387         tiling = val & PLANE_CTL_TILED_MASK;
8388         switch (tiling) {
8389         case PLANE_CTL_TILED_LINEAR:
8390                 fb->modifier = DRM_FORMAT_MOD_LINEAR;
8391                 break;
8392         case PLANE_CTL_TILED_X:
8393                 plane_config->tiling = I915_TILING_X;
8394                 fb->modifier = I915_FORMAT_MOD_X_TILED;
8395                 break;
8396         case PLANE_CTL_TILED_Y:
8397                 fb->modifier = I915_FORMAT_MOD_Y_TILED;
8398                 break;
8399         case PLANE_CTL_TILED_YF:
8400                 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
8401                 break;
8402         default:
8403                 MISSING_CASE(tiling);
8404                 goto error;
8405         }
8406
8407         base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8408         plane_config->base = base;
8409
8410         offset = I915_READ(PLANE_OFFSET(pipe, 0));
8411
8412         val = I915_READ(PLANE_SIZE(pipe, 0));
8413         fb->height = ((val >> 16) & 0xfff) + 1;
8414         fb->width = ((val >> 0) & 0x1fff) + 1;
8415
8416         val = I915_READ(PLANE_STRIDE(pipe, 0));
8417         stride_mult = intel_fb_stride_alignment(fb, 0);
8418         fb->pitches[0] = (val & 0x3ff) * stride_mult;
8419
8420         aligned_height = intel_fb_align_height(fb, 0, fb->height);
8421
8422         plane_config->size = fb->pitches[0] * aligned_height;
8423
8424         DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8425                       pipe_name(pipe), fb->width, fb->height,
8426                       fb->format->cpp[0] * 8, base, fb->pitches[0],
8427                       plane_config->size);
8428
8429         plane_config->fb = intel_fb;
8430         return;
8431
8432 error:
8433         kfree(intel_fb);
8434 }
8435
8436 static void ironlake_get_pfit_config(struct intel_crtc *crtc,
8437                                      struct intel_crtc_state *pipe_config)
8438 {
8439         struct drm_device *dev = crtc->base.dev;
8440         struct drm_i915_private *dev_priv = to_i915(dev);
8441         uint32_t tmp;
8442
8443         tmp = I915_READ(PF_CTL(crtc->pipe));
8444
8445         if (tmp & PF_ENABLE) {
8446                 pipe_config->pch_pfit.enabled = true;
8447                 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8448                 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
8449
8450                 /* We currently do not free assignements of panel fitters on
8451                  * ivb/hsw (since we don't use the higher upscaling modes which
8452                  * differentiates them) so just WARN about this case for now. */
8453                 if (IS_GEN7(dev_priv)) {
8454                         WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8455                                 PF_PIPE_SEL_IVB(crtc->pipe));
8456                 }
8457         }
8458 }
8459
8460 static void
8461 ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8462                                   struct intel_initial_plane_config *plane_config)
8463 {
8464         struct drm_device *dev = crtc->base.dev;
8465         struct drm_i915_private *dev_priv = to_i915(dev);
8466         u32 val, base, offset;
8467         int pipe = crtc->pipe;
8468         int fourcc, pixel_format;
8469         unsigned int aligned_height;
8470         struct drm_framebuffer *fb;
8471         struct intel_framebuffer *intel_fb;
8472
8473         val = I915_READ(DSPCNTR(pipe));
8474         if (!(val & DISPLAY_PLANE_ENABLE))
8475                 return;
8476
8477         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8478         if (!intel_fb) {
8479                 DRM_DEBUG_KMS("failed to alloc fb\n");
8480                 return;
8481         }
8482
8483         fb = &intel_fb->base;
8484
8485         fb->dev = dev;
8486
8487         if (INTEL_GEN(dev_priv) >= 4) {
8488                 if (val & DISPPLANE_TILED) {
8489                         plane_config->tiling = I915_TILING_X;
8490                         fb->modifier = I915_FORMAT_MOD_X_TILED;
8491                 }
8492         }
8493
8494         pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
8495         fourcc = i9xx_format_to_fourcc(pixel_format);
8496         fb->format = drm_format_info(fourcc);
8497
8498         base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8499         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
8500                 offset = I915_READ(DSPOFFSET(pipe));
8501         } else {
8502                 if (plane_config->tiling)
8503                         offset = I915_READ(DSPTILEOFF(pipe));
8504                 else
8505                         offset = I915_READ(DSPLINOFF(pipe));
8506         }
8507         plane_config->base = base;
8508
8509         val = I915_READ(PIPESRC(pipe));
8510         fb->width = ((val >> 16) & 0xfff) + 1;
8511         fb->height = ((val >> 0) & 0xfff) + 1;
8512
8513         val = I915_READ(DSPSTRIDE(pipe));
8514         fb->pitches[0] = val & 0xffffffc0;
8515
8516         aligned_height = intel_fb_align_height(fb, 0, fb->height);
8517
8518         plane_config->size = fb->pitches[0] * aligned_height;
8519
8520         DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8521                       pipe_name(pipe), fb->width, fb->height,
8522                       fb->format->cpp[0] * 8, base, fb->pitches[0],
8523                       plane_config->size);
8524
8525         plane_config->fb = intel_fb;
8526 }
8527
8528 static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
8529                                      struct intel_crtc_state *pipe_config)
8530 {
8531         struct drm_device *dev = crtc->base.dev;
8532         struct drm_i915_private *dev_priv = to_i915(dev);
8533         enum intel_display_power_domain power_domain;
8534         uint32_t tmp;
8535         bool ret;
8536
8537         power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8538         if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8539                 return false;
8540
8541         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8542         pipe_config->shared_dpll = NULL;
8543
8544         ret = false;
8545         tmp = I915_READ(PIPECONF(crtc->pipe));
8546         if (!(tmp & PIPECONF_ENABLE))
8547                 goto out;
8548
8549         switch (tmp & PIPECONF_BPC_MASK) {
8550         case PIPECONF_6BPC:
8551                 pipe_config->pipe_bpp = 18;
8552                 break;
8553         case PIPECONF_8BPC:
8554                 pipe_config->pipe_bpp = 24;
8555                 break;
8556         case PIPECONF_10BPC:
8557                 pipe_config->pipe_bpp = 30;
8558                 break;
8559         case PIPECONF_12BPC:
8560                 pipe_config->pipe_bpp = 36;
8561                 break;
8562         default:
8563                 break;
8564         }
8565
8566         if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8567                 pipe_config->limited_color_range = true;
8568
8569         if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
8570                 struct intel_shared_dpll *pll;
8571                 enum intel_dpll_id pll_id;
8572
8573                 pipe_config->has_pch_encoder = true;
8574
8575                 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8576                 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8577                                           FDI_DP_PORT_WIDTH_SHIFT) + 1;
8578
8579                 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8580
8581                 if (HAS_PCH_IBX(dev_priv)) {
8582                         /*
8583                          * The pipe->pch transcoder and pch transcoder->pll
8584                          * mapping is fixed.
8585                          */
8586                         pll_id = (enum intel_dpll_id) crtc->pipe;
8587                 } else {
8588                         tmp = I915_READ(PCH_DPLL_SEL);
8589                         if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8590                                 pll_id = DPLL_ID_PCH_PLL_B;
8591                         else
8592                                 pll_id= DPLL_ID_PCH_PLL_A;
8593                 }
8594
8595                 pipe_config->shared_dpll =
8596                         intel_get_shared_dpll_by_id(dev_priv, pll_id);
8597                 pll = pipe_config->shared_dpll;
8598
8599                 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8600                                                  &pipe_config->dpll_hw_state));
8601
8602                 tmp = pipe_config->dpll_hw_state.dpll;
8603                 pipe_config->pixel_multiplier =
8604                         ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8605                          >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
8606
8607                 ironlake_pch_clock_get(crtc, pipe_config);
8608         } else {
8609                 pipe_config->pixel_multiplier = 1;
8610         }
8611
8612         intel_get_pipe_timings(crtc, pipe_config);
8613         intel_get_pipe_src_size(crtc, pipe_config);
8614
8615         ironlake_get_pfit_config(crtc, pipe_config);
8616
8617         ret = true;
8618
8619 out:
8620         intel_display_power_put(dev_priv, power_domain);
8621
8622         return ret;
8623 }
8624
8625 static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8626 {
8627         struct drm_device *dev = &dev_priv->drm;
8628         struct intel_crtc *crtc;
8629
8630         for_each_intel_crtc(dev, crtc)
8631                 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
8632                      pipe_name(crtc->pipe));
8633
8634         I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8635         I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8636         I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8637         I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8638         I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
8639         I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
8640              "CPU PWM1 enabled\n");
8641         if (IS_HASWELL(dev_priv))
8642                 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
8643                      "CPU PWM2 enabled\n");
8644         I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
8645              "PCH PWM1 enabled\n");
8646         I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
8647              "Utility pin enabled\n");
8648         I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
8649
8650         /*
8651          * In theory we can still leave IRQs enabled, as long as only the HPD
8652          * interrupts remain enabled. We used to check for that, but since it's
8653          * gen-specific and since we only disable LCPLL after we fully disable
8654          * the interrupts, the check below should be enough.
8655          */
8656         I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
8657 }
8658
8659 static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8660 {
8661         if (IS_HASWELL(dev_priv))
8662                 return I915_READ(D_COMP_HSW);
8663         else
8664                 return I915_READ(D_COMP_BDW);
8665 }
8666
8667 static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8668 {
8669         if (IS_HASWELL(dev_priv)) {
8670                 mutex_lock(&dev_priv->rps.hw_lock);
8671                 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8672                                             val))
8673                         DRM_DEBUG_KMS("Failed to write to D_COMP\n");
8674                 mutex_unlock(&dev_priv->rps.hw_lock);
8675         } else {
8676                 I915_WRITE(D_COMP_BDW, val);
8677                 POSTING_READ(D_COMP_BDW);
8678         }
8679 }
8680
8681 /*
8682  * This function implements pieces of two sequences from BSpec:
8683  * - Sequence for display software to disable LCPLL
8684  * - Sequence for display software to allow package C8+
8685  * The steps implemented here are just the steps that actually touch the LCPLL
8686  * register. Callers should take care of disabling all the display engine
8687  * functions, doing the mode unset, fixing interrupts, etc.
8688  */
8689 static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8690                               bool switch_to_fclk, bool allow_power_down)
8691 {
8692         uint32_t val;
8693
8694         assert_can_disable_lcpll(dev_priv);
8695
8696         val = I915_READ(LCPLL_CTL);
8697
8698         if (switch_to_fclk) {
8699                 val |= LCPLL_CD_SOURCE_FCLK;
8700                 I915_WRITE(LCPLL_CTL, val);
8701
8702                 if (wait_for_us(I915_READ(LCPLL_CTL) &
8703                                 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8704                         DRM_ERROR("Switching to FCLK failed\n");
8705
8706                 val = I915_READ(LCPLL_CTL);
8707         }
8708
8709         val |= LCPLL_PLL_DISABLE;
8710         I915_WRITE(LCPLL_CTL, val);
8711         POSTING_READ(LCPLL_CTL);
8712
8713         if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
8714                 DRM_ERROR("LCPLL still locked\n");
8715
8716         val = hsw_read_dcomp(dev_priv);
8717         val |= D_COMP_COMP_DISABLE;
8718         hsw_write_dcomp(dev_priv, val);
8719         ndelay(100);
8720
8721         if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8722                      1))
8723                 DRM_ERROR("D_COMP RCOMP still in progress\n");
8724
8725         if (allow_power_down) {
8726                 val = I915_READ(LCPLL_CTL);
8727                 val |= LCPLL_POWER_DOWN_ALLOW;
8728                 I915_WRITE(LCPLL_CTL, val);
8729                 POSTING_READ(LCPLL_CTL);
8730         }
8731 }
8732
8733 /*
8734  * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8735  * source.
8736  */
8737 static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
8738 {
8739         uint32_t val;
8740
8741         val = I915_READ(LCPLL_CTL);
8742
8743         if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8744                     LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8745                 return;
8746
8747         /*
8748          * Make sure we're not on PC8 state before disabling PC8, otherwise
8749          * we'll hang the machine. To prevent PC8 state, just enable force_wake.
8750          */
8751         intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
8752
8753         if (val & LCPLL_POWER_DOWN_ALLOW) {
8754                 val &= ~LCPLL_POWER_DOWN_ALLOW;
8755                 I915_WRITE(LCPLL_CTL, val);
8756                 POSTING_READ(LCPLL_CTL);
8757         }
8758
8759         val = hsw_read_dcomp(dev_priv);
8760         val |= D_COMP_COMP_FORCE;
8761         val &= ~D_COMP_COMP_DISABLE;
8762         hsw_write_dcomp(dev_priv, val);
8763
8764         val = I915_READ(LCPLL_CTL);
8765         val &= ~LCPLL_PLL_DISABLE;
8766         I915_WRITE(LCPLL_CTL, val);
8767
8768         if (intel_wait_for_register(dev_priv,
8769                                     LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8770                                     5))
8771                 DRM_ERROR("LCPLL not locked yet\n");
8772
8773         if (val & LCPLL_CD_SOURCE_FCLK) {
8774                 val = I915_READ(LCPLL_CTL);
8775                 val &= ~LCPLL_CD_SOURCE_FCLK;
8776                 I915_WRITE(LCPLL_CTL, val);
8777
8778                 if (wait_for_us((I915_READ(LCPLL_CTL) &
8779                                  LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8780                         DRM_ERROR("Switching back to LCPLL failed\n");
8781         }
8782
8783         intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
8784         intel_update_cdclk(dev_priv);
8785 }
8786
8787 /*
8788  * Package states C8 and deeper are really deep PC states that can only be
8789  * reached when all the devices on the system allow it, so even if the graphics
8790  * device allows PC8+, it doesn't mean the system will actually get to these
8791  * states. Our driver only allows PC8+ when going into runtime PM.
8792  *
8793  * The requirements for PC8+ are that all the outputs are disabled, the power
8794  * well is disabled and most interrupts are disabled, and these are also
8795  * requirements for runtime PM. When these conditions are met, we manually do
8796  * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8797  * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8798  * hang the machine.
8799  *
8800  * When we really reach PC8 or deeper states (not just when we allow it) we lose
8801  * the state of some registers, so when we come back from PC8+ we need to
8802  * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8803  * need to take care of the registers kept by RC6. Notice that this happens even
8804  * if we don't put the device in PCI D3 state (which is what currently happens
8805  * because of the runtime PM support).
8806  *
8807  * For more, read "Display Sequences for Package C8" on the hardware
8808  * documentation.
8809  */
8810 void hsw_enable_pc8(struct drm_i915_private *dev_priv)
8811 {
8812         uint32_t val;
8813
8814         DRM_DEBUG_KMS("Enabling package C8+\n");
8815
8816         if (HAS_PCH_LPT_LP(dev_priv)) {
8817                 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8818                 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8819                 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8820         }
8821
8822         lpt_disable_clkout_dp(dev_priv);
8823         hsw_disable_lcpll(dev_priv, true, true);
8824 }
8825
8826 void hsw_disable_pc8(struct drm_i915_private *dev_priv)
8827 {
8828         uint32_t val;
8829
8830         DRM_DEBUG_KMS("Disabling package C8+\n");
8831
8832         hsw_restore_lcpll(dev_priv);
8833         lpt_init_pch_refclk(dev_priv);
8834
8835         if (HAS_PCH_LPT_LP(dev_priv)) {
8836                 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8837                 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8838                 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8839         }
8840 }
8841
8842 static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8843                                       struct intel_crtc_state *crtc_state)
8844 {
8845         if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
8846                 struct intel_encoder *encoder =
8847                         intel_ddi_get_crtc_new_encoder(crtc_state);
8848
8849                 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8850                         DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8851                                          pipe_name(crtc->pipe));
8852                         return -EINVAL;
8853                 }
8854         }
8855
8856         crtc->lowfreq_avail = false;
8857
8858         return 0;
8859 }
8860
8861 static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8862                                 enum port port,
8863                                 struct intel_crtc_state *pipe_config)
8864 {
8865         enum intel_dpll_id id;
8866
8867         switch (port) {
8868         case PORT_A:
8869                 id = DPLL_ID_SKL_DPLL0;
8870                 break;
8871         case PORT_B:
8872                 id = DPLL_ID_SKL_DPLL1;
8873                 break;
8874         case PORT_C:
8875                 id = DPLL_ID_SKL_DPLL2;
8876                 break;
8877         default:
8878                 DRM_ERROR("Incorrect port type\n");
8879                 return;
8880         }
8881
8882         pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8883 }
8884
8885 static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8886                                 enum port port,
8887                                 struct intel_crtc_state *pipe_config)
8888 {
8889         enum intel_dpll_id id;
8890         u32 temp;
8891
8892         temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8893         id = temp >> (port * 3 + 1);
8894
8895         if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8896                 return;
8897
8898         pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8899 }
8900
8901 static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8902                                 enum port port,
8903                                 struct intel_crtc_state *pipe_config)
8904 {
8905         enum intel_dpll_id id;
8906         uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8907
8908         switch (ddi_pll_sel) {
8909         case PORT_CLK_SEL_WRPLL1:
8910                 id = DPLL_ID_WRPLL1;
8911                 break;
8912         case PORT_CLK_SEL_WRPLL2:
8913                 id = DPLL_ID_WRPLL2;
8914                 break;
8915         case PORT_CLK_SEL_SPLL:
8916                 id = DPLL_ID_SPLL;
8917                 break;
8918         case PORT_CLK_SEL_LCPLL_810:
8919                 id = DPLL_ID_LCPLL_810;
8920                 break;
8921         case PORT_CLK_SEL_LCPLL_1350:
8922                 id = DPLL_ID_LCPLL_1350;
8923                 break;
8924         case PORT_CLK_SEL_LCPLL_2700:
8925                 id = DPLL_ID_LCPLL_2700;
8926                 break;
8927         default:
8928                 MISSING_CASE(ddi_pll_sel);
8929                 /* fall through */
8930         case PORT_CLK_SEL_NONE:
8931                 return;
8932         }
8933
8934         pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8935 }
8936
8937 static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
8938                                      struct intel_crtc_state *pipe_config,
8939                                      u64 *power_domain_mask)
8940 {
8941         struct drm_device *dev = crtc->base.dev;
8942         struct drm_i915_private *dev_priv = to_i915(dev);
8943         enum intel_display_power_domain power_domain;
8944         u32 tmp;
8945
8946         /*
8947          * The pipe->transcoder mapping is fixed with the exception of the eDP
8948          * transcoder handled below.
8949          */
8950         pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8951
8952         /*
8953          * XXX: Do intel_display_power_get_if_enabled before reading this (for
8954          * consistency and less surprising code; it's in always on power).
8955          */
8956         tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8957         if (tmp & TRANS_DDI_FUNC_ENABLE) {
8958                 enum pipe trans_edp_pipe;
8959                 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8960                 default:
8961                         WARN(1, "unknown pipe linked to edp transcoder\n");
8962                 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8963                 case TRANS_DDI_EDP_INPUT_A_ON:
8964                         trans_edp_pipe = PIPE_A;
8965                         break;
8966                 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8967                         trans_edp_pipe = PIPE_B;
8968                         break;
8969                 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8970                         trans_edp_pipe = PIPE_C;
8971                         break;
8972                 }
8973
8974                 if (trans_edp_pipe == crtc->pipe)
8975                         pipe_config->cpu_transcoder = TRANSCODER_EDP;
8976         }
8977
8978         power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
8979         if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8980                 return false;
8981         *power_domain_mask |= BIT_ULL(power_domain);
8982
8983         tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
8984
8985         return tmp & PIPECONF_ENABLE;
8986 }
8987
8988 static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
8989                                          struct intel_crtc_state *pipe_config,
8990                                          u64 *power_domain_mask)
8991 {
8992         struct drm_device *dev = crtc->base.dev;
8993         struct drm_i915_private *dev_priv = to_i915(dev);
8994         enum intel_display_power_domain power_domain;
8995         enum port port;
8996         enum transcoder cpu_transcoder;
8997         u32 tmp;
8998
8999         for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9000                 if (port == PORT_A)
9001                         cpu_transcoder = TRANSCODER_DSI_A;
9002                 else
9003                         cpu_transcoder = TRANSCODER_DSI_C;
9004
9005                 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9006                 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9007                         continue;
9008                 *power_domain_mask |= BIT_ULL(power_domain);
9009
9010                 /*
9011                  * The PLL needs to be enabled with a valid divider
9012                  * configuration, otherwise accessing DSI registers will hang
9013                  * the machine. See BSpec North Display Engine
9014                  * registers/MIPI[BXT]. We can break out here early, since we
9015                  * need the same DSI PLL to be enabled for both DSI ports.
9016                  */
9017                 if (!intel_dsi_pll_is_enabled(dev_priv))
9018                         break;
9019
9020                 /* XXX: this works for video mode only */
9021                 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9022                 if (!(tmp & DPI_ENABLE))
9023                         continue;
9024
9025                 tmp = I915_READ(MIPI_CTRL(port));
9026                 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9027                         continue;
9028
9029                 pipe_config->cpu_transcoder = cpu_transcoder;
9030                 break;
9031         }
9032
9033         return transcoder_is_dsi(pipe_config->cpu_transcoder);
9034 }
9035
9036 static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
9037                                        struct intel_crtc_state *pipe_config)
9038 {
9039         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9040         struct intel_shared_dpll *pll;
9041         enum port port;
9042         uint32_t tmp;
9043
9044         tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9045
9046         port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9047
9048         if (IS_GEN9_BC(dev_priv))
9049                 skylake_get_ddi_pll(dev_priv, port, pipe_config);
9050         else if (IS_GEN9_LP(dev_priv))
9051                 bxt_get_ddi_pll(dev_priv, port, pipe_config);
9052         else
9053                 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9054
9055         pll = pipe_config->shared_dpll;
9056         if (pll) {
9057                 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9058                                                  &pipe_config->dpll_hw_state));
9059         }
9060
9061         /*
9062          * Haswell has only FDI/PCH transcoder A. It is which is connected to
9063          * DDI E. So just check whether this pipe is wired to DDI E and whether
9064          * the PCH transcoder is on.
9065          */
9066         if (INTEL_GEN(dev_priv) < 9 &&
9067             (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
9068                 pipe_config->has_pch_encoder = true;
9069
9070                 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9071                 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9072                                           FDI_DP_PORT_WIDTH_SHIFT) + 1;
9073
9074                 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9075         }
9076 }
9077
9078 static bool haswell_get_pipe_config(struct intel_crtc *crtc,
9079                                     struct intel_crtc_state *pipe_config)
9080 {
9081         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9082         enum intel_display_power_domain power_domain;
9083         u64 power_domain_mask;
9084         bool active;
9085
9086         power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9087         if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9088                 return false;
9089         power_domain_mask = BIT_ULL(power_domain);
9090
9091         pipe_config->shared_dpll = NULL;
9092
9093         active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
9094
9095         if (IS_GEN9_LP(dev_priv) &&
9096             bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9097                 WARN_ON(active);
9098                 active = true;
9099         }
9100
9101         if (!active)
9102                 goto out;
9103
9104         if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
9105                 haswell_get_ddi_port_state(crtc, pipe_config);
9106                 intel_get_pipe_timings(crtc, pipe_config);
9107         }
9108
9109         intel_get_pipe_src_size(crtc, pipe_config);
9110
9111         pipe_config->gamma_mode =
9112                 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9113
9114         if (INTEL_GEN(dev_priv) >= 9) {
9115                 intel_crtc_init_scalers(crtc, pipe_config);
9116
9117                 pipe_config->scaler_state.scaler_id = -1;
9118                 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9119         }
9120
9121         power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9122         if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9123                 power_domain_mask |= BIT_ULL(power_domain);
9124                 if (INTEL_GEN(dev_priv) >= 9)
9125                         skylake_get_pfit_config(crtc, pipe_config);
9126                 else
9127                         ironlake_get_pfit_config(crtc, pipe_config);
9128         }
9129
9130         if (IS_HASWELL(dev_priv))
9131                 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9132                         (I915_READ(IPS_CTL) & IPS_ENABLE);
9133
9134         if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9135             !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
9136                 pipe_config->pixel_multiplier =
9137                         I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9138         } else {
9139                 pipe_config->pixel_multiplier = 1;
9140         }
9141
9142 out:
9143         for_each_power_domain(power_domain, power_domain_mask)
9144                 intel_display_power_put(dev_priv, power_domain);
9145
9146         return active;
9147 }
9148
9149 static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
9150 {
9151         struct drm_i915_private *dev_priv =
9152                 to_i915(plane_state->base.plane->dev);
9153         const struct drm_framebuffer *fb = plane_state->base.fb;
9154         const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9155         u32 base;
9156
9157         if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9158                 base = obj->phys_handle->busaddr;
9159         else
9160                 base = intel_plane_ggtt_offset(plane_state);
9161
9162         base += plane_state->main.offset;
9163
9164         /* ILK+ do this automagically */
9165         if (HAS_GMCH_DISPLAY(dev_priv) &&
9166             plane_state->base.rotation & DRM_ROTATE_180)
9167                 base += (plane_state->base.crtc_h *
9168                          plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9169
9170         return base;
9171 }
9172
9173 static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9174 {
9175         int x = plane_state->base.crtc_x;
9176         int y = plane_state->base.crtc_y;
9177         u32 pos = 0;
9178
9179         if (x < 0) {
9180                 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9181                 x = -x;
9182         }
9183         pos |= x << CURSOR_X_SHIFT;
9184
9185         if (y < 0) {
9186                 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9187                 y = -y;
9188         }
9189         pos |= y << CURSOR_Y_SHIFT;
9190
9191         return pos;
9192 }
9193
9194 static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9195 {
9196         const struct drm_mode_config *config =
9197                 &plane_state->base.plane->dev->mode_config;
9198         int width = plane_state->base.crtc_w;
9199         int height = plane_state->base.crtc_h;
9200
9201         return width > 0 && width <= config->cursor_width &&
9202                 height > 0 && height <= config->cursor_height;
9203 }
9204
9205 static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9206                               struct intel_plane_state *plane_state)
9207 {
9208         const struct drm_framebuffer *fb = plane_state->base.fb;
9209         int src_x, src_y;
9210         u32 offset;
9211         int ret;
9212
9213         ret = drm_plane_helper_check_state(&plane_state->base,
9214                                            &plane_state->clip,
9215                                            DRM_PLANE_HELPER_NO_SCALING,
9216                                            DRM_PLANE_HELPER_NO_SCALING,
9217                                            true, true);
9218         if (ret)
9219                 return ret;
9220
9221         if (!fb)
9222                 return 0;
9223
9224         if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9225                 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9226                 return -EINVAL;
9227         }
9228
9229         src_x = plane_state->base.src_x >> 16;
9230         src_y = plane_state->base.src_y >> 16;
9231
9232         intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9233         offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9234
9235         if (src_x != 0 || src_y != 0) {
9236                 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9237                 return -EINVAL;
9238         }
9239
9240         plane_state->main.offset = offset;
9241
9242         return 0;
9243 }
9244
9245 static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9246                            const struct intel_plane_state *plane_state)
9247 {
9248         const struct drm_framebuffer *fb = plane_state->base.fb;
9249
9250         return CURSOR_ENABLE |
9251                 CURSOR_GAMMA_ENABLE |
9252                 CURSOR_FORMAT_ARGB |
9253                 CURSOR_STRIDE(fb->pitches[0]);
9254 }
9255
9256 static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9257 {
9258         int width = plane_state->base.crtc_w;
9259
9260         /*
9261          * 845g/865g are only limited by the width of their cursors,
9262          * the height is arbitrary up to the precision of the register.
9263          */
9264         return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
9265 }
9266
9267 static int i845_check_cursor(struct intel_plane *plane,
9268                              struct intel_crtc_state *crtc_state,
9269                              struct intel_plane_state *plane_state)
9270 {
9271         const struct drm_framebuffer *fb = plane_state->base.fb;
9272         int ret;
9273
9274         ret = intel_check_cursor(crtc_state, plane_state);
9275         if (ret)
9276                 return ret;
9277
9278         /* if we want to turn off the cursor ignore width and height */
9279         if (!fb)
9280                 return 0;
9281
9282         /* Check for which cursor types we support */
9283         if (!i845_cursor_size_ok(plane_state)) {
9284                 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9285                           plane_state->base.crtc_w,
9286                           plane_state->base.crtc_h);
9287                 return -EINVAL;
9288         }
9289
9290         switch (fb->pitches[0]) {
9291         case 256:
9292         case 512:
9293         case 1024:
9294         case 2048:
9295                 break;
9296         default:
9297                 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9298                               fb->pitches[0]);
9299                 return -EINVAL;
9300         }
9301
9302         plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9303
9304         return 0;
9305 }
9306
9307 static void i845_update_cursor(struct intel_plane *plane,
9308                                const struct intel_crtc_state *crtc_state,
9309                                const struct intel_plane_state *plane_state)
9310 {
9311         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9312         u32 cntl = 0, base = 0, pos = 0, size = 0;
9313         unsigned long irqflags;
9314
9315         if (plane_state && plane_state->base.visible) {
9316                 unsigned int width = plane_state->base.crtc_w;
9317                 unsigned int height = plane_state->base.crtc_h;
9318
9319                 cntl = plane_state->ctl;
9320                 size = (height << 12) | width;
9321
9322                 base = intel_cursor_base(plane_state);
9323                 pos = intel_cursor_position(plane_state);
9324         }
9325
9326         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9327
9328         /* On these chipsets we can only modify the base/size/stride
9329          * whilst the cursor is disabled.
9330          */
9331         if (plane->cursor.base != base ||
9332             plane->cursor.size != size ||
9333             plane->cursor.cntl != cntl) {
9334                 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9335                 I915_WRITE_FW(CURBASE(PIPE_A), base);
9336                 I915_WRITE_FW(CURSIZE, size);
9337                 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9338                 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9339
9340                 plane->cursor.base = base;
9341                 plane->cursor.size = size;
9342                 plane->cursor.cntl = cntl;
9343         } else {
9344                 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9345         }
9346
9347         POSTING_READ_FW(CURCNTR(PIPE_A));
9348
9349         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9350 }
9351
9352 static void i845_disable_cursor(struct intel_plane *plane,
9353                                 struct intel_crtc *crtc)
9354 {
9355         i845_update_cursor(plane, NULL, NULL);
9356 }
9357
9358 static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9359                            const struct intel_plane_state *plane_state)
9360 {
9361         struct drm_i915_private *dev_priv =
9362                 to_i915(plane_state->base.plane->dev);
9363         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
9364         u32 cntl;
9365
9366         cntl = MCURSOR_GAMMA_ENABLE;
9367
9368         if (HAS_DDI(dev_priv))
9369                 cntl |= CURSOR_PIPE_CSC_ENABLE;
9370
9371         cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
9372
9373         switch (plane_state->base.crtc_w) {
9374         case 64:
9375                 cntl |= CURSOR_MODE_64_ARGB_AX;
9376                 break;
9377         case 128:
9378                 cntl |= CURSOR_MODE_128_ARGB_AX;
9379                 break;
9380         case 256:
9381                 cntl |= CURSOR_MODE_256_ARGB_AX;
9382                 break;
9383         default:
9384                 MISSING_CASE(plane_state->base.crtc_w);
9385                 return 0;
9386         }
9387
9388         if (plane_state->base.rotation & DRM_ROTATE_180)
9389                 cntl |= CURSOR_ROTATE_180;
9390
9391         return cntl;
9392 }
9393
9394 static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
9395 {
9396         struct drm_i915_private *dev_priv =
9397                 to_i915(plane_state->base.plane->dev);
9398         int width = plane_state->base.crtc_w;
9399         int height = plane_state->base.crtc_h;
9400
9401         if (!intel_cursor_size_ok(plane_state))
9402                 return false;
9403
9404         /* Cursor width is limited to a few power-of-two sizes */
9405         switch (width) {
9406         case 256:
9407         case 128:
9408         case 64:
9409                 break;
9410         default:
9411                 return false;
9412         }
9413
9414         /*
9415          * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9416          * height from 8 lines up to the cursor width, when the
9417          * cursor is not rotated. Everything else requires square
9418          * cursors.
9419          */
9420         if (HAS_CUR_FBC(dev_priv) &&
9421             plane_state->base.rotation & DRM_ROTATE_0) {
9422                 if (height < 8 || height > width)
9423                         return false;
9424         } else {
9425                 if (height != width)
9426                         return false;
9427         }
9428
9429         return true;
9430 }
9431
9432 static int i9xx_check_cursor(struct intel_plane *plane,
9433                              struct intel_crtc_state *crtc_state,
9434                              struct intel_plane_state *plane_state)
9435 {
9436         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9437         const struct drm_framebuffer *fb = plane_state->base.fb;
9438         enum pipe pipe = plane->pipe;
9439         int ret;
9440
9441         ret = intel_check_cursor(crtc_state, plane_state);
9442         if (ret)
9443                 return ret;
9444
9445         /* if we want to turn off the cursor ignore width and height */
9446         if (!fb)
9447                 return 0;
9448
9449         /* Check for which cursor types we support */
9450         if (!i9xx_cursor_size_ok(plane_state)) {
9451                 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9452                           plane_state->base.crtc_w,
9453                           plane_state->base.crtc_h);
9454                 return -EINVAL;
9455         }
9456
9457         if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9458                 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9459                               fb->pitches[0], plane_state->base.crtc_w);
9460                 return -EINVAL;
9461         }
9462
9463         /*
9464          * There's something wrong with the cursor on CHV pipe C.
9465          * If it straddles the left edge of the screen then
9466          * moving it away from the edge or disabling it often
9467          * results in a pipe underrun, and often that can lead to
9468          * dead pipe (constant underrun reported, and it scans
9469          * out just a solid color). To recover from that, the
9470          * display power well must be turned off and on again.
9471          * Refuse the put the cursor into that compromised position.
9472          */
9473         if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9474             plane_state->base.visible && plane_state->base.crtc_x < 0) {
9475                 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9476                 return -EINVAL;
9477         }
9478
9479         plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9480
9481         return 0;
9482 }
9483
9484 static void i9xx_update_cursor(struct intel_plane *plane,
9485                                const struct intel_crtc_state *crtc_state,
9486                                const struct intel_plane_state *plane_state)
9487 {
9488         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9489         enum pipe pipe = plane->pipe;
9490         u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
9491         unsigned long irqflags;
9492
9493         if (plane_state && plane_state->base.visible) {
9494                 cntl = plane_state->ctl;
9495
9496                 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9497                         fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9498
9499                 base = intel_cursor_base(plane_state);
9500                 pos = intel_cursor_position(plane_state);
9501         }
9502
9503         spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9504
9505         /*
9506          * On some platforms writing CURCNTR first will also
9507          * cause CURPOS to be armed by the CURBASE write.
9508          * Without the CURCNTR write the CURPOS write would
9509          * arm itself.
9510          *
9511          * CURCNTR and CUR_FBC_CTL are always
9512          * armed by the CURBASE write only.
9513          */
9514         if (plane->cursor.base != base ||
9515             plane->cursor.size != fbc_ctl ||
9516             plane->cursor.cntl != cntl) {
9517                 I915_WRITE_FW(CURCNTR(pipe), cntl);
9518                 if (HAS_CUR_FBC(dev_priv))
9519                         I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9520                 I915_WRITE_FW(CURPOS(pipe), pos);
9521                 I915_WRITE_FW(CURBASE(pipe), base);
9522
9523                 plane->cursor.base = base;
9524                 plane->cursor.size = fbc_ctl;
9525                 plane->cursor.cntl = cntl;
9526         } else {
9527                 I915_WRITE_FW(CURPOS(pipe), pos);
9528         }
9529
9530         POSTING_READ_FW(CURBASE(pipe));
9531
9532         spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9533 }
9534
9535 static void i9xx_disable_cursor(struct intel_plane *plane,
9536                                 struct intel_crtc *crtc)
9537 {
9538         i9xx_update_cursor(plane, NULL, NULL);
9539 }
9540
9541
9542 /* VESA 640x480x72Hz mode to set on the pipe */
9543 static struct drm_display_mode load_detect_mode = {
9544         DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9545                  704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9546 };
9547
9548 struct drm_framebuffer *
9549 intel_framebuffer_create(struct drm_i915_gem_object *obj,
9550                          struct drm_mode_fb_cmd2 *mode_cmd)
9551 {
9552         struct intel_framebuffer *intel_fb;
9553         int ret;
9554
9555         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9556         if (!intel_fb)
9557                 return ERR_PTR(-ENOMEM);
9558
9559         ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
9560         if (ret)
9561                 goto err;
9562
9563         return &intel_fb->base;
9564
9565 err:
9566         kfree(intel_fb);
9567         return ERR_PTR(ret);
9568 }
9569
9570 static u32
9571 intel_framebuffer_pitch_for_width(int width, int bpp)
9572 {
9573         u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9574         return ALIGN(pitch, 64);
9575 }
9576
9577 static u32
9578 intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9579 {
9580         u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
9581         return PAGE_ALIGN(pitch * mode->vdisplay);
9582 }
9583
9584 static struct drm_framebuffer *
9585 intel_framebuffer_create_for_mode(struct drm_device *dev,
9586                                   struct drm_display_mode *mode,
9587                                   int depth, int bpp)
9588 {
9589         struct drm_framebuffer *fb;
9590         struct drm_i915_gem_object *obj;
9591         struct drm_mode_fb_cmd2 mode_cmd = { 0 };
9592
9593         obj = i915_gem_object_create(to_i915(dev),
9594                                     intel_framebuffer_size_for_mode(mode, bpp));
9595         if (IS_ERR(obj))
9596                 return ERR_CAST(obj);
9597
9598         mode_cmd.width = mode->hdisplay;
9599         mode_cmd.height = mode->vdisplay;
9600         mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9601                                                                 bpp);
9602         mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
9603
9604         fb = intel_framebuffer_create(obj, &mode_cmd);
9605         if (IS_ERR(fb))
9606                 i915_gem_object_put(obj);
9607
9608         return fb;
9609 }
9610
9611 static struct drm_framebuffer *
9612 mode_fits_in_fbdev(struct drm_device *dev,
9613                    struct drm_display_mode *mode)
9614 {
9615 #ifdef CONFIG_DRM_FBDEV_EMULATION
9616         struct drm_i915_private *dev_priv = to_i915(dev);
9617         struct drm_i915_gem_object *obj;
9618         struct drm_framebuffer *fb;
9619
9620         if (!dev_priv->fbdev)
9621                 return NULL;
9622
9623         if (!dev_priv->fbdev->fb)
9624                 return NULL;
9625
9626         obj = dev_priv->fbdev->fb->obj;
9627         BUG_ON(!obj);
9628
9629         fb = &dev_priv->fbdev->fb->base;
9630         if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9631                                                                fb->format->cpp[0] * 8))
9632                 return NULL;
9633
9634         if (obj->base.size < mode->vdisplay * fb->pitches[0])
9635                 return NULL;
9636
9637         drm_framebuffer_reference(fb);
9638         return fb;
9639 #else
9640         return NULL;
9641 #endif
9642 }
9643
9644 static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9645                                            struct drm_crtc *crtc,
9646                                            struct drm_display_mode *mode,
9647                                            struct drm_framebuffer *fb,
9648                                            int x, int y)
9649 {
9650         struct drm_plane_state *plane_state;
9651         int hdisplay, vdisplay;
9652         int ret;
9653
9654         plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9655         if (IS_ERR(plane_state))
9656                 return PTR_ERR(plane_state);
9657
9658         if (mode)
9659                 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
9660         else
9661                 hdisplay = vdisplay = 0;
9662
9663         ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9664         if (ret)
9665                 return ret;
9666         drm_atomic_set_fb_for_plane(plane_state, fb);
9667         plane_state->crtc_x = 0;
9668         plane_state->crtc_y = 0;
9669         plane_state->crtc_w = hdisplay;
9670         plane_state->crtc_h = vdisplay;
9671         plane_state->src_x = x << 16;
9672         plane_state->src_y = y << 16;
9673         plane_state->src_w = hdisplay << 16;
9674         plane_state->src_h = vdisplay << 16;
9675
9676         return 0;
9677 }
9678
9679 int intel_get_load_detect_pipe(struct drm_connector *connector,
9680                                struct drm_display_mode *mode,
9681                                struct intel_load_detect_pipe *old,
9682                                struct drm_modeset_acquire_ctx *ctx)
9683 {
9684         struct intel_crtc *intel_crtc;
9685         struct intel_encoder *intel_encoder =
9686                 intel_attached_encoder(connector);
9687         struct drm_crtc *possible_crtc;
9688         struct drm_encoder *encoder = &intel_encoder->base;
9689         struct drm_crtc *crtc = NULL;
9690         struct drm_device *dev = encoder->dev;
9691         struct drm_i915_private *dev_priv = to_i915(dev);
9692         struct drm_framebuffer *fb;
9693         struct drm_mode_config *config = &dev->mode_config;
9694         struct drm_atomic_state *state = NULL, *restore_state = NULL;
9695         struct drm_connector_state *connector_state;
9696         struct intel_crtc_state *crtc_state;
9697         int ret, i = -1;
9698
9699         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
9700                       connector->base.id, connector->name,
9701                       encoder->base.id, encoder->name);
9702
9703         old->restore_state = NULL;
9704
9705         WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
9706
9707         /*
9708          * Algorithm gets a little messy:
9709          *
9710          *   - if the connector already has an assigned crtc, use it (but make
9711          *     sure it's on first)
9712          *
9713          *   - try to find the first unused crtc that can drive this connector,
9714          *     and use that if we find one
9715          */
9716
9717         /* See if we already have a CRTC for this connector */
9718         if (connector->state->crtc) {
9719                 crtc = connector->state->crtc;
9720
9721                 ret = drm_modeset_lock(&crtc->mutex, ctx);
9722                 if (ret)
9723                         goto fail;
9724
9725                 /* Make sure the crtc and connector are running */
9726                 goto found;
9727         }
9728
9729         /* Find an unused one (if possible) */
9730         for_each_crtc(dev, possible_crtc) {
9731                 i++;
9732                 if (!(encoder->possible_crtcs & (1 << i)))
9733                         continue;
9734
9735                 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9736                 if (ret)
9737                         goto fail;
9738
9739                 if (possible_crtc->state->enable) {
9740                         drm_modeset_unlock(&possible_crtc->mutex);
9741                         continue;
9742                 }
9743
9744                 crtc = possible_crtc;
9745                 break;
9746         }
9747
9748         /*
9749          * If we didn't find an unused CRTC, don't use any.
9750          */
9751         if (!crtc) {
9752                 DRM_DEBUG_KMS("no pipe available for load-detect\n");
9753                 ret = -ENODEV;
9754                 goto fail;
9755         }
9756
9757 found:
9758         intel_crtc = to_intel_crtc(crtc);
9759
9760         ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9761         if (ret)
9762                 goto fail;
9763
9764         state = drm_atomic_state_alloc(dev);
9765         restore_state = drm_atomic_state_alloc(dev);
9766         if (!state || !restore_state) {
9767                 ret = -ENOMEM;
9768                 goto fail;
9769         }
9770
9771         state->acquire_ctx = ctx;
9772         restore_state->acquire_ctx = ctx;
9773
9774         connector_state = drm_atomic_get_connector_state(state, connector);
9775         if (IS_ERR(connector_state)) {
9776                 ret = PTR_ERR(connector_state);
9777                 goto fail;
9778         }
9779
9780         ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9781         if (ret)
9782                 goto fail;
9783
9784         crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9785         if (IS_ERR(crtc_state)) {
9786                 ret = PTR_ERR(crtc_state);
9787                 goto fail;
9788         }
9789
9790         crtc_state->base.active = crtc_state->base.enable = true;
9791
9792         if (!mode)
9793                 mode = &load_detect_mode;
9794
9795         /* We need a framebuffer large enough to accommodate all accesses
9796          * that the plane may generate whilst we perform load detection.
9797          * We can not rely on the fbcon either being present (we get called
9798          * during its initialisation to detect all boot displays, or it may
9799          * not even exist) or that it is large enough to satisfy the
9800          * requested mode.
9801          */
9802         fb = mode_fits_in_fbdev(dev, mode);
9803         if (fb == NULL) {
9804                 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
9805                 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9806         } else
9807                 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
9808         if (IS_ERR(fb)) {
9809                 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
9810                 ret = PTR_ERR(fb);
9811                 goto fail;
9812         }
9813
9814         ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9815         if (ret)
9816                 goto fail;
9817
9818         drm_framebuffer_unreference(fb);
9819
9820         ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9821         if (ret)
9822                 goto fail;
9823
9824         ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9825         if (!ret)
9826                 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9827         if (!ret)
9828                 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9829         if (ret) {
9830                 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9831                 goto fail;
9832         }
9833
9834         ret = drm_atomic_commit(state);
9835         if (ret) {
9836                 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
9837                 goto fail;
9838         }
9839
9840         old->restore_state = restore_state;
9841         drm_atomic_state_put(state);
9842
9843         /* let the connector get through one full cycle before testing */
9844         intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
9845         return true;
9846
9847 fail:
9848         if (state) {
9849                 drm_atomic_state_put(state);
9850                 state = NULL;
9851         }
9852         if (restore_state) {
9853                 drm_atomic_state_put(restore_state);
9854                 restore_state = NULL;
9855         }
9856
9857         if (ret == -EDEADLK)
9858                 return ret;
9859
9860         return false;
9861 }
9862
9863 void intel_release_load_detect_pipe(struct drm_connector *connector,
9864                                     struct intel_load_detect_pipe *old,
9865                                     struct drm_modeset_acquire_ctx *ctx)
9866 {
9867         struct intel_encoder *intel_encoder =
9868                 intel_attached_encoder(connector);
9869         struct drm_encoder *encoder = &intel_encoder->base;
9870         struct drm_atomic_state *state = old->restore_state;
9871         int ret;
9872
9873         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
9874                       connector->base.id, connector->name,
9875                       encoder->base.id, encoder->name);
9876
9877         if (!state)
9878                 return;
9879
9880         ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
9881         if (ret)
9882                 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
9883         drm_atomic_state_put(state);
9884 }
9885
9886 static int i9xx_pll_refclk(struct drm_device *dev,
9887                            const struct intel_crtc_state *pipe_config)
9888 {
9889         struct drm_i915_private *dev_priv = to_i915(dev);
9890         u32 dpll = pipe_config->dpll_hw_state.dpll;
9891
9892         if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
9893                 return dev_priv->vbt.lvds_ssc_freq;
9894         else if (HAS_PCH_SPLIT(dev_priv))
9895                 return 120000;
9896         else if (!IS_GEN2(dev_priv))
9897                 return 96000;
9898         else
9899                 return 48000;
9900 }
9901
9902 /* Returns the clock of the currently programmed mode of the given pipe. */
9903 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
9904                                 struct intel_crtc_state *pipe_config)
9905 {
9906         struct drm_device *dev = crtc->base.dev;
9907         struct drm_i915_private *dev_priv = to_i915(dev);
9908         int pipe = pipe_config->cpu_transcoder;
9909         u32 dpll = pipe_config->dpll_hw_state.dpll;
9910         u32 fp;
9911         struct dpll clock;
9912         int port_clock;
9913         int refclk = i9xx_pll_refclk(dev, pipe_config);
9914
9915         if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
9916                 fp = pipe_config->dpll_hw_state.fp0;
9917         else
9918                 fp = pipe_config->dpll_hw_state.fp1;
9919
9920         clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
9921         if (IS_PINEVIEW(dev_priv)) {
9922                 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9923                 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
9924         } else {
9925                 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9926                 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9927         }
9928
9929         if (!IS_GEN2(dev_priv)) {
9930                 if (IS_PINEVIEW(dev_priv))
9931                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9932                                 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
9933                 else
9934                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
9935                                DPLL_FPA01_P1_POST_DIV_SHIFT);
9936
9937                 switch (dpll & DPLL_MODE_MASK) {
9938                 case DPLLB_MODE_DAC_SERIAL:
9939                         clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9940                                 5 : 10;
9941                         break;
9942                 case DPLLB_MODE_LVDS:
9943                         clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9944                                 7 : 14;
9945                         break;
9946                 default:
9947                         DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
9948                                   "mode\n", (int)(dpll & DPLL_MODE_MASK));
9949                         return;
9950                 }
9951
9952                 if (IS_PINEVIEW(dev_priv))
9953                         port_clock = pnv_calc_dpll_params(refclk, &clock);
9954                 else
9955                         port_clock = i9xx_calc_dpll_params(refclk, &clock);
9956         } else {
9957                 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
9958                 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
9959
9960                 if (is_lvds) {
9961                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9962                                        DPLL_FPA01_P1_POST_DIV_SHIFT);
9963
9964                         if (lvds & LVDS_CLKB_POWER_UP)
9965                                 clock.p2 = 7;
9966                         else
9967                                 clock.p2 = 14;
9968                 } else {
9969                         if (dpll & PLL_P1_DIVIDE_BY_TWO)
9970                                 clock.p1 = 2;
9971                         else {
9972                                 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9973                                             DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9974                         }
9975                         if (dpll & PLL_P2_DIVIDE_BY_4)
9976                                 clock.p2 = 4;
9977                         else
9978                                 clock.p2 = 2;
9979                 }
9980
9981                 port_clock = i9xx_calc_dpll_params(refclk, &clock);
9982         }
9983
9984         /*
9985          * This value includes pixel_multiplier. We will use
9986          * port_clock to compute adjusted_mode.crtc_clock in the
9987          * encoder's get_config() function.
9988          */
9989         pipe_config->port_clock = port_clock;
9990 }
9991
9992 int intel_dotclock_calculate(int link_freq,
9993                              const struct intel_link_m_n *m_n)
9994 {
9995         /*
9996          * The calculation for the data clock is:
9997          * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
9998          * But we want to avoid losing precison if possible, so:
9999          * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
10000          *
10001          * and the link clock is simpler:
10002          * link_clock = (m * link_clock) / n
10003          */
10004
10005         if (!m_n->link_n)
10006                 return 0;
10007
10008         return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10009 }
10010
10011 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
10012                                    struct intel_crtc_state *pipe_config)
10013 {
10014         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10015
10016         /* read out port_clock from the DPLL */
10017         i9xx_crtc_clock_get(crtc, pipe_config);
10018
10019         /*
10020          * In case there is an active pipe without active ports,
10021          * we may need some idea for the dotclock anyway.
10022          * Calculate one based on the FDI configuration.
10023          */
10024         pipe_config->base.adjusted_mode.crtc_clock =
10025                 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
10026                                          &pipe_config->fdi_m_n);
10027 }
10028
10029 /** Returns the currently programmed mode of the given pipe. */
10030 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10031                                              struct drm_crtc *crtc)
10032 {
10033         struct drm_i915_private *dev_priv = to_i915(dev);
10034         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10035         enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
10036         struct drm_display_mode *mode;
10037         struct intel_crtc_state *pipe_config;
10038         int htot = I915_READ(HTOTAL(cpu_transcoder));
10039         int hsync = I915_READ(HSYNC(cpu_transcoder));
10040         int vtot = I915_READ(VTOTAL(cpu_transcoder));
10041         int vsync = I915_READ(VSYNC(cpu_transcoder));
10042         enum pipe pipe = intel_crtc->pipe;
10043
10044         mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10045         if (!mode)
10046                 return NULL;
10047
10048         pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10049         if (!pipe_config) {
10050                 kfree(mode);
10051                 return NULL;
10052         }
10053
10054         /*
10055          * Construct a pipe_config sufficient for getting the clock info
10056          * back out of crtc_clock_get.
10057          *
10058          * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10059          * to use a real value here instead.
10060          */
10061         pipe_config->cpu_transcoder = (enum transcoder) pipe;
10062         pipe_config->pixel_multiplier = 1;
10063         pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10064         pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10065         pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10066         i9xx_crtc_clock_get(intel_crtc, pipe_config);
10067
10068         mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
10069         mode->hdisplay = (htot & 0xffff) + 1;
10070         mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10071         mode->hsync_start = (hsync & 0xffff) + 1;
10072         mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10073         mode->vdisplay = (vtot & 0xffff) + 1;
10074         mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10075         mode->vsync_start = (vsync & 0xffff) + 1;
10076         mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10077
10078         drm_mode_set_name(mode);
10079
10080         kfree(pipe_config);
10081
10082         return mode;
10083 }
10084
10085 static void intel_crtc_destroy(struct drm_crtc *crtc)
10086 {
10087         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10088         struct drm_device *dev = crtc->dev;
10089         struct intel_flip_work *work;
10090
10091         spin_lock_irq(&dev->event_lock);
10092         work = intel_crtc->flip_work;
10093         intel_crtc->flip_work = NULL;
10094         spin_unlock_irq(&dev->event_lock);
10095
10096         if (work) {
10097                 cancel_work_sync(&work->mmio_work);
10098                 cancel_work_sync(&work->unpin_work);
10099                 kfree(work);
10100         }
10101
10102         drm_crtc_cleanup(crtc);
10103
10104         kfree(intel_crtc);
10105 }
10106
10107 static void intel_unpin_work_fn(struct work_struct *__work)
10108 {
10109         struct intel_flip_work *work =
10110                 container_of(__work, struct intel_flip_work, unpin_work);
10111         struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10112         struct drm_device *dev = crtc->base.dev;
10113         struct drm_plane *primary = crtc->base.primary;
10114
10115         if (is_mmio_work(work))
10116                 flush_work(&work->mmio_work);
10117
10118         mutex_lock(&dev->struct_mutex);
10119         intel_unpin_fb_vma(work->old_vma);
10120         i915_gem_object_put(work->pending_flip_obj);
10121         mutex_unlock(&dev->struct_mutex);
10122
10123         i915_gem_request_put(work->flip_queued_req);
10124
10125         intel_frontbuffer_flip_complete(to_i915(dev),
10126                                         to_intel_plane(primary)->frontbuffer_bit);
10127         intel_fbc_post_update(crtc);
10128         drm_framebuffer_unreference(work->old_fb);
10129
10130         BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10131         atomic_dec(&crtc->unpin_work_count);
10132
10133         kfree(work);
10134 }
10135
10136 /* Is 'a' after or equal to 'b'? */
10137 static bool g4x_flip_count_after_eq(u32 a, u32 b)
10138 {
10139         return !((a - b) & 0x80000000);
10140 }
10141
10142 static bool __pageflip_finished_cs(struct intel_crtc *crtc,
10143                                    struct intel_flip_work *work)
10144 {
10145         struct drm_device *dev = crtc->base.dev;
10146         struct drm_i915_private *dev_priv = to_i915(dev);
10147
10148         if (abort_flip_on_reset(crtc))
10149                 return true;
10150
10151         /*
10152          * The relevant registers doen't exist on pre-ctg.
10153          * As the flip done interrupt doesn't trigger for mmio
10154          * flips on gmch platforms, a flip count check isn't
10155          * really needed there. But since ctg has the registers,
10156          * include it in the check anyway.
10157          */
10158         if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
10159                 return true;
10160
10161         /*
10162          * BDW signals flip done immediately if the plane
10163          * is disabled, even if the plane enable is already
10164          * armed to occur at the next vblank :(
10165          */
10166
10167         /*
10168          * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10169          * used the same base address. In that case the mmio flip might
10170          * have completed, but the CS hasn't even executed the flip yet.
10171          *
10172          * A flip count check isn't enough as the CS might have updated
10173          * the base address just after start of vblank, but before we
10174          * managed to process the interrupt. This means we'd complete the
10175          * CS flip too soon.
10176          *
10177          * Combining both checks should get us a good enough result. It may
10178          * still happen that the CS flip has been executed, but has not
10179          * yet actually completed. But in case the base address is the same
10180          * anyway, we don't really care.
10181          */
10182         return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10183                 crtc->flip_work->gtt_offset &&
10184                 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
10185                                     crtc->flip_work->flip_count);
10186 }
10187
10188 static bool
10189 __pageflip_finished_mmio(struct intel_crtc *crtc,
10190                                struct intel_flip_work *work)
10191 {
10192         /*
10193          * MMIO work completes when vblank is different from
10194          * flip_queued_vblank.
10195          *
10196          * Reset counter value doesn't matter, this is handled by
10197          * i915_wait_request finishing early, so no need to handle
10198          * reset here.
10199          */
10200         return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
10201 }
10202
10203
10204 static bool pageflip_finished(struct intel_crtc *crtc,
10205                               struct intel_flip_work *work)
10206 {
10207         if (!atomic_read(&work->pending))
10208                 return false;
10209
10210         smp_rmb();
10211
10212         if (is_mmio_work(work))
10213                 return __pageflip_finished_mmio(crtc, work);
10214         else
10215                 return __pageflip_finished_cs(crtc, work);
10216 }
10217
10218 void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
10219 {
10220         struct drm_device *dev = &dev_priv->drm;
10221         struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
10222         struct intel_flip_work *work;
10223         unsigned long flags;
10224
10225         /* Ignore early vblank irqs */
10226         if (!crtc)
10227                 return;
10228
10229         /*
10230          * This is called both by irq handlers and the reset code (to complete
10231          * lost pageflips) so needs the full irqsave spinlocks.
10232          */
10233         spin_lock_irqsave(&dev->event_lock, flags);
10234         work = crtc->flip_work;
10235
10236         if (work != NULL &&
10237             !is_mmio_work(work) &&
10238             pageflip_finished(crtc, work))
10239                 page_flip_completed(crtc);
10240
10241         spin_unlock_irqrestore(&dev->event_lock, flags);
10242 }
10243
10244 void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
10245 {
10246         struct drm_device *dev = &dev_priv->drm;
10247         struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
10248         struct intel_flip_work *work;
10249         unsigned long flags;
10250
10251         /* Ignore early vblank irqs */
10252         if (!crtc)
10253                 return;
10254
10255         /*
10256          * This is called both by irq handlers and the reset code (to complete
10257          * lost pageflips) so needs the full irqsave spinlocks.
10258          */
10259         spin_lock_irqsave(&dev->event_lock, flags);
10260         work = crtc->flip_work;
10261
10262         if (work != NULL &&
10263             is_mmio_work(work) &&
10264             pageflip_finished(crtc, work))
10265                 page_flip_completed(crtc);
10266
10267         spin_unlock_irqrestore(&dev->event_lock, flags);
10268 }
10269
10270 static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
10271                                                struct intel_flip_work *work)
10272 {
10273         work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
10274
10275         /* Ensure that the work item is consistent when activating it ... */
10276         smp_mb__before_atomic();
10277         atomic_set(&work->pending, 1);
10278 }
10279
10280 static int intel_gen2_queue_flip(struct drm_device *dev,
10281                                  struct drm_crtc *crtc,
10282                                  struct drm_framebuffer *fb,
10283                                  struct drm_i915_gem_object *obj,
10284                                  struct drm_i915_gem_request *req,
10285                                  uint32_t flags)
10286 {
10287         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10288         u32 flip_mask, *cs;
10289
10290         cs = intel_ring_begin(req, 6);
10291         if (IS_ERR(cs))
10292                 return PTR_ERR(cs);
10293
10294         /* Can't queue multiple flips, so wait for the previous
10295          * one to finish before executing the next.
10296          */
10297         if (intel_crtc->plane)
10298                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10299         else
10300                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
10301         *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10302         *cs++ = MI_NOOP;
10303         *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10304         *cs++ = fb->pitches[0];
10305         *cs++ = intel_crtc->flip_work->gtt_offset;
10306         *cs++ = 0; /* aux display base address, unused */
10307
10308         return 0;
10309 }
10310
10311 static int intel_gen3_queue_flip(struct drm_device *dev,
10312                                  struct drm_crtc *crtc,
10313                                  struct drm_framebuffer *fb,
10314                                  struct drm_i915_gem_object *obj,
10315                                  struct drm_i915_gem_request *req,
10316                                  uint32_t flags)
10317 {
10318         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10319         u32 flip_mask, *cs;
10320
10321         cs = intel_ring_begin(req, 6);
10322         if (IS_ERR(cs))
10323                 return PTR_ERR(cs);
10324
10325         if (intel_crtc->plane)
10326                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10327         else
10328                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
10329         *cs++ = MI_WAIT_FOR_EVENT | flip_mask;
10330         *cs++ = MI_NOOP;
10331         *cs++ = MI_DISPLAY_FLIP_I915 | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10332         *cs++ = fb->pitches[0];
10333         *cs++ = intel_crtc->flip_work->gtt_offset;
10334         *cs++ = MI_NOOP;
10335
10336         return 0;
10337 }
10338
10339 static int intel_gen4_queue_flip(struct drm_device *dev,
10340                                  struct drm_crtc *crtc,
10341                                  struct drm_framebuffer *fb,
10342                                  struct drm_i915_gem_object *obj,
10343                                  struct drm_i915_gem_request *req,
10344                                  uint32_t flags)
10345 {
10346         struct drm_i915_private *dev_priv = to_i915(dev);
10347         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10348         u32 pf, pipesrc, *cs;
10349
10350         cs = intel_ring_begin(req, 4);
10351         if (IS_ERR(cs))
10352                 return PTR_ERR(cs);
10353
10354         /* i965+ uses the linear or tiled offsets from the
10355          * Display Registers (which do not change across a page-flip)
10356          * so we need only reprogram the base address.
10357          */
10358         *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10359         *cs++ = fb->pitches[0];
10360         *cs++ = intel_crtc->flip_work->gtt_offset |
10361                 intel_fb_modifier_to_tiling(fb->modifier);
10362
10363         /* XXX Enabling the panel-fitter across page-flip is so far
10364          * untested on non-native modes, so ignore it for now.
10365          * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10366          */
10367         pf = 0;
10368         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
10369         *cs++ = pf | pipesrc;
10370
10371         return 0;
10372 }
10373
10374 static int intel_gen6_queue_flip(struct drm_device *dev,
10375                                  struct drm_crtc *crtc,
10376                                  struct drm_framebuffer *fb,
10377                                  struct drm_i915_gem_object *obj,
10378                                  struct drm_i915_gem_request *req,
10379                                  uint32_t flags)
10380 {
10381         struct drm_i915_private *dev_priv = to_i915(dev);
10382         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10383         u32 pf, pipesrc, *cs;
10384
10385         cs = intel_ring_begin(req, 4);
10386         if (IS_ERR(cs))
10387                 return PTR_ERR(cs);
10388
10389         *cs++ = MI_DISPLAY_FLIP | MI_DISPLAY_FLIP_PLANE(intel_crtc->plane);
10390         *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10391         *cs++ = intel_crtc->flip_work->gtt_offset;
10392
10393         /* Contrary to the suggestions in the documentation,
10394          * "Enable Panel Fitter" does not seem to be required when page
10395          * flipping with a non-native mode, and worse causes a normal
10396          * modeset to fail.
10397          * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10398          */
10399         pf = 0;
10400         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
10401         *cs++ = pf | pipesrc;
10402
10403         return 0;
10404 }
10405
10406 static int intel_gen7_queue_flip(struct drm_device *dev,
10407                                  struct drm_crtc *crtc,
10408                                  struct drm_framebuffer *fb,
10409                                  struct drm_i915_gem_object *obj,
10410                                  struct drm_i915_gem_request *req,
10411                                  uint32_t flags)
10412 {
10413         struct drm_i915_private *dev_priv = to_i915(dev);
10414         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10415         u32 *cs, plane_bit = 0;
10416         int len, ret;
10417
10418         switch (intel_crtc->plane) {
10419         case PLANE_A:
10420                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10421                 break;
10422         case PLANE_B:
10423                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10424                 break;
10425         case PLANE_C:
10426                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10427                 break;
10428         default:
10429                 WARN_ONCE(1, "unknown plane in flip command\n");
10430                 return -ENODEV;
10431         }
10432
10433         len = 4;
10434         if (req->engine->id == RCS) {
10435                 len += 6;
10436                 /*
10437                  * On Gen 8, SRM is now taking an extra dword to accommodate
10438                  * 48bits addresses, and we need a NOOP for the batch size to
10439                  * stay even.
10440                  */
10441                 if (IS_GEN8(dev_priv))
10442                         len += 2;
10443         }
10444
10445         /*
10446          * BSpec MI_DISPLAY_FLIP for IVB:
10447          * "The full packet must be contained within the same cache line."
10448          *
10449          * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10450          * cacheline, if we ever start emitting more commands before
10451          * the MI_DISPLAY_FLIP we may need to first emit everything else,
10452          * then do the cacheline alignment, and finally emit the
10453          * MI_DISPLAY_FLIP.
10454          */
10455         ret = intel_ring_cacheline_align(req);
10456         if (ret)
10457                 return ret;
10458
10459         cs = intel_ring_begin(req, len);
10460         if (IS_ERR(cs))
10461                 return PTR_ERR(cs);
10462
10463         /* Unmask the flip-done completion message. Note that the bspec says that
10464          * we should do this for both the BCS and RCS, and that we must not unmask
10465          * more than one flip event at any time (or ensure that one flip message
10466          * can be sent by waiting for flip-done prior to queueing new flips).
10467          * Experimentation says that BCS works despite DERRMR masking all
10468          * flip-done completion events and that unmasking all planes at once
10469          * for the RCS also doesn't appear to drop events. Setting the DERRMR
10470          * to zero does lead to lockups within MI_DISPLAY_FLIP.
10471          */
10472         if (req->engine->id == RCS) {
10473                 *cs++ = MI_LOAD_REGISTER_IMM(1);
10474                 *cs++ = i915_mmio_reg_offset(DERRMR);
10475                 *cs++ = ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10476                           DERRMR_PIPEB_PRI_FLIP_DONE |
10477                           DERRMR_PIPEC_PRI_FLIP_DONE);
10478                 if (IS_GEN8(dev_priv))
10479                         *cs++ = MI_STORE_REGISTER_MEM_GEN8 |
10480                                 MI_SRM_LRM_GLOBAL_GTT;
10481                 else
10482                         *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
10483                 *cs++ = i915_mmio_reg_offset(DERRMR);
10484                 *cs++ = i915_ggtt_offset(req->engine->scratch) + 256;
10485                 if (IS_GEN8(dev_priv)) {
10486                         *cs++ = 0;
10487                         *cs++ = MI_NOOP;
10488                 }
10489         }
10490
10491         *cs++ = MI_DISPLAY_FLIP_I915 | plane_bit;
10492         *cs++ = fb->pitches[0] | intel_fb_modifier_to_tiling(fb->modifier);
10493         *cs++ = intel_crtc->flip_work->gtt_offset;
10494         *cs++ = MI_NOOP;
10495
10496         return 0;
10497 }
10498
10499 static bool use_mmio_flip(struct intel_engine_cs *engine,
10500                           struct drm_i915_gem_object *obj)
10501 {
10502         /*
10503          * This is not being used for older platforms, because
10504          * non-availability of flip done interrupt forces us to use
10505          * CS flips. Older platforms derive flip done using some clever
10506          * tricks involving the flip_pending status bits and vblank irqs.
10507          * So using MMIO flips there would disrupt this mechanism.
10508          */
10509
10510         if (engine == NULL)
10511                 return true;
10512
10513         if (INTEL_GEN(engine->i915) < 5)
10514                 return false;
10515
10516         if (i915.use_mmio_flip < 0)
10517                 return false;
10518         else if (i915.use_mmio_flip > 0)
10519                 return true;
10520         else if (i915.enable_execlists)
10521                 return true;
10522
10523         return engine != i915_gem_object_last_write_engine(obj);
10524 }
10525
10526 static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
10527                              unsigned int rotation,
10528                              struct intel_flip_work *work)
10529 {
10530         struct drm_device *dev = intel_crtc->base.dev;
10531         struct drm_i915_private *dev_priv = to_i915(dev);
10532         struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10533         const enum pipe pipe = intel_crtc->pipe;
10534         u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
10535
10536         ctl = I915_READ(PLANE_CTL(pipe, 0));
10537         ctl &= ~PLANE_CTL_TILED_MASK;
10538         switch (fb->modifier) {
10539         case DRM_FORMAT_MOD_LINEAR:
10540                 break;
10541         case I915_FORMAT_MOD_X_TILED:
10542                 ctl |= PLANE_CTL_TILED_X;
10543                 break;
10544         case I915_FORMAT_MOD_Y_TILED:
10545                 ctl |= PLANE_CTL_TILED_Y;
10546                 break;
10547         case I915_FORMAT_MOD_Yf_TILED:
10548                 ctl |= PLANE_CTL_TILED_YF;
10549                 break;
10550         default:
10551                 MISSING_CASE(fb->modifier);
10552         }
10553
10554         /*
10555          * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10556          * PLANE_SURF updates, the update is then guaranteed to be atomic.
10557          */
10558         I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10559         I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10560
10561         I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
10562         POSTING_READ(PLANE_SURF(pipe, 0));
10563 }
10564
10565 static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
10566                              struct intel_flip_work *work)
10567 {
10568         struct drm_device *dev = intel_crtc->base.dev;
10569         struct drm_i915_private *dev_priv = to_i915(dev);
10570         struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
10571         i915_reg_t reg = DSPCNTR(intel_crtc->plane);
10572         u32 dspcntr;
10573
10574         dspcntr = I915_READ(reg);
10575
10576         if (fb->modifier == I915_FORMAT_MOD_X_TILED)
10577                 dspcntr |= DISPPLANE_TILED;
10578         else
10579                 dspcntr &= ~DISPPLANE_TILED;
10580
10581         I915_WRITE(reg, dspcntr);
10582
10583         I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
10584         POSTING_READ(DSPSURF(intel_crtc->plane));
10585 }
10586
10587 static void intel_mmio_flip_work_func(struct work_struct *w)
10588 {
10589         struct intel_flip_work *work =
10590                 container_of(w, struct intel_flip_work, mmio_work);
10591         struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10592         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10593         struct intel_framebuffer *intel_fb =
10594                 to_intel_framebuffer(crtc->base.primary->fb);
10595         struct drm_i915_gem_object *obj = intel_fb->obj;
10596
10597         WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
10598
10599         intel_pipe_update_start(crtc);
10600
10601         if (INTEL_GEN(dev_priv) >= 9)
10602                 skl_do_mmio_flip(crtc, work->rotation, work);
10603         else
10604                 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10605                 ilk_do_mmio_flip(crtc, work);
10606
10607         intel_pipe_update_end(crtc, work);
10608 }
10609
10610 static int intel_default_queue_flip(struct drm_device *dev,
10611                                     struct drm_crtc *crtc,
10612                                     struct drm_framebuffer *fb,
10613                                     struct drm_i915_gem_object *obj,
10614                                     struct drm_i915_gem_request *req,
10615                                     uint32_t flags)
10616 {
10617         return -ENODEV;
10618 }
10619
10620 static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
10621                                       struct intel_crtc *intel_crtc,
10622                                       struct intel_flip_work *work)
10623 {
10624         u32 addr, vblank;
10625
10626         if (!atomic_read(&work->pending))
10627                 return false;
10628
10629         smp_rmb();
10630
10631         vblank = intel_crtc_get_vblank_counter(intel_crtc);
10632         if (work->flip_ready_vblank == 0) {
10633                 if (work->flip_queued_req &&
10634                     !i915_gem_request_completed(work->flip_queued_req))
10635                         return false;
10636
10637                 work->flip_ready_vblank = vblank;
10638         }
10639
10640         if (vblank - work->flip_ready_vblank < 3)
10641                 return false;
10642
10643         /* Potential stall - if we see that the flip has happened,
10644          * assume a missed interrupt. */
10645         if (INTEL_GEN(dev_priv) >= 4)
10646                 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10647         else
10648                 addr = I915_READ(DSPADDR(intel_crtc->plane));
10649
10650         /* There is a potential issue here with a false positive after a flip
10651          * to the same address. We could address this by checking for a
10652          * non-incrementing frame counter.
10653          */
10654         return addr == work->gtt_offset;
10655 }
10656
10657 void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
10658 {
10659         struct drm_device *dev = &dev_priv->drm;
10660         struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
10661         struct intel_flip_work *work;
10662
10663         WARN_ON(!in_interrupt());
10664
10665         if (crtc == NULL)
10666                 return;
10667
10668         spin_lock(&dev->event_lock);
10669         work = crtc->flip_work;
10670
10671         if (work != NULL && !is_mmio_work(work) &&
10672             __pageflip_stall_check_cs(dev_priv, crtc, work)) {
10673                 WARN_ONCE(1,
10674                           "Kicking stuck page flip: queued at %d, now %d\n",
10675                         work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
10676                 page_flip_completed(crtc);
10677                 work = NULL;
10678         }
10679
10680         if (work != NULL && !is_mmio_work(work) &&
10681             intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
10682                 intel_queue_rps_boost_for_request(work->flip_queued_req);
10683         spin_unlock(&dev->event_lock);
10684 }
10685
10686 __maybe_unused
10687 static int intel_crtc_page_flip(struct drm_crtc *crtc,
10688                                 struct drm_framebuffer *fb,
10689                                 struct drm_pending_vblank_event *event,
10690                                 uint32_t page_flip_flags)
10691 {
10692         struct drm_device *dev = crtc->dev;
10693         struct drm_i915_private *dev_priv = to_i915(dev);
10694         struct drm_framebuffer *old_fb = crtc->primary->fb;
10695         struct drm_i915_gem_object *obj = intel_fb_obj(fb);
10696         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10697         struct drm_plane *primary = crtc->primary;
10698         enum pipe pipe = intel_crtc->pipe;
10699         struct intel_flip_work *work;
10700         struct intel_engine_cs *engine;
10701         bool mmio_flip;
10702         struct drm_i915_gem_request *request;
10703         struct i915_vma *vma;
10704         int ret;
10705
10706         /*
10707          * drm_mode_page_flip_ioctl() should already catch this, but double
10708          * check to be safe.  In the future we may enable pageflipping from
10709          * a disabled primary plane.
10710          */
10711         if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10712                 return -EBUSY;
10713
10714         /* Can't change pixel format via MI display flips. */
10715         if (fb->format != crtc->primary->fb->format)
10716                 return -EINVAL;
10717
10718         /*
10719          * TILEOFF/LINOFF registers can't be changed via MI display flips.
10720          * Note that pitch changes could also affect these register.
10721          */
10722         if (INTEL_GEN(dev_priv) > 3 &&
10723             (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10724              fb->pitches[0] != crtc->primary->fb->pitches[0]))
10725                 return -EINVAL;
10726
10727         if (i915_terminally_wedged(&dev_priv->gpu_error))
10728                 goto out_hang;
10729
10730         work = kzalloc(sizeof(*work), GFP_KERNEL);
10731         if (work == NULL)
10732                 return -ENOMEM;
10733
10734         work->event = event;
10735         work->crtc = crtc;
10736         work->old_fb = old_fb;
10737         INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
10738
10739         ret = drm_crtc_vblank_get(crtc);
10740         if (ret)
10741                 goto free_work;
10742
10743         /* We borrow the event spin lock for protecting flip_work */
10744         spin_lock_irq(&dev->event_lock);
10745         if (intel_crtc->flip_work) {
10746                 /* Before declaring the flip queue wedged, check if
10747                  * the hardware completed the operation behind our backs.
10748                  */
10749                 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
10750                         DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10751                         page_flip_completed(intel_crtc);
10752                 } else {
10753                         DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
10754                         spin_unlock_irq(&dev->event_lock);
10755
10756                         drm_crtc_vblank_put(crtc);
10757                         kfree(work);
10758                         return -EBUSY;
10759                 }
10760         }
10761         intel_crtc->flip_work = work;
10762         spin_unlock_irq(&dev->event_lock);
10763
10764         if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10765                 flush_workqueue(dev_priv->wq);
10766
10767         /* Reference the objects for the scheduled work. */
10768         drm_framebuffer_reference(work->old_fb);
10769
10770         crtc->primary->fb = fb;
10771         update_state_fb(crtc->primary);
10772
10773         work->pending_flip_obj = i915_gem_object_get(obj);
10774
10775         ret = i915_mutex_lock_interruptible(dev);
10776         if (ret)
10777                 goto cleanup;
10778
10779         intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
10780         if (i915_reset_backoff_or_wedged(&dev_priv->gpu_error)) {
10781                 ret = -EIO;
10782                 goto unlock;
10783         }
10784
10785         atomic_inc(&intel_crtc->unpin_work_count);
10786
10787         if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
10788                 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
10789
10790         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
10791                 engine = dev_priv->engine[BCS];
10792                 if (fb->modifier != old_fb->modifier)
10793                         /* vlv: DISPLAY_FLIP fails to change tiling */
10794                         engine = NULL;
10795         } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
10796                 engine = dev_priv->engine[BCS];
10797         } else if (INTEL_GEN(dev_priv) >= 7) {
10798                 engine = i915_gem_object_last_write_engine(obj);
10799                 if (engine == NULL || engine->id != RCS)
10800                         engine = dev_priv->engine[BCS];
10801         } else {
10802                 engine = dev_priv->engine[RCS];
10803         }
10804
10805         mmio_flip = use_mmio_flip(engine, obj);
10806
10807         vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
10808         if (IS_ERR(vma)) {
10809                 ret = PTR_ERR(vma);
10810                 goto cleanup_pending;
10811         }
10812
10813         work->old_vma = to_intel_plane_state(primary->state)->vma;
10814         to_intel_plane_state(primary->state)->vma = vma;
10815
10816         work->gtt_offset = i915_ggtt_offset(vma) + intel_crtc->dspaddr_offset;
10817         work->rotation = crtc->primary->state->rotation;
10818
10819         /*
10820          * There's the potential that the next frame will not be compatible with
10821          * FBC, so we want to call pre_update() before the actual page flip.
10822          * The problem is that pre_update() caches some information about the fb
10823          * object, so we want to do this only after the object is pinned. Let's
10824          * be on the safe side and do this immediately before scheduling the
10825          * flip.
10826          */
10827         intel_fbc_pre_update(intel_crtc, intel_crtc->config,
10828                              to_intel_plane_state(primary->state));
10829
10830         if (mmio_flip) {
10831                 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
10832                 queue_work(system_unbound_wq, &work->mmio_work);
10833         } else {
10834                 request = i915_gem_request_alloc(engine,
10835                                                  dev_priv->kernel_context);
10836                 if (IS_ERR(request)) {
10837                         ret = PTR_ERR(request);
10838                         goto cleanup_unpin;
10839                 }
10840
10841                 ret = i915_gem_request_await_object(request, obj, false);
10842                 if (ret)
10843                         goto cleanup_request;
10844
10845                 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
10846                                                    page_flip_flags);
10847                 if (ret)
10848                         goto cleanup_request;
10849
10850                 intel_mark_page_flip_active(intel_crtc, work);
10851
10852                 work->flip_queued_req = i915_gem_request_get(request);
10853                 i915_add_request(request);
10854         }
10855
10856         i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
10857         i915_gem_track_fb(intel_fb_obj(old_fb), obj,
10858                           to_intel_plane(primary)->frontbuffer_bit);
10859         mutex_unlock(&dev->struct_mutex);
10860
10861         intel_frontbuffer_flip_prepare(to_i915(dev),
10862                                        to_intel_plane(primary)->frontbuffer_bit);
10863
10864         trace_i915_flip_request(intel_crtc->plane, obj);
10865
10866         return 0;
10867
10868 cleanup_request:
10869         i915_add_request(request);
10870 cleanup_unpin:
10871         to_intel_plane_state(primary->state)->vma = work->old_vma;
10872         intel_unpin_fb_vma(vma);
10873 cleanup_pending:
10874         atomic_dec(&intel_crtc->unpin_work_count);
10875 unlock:
10876         mutex_unlock(&dev->struct_mutex);
10877 cleanup:
10878         crtc->primary->fb = old_fb;
10879         update_state_fb(crtc->primary);
10880
10881         i915_gem_object_put(obj);
10882         drm_framebuffer_unreference(work->old_fb);
10883
10884         spin_lock_irq(&dev->event_lock);
10885         intel_crtc->flip_work = NULL;
10886         spin_unlock_irq(&dev->event_lock);
10887
10888         drm_crtc_vblank_put(crtc);
10889 free_work:
10890         kfree(work);
10891
10892         if (ret == -EIO) {
10893                 struct drm_atomic_state *state;
10894                 struct drm_plane_state *plane_state;
10895
10896 out_hang:
10897                 state = drm_atomic_state_alloc(dev);
10898                 if (!state)
10899                         return -ENOMEM;
10900                 state->acquire_ctx = dev->mode_config.acquire_ctx;
10901
10902 retry:
10903                 plane_state = drm_atomic_get_plane_state(state, primary);
10904                 ret = PTR_ERR_OR_ZERO(plane_state);
10905                 if (!ret) {
10906                         drm_atomic_set_fb_for_plane(plane_state, fb);
10907
10908                         ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
10909                         if (!ret)
10910                                 ret = drm_atomic_commit(state);
10911                 }
10912
10913                 if (ret == -EDEADLK) {
10914                         drm_modeset_backoff(state->acquire_ctx);
10915                         drm_atomic_state_clear(state);
10916                         goto retry;
10917                 }
10918
10919                 drm_atomic_state_put(state);
10920
10921                 if (ret == 0 && event) {
10922                         spin_lock_irq(&dev->event_lock);
10923                         drm_crtc_send_vblank_event(crtc, event);
10924                         spin_unlock_irq(&dev->event_lock);
10925                 }
10926         }
10927         return ret;
10928 }
10929
10930
10931 /**
10932  * intel_wm_need_update - Check whether watermarks need updating
10933  * @plane: drm plane
10934  * @state: new plane state
10935  *
10936  * Check current plane state versus the new one to determine whether
10937  * watermarks need to be recalculated.
10938  *
10939  * Returns true or false.
10940  */
10941 static bool intel_wm_need_update(struct drm_plane *plane,
10942                                  struct drm_plane_state *state)
10943 {
10944         struct intel_plane_state *new = to_intel_plane_state(state);
10945         struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10946
10947         /* Update watermarks on tiling or size changes. */
10948         if (new->base.visible != cur->base.visible)
10949                 return true;
10950
10951         if (!cur->base.fb || !new->base.fb)
10952                 return false;
10953
10954         if (cur->base.fb->modifier != new->base.fb->modifier ||
10955             cur->base.rotation != new->base.rotation ||
10956             drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10957             drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10958             drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10959             drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
10960                 return true;
10961
10962         return false;
10963 }
10964
10965 static bool needs_scaling(struct intel_plane_state *state)
10966 {
10967         int src_w = drm_rect_width(&state->base.src) >> 16;
10968         int src_h = drm_rect_height(&state->base.src) >> 16;
10969         int dst_w = drm_rect_width(&state->base.dst);
10970         int dst_h = drm_rect_height(&state->base.dst);
10971
10972         return (src_w != dst_w || src_h != dst_h);
10973 }
10974
10975 int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
10976                                     struct drm_plane_state *plane_state)
10977 {
10978         struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
10979         struct drm_crtc *crtc = crtc_state->crtc;
10980         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10981         struct intel_plane *plane = to_intel_plane(plane_state->plane);
10982         struct drm_device *dev = crtc->dev;
10983         struct drm_i915_private *dev_priv = to_i915(dev);
10984         struct intel_plane_state *old_plane_state =
10985                 to_intel_plane_state(plane->base.state);
10986         bool mode_changed = needs_modeset(crtc_state);
10987         bool was_crtc_enabled = crtc->state->active;
10988         bool is_crtc_enabled = crtc_state->active;
10989         bool turn_off, turn_on, visible, was_visible;
10990         struct drm_framebuffer *fb = plane_state->fb;
10991         int ret;
10992
10993         if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
10994                 ret = skl_update_scaler_plane(
10995                         to_intel_crtc_state(crtc_state),
10996                         to_intel_plane_state(plane_state));
10997                 if (ret)
10998                         return ret;
10999         }
11000
11001         was_visible = old_plane_state->base.visible;
11002         visible = plane_state->visible;
11003
11004         if (!was_crtc_enabled && WARN_ON(was_visible))
11005                 was_visible = false;
11006
11007         /*
11008          * Visibility is calculated as if the crtc was on, but
11009          * after scaler setup everything depends on it being off
11010          * when the crtc isn't active.
11011          *
11012          * FIXME this is wrong for watermarks. Watermarks should also
11013          * be computed as if the pipe would be active. Perhaps move
11014          * per-plane wm computation to the .check_plane() hook, and
11015          * only combine the results from all planes in the current place?
11016          */
11017         if (!is_crtc_enabled) {
11018                 plane_state->visible = visible = false;
11019                 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
11020         }
11021
11022         if (!was_visible && !visible)
11023                 return 0;
11024
11025         if (fb != old_plane_state->base.fb)
11026                 pipe_config->fb_changed = true;
11027
11028         turn_off = was_visible && (!visible || mode_changed);
11029         turn_on = visible && (!was_visible || mode_changed);
11030
11031         DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
11032                          intel_crtc->base.base.id, intel_crtc->base.name,
11033                          plane->base.base.id, plane->base.name,
11034                          fb ? fb->base.id : -1);
11035
11036         DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
11037                          plane->base.base.id, plane->base.name,
11038                          was_visible, visible,
11039                          turn_off, turn_on, mode_changed);
11040
11041         if (turn_on) {
11042                 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
11043                         pipe_config->update_wm_pre = true;
11044
11045                 /* must disable cxsr around plane enable/disable */
11046                 if (plane->id != PLANE_CURSOR)
11047                         pipe_config->disable_cxsr = true;
11048         } else if (turn_off) {
11049                 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
11050                         pipe_config->update_wm_post = true;
11051
11052                 /* must disable cxsr around plane enable/disable */
11053                 if (plane->id != PLANE_CURSOR)
11054                         pipe_config->disable_cxsr = true;
11055         } else if (intel_wm_need_update(&plane->base, plane_state)) {
11056                 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
11057                         /* FIXME bollocks */
11058                         pipe_config->update_wm_pre = true;
11059                         pipe_config->update_wm_post = true;
11060                 }
11061         }
11062
11063         if (visible || was_visible)
11064                 pipe_config->fb_bits |= plane->frontbuffer_bit;
11065
11066         /*
11067          * WaCxSRDisabledForSpriteScaling:ivb
11068          *
11069          * cstate->update_wm was already set above, so this flag will
11070          * take effect when we commit and program watermarks.
11071          */
11072         if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
11073             needs_scaling(to_intel_plane_state(plane_state)) &&
11074             !needs_scaling(old_plane_state))
11075                 pipe_config->disable_lp_wm = true;
11076
11077         return 0;
11078 }
11079
11080 static bool encoders_cloneable(const struct intel_encoder *a,
11081                                const struct intel_encoder *b)
11082 {
11083         /* masks could be asymmetric, so check both ways */
11084         return a == b || (a->cloneable & (1 << b->type) &&
11085                           b->cloneable & (1 << a->type));
11086 }
11087
11088 static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11089                                          struct intel_crtc *crtc,
11090                                          struct intel_encoder *encoder)
11091 {
11092         struct intel_encoder *source_encoder;
11093         struct drm_connector *connector;
11094         struct drm_connector_state *connector_state;
11095         int i;
11096
11097         for_each_new_connector_in_state(state, connector, connector_state, i) {
11098                 if (connector_state->crtc != &crtc->base)
11099                         continue;
11100
11101                 source_encoder =
11102                         to_intel_encoder(connector_state->best_encoder);
11103                 if (!encoders_cloneable(encoder, source_encoder))
11104                         return false;
11105         }
11106
11107         return true;
11108 }
11109
11110 static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11111                                    struct drm_crtc_state *crtc_state)
11112 {
11113         struct drm_device *dev = crtc->dev;
11114         struct drm_i915_private *dev_priv = to_i915(dev);
11115         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11116         struct intel_crtc_state *pipe_config =
11117                 to_intel_crtc_state(crtc_state);
11118         struct drm_atomic_state *state = crtc_state->state;
11119         int ret;
11120         bool mode_changed = needs_modeset(crtc_state);
11121
11122         if (mode_changed && !crtc_state->active)
11123                 pipe_config->update_wm_post = true;
11124
11125         if (mode_changed && crtc_state->enable &&
11126             dev_priv->display.crtc_compute_clock &&
11127             !WARN_ON(pipe_config->shared_dpll)) {
11128                 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11129                                                            pipe_config);
11130                 if (ret)
11131                         return ret;
11132         }
11133
11134         if (crtc_state->color_mgmt_changed) {
11135                 ret = intel_color_check(crtc, crtc_state);
11136                 if (ret)
11137                         return ret;
11138
11139                 /*
11140                  * Changing color management on Intel hardware is
11141                  * handled as part of planes update.
11142                  */
11143                 crtc_state->planes_changed = true;
11144         }
11145
11146         ret = 0;
11147         if (dev_priv->display.compute_pipe_wm) {
11148                 ret = dev_priv->display.compute_pipe_wm(pipe_config);
11149                 if (ret) {
11150                         DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
11151                         return ret;
11152                 }
11153         }
11154
11155         if (dev_priv->display.compute_intermediate_wm &&
11156             !to_intel_atomic_state(state)->skip_intermediate_wm) {
11157                 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11158                         return 0;
11159
11160                 /*
11161                  * Calculate 'intermediate' watermarks that satisfy both the
11162                  * old state and the new state.  We can program these
11163                  * immediately.
11164                  */
11165                 ret = dev_priv->display.compute_intermediate_wm(dev,
11166                                                                 intel_crtc,
11167                                                                 pipe_config);
11168                 if (ret) {
11169                         DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11170                         return ret;
11171                 }
11172         } else if (dev_priv->display.compute_intermediate_wm) {
11173                 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
11174                         pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
11175         }
11176
11177         if (INTEL_GEN(dev_priv) >= 9) {
11178                 if (mode_changed)
11179                         ret = skl_update_scaler_crtc(pipe_config);
11180
11181                 if (!ret)
11182                         ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
11183                                                          pipe_config);
11184         }
11185
11186         return ret;
11187 }
11188
11189 static const struct drm_crtc_helper_funcs intel_helper_funcs = {
11190         .atomic_begin = intel_begin_crtc_commit,
11191         .atomic_flush = intel_finish_crtc_commit,
11192         .atomic_check = intel_crtc_atomic_check,
11193 };
11194
11195 static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11196 {
11197         struct intel_connector *connector;
11198         struct drm_connector_list_iter conn_iter;
11199
11200         drm_connector_list_iter_begin(dev, &conn_iter);
11201         for_each_intel_connector_iter(connector, &conn_iter) {
11202                 if (connector->base.state->crtc)
11203                         drm_connector_unreference(&connector->base);
11204
11205                 if (connector->base.encoder) {
11206                         connector->base.state->best_encoder =
11207                                 connector->base.encoder;
11208                         connector->base.state->crtc =
11209                                 connector->base.encoder->crtc;
11210
11211                         drm_connector_reference(&connector->base);
11212                 } else {
11213                         connector->base.state->best_encoder = NULL;
11214                         connector->base.state->crtc = NULL;
11215                 }
11216         }
11217         drm_connector_list_iter_end(&conn_iter);
11218 }
11219
11220 static void
11221 connected_sink_compute_bpp(struct intel_connector *connector,
11222                            struct intel_crtc_state *pipe_config)
11223 {
11224         const struct drm_display_info *info = &connector->base.display_info;
11225         int bpp = pipe_config->pipe_bpp;
11226
11227         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11228                       connector->base.base.id,
11229                       connector->base.name);
11230
11231         /* Don't use an invalid EDID bpc value */
11232         if (info->bpc != 0 && info->bpc * 3 < bpp) {
11233                 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11234                               bpp, info->bpc * 3);
11235                 pipe_config->pipe_bpp = info->bpc * 3;
11236         }
11237
11238         /* Clamp bpp to 8 on screens without EDID 1.4 */
11239         if (info->bpc == 0 && bpp > 24) {
11240                 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11241                               bpp);
11242                 pipe_config->pipe_bpp = 24;
11243         }
11244 }
11245
11246 static int
11247 compute_baseline_pipe_bpp(struct intel_crtc *crtc,
11248                           struct intel_crtc_state *pipe_config)
11249 {
11250         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11251         struct drm_atomic_state *state;
11252         struct drm_connector *connector;
11253         struct drm_connector_state *connector_state;
11254         int bpp, i;
11255
11256         if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
11257             IS_CHERRYVIEW(dev_priv)))
11258                 bpp = 10*3;
11259         else if (INTEL_GEN(dev_priv) >= 5)
11260                 bpp = 12*3;
11261         else
11262                 bpp = 8*3;
11263
11264
11265         pipe_config->pipe_bpp = bpp;
11266
11267         state = pipe_config->base.state;
11268
11269         /* Clamp display bpp to EDID value */
11270         for_each_new_connector_in_state(state, connector, connector_state, i) {
11271                 if (connector_state->crtc != &crtc->base)
11272                         continue;
11273
11274                 connected_sink_compute_bpp(to_intel_connector(connector),
11275                                            pipe_config);
11276         }
11277
11278         return bpp;
11279 }
11280
11281 static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11282 {
11283         DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11284                         "type: 0x%x flags: 0x%x\n",
11285                 mode->crtc_clock,
11286                 mode->crtc_hdisplay, mode->crtc_hsync_start,
11287                 mode->crtc_hsync_end, mode->crtc_htotal,
11288                 mode->crtc_vdisplay, mode->crtc_vsync_start,
11289                 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11290 }
11291
11292 static inline void
11293 intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
11294                       unsigned int lane_count, struct intel_link_m_n *m_n)
11295 {
11296         DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11297                       id, lane_count,
11298                       m_n->gmch_m, m_n->gmch_n,
11299                       m_n->link_m, m_n->link_n, m_n->tu);
11300 }
11301
11302 static void intel_dump_pipe_config(struct intel_crtc *crtc,
11303                                    struct intel_crtc_state *pipe_config,
11304                                    const char *context)
11305 {
11306         struct drm_device *dev = crtc->base.dev;
11307         struct drm_i915_private *dev_priv = to_i915(dev);
11308         struct drm_plane *plane;
11309         struct intel_plane *intel_plane;
11310         struct intel_plane_state *state;
11311         struct drm_framebuffer *fb;
11312
11313         DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
11314                       crtc->base.base.id, crtc->base.name, context);
11315
11316         DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
11317                       transcoder_name(pipe_config->cpu_transcoder),
11318                       pipe_config->pipe_bpp, pipe_config->dither);
11319
11320         if (pipe_config->has_pch_encoder)
11321                 intel_dump_m_n_config(pipe_config, "fdi",
11322                                       pipe_config->fdi_lanes,
11323                                       &pipe_config->fdi_m_n);
11324
11325         if (intel_crtc_has_dp_encoder(pipe_config)) {
11326                 intel_dump_m_n_config(pipe_config, "dp m_n",
11327                                 pipe_config->lane_count, &pipe_config->dp_m_n);
11328                 if (pipe_config->has_drrs)
11329                         intel_dump_m_n_config(pipe_config, "dp m2_n2",
11330                                               pipe_config->lane_count,
11331                                               &pipe_config->dp_m2_n2);
11332         }
11333
11334         DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11335                       pipe_config->has_audio, pipe_config->has_infoframe);
11336
11337         DRM_DEBUG_KMS("requested mode:\n");
11338         drm_mode_debug_printmodeline(&pipe_config->base.mode);
11339         DRM_DEBUG_KMS("adjusted mode:\n");
11340         drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11341         intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
11342         DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
11343                       pipe_config->port_clock,
11344                       pipe_config->pipe_src_w, pipe_config->pipe_src_h,
11345                       pipe_config->pixel_rate);
11346
11347         if (INTEL_GEN(dev_priv) >= 9)
11348                 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11349                               crtc->num_scalers,
11350                               pipe_config->scaler_state.scaler_users,
11351                               pipe_config->scaler_state.scaler_id);
11352
11353         if (HAS_GMCH_DISPLAY(dev_priv))
11354                 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11355                               pipe_config->gmch_pfit.control,
11356                               pipe_config->gmch_pfit.pgm_ratios,
11357                               pipe_config->gmch_pfit.lvds_border_bits);
11358         else
11359                 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
11360                               pipe_config->pch_pfit.pos,
11361                               pipe_config->pch_pfit.size,
11362                               enableddisabled(pipe_config->pch_pfit.enabled));
11363
11364         DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
11365                       pipe_config->ips_enabled, pipe_config->double_wide);
11366
11367         intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
11368
11369         DRM_DEBUG_KMS("planes on this crtc\n");
11370         list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11371                 struct drm_format_name_buf format_name;
11372                 intel_plane = to_intel_plane(plane);
11373                 if (intel_plane->pipe != crtc->pipe)
11374                         continue;
11375
11376                 state = to_intel_plane_state(plane->state);
11377                 fb = state->base.fb;
11378                 if (!fb) {
11379                         DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
11380                                       plane->base.id, plane->name, state->scaler_id);
11381                         continue;
11382                 }
11383
11384                 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
11385                               plane->base.id, plane->name,
11386                               fb->base.id, fb->width, fb->height,
11387                               drm_get_format_name(fb->format->format, &format_name));
11388                 if (INTEL_GEN(dev_priv) >= 9)
11389                         DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
11390                                       state->scaler_id,
11391                                       state->base.src.x1 >> 16,
11392                                       state->base.src.y1 >> 16,
11393                                       drm_rect_width(&state->base.src) >> 16,
11394                                       drm_rect_height(&state->base.src) >> 16,
11395                                       state->base.dst.x1, state->base.dst.y1,
11396                                       drm_rect_width(&state->base.dst),
11397                                       drm_rect_height(&state->base.dst));
11398         }
11399 }
11400
11401 static bool check_digital_port_conflicts(struct drm_atomic_state *state)
11402 {
11403         struct drm_device *dev = state->dev;
11404         struct drm_connector *connector;
11405         unsigned int used_ports = 0;
11406         unsigned int used_mst_ports = 0;
11407
11408         /*
11409          * Walk the connector list instead of the encoder
11410          * list to detect the problem on ddi platforms
11411          * where there's just one encoder per digital port.
11412          */
11413         drm_for_each_connector(connector, dev) {
11414                 struct drm_connector_state *connector_state;
11415                 struct intel_encoder *encoder;
11416
11417                 connector_state = drm_atomic_get_existing_connector_state(state, connector);
11418                 if (!connector_state)
11419                         connector_state = connector->state;
11420
11421                 if (!connector_state->best_encoder)
11422                         continue;
11423
11424                 encoder = to_intel_encoder(connector_state->best_encoder);
11425
11426                 WARN_ON(!connector_state->crtc);
11427
11428                 switch (encoder->type) {
11429                         unsigned int port_mask;
11430                 case INTEL_OUTPUT_UNKNOWN:
11431                         if (WARN_ON(!HAS_DDI(to_i915(dev))))
11432                                 break;
11433                 case INTEL_OUTPUT_DP:
11434                 case INTEL_OUTPUT_HDMI:
11435                 case INTEL_OUTPUT_EDP:
11436                         port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11437
11438                         /* the same port mustn't appear more than once */
11439                         if (used_ports & port_mask)
11440                                 return false;
11441
11442                         used_ports |= port_mask;
11443                         break;
11444                 case INTEL_OUTPUT_DP_MST:
11445                         used_mst_ports |=
11446                                 1 << enc_to_mst(&encoder->base)->primary->port;
11447                         break;
11448                 default:
11449                         break;
11450                 }
11451         }
11452
11453         /* can't mix MST and SST/HDMI on the same port */
11454         if (used_ports & used_mst_ports)
11455                 return false;
11456
11457         return true;
11458 }
11459
11460 static void
11461 clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11462 {
11463         struct drm_i915_private *dev_priv =
11464                 to_i915(crtc_state->base.crtc->dev);
11465         struct intel_crtc_scaler_state scaler_state;
11466         struct intel_dpll_hw_state dpll_hw_state;
11467         struct intel_shared_dpll *shared_dpll;
11468         struct intel_crtc_wm_state wm_state;
11469         bool force_thru;
11470
11471         /* FIXME: before the switch to atomic started, a new pipe_config was
11472          * kzalloc'd. Code that depends on any field being zero should be
11473          * fixed, so that the crtc_state can be safely duplicated. For now,
11474          * only fields that are know to not cause problems are preserved. */
11475
11476         scaler_state = crtc_state->scaler_state;
11477         shared_dpll = crtc_state->shared_dpll;
11478         dpll_hw_state = crtc_state->dpll_hw_state;
11479         force_thru = crtc_state->pch_pfit.force_thru;
11480         if (IS_G4X(dev_priv) ||
11481             IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11482                 wm_state = crtc_state->wm;
11483
11484         /* Keep base drm_crtc_state intact, only clear our extended struct */
11485         BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
11486         memset(&crtc_state->base + 1, 0,
11487                sizeof(*crtc_state) - sizeof(crtc_state->base));
11488
11489         crtc_state->scaler_state = scaler_state;
11490         crtc_state->shared_dpll = shared_dpll;
11491         crtc_state->dpll_hw_state = dpll_hw_state;
11492         crtc_state->pch_pfit.force_thru = force_thru;
11493         if (IS_G4X(dev_priv) ||
11494             IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11495                 crtc_state->wm = wm_state;
11496 }
11497
11498 static int
11499 intel_modeset_pipe_config(struct drm_crtc *crtc,
11500                           struct intel_crtc_state *pipe_config)
11501 {
11502         struct drm_atomic_state *state = pipe_config->base.state;
11503         struct intel_encoder *encoder;
11504         struct drm_connector *connector;
11505         struct drm_connector_state *connector_state;
11506         int base_bpp, ret = -EINVAL;
11507         int i;
11508         bool retry = true;
11509
11510         clear_intel_crtc_state(pipe_config);
11511
11512         pipe_config->cpu_transcoder =
11513                 (enum transcoder) to_intel_crtc(crtc)->pipe;
11514
11515         /*
11516          * Sanitize sync polarity flags based on requested ones. If neither
11517          * positive or negative polarity is requested, treat this as meaning
11518          * negative polarity.
11519          */
11520         if (!(pipe_config->base.adjusted_mode.flags &
11521               (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
11522                 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
11523
11524         if (!(pipe_config->base.adjusted_mode.flags &
11525               (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
11526                 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
11527
11528         base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11529                                              pipe_config);
11530         if (base_bpp < 0)
11531                 goto fail;
11532
11533         /*
11534          * Determine the real pipe dimensions. Note that stereo modes can
11535          * increase the actual pipe size due to the frame doubling and
11536          * insertion of additional space for blanks between the frame. This
11537          * is stored in the crtc timings. We use the requested mode to do this
11538          * computation to clearly distinguish it from the adjusted mode, which
11539          * can be changed by the connectors in the below retry loop.
11540          */
11541         drm_mode_get_hv_timing(&pipe_config->base.mode,
11542                                &pipe_config->pipe_src_w,
11543                                &pipe_config->pipe_src_h);
11544
11545         for_each_new_connector_in_state(state, connector, connector_state, i) {
11546                 if (connector_state->crtc != crtc)
11547                         continue;
11548
11549                 encoder = to_intel_encoder(connector_state->best_encoder);
11550
11551                 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
11552                         DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11553                         goto fail;
11554                 }
11555
11556                 /*
11557                  * Determine output_types before calling the .compute_config()
11558                  * hooks so that the hooks can use this information safely.
11559                  */
11560                 pipe_config->output_types |= 1 << encoder->type;
11561         }
11562
11563 encoder_retry:
11564         /* Ensure the port clock defaults are reset when retrying. */
11565         pipe_config->port_clock = 0;
11566         pipe_config->pixel_multiplier = 1;
11567
11568         /* Fill in default crtc timings, allow encoders to overwrite them. */
11569         drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11570                               CRTC_STEREO_DOUBLE);
11571
11572         /* Pass our mode to the connectors and the CRTC to give them a chance to
11573          * adjust it according to limitations or connector properties, and also
11574          * a chance to reject the mode entirely.
11575          */
11576         for_each_new_connector_in_state(state, connector, connector_state, i) {
11577                 if (connector_state->crtc != crtc)
11578                         continue;
11579
11580                 encoder = to_intel_encoder(connector_state->best_encoder);
11581
11582                 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
11583                         DRM_DEBUG_KMS("Encoder config failure\n");
11584                         goto fail;
11585                 }
11586         }
11587
11588         /* Set default port clock if not overwritten by the encoder. Needs to be
11589          * done afterwards in case the encoder adjusts the mode. */
11590         if (!pipe_config->port_clock)
11591                 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
11592                         * pipe_config->pixel_multiplier;
11593
11594         ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
11595         if (ret < 0) {
11596                 DRM_DEBUG_KMS("CRTC fixup failed\n");
11597                 goto fail;
11598         }
11599
11600         if (ret == RETRY) {
11601                 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11602                         ret = -EINVAL;
11603                         goto fail;
11604                 }
11605
11606                 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11607                 retry = false;
11608                 goto encoder_retry;
11609         }
11610
11611         /* Dithering seems to not pass-through bits correctly when it should, so
11612          * only enable it on 6bpc panels and when its not a compliance
11613          * test requesting 6bpc video pattern.
11614          */
11615         pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
11616                 !pipe_config->dither_force_disable;
11617         DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
11618                       base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
11619
11620 fail:
11621         return ret;
11622 }
11623
11624 static void
11625 intel_modeset_update_crtc_state(struct drm_atomic_state *state)
11626 {
11627         struct drm_crtc *crtc;
11628         struct drm_crtc_state *new_crtc_state;
11629         int i;
11630
11631         /* Double check state. */
11632         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
11633                 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
11634
11635                 /* Update hwmode for vblank functions */
11636                 if (new_crtc_state->active)
11637                         crtc->hwmode = new_crtc_state->adjusted_mode;
11638                 else
11639                         crtc->hwmode.crtc_clock = 0;
11640
11641                 /*
11642                  * Update legacy state to satisfy fbc code. This can
11643                  * be removed when fbc uses the atomic state.
11644                  */
11645                 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
11646                         struct drm_plane_state *plane_state = crtc->primary->state;
11647
11648                         crtc->primary->fb = plane_state->fb;
11649                         crtc->x = plane_state->src_x >> 16;
11650                         crtc->y = plane_state->src_y >> 16;
11651                 }
11652         }
11653 }
11654
11655 static bool intel_fuzzy_clock_check(int clock1, int clock2)
11656 {
11657         int diff;
11658
11659         if (clock1 == clock2)
11660                 return true;
11661
11662         if (!clock1 || !clock2)
11663                 return false;
11664
11665         diff = abs(clock1 - clock2);
11666
11667         if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11668                 return true;
11669
11670         return false;
11671 }
11672
11673 static bool
11674 intel_compare_m_n(unsigned int m, unsigned int n,
11675                   unsigned int m2, unsigned int n2,
11676                   bool exact)
11677 {
11678         if (m == m2 && n == n2)
11679                 return true;
11680
11681         if (exact || !m || !n || !m2 || !n2)
11682                 return false;
11683
11684         BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11685
11686         if (n > n2) {
11687                 while (n > n2) {
11688                         m2 <<= 1;
11689                         n2 <<= 1;
11690                 }
11691         } else if (n < n2) {
11692                 while (n < n2) {
11693                         m <<= 1;
11694                         n <<= 1;
11695                 }
11696         }
11697
11698         if (n != n2)
11699                 return false;
11700
11701         return intel_fuzzy_clock_check(m, m2);
11702 }
11703
11704 static bool
11705 intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11706                        struct intel_link_m_n *m2_n2,
11707                        bool adjust)
11708 {
11709         if (m_n->tu == m2_n2->tu &&
11710             intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11711                               m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11712             intel_compare_m_n(m_n->link_m, m_n->link_n,
11713                               m2_n2->link_m, m2_n2->link_n, !adjust)) {
11714                 if (adjust)
11715                         *m2_n2 = *m_n;
11716
11717                 return true;
11718         }
11719
11720         return false;
11721 }
11722
11723 static void __printf(3, 4)
11724 pipe_config_err(bool adjust, const char *name, const char *format, ...)
11725 {
11726         char *level;
11727         unsigned int category;
11728         struct va_format vaf;
11729         va_list args;
11730
11731         if (adjust) {
11732                 level = KERN_DEBUG;
11733                 category = DRM_UT_KMS;
11734         } else {
11735                 level = KERN_ERR;
11736                 category = DRM_UT_NONE;
11737         }
11738
11739         va_start(args, format);
11740         vaf.fmt = format;
11741         vaf.va = &args;
11742
11743         drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11744
11745         va_end(args);
11746 }
11747
11748 static bool
11749 intel_pipe_config_compare(struct drm_i915_private *dev_priv,
11750                           struct intel_crtc_state *current_config,
11751                           struct intel_crtc_state *pipe_config,
11752                           bool adjust)
11753 {
11754         bool ret = true;
11755
11756 #define PIPE_CONF_CHECK_X(name) \
11757         if (current_config->name != pipe_config->name) { \
11758                 pipe_config_err(adjust, __stringify(name), \
11759                           "(expected 0x%08x, found 0x%08x)\n", \
11760                           current_config->name, \
11761                           pipe_config->name); \
11762                 ret = false; \
11763         }
11764
11765 #define PIPE_CONF_CHECK_I(name) \
11766         if (current_config->name != pipe_config->name) { \
11767                 pipe_config_err(adjust, __stringify(name), \
11768                           "(expected %i, found %i)\n", \
11769                           current_config->name, \
11770                           pipe_config->name); \
11771                 ret = false; \
11772         }
11773
11774 #define PIPE_CONF_CHECK_P(name) \
11775         if (current_config->name != pipe_config->name) { \
11776                 pipe_config_err(adjust, __stringify(name), \
11777                           "(expected %p, found %p)\n", \
11778                           current_config->name, \
11779                           pipe_config->name); \
11780                 ret = false; \
11781         }
11782
11783 #define PIPE_CONF_CHECK_M_N(name) \
11784         if (!intel_compare_link_m_n(&current_config->name, \
11785                                     &pipe_config->name,\
11786                                     adjust)) { \
11787                 pipe_config_err(adjust, __stringify(name), \
11788                           "(expected tu %i gmch %i/%i link %i/%i, " \
11789                           "found tu %i, gmch %i/%i link %i/%i)\n", \
11790                           current_config->name.tu, \
11791                           current_config->name.gmch_m, \
11792                           current_config->name.gmch_n, \
11793                           current_config->name.link_m, \
11794                           current_config->name.link_n, \
11795                           pipe_config->name.tu, \
11796                           pipe_config->name.gmch_m, \
11797                           pipe_config->name.gmch_n, \
11798                           pipe_config->name.link_m, \
11799                           pipe_config->name.link_n); \
11800                 ret = false; \
11801         }
11802
11803 /* This is required for BDW+ where there is only one set of registers for
11804  * switching between high and low RR.
11805  * This macro can be used whenever a comparison has to be made between one
11806  * hw state and multiple sw state variables.
11807  */
11808 #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11809         if (!intel_compare_link_m_n(&current_config->name, \
11810                                     &pipe_config->name, adjust) && \
11811             !intel_compare_link_m_n(&current_config->alt_name, \
11812                                     &pipe_config->name, adjust)) { \
11813                 pipe_config_err(adjust, __stringify(name), \
11814                           "(expected tu %i gmch %i/%i link %i/%i, " \
11815                           "or tu %i gmch %i/%i link %i/%i, " \
11816                           "found tu %i, gmch %i/%i link %i/%i)\n", \
11817                           current_config->name.tu, \
11818                           current_config->name.gmch_m, \
11819                           current_config->name.gmch_n, \
11820                           current_config->name.link_m, \
11821                           current_config->name.link_n, \
11822                           current_config->alt_name.tu, \
11823                           current_config->alt_name.gmch_m, \
11824                           current_config->alt_name.gmch_n, \
11825                           current_config->alt_name.link_m, \
11826                           current_config->alt_name.link_n, \
11827                           pipe_config->name.tu, \
11828                           pipe_config->name.gmch_m, \
11829                           pipe_config->name.gmch_n, \
11830                           pipe_config->name.link_m, \
11831                           pipe_config->name.link_n); \
11832                 ret = false; \
11833         }
11834
11835 #define PIPE_CONF_CHECK_FLAGS(name, mask)       \
11836         if ((current_config->name ^ pipe_config->name) & (mask)) { \
11837                 pipe_config_err(adjust, __stringify(name), \
11838                           "(%x) (expected %i, found %i)\n", \
11839                           (mask), \
11840                           current_config->name & (mask), \
11841                           pipe_config->name & (mask)); \
11842                 ret = false; \
11843         }
11844
11845 #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11846         if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11847                 pipe_config_err(adjust, __stringify(name), \
11848                           "(expected %i, found %i)\n", \
11849                           current_config->name, \
11850                           pipe_config->name); \
11851                 ret = false; \
11852         }
11853
11854 #define PIPE_CONF_QUIRK(quirk)  \
11855         ((current_config->quirks | pipe_config->quirks) & (quirk))
11856
11857         PIPE_CONF_CHECK_I(cpu_transcoder);
11858
11859         PIPE_CONF_CHECK_I(has_pch_encoder);
11860         PIPE_CONF_CHECK_I(fdi_lanes);
11861         PIPE_CONF_CHECK_M_N(fdi_m_n);
11862
11863         PIPE_CONF_CHECK_I(lane_count);
11864         PIPE_CONF_CHECK_X(lane_lat_optim_mask);
11865
11866         if (INTEL_GEN(dev_priv) < 8) {
11867                 PIPE_CONF_CHECK_M_N(dp_m_n);
11868
11869                 if (current_config->has_drrs)
11870                         PIPE_CONF_CHECK_M_N(dp_m2_n2);
11871         } else
11872                 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
11873
11874         PIPE_CONF_CHECK_X(output_types);
11875
11876         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11877         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11878         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11879         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11880         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11881         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
11882
11883         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11884         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11885         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11886         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11887         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11888         PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
11889
11890         PIPE_CONF_CHECK_I(pixel_multiplier);
11891         PIPE_CONF_CHECK_I(has_hdmi_sink);
11892         if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
11893             IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11894                 PIPE_CONF_CHECK_I(limited_color_range);
11895
11896         PIPE_CONF_CHECK_I(hdmi_scrambling);
11897         PIPE_CONF_CHECK_I(hdmi_high_tmds_clock_ratio);
11898         PIPE_CONF_CHECK_I(has_infoframe);
11899
11900         PIPE_CONF_CHECK_I(has_audio);
11901
11902         PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11903                               DRM_MODE_FLAG_INTERLACE);
11904
11905         if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
11906                 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11907                                       DRM_MODE_FLAG_PHSYNC);
11908                 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11909                                       DRM_MODE_FLAG_NHSYNC);
11910                 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11911                                       DRM_MODE_FLAG_PVSYNC);
11912                 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11913                                       DRM_MODE_FLAG_NVSYNC);
11914         }
11915
11916         PIPE_CONF_CHECK_X(gmch_pfit.control);
11917         /* pfit ratios are autocomputed by the hw on gen4+ */
11918         if (INTEL_GEN(dev_priv) < 4)
11919                 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
11920         PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
11921
11922         if (!adjust) {
11923                 PIPE_CONF_CHECK_I(pipe_src_w);
11924                 PIPE_CONF_CHECK_I(pipe_src_h);
11925
11926                 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11927                 if (current_config->pch_pfit.enabled) {
11928                         PIPE_CONF_CHECK_X(pch_pfit.pos);
11929                         PIPE_CONF_CHECK_X(pch_pfit.size);
11930                 }
11931
11932                 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11933                 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
11934         }
11935
11936         /* BDW+ don't expose a synchronous way to read the state */
11937         if (IS_HASWELL(dev_priv))
11938                 PIPE_CONF_CHECK_I(ips_enabled);
11939
11940         PIPE_CONF_CHECK_I(double_wide);
11941
11942         PIPE_CONF_CHECK_P(shared_dpll);
11943         PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
11944         PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
11945         PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11946         PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
11947         PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
11948         PIPE_CONF_CHECK_X(dpll_hw_state.spll);
11949         PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11950         PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11951         PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
11952
11953         PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11954         PIPE_CONF_CHECK_X(dsi_pll.div);
11955
11956         if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
11957                 PIPE_CONF_CHECK_I(pipe_bpp);
11958
11959         PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
11960         PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
11961
11962 #undef PIPE_CONF_CHECK_X
11963 #undef PIPE_CONF_CHECK_I
11964 #undef PIPE_CONF_CHECK_P
11965 #undef PIPE_CONF_CHECK_FLAGS
11966 #undef PIPE_CONF_CHECK_CLOCK_FUZZY
11967 #undef PIPE_CONF_QUIRK
11968
11969         return ret;
11970 }
11971
11972 static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11973                                            const struct intel_crtc_state *pipe_config)
11974 {
11975         if (pipe_config->has_pch_encoder) {
11976                 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
11977                                                             &pipe_config->fdi_m_n);
11978                 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11979
11980                 /*
11981                  * FDI already provided one idea for the dotclock.
11982                  * Yell if the encoder disagrees.
11983                  */
11984                 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11985                      "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11986                      fdi_dotclock, dotclock);
11987         }
11988 }
11989
11990 static void verify_wm_state(struct drm_crtc *crtc,
11991                             struct drm_crtc_state *new_state)
11992 {
11993         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
11994         struct skl_ddb_allocation hw_ddb, *sw_ddb;
11995         struct skl_pipe_wm hw_wm, *sw_wm;
11996         struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11997         struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
11998         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11999         const enum pipe pipe = intel_crtc->pipe;
12000         int plane, level, max_level = ilk_wm_max_level(dev_priv);
12001
12002         if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
12003                 return;
12004
12005         skl_pipe_wm_get_hw_state(crtc, &hw_wm);
12006         sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
12007
12008         skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12009         sw_ddb = &dev_priv->wm.skl_hw.ddb;
12010
12011         /* planes */
12012         for_each_universal_plane(dev_priv, pipe, plane) {
12013                 hw_plane_wm = &hw_wm.planes[plane];
12014                 sw_plane_wm = &sw_wm->planes[plane];
12015
12016                 /* Watermarks */
12017                 for (level = 0; level <= max_level; level++) {
12018                         if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12019                                                 &sw_plane_wm->wm[level]))
12020                                 continue;
12021
12022                         DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12023                                   pipe_name(pipe), plane + 1, level,
12024                                   sw_plane_wm->wm[level].plane_en,
12025                                   sw_plane_wm->wm[level].plane_res_b,
12026                                   sw_plane_wm->wm[level].plane_res_l,
12027                                   hw_plane_wm->wm[level].plane_en,
12028                                   hw_plane_wm->wm[level].plane_res_b,
12029                                   hw_plane_wm->wm[level].plane_res_l);
12030                 }
12031
12032                 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12033                                          &sw_plane_wm->trans_wm)) {
12034                         DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12035                                   pipe_name(pipe), plane + 1,
12036                                   sw_plane_wm->trans_wm.plane_en,
12037                                   sw_plane_wm->trans_wm.plane_res_b,
12038                                   sw_plane_wm->trans_wm.plane_res_l,
12039                                   hw_plane_wm->trans_wm.plane_en,
12040                                   hw_plane_wm->trans_wm.plane_res_b,
12041                                   hw_plane_wm->trans_wm.plane_res_l);
12042                 }
12043
12044                 /* DDB */
12045                 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
12046                 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
12047
12048                 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
12049                         DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
12050                                   pipe_name(pipe), plane + 1,
12051                                   sw_ddb_entry->start, sw_ddb_entry->end,
12052                                   hw_ddb_entry->start, hw_ddb_entry->end);
12053                 }
12054         }
12055
12056         /*
12057          * cursor
12058          * If the cursor plane isn't active, we may not have updated it's ddb
12059          * allocation. In that case since the ddb allocation will be updated
12060          * once the plane becomes visible, we can skip this check
12061          */
12062         if (1) {
12063                 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
12064                 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
12065
12066                 /* Watermarks */
12067                 for (level = 0; level <= max_level; level++) {
12068                         if (skl_wm_level_equals(&hw_plane_wm->wm[level],
12069                                                 &sw_plane_wm->wm[level]))
12070                                 continue;
12071
12072                         DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12073                                   pipe_name(pipe), level,
12074                                   sw_plane_wm->wm[level].plane_en,
12075                                   sw_plane_wm->wm[level].plane_res_b,
12076                                   sw_plane_wm->wm[level].plane_res_l,
12077                                   hw_plane_wm->wm[level].plane_en,
12078                                   hw_plane_wm->wm[level].plane_res_b,
12079                                   hw_plane_wm->wm[level].plane_res_l);
12080                 }
12081
12082                 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
12083                                          &sw_plane_wm->trans_wm)) {
12084                         DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
12085                                   pipe_name(pipe),
12086                                   sw_plane_wm->trans_wm.plane_en,
12087                                   sw_plane_wm->trans_wm.plane_res_b,
12088                                   sw_plane_wm->trans_wm.plane_res_l,
12089                                   hw_plane_wm->trans_wm.plane_en,
12090                                   hw_plane_wm->trans_wm.plane_res_b,
12091                                   hw_plane_wm->trans_wm.plane_res_l);
12092                 }
12093
12094                 /* DDB */
12095                 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12096                 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12097
12098                 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
12099                         DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
12100                                   pipe_name(pipe),
12101                                   sw_ddb_entry->start, sw_ddb_entry->end,
12102                                   hw_ddb_entry->start, hw_ddb_entry->end);
12103                 }
12104         }
12105 }
12106
12107 static void
12108 verify_connector_state(struct drm_device *dev,
12109                        struct drm_atomic_state *state,
12110                        struct drm_crtc *crtc)
12111 {
12112         struct drm_connector *connector;
12113         struct drm_connector_state *new_conn_state;
12114         int i;
12115
12116         for_each_new_connector_in_state(state, connector, new_conn_state, i) {
12117                 struct drm_encoder *encoder = connector->encoder;
12118                 struct drm_crtc_state *crtc_state = NULL;
12119
12120                 if (new_conn_state->crtc != crtc)
12121                         continue;
12122
12123                 if (crtc)
12124                         crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
12125
12126                 intel_connector_verify_state(crtc_state, new_conn_state);
12127
12128                 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
12129                      "connector's atomic encoder doesn't match legacy encoder\n");
12130         }
12131 }
12132
12133 static void
12134 verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
12135 {
12136         struct intel_encoder *encoder;
12137         struct drm_connector *connector;
12138         struct drm_connector_state *old_conn_state, *new_conn_state;
12139         int i;
12140
12141         for_each_intel_encoder(dev, encoder) {
12142                 bool enabled = false, found = false;
12143                 enum pipe pipe;
12144
12145                 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12146                               encoder->base.base.id,
12147                               encoder->base.name);
12148
12149                 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
12150                                                    new_conn_state, i) {
12151                         if (old_conn_state->best_encoder == &encoder->base)
12152                                 found = true;
12153
12154                         if (new_conn_state->best_encoder != &encoder->base)
12155                                 continue;
12156                         found = enabled = true;
12157
12158                         I915_STATE_WARN(new_conn_state->crtc !=
12159                                         encoder->base.crtc,
12160                              "connector's crtc doesn't match encoder crtc\n");
12161                 }
12162
12163                 if (!found)
12164                         continue;
12165
12166                 I915_STATE_WARN(!!encoder->base.crtc != enabled,
12167                      "encoder's enabled state mismatch "
12168                      "(expected %i, found %i)\n",
12169                      !!encoder->base.crtc, enabled);
12170
12171                 if (!encoder->base.crtc) {
12172                         bool active;
12173
12174                         active = encoder->get_hw_state(encoder, &pipe);
12175                         I915_STATE_WARN(active,
12176                              "encoder detached but still enabled on pipe %c.\n",
12177                              pipe_name(pipe));
12178                 }
12179         }
12180 }
12181
12182 static void
12183 verify_crtc_state(struct drm_crtc *crtc,
12184                   struct drm_crtc_state *old_crtc_state,
12185                   struct drm_crtc_state *new_crtc_state)
12186 {
12187         struct drm_device *dev = crtc->dev;
12188         struct drm_i915_private *dev_priv = to_i915(dev);
12189         struct intel_encoder *encoder;
12190         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12191         struct intel_crtc_state *pipe_config, *sw_config;
12192         struct drm_atomic_state *old_state;
12193         bool active;
12194
12195         old_state = old_crtc_state->state;
12196         __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
12197         pipe_config = to_intel_crtc_state(old_crtc_state);
12198         memset(pipe_config, 0, sizeof(*pipe_config));
12199         pipe_config->base.crtc = crtc;
12200         pipe_config->base.state = old_state;
12201
12202         DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
12203
12204         active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
12205
12206         /* hw state is inconsistent with the pipe quirk */
12207         if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12208             (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12209                 active = new_crtc_state->active;
12210
12211         I915_STATE_WARN(new_crtc_state->active != active,
12212              "crtc active state doesn't match with hw state "
12213              "(expected %i, found %i)\n", new_crtc_state->active, active);
12214
12215         I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12216              "transitional active state does not match atomic hw state "
12217              "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
12218
12219         for_each_encoder_on_crtc(dev, crtc, encoder) {
12220                 enum pipe pipe;
12221
12222                 active = encoder->get_hw_state(encoder, &pipe);
12223                 I915_STATE_WARN(active != new_crtc_state->active,
12224                         "[ENCODER:%i] active %i with crtc active %i\n",
12225                         encoder->base.base.id, active, new_crtc_state->active);
12226
12227                 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12228                                 "Encoder connected to wrong pipe %c\n",
12229                                 pipe_name(pipe));
12230
12231                 if (active) {
12232                         pipe_config->output_types |= 1 << encoder->type;
12233                         encoder->get_config(encoder, pipe_config);
12234                 }
12235         }
12236
12237         intel_crtc_compute_pixel_rate(pipe_config);
12238
12239         if (!new_crtc_state->active)
12240                 return;
12241
12242         intel_pipe_config_sanity_check(dev_priv, pipe_config);
12243
12244         sw_config = to_intel_crtc_state(new_crtc_state);
12245         if (!intel_pipe_config_compare(dev_priv, sw_config,
12246                                        pipe_config, false)) {
12247                 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12248                 intel_dump_pipe_config(intel_crtc, pipe_config,
12249                                        "[hw state]");
12250                 intel_dump_pipe_config(intel_crtc, sw_config,
12251                                        "[sw state]");
12252         }
12253 }
12254
12255 static void
12256 verify_single_dpll_state(struct drm_i915_private *dev_priv,
12257                          struct intel_shared_dpll *pll,
12258                          struct drm_crtc *crtc,
12259                          struct drm_crtc_state *new_state)
12260 {
12261         struct intel_dpll_hw_state dpll_hw_state;
12262         unsigned crtc_mask;
12263         bool active;
12264
12265         memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12266
12267         DRM_DEBUG_KMS("%s\n", pll->name);
12268
12269         active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12270
12271         if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12272                 I915_STATE_WARN(!pll->on && pll->active_mask,
12273                      "pll in active use but not on in sw tracking\n");
12274                 I915_STATE_WARN(pll->on && !pll->active_mask,
12275                      "pll is on but not used by any active crtc\n");
12276                 I915_STATE_WARN(pll->on != active,
12277                      "pll on state mismatch (expected %i, found %i)\n",
12278                      pll->on, active);
12279         }
12280
12281         if (!crtc) {
12282                 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
12283                                 "more active pll users than references: %x vs %x\n",
12284                                 pll->active_mask, pll->state.crtc_mask);
12285
12286                 return;
12287         }
12288
12289         crtc_mask = 1 << drm_crtc_index(crtc);
12290
12291         if (new_state->active)
12292                 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
12293                                 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
12294                                 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12295         else
12296                 I915_STATE_WARN(pll->active_mask & crtc_mask,
12297                                 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
12298                                 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
12299
12300         I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
12301                         "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
12302                         crtc_mask, pll->state.crtc_mask);
12303
12304         I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
12305                                           &dpll_hw_state,
12306                                           sizeof(dpll_hw_state)),
12307                         "pll hw state mismatch\n");
12308 }
12309
12310 static void
12311 verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
12312                          struct drm_crtc_state *old_crtc_state,
12313                          struct drm_crtc_state *new_crtc_state)
12314 {
12315         struct drm_i915_private *dev_priv = to_i915(dev);
12316         struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
12317         struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
12318
12319         if (new_state->shared_dpll)
12320                 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
12321
12322         if (old_state->shared_dpll &&
12323             old_state->shared_dpll != new_state->shared_dpll) {
12324                 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
12325                 struct intel_shared_dpll *pll = old_state->shared_dpll;
12326
12327                 I915_STATE_WARN(pll->active_mask & crtc_mask,
12328                                 "pll active mismatch (didn't expect pipe %c in active mask)\n",
12329                                 pipe_name(drm_crtc_index(crtc)));
12330                 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
12331                                 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
12332                                 pipe_name(drm_crtc_index(crtc)));
12333         }
12334 }
12335
12336 static void
12337 intel_modeset_verify_crtc(struct drm_crtc *crtc,
12338                           struct drm_atomic_state *state,
12339                           struct drm_crtc_state *old_state,
12340                           struct drm_crtc_state *new_state)
12341 {
12342         if (!needs_modeset(new_state) &&
12343             !to_intel_crtc_state(new_state)->update_pipe)
12344                 return;
12345
12346         verify_wm_state(crtc, new_state);
12347         verify_connector_state(crtc->dev, state, crtc);
12348         verify_crtc_state(crtc, old_state, new_state);
12349         verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
12350 }
12351
12352 static void
12353 verify_disabled_dpll_state(struct drm_device *dev)
12354 {
12355         struct drm_i915_private *dev_priv = to_i915(dev);
12356         int i;
12357
12358         for (i = 0; i < dev_priv->num_shared_dpll; i++)
12359                 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
12360 }
12361
12362 static void
12363 intel_modeset_verify_disabled(struct drm_device *dev,
12364                               struct drm_atomic_state *state)
12365 {
12366         verify_encoder_state(dev, state);
12367         verify_connector_state(dev, state, NULL);
12368         verify_disabled_dpll_state(dev);
12369 }
12370
12371 static void update_scanline_offset(struct intel_crtc *crtc)
12372 {
12373         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
12374
12375         /*
12376          * The scanline counter increments at the leading edge of hsync.
12377          *
12378          * On most platforms it starts counting from vtotal-1 on the
12379          * first active line. That means the scanline counter value is
12380          * always one less than what we would expect. Ie. just after
12381          * start of vblank, which also occurs at start of hsync (on the
12382          * last active line), the scanline counter will read vblank_start-1.
12383          *
12384          * On gen2 the scanline counter starts counting from 1 instead
12385          * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12386          * to keep the value positive), instead of adding one.
12387          *
12388          * On HSW+ the behaviour of the scanline counter depends on the output
12389          * type. For DP ports it behaves like most other platforms, but on HDMI
12390          * there's an extra 1 line difference. So we need to add two instead of
12391          * one to the value.
12392          */
12393         if (IS_GEN2(dev_priv)) {
12394                 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
12395                 int vtotal;
12396
12397                 vtotal = adjusted_mode->crtc_vtotal;
12398                 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
12399                         vtotal /= 2;
12400
12401                 crtc->scanline_offset = vtotal - 1;
12402         } else if (HAS_DDI(dev_priv) &&
12403                    intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
12404                 crtc->scanline_offset = 2;
12405         } else
12406                 crtc->scanline_offset = 1;
12407 }
12408
12409 static void intel_modeset_clear_plls(struct drm_atomic_state *state)
12410 {
12411         struct drm_device *dev = state->dev;
12412         struct drm_i915_private *dev_priv = to_i915(dev);
12413         struct drm_crtc *crtc;
12414         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12415         int i;
12416
12417         if (!dev_priv->display.crtc_compute_clock)
12418                 return;
12419
12420         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12421                 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12422                 struct intel_shared_dpll *old_dpll =
12423                         to_intel_crtc_state(old_crtc_state)->shared_dpll;
12424
12425                 if (!needs_modeset(new_crtc_state))
12426                         continue;
12427
12428                 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
12429
12430                 if (!old_dpll)
12431                         continue;
12432
12433                 intel_release_shared_dpll(old_dpll, intel_crtc, state);
12434         }
12435 }
12436
12437 /*
12438  * This implements the workaround described in the "notes" section of the mode
12439  * set sequence documentation. When going from no pipes or single pipe to
12440  * multiple pipes, and planes are enabled after the pipe, we need to wait at
12441  * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12442  */
12443 static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12444 {
12445         struct drm_crtc_state *crtc_state;
12446         struct intel_crtc *intel_crtc;
12447         struct drm_crtc *crtc;
12448         struct intel_crtc_state *first_crtc_state = NULL;
12449         struct intel_crtc_state *other_crtc_state = NULL;
12450         enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12451         int i;
12452
12453         /* look at all crtc's that are going to be enabled in during modeset */
12454         for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
12455                 intel_crtc = to_intel_crtc(crtc);
12456
12457                 if (!crtc_state->active || !needs_modeset(crtc_state))
12458                         continue;
12459
12460                 if (first_crtc_state) {
12461                         other_crtc_state = to_intel_crtc_state(crtc_state);
12462                         break;
12463                 } else {
12464                         first_crtc_state = to_intel_crtc_state(crtc_state);
12465                         first_pipe = intel_crtc->pipe;
12466                 }
12467         }
12468
12469         /* No workaround needed? */
12470         if (!first_crtc_state)
12471                 return 0;
12472
12473         /* w/a possibly needed, check how many crtc's are already enabled. */
12474         for_each_intel_crtc(state->dev, intel_crtc) {
12475                 struct intel_crtc_state *pipe_config;
12476
12477                 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12478                 if (IS_ERR(pipe_config))
12479                         return PTR_ERR(pipe_config);
12480
12481                 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12482
12483                 if (!pipe_config->base.active ||
12484                     needs_modeset(&pipe_config->base))
12485                         continue;
12486
12487                 /* 2 or more enabled crtcs means no need for w/a */
12488                 if (enabled_pipe != INVALID_PIPE)
12489                         return 0;
12490
12491                 enabled_pipe = intel_crtc->pipe;
12492         }
12493
12494         if (enabled_pipe != INVALID_PIPE)
12495                 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12496         else if (other_crtc_state)
12497                 other_crtc_state->hsw_workaround_pipe = first_pipe;
12498
12499         return 0;
12500 }
12501
12502 static int intel_lock_all_pipes(struct drm_atomic_state *state)
12503 {
12504         struct drm_crtc *crtc;
12505
12506         /* Add all pipes to the state */
12507         for_each_crtc(state->dev, crtc) {
12508                 struct drm_crtc_state *crtc_state;
12509
12510                 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12511                 if (IS_ERR(crtc_state))
12512                         return PTR_ERR(crtc_state);
12513         }
12514
12515         return 0;
12516 }
12517
12518 static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12519 {
12520         struct drm_crtc *crtc;
12521
12522         /*
12523          * Add all pipes to the state, and force
12524          * a modeset on all the active ones.
12525          */
12526         for_each_crtc(state->dev, crtc) {
12527                 struct drm_crtc_state *crtc_state;
12528                 int ret;
12529
12530                 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12531                 if (IS_ERR(crtc_state))
12532                         return PTR_ERR(crtc_state);
12533
12534                 if (!crtc_state->active || needs_modeset(crtc_state))
12535                         continue;
12536
12537                 crtc_state->mode_changed = true;
12538
12539                 ret = drm_atomic_add_affected_connectors(state, crtc);
12540                 if (ret)
12541                         return ret;
12542
12543                 ret = drm_atomic_add_affected_planes(state, crtc);
12544                 if (ret)
12545                         return ret;
12546         }
12547
12548         return 0;
12549 }
12550
12551 static int intel_modeset_checks(struct drm_atomic_state *state)
12552 {
12553         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12554         struct drm_i915_private *dev_priv = to_i915(state->dev);
12555         struct drm_crtc *crtc;
12556         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12557         int ret = 0, i;
12558
12559         if (!check_digital_port_conflicts(state)) {
12560                 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12561                 return -EINVAL;
12562         }
12563
12564         intel_state->modeset = true;
12565         intel_state->active_crtcs = dev_priv->active_crtcs;
12566         intel_state->cdclk.logical = dev_priv->cdclk.logical;
12567         intel_state->cdclk.actual = dev_priv->cdclk.actual;
12568
12569         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12570                 if (new_crtc_state->active)
12571                         intel_state->active_crtcs |= 1 << i;
12572                 else
12573                         intel_state->active_crtcs &= ~(1 << i);
12574
12575                 if (old_crtc_state->active != new_crtc_state->active)
12576                         intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
12577         }
12578
12579         /*
12580          * See if the config requires any additional preparation, e.g.
12581          * to adjust global state with pipes off.  We need to do this
12582          * here so we can get the modeset_pipe updated config for the new
12583          * mode set on this crtc.  For other crtcs we need to use the
12584          * adjusted_mode bits in the crtc directly.
12585          */
12586         if (dev_priv->display.modeset_calc_cdclk) {
12587                 ret = dev_priv->display.modeset_calc_cdclk(state);
12588                 if (ret < 0)
12589                         return ret;
12590
12591                 /*
12592                  * Writes to dev_priv->cdclk.logical must protected by
12593                  * holding all the crtc locks, even if we don't end up
12594                  * touching the hardware
12595                  */
12596                 if (!intel_cdclk_state_compare(&dev_priv->cdclk.logical,
12597                                                &intel_state->cdclk.logical)) {
12598                         ret = intel_lock_all_pipes(state);
12599                         if (ret < 0)
12600                                 return ret;
12601                 }
12602
12603                 /* All pipes must be switched off while we change the cdclk. */
12604                 if (!intel_cdclk_state_compare(&dev_priv->cdclk.actual,
12605                                                &intel_state->cdclk.actual)) {
12606                         ret = intel_modeset_all_pipes(state);
12607                         if (ret < 0)
12608                                 return ret;
12609                 }
12610
12611                 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
12612                               intel_state->cdclk.logical.cdclk,
12613                               intel_state->cdclk.actual.cdclk);
12614         } else {
12615                 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
12616         }
12617
12618         intel_modeset_clear_plls(state);
12619
12620         if (IS_HASWELL(dev_priv))
12621                 return haswell_mode_set_planes_workaround(state);
12622
12623         return 0;
12624 }
12625
12626 /*
12627  * Handle calculation of various watermark data at the end of the atomic check
12628  * phase.  The code here should be run after the per-crtc and per-plane 'check'
12629  * handlers to ensure that all derived state has been updated.
12630  */
12631 static int calc_watermark_data(struct drm_atomic_state *state)
12632 {
12633         struct drm_device *dev = state->dev;
12634         struct drm_i915_private *dev_priv = to_i915(dev);
12635
12636         /* Is there platform-specific watermark information to calculate? */
12637         if (dev_priv->display.compute_global_watermarks)
12638                 return dev_priv->display.compute_global_watermarks(state);
12639
12640         return 0;
12641 }
12642
12643 /**
12644  * intel_atomic_check - validate state object
12645  * @dev: drm device
12646  * @state: state to validate
12647  */
12648 static int intel_atomic_check(struct drm_device *dev,
12649                               struct drm_atomic_state *state)
12650 {
12651         struct drm_i915_private *dev_priv = to_i915(dev);
12652         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12653         struct drm_crtc *crtc;
12654         struct drm_crtc_state *old_crtc_state, *crtc_state;
12655         int ret, i;
12656         bool any_ms = false;
12657
12658         ret = drm_atomic_helper_check_modeset(dev, state);
12659         if (ret)
12660                 return ret;
12661
12662         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
12663                 struct intel_crtc_state *pipe_config =
12664                         to_intel_crtc_state(crtc_state);
12665
12666                 /* Catch I915_MODE_FLAG_INHERITED */
12667                 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
12668                         crtc_state->mode_changed = true;
12669
12670                 if (!needs_modeset(crtc_state))
12671                         continue;
12672
12673                 if (!crtc_state->enable) {
12674                         any_ms = true;
12675                         continue;
12676                 }
12677
12678                 /* FIXME: For only active_changed we shouldn't need to do any
12679                  * state recomputation at all. */
12680
12681                 ret = drm_atomic_add_affected_connectors(state, crtc);
12682                 if (ret)
12683                         return ret;
12684
12685                 ret = intel_modeset_pipe_config(crtc, pipe_config);
12686                 if (ret) {
12687                         intel_dump_pipe_config(to_intel_crtc(crtc),
12688                                                pipe_config, "[failed]");
12689                         return ret;
12690                 }
12691
12692                 if (i915.fastboot &&
12693                     intel_pipe_config_compare(dev_priv,
12694                                         to_intel_crtc_state(old_crtc_state),
12695                                         pipe_config, true)) {
12696                         crtc_state->mode_changed = false;
12697                         pipe_config->update_pipe = true;
12698                 }
12699
12700                 if (needs_modeset(crtc_state))
12701                         any_ms = true;
12702
12703                 ret = drm_atomic_add_affected_planes(state, crtc);
12704                 if (ret)
12705                         return ret;
12706
12707                 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12708                                        needs_modeset(crtc_state) ?
12709                                        "[modeset]" : "[fastset]");
12710         }
12711
12712         if (any_ms) {
12713                 ret = intel_modeset_checks(state);
12714
12715                 if (ret)
12716                         return ret;
12717         } else {
12718                 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12719         }
12720
12721         ret = drm_atomic_helper_check_planes(dev, state);
12722         if (ret)
12723                 return ret;
12724
12725         intel_fbc_choose_crtc(dev_priv, state);
12726         return calc_watermark_data(state);
12727 }
12728
12729 static int intel_atomic_prepare_commit(struct drm_device *dev,
12730                                        struct drm_atomic_state *state)
12731 {
12732         struct drm_i915_private *dev_priv = to_i915(dev);
12733         struct drm_crtc_state *crtc_state;
12734         struct drm_crtc *crtc;
12735         int i, ret;
12736
12737         for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
12738                 if (state->legacy_cursor_update)
12739                         continue;
12740
12741                 ret = intel_crtc_wait_for_pending_flips(crtc);
12742                 if (ret)
12743                         return ret;
12744
12745                 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
12746                         flush_workqueue(dev_priv->wq);
12747         }
12748
12749         ret = mutex_lock_interruptible(&dev->struct_mutex);
12750         if (ret)
12751                 return ret;
12752
12753         ret = drm_atomic_helper_prepare_planes(dev, state);
12754         mutex_unlock(&dev->struct_mutex);
12755
12756         return ret;
12757 }
12758
12759 u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12760 {
12761         struct drm_device *dev = crtc->base.dev;
12762
12763         if (!dev->max_vblank_count)
12764                 return drm_accurate_vblank_count(&crtc->base);
12765
12766         return dev->driver->get_vblank_counter(dev, crtc->pipe);
12767 }
12768
12769 static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
12770                                           struct drm_i915_private *dev_priv,
12771                                           unsigned crtc_mask)
12772 {
12773         unsigned last_vblank_count[I915_MAX_PIPES];
12774         enum pipe pipe;
12775         int ret;
12776
12777         if (!crtc_mask)
12778                 return;
12779
12780         for_each_pipe(dev_priv, pipe) {
12781                 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12782                                                                   pipe);
12783
12784                 if (!((1 << pipe) & crtc_mask))
12785                         continue;
12786
12787                 ret = drm_crtc_vblank_get(&crtc->base);
12788                 if (WARN_ON(ret != 0)) {
12789                         crtc_mask &= ~(1 << pipe);
12790                         continue;
12791                 }
12792
12793                 last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
12794         }
12795
12796         for_each_pipe(dev_priv, pipe) {
12797                 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
12798                                                                   pipe);
12799                 long lret;
12800
12801                 if (!((1 << pipe) & crtc_mask))
12802                         continue;
12803
12804                 lret = wait_event_timeout(dev->vblank[pipe].queue,
12805                                 last_vblank_count[pipe] !=
12806                                         drm_crtc_vblank_count(&crtc->base),
12807                                 msecs_to_jiffies(50));
12808
12809                 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
12810
12811                 drm_crtc_vblank_put(&crtc->base);
12812         }
12813 }
12814
12815 static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
12816 {
12817         /* fb updated, need to unpin old fb */
12818         if (crtc_state->fb_changed)
12819                 return true;
12820
12821         /* wm changes, need vblank before final wm's */
12822         if (crtc_state->update_wm_post)
12823                 return true;
12824
12825         if (crtc_state->wm.need_postvbl_update)
12826                 return true;
12827
12828         return false;
12829 }
12830
12831 static void intel_update_crtc(struct drm_crtc *crtc,
12832                               struct drm_atomic_state *state,
12833                               struct drm_crtc_state *old_crtc_state,
12834                               struct drm_crtc_state *new_crtc_state,
12835                               unsigned int *crtc_vblank_mask)
12836 {
12837         struct drm_device *dev = crtc->dev;
12838         struct drm_i915_private *dev_priv = to_i915(dev);
12839         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12840         struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12841         bool modeset = needs_modeset(new_crtc_state);
12842
12843         if (modeset) {
12844                 update_scanline_offset(intel_crtc);
12845                 dev_priv->display.crtc_enable(pipe_config, state);
12846         } else {
12847                 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12848                                        pipe_config);
12849         }
12850
12851         if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12852                 intel_fbc_enable(
12853                     intel_crtc, pipe_config,
12854                     to_intel_plane_state(crtc->primary->state));
12855         }
12856
12857         drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12858
12859         if (needs_vblank_wait(pipe_config))
12860                 *crtc_vblank_mask |= drm_crtc_mask(crtc);
12861 }
12862
12863 static void intel_update_crtcs(struct drm_atomic_state *state,
12864                                unsigned int *crtc_vblank_mask)
12865 {
12866         struct drm_crtc *crtc;
12867         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12868         int i;
12869
12870         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12871                 if (!new_crtc_state->active)
12872                         continue;
12873
12874                 intel_update_crtc(crtc, state, old_crtc_state,
12875                                   new_crtc_state, crtc_vblank_mask);
12876         }
12877 }
12878
12879 static void skl_update_crtcs(struct drm_atomic_state *state,
12880                              unsigned int *crtc_vblank_mask)
12881 {
12882         struct drm_i915_private *dev_priv = to_i915(state->dev);
12883         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12884         struct drm_crtc *crtc;
12885         struct intel_crtc *intel_crtc;
12886         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12887         struct intel_crtc_state *cstate;
12888         unsigned int updated = 0;
12889         bool progress;
12890         enum pipe pipe;
12891         int i;
12892
12893         const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12894
12895         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
12896                 /* ignore allocations for crtc's that have been turned off. */
12897                 if (new_crtc_state->active)
12898                         entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
12899
12900         /*
12901          * Whenever the number of active pipes changes, we need to make sure we
12902          * update the pipes in the right order so that their ddb allocations
12903          * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12904          * cause pipe underruns and other bad stuff.
12905          */
12906         do {
12907                 progress = false;
12908
12909                 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12910                         bool vbl_wait = false;
12911                         unsigned int cmask = drm_crtc_mask(crtc);
12912
12913                         intel_crtc = to_intel_crtc(crtc);
12914                         cstate = to_intel_crtc_state(crtc->state);
12915                         pipe = intel_crtc->pipe;
12916
12917                         if (updated & cmask || !cstate->base.active)
12918                                 continue;
12919
12920                         if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
12921                                 continue;
12922
12923                         updated |= cmask;
12924                         entries[i] = &cstate->wm.skl.ddb;
12925
12926                         /*
12927                          * If this is an already active pipe, it's DDB changed,
12928                          * and this isn't the last pipe that needs updating
12929                          * then we need to wait for a vblank to pass for the
12930                          * new ddb allocation to take effect.
12931                          */
12932                         if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
12933                                                  &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
12934                             !new_crtc_state->active_changed &&
12935                             intel_state->wm_results.dirty_pipes != updated)
12936                                 vbl_wait = true;
12937
12938                         intel_update_crtc(crtc, state, old_crtc_state,
12939                                           new_crtc_state, crtc_vblank_mask);
12940
12941                         if (vbl_wait)
12942                                 intel_wait_for_vblank(dev_priv, pipe);
12943
12944                         progress = true;
12945                 }
12946         } while (progress);
12947 }
12948
12949 static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12950 {
12951         struct intel_atomic_state *state, *next;
12952         struct llist_node *freed;
12953
12954         freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12955         llist_for_each_entry_safe(state, next, freed, freed)
12956                 drm_atomic_state_put(&state->base);
12957 }
12958
12959 static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12960 {
12961         struct drm_i915_private *dev_priv =
12962                 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12963
12964         intel_atomic_helper_free_state(dev_priv);
12965 }
12966
12967 static void intel_atomic_commit_tail(struct drm_atomic_state *state)
12968 {
12969         struct drm_device *dev = state->dev;
12970         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12971         struct drm_i915_private *dev_priv = to_i915(dev);
12972         struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12973         struct drm_crtc *crtc;
12974         struct intel_crtc_state *intel_cstate;
12975         bool hw_check = intel_state->modeset;
12976         u64 put_domains[I915_MAX_PIPES] = {};
12977         unsigned crtc_vblank_mask = 0;
12978         int i;
12979
12980         drm_atomic_helper_wait_for_dependencies(state);
12981
12982         if (intel_state->modeset)
12983                 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
12984
12985         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12986                 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12987
12988                 if (needs_modeset(new_crtc_state) ||
12989                     to_intel_crtc_state(new_crtc_state)->update_pipe) {
12990                         hw_check = true;
12991
12992                         put_domains[to_intel_crtc(crtc)->pipe] =
12993                                 modeset_get_crtc_power_domains(crtc,
12994                                         to_intel_crtc_state(new_crtc_state));
12995                 }
12996
12997                 if (!needs_modeset(new_crtc_state))
12998                         continue;
12999
13000                 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
13001                                        to_intel_crtc_state(new_crtc_state));
13002
13003                 if (old_crtc_state->active) {
13004                         intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
13005                         dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
13006                         intel_crtc->active = false;
13007                         intel_fbc_disable(intel_crtc);
13008                         intel_disable_shared_dpll(intel_crtc);
13009
13010                         /*
13011                          * Underruns don't always raise
13012                          * interrupts, so check manually.
13013                          */
13014                         intel_check_cpu_fifo_underruns(dev_priv);
13015                         intel_check_pch_fifo_underruns(dev_priv);
13016
13017                         if (!crtc->state->active) {
13018                                 /*
13019                                  * Make sure we don't call initial_watermarks
13020                                  * for ILK-style watermark updates.
13021                                  *
13022                                  * No clue what this is supposed to achieve.
13023                                  */
13024                                 if (INTEL_GEN(dev_priv) >= 9)
13025                                         dev_priv->display.initial_watermarks(intel_state,
13026                                                                              to_intel_crtc_state(crtc->state));
13027                         }
13028                 }
13029         }
13030
13031         /* Only after disabling all output pipelines that will be changed can we
13032          * update the the output configuration. */
13033         intel_modeset_update_crtc_state(state);
13034
13035         if (intel_state->modeset) {
13036                 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
13037
13038                 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
13039
13040                 /*
13041                  * SKL workaround: bspec recommends we disable the SAGV when we
13042                  * have more then one pipe enabled
13043                  */
13044                 if (!intel_can_enable_sagv(state))
13045                         intel_disable_sagv(dev_priv);
13046
13047                 intel_modeset_verify_disabled(dev, state);
13048         }
13049
13050         /* Complete the events for pipes that have now been disabled */
13051         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13052                 bool modeset = needs_modeset(new_crtc_state);
13053
13054                 /* Complete events for now disable pipes here. */
13055                 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
13056                         spin_lock_irq(&dev->event_lock);
13057                         drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
13058                         spin_unlock_irq(&dev->event_lock);
13059
13060                         new_crtc_state->event = NULL;
13061                 }
13062         }
13063
13064         /* Now enable the clocks, plane, pipe, and connectors that we set up. */
13065         dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
13066
13067         /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13068          * already, but still need the state for the delayed optimization. To
13069          * fix this:
13070          * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13071          * - schedule that vblank worker _before_ calling hw_done
13072          * - at the start of commit_tail, cancel it _synchrously
13073          * - switch over to the vblank wait helper in the core after that since
13074          *   we don't need out special handling any more.
13075          */
13076         if (!state->legacy_cursor_update)
13077                 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13078
13079         /*
13080          * Now that the vblank has passed, we can go ahead and program the
13081          * optimal watermarks on platforms that need two-step watermark
13082          * programming.
13083          *
13084          * TODO: Move this (and other cleanup) to an async worker eventually.
13085          */
13086         for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
13087                 intel_cstate = to_intel_crtc_state(new_crtc_state);
13088
13089                 if (dev_priv->display.optimize_watermarks)
13090                         dev_priv->display.optimize_watermarks(intel_state,
13091                                                               intel_cstate);
13092         }
13093
13094         for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
13095                 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13096
13097                 if (put_domains[i])
13098                         modeset_put_power_domains(dev_priv, put_domains[i]);
13099
13100                 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
13101         }
13102
13103         if (intel_state->modeset && intel_can_enable_sagv(state))
13104                 intel_enable_sagv(dev_priv);
13105
13106         drm_atomic_helper_commit_hw_done(state);
13107
13108         if (intel_state->modeset)
13109                 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13110
13111         mutex_lock(&dev->struct_mutex);
13112         drm_atomic_helper_cleanup_planes(dev, state);
13113         mutex_unlock(&dev->struct_mutex);
13114
13115         drm_atomic_helper_commit_cleanup_done(state);
13116
13117         drm_atomic_state_put(state);
13118
13119         /* As one of the primary mmio accessors, KMS has a high likelihood
13120          * of triggering bugs in unclaimed access. After we finish
13121          * modesetting, see if an error has been flagged, and if so
13122          * enable debugging for the next modeset - and hope we catch
13123          * the culprit.
13124          *
13125          * XXX note that we assume display power is on at this point.
13126          * This might hold true now but we need to add pm helper to check
13127          * unclaimed only when the hardware is on, as atomic commits
13128          * can happen also when the device is completely off.
13129          */
13130         intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13131
13132         intel_atomic_helper_free_state(dev_priv);
13133 }
13134
13135 static void intel_atomic_commit_work(struct work_struct *work)
13136 {
13137         struct drm_atomic_state *state =
13138                 container_of(work, struct drm_atomic_state, commit_work);
13139
13140         intel_atomic_commit_tail(state);
13141 }
13142
13143 static int __i915_sw_fence_call
13144 intel_atomic_commit_ready(struct i915_sw_fence *fence,
13145                           enum i915_sw_fence_notify notify)
13146 {
13147         struct intel_atomic_state *state =
13148                 container_of(fence, struct intel_atomic_state, commit_ready);
13149
13150         switch (notify) {
13151         case FENCE_COMPLETE:
13152                 if (state->base.commit_work.func)
13153                         queue_work(system_unbound_wq, &state->base.commit_work);
13154                 break;
13155
13156         case FENCE_FREE:
13157                 {
13158                         struct intel_atomic_helper *helper =
13159                                 &to_i915(state->base.dev)->atomic_helper;
13160
13161                         if (llist_add(&state->freed, &helper->free_list))
13162                                 schedule_work(&helper->free_work);
13163                         break;
13164                 }
13165         }
13166
13167         return NOTIFY_DONE;
13168 }
13169
13170 static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13171 {
13172         struct drm_plane_state *old_plane_state, *new_plane_state;
13173         struct drm_plane *plane;
13174         int i;
13175
13176         for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
13177                 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
13178                                   intel_fb_obj(new_plane_state->fb),
13179                                   to_intel_plane(plane)->frontbuffer_bit);
13180 }
13181
13182 /**
13183  * intel_atomic_commit - commit validated state object
13184  * @dev: DRM device
13185  * @state: the top-level driver state object
13186  * @nonblock: nonblocking commit
13187  *
13188  * This function commits a top-level state object that has been validated
13189  * with drm_atomic_helper_check().
13190  *
13191  * RETURNS
13192  * Zero for success or -errno.
13193  */
13194 static int intel_atomic_commit(struct drm_device *dev,
13195                                struct drm_atomic_state *state,
13196                                bool nonblock)
13197 {
13198         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13199         struct drm_i915_private *dev_priv = to_i915(dev);
13200         int ret = 0;
13201
13202         ret = drm_atomic_helper_setup_commit(state, nonblock);
13203         if (ret)
13204                 return ret;
13205
13206         drm_atomic_state_get(state);
13207         i915_sw_fence_init(&intel_state->commit_ready,
13208                            intel_atomic_commit_ready);
13209
13210         ret = intel_atomic_prepare_commit(dev, state);
13211         if (ret) {
13212                 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13213                 i915_sw_fence_commit(&intel_state->commit_ready);
13214                 return ret;
13215         }
13216
13217         /*
13218          * The intel_legacy_cursor_update() fast path takes care
13219          * of avoiding the vblank waits for simple cursor
13220          * movement and flips. For cursor on/off and size changes,
13221          * we want to perform the vblank waits so that watermark
13222          * updates happen during the correct frames. Gen9+ have
13223          * double buffered watermarks and so shouldn't need this.
13224          *
13225          * Do this after drm_atomic_helper_setup_commit() and
13226          * intel_atomic_prepare_commit() because we still want
13227          * to skip the flip and fb cleanup waits. Although that
13228          * does risk yanking the mapping from under the display
13229          * engine.
13230          *
13231          * FIXME doing watermarks and fb cleanup from a vblank worker
13232          * (assuming we had any) would solve these problems.
13233          */
13234         if (INTEL_GEN(dev_priv) < 9)
13235                 state->legacy_cursor_update = false;
13236
13237         drm_atomic_helper_swap_state(state, true);
13238         dev_priv->wm.distrust_bios_wm = false;
13239         intel_shared_dpll_swap_state(state);
13240         intel_atomic_track_fbs(state);
13241
13242         if (intel_state->modeset) {
13243                 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13244                        sizeof(intel_state->min_pixclk));
13245                 dev_priv->active_crtcs = intel_state->active_crtcs;
13246                 dev_priv->cdclk.logical = intel_state->cdclk.logical;
13247                 dev_priv->cdclk.actual = intel_state->cdclk.actual;
13248         }
13249
13250         drm_atomic_state_get(state);
13251         INIT_WORK(&state->commit_work,
13252                   nonblock ? intel_atomic_commit_work : NULL);
13253
13254         i915_sw_fence_commit(&intel_state->commit_ready);
13255         if (!nonblock) {
13256                 i915_sw_fence_wait(&intel_state->commit_ready);
13257                 intel_atomic_commit_tail(state);
13258         }
13259
13260         return 0;
13261 }
13262
13263 void intel_crtc_restore_mode(struct drm_crtc *crtc)
13264 {
13265         struct drm_device *dev = crtc->dev;
13266         struct drm_atomic_state *state;
13267         struct drm_crtc_state *crtc_state;
13268         int ret;
13269
13270         state = drm_atomic_state_alloc(dev);
13271         if (!state) {
13272                 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13273                               crtc->base.id, crtc->name);
13274                 return;
13275         }
13276
13277         state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
13278
13279 retry:
13280         crtc_state = drm_atomic_get_crtc_state(state, crtc);
13281         ret = PTR_ERR_OR_ZERO(crtc_state);
13282         if (!ret) {
13283                 if (!crtc_state->active)
13284                         goto out;
13285
13286                 crtc_state->mode_changed = true;
13287                 ret = drm_atomic_commit(state);
13288         }
13289
13290         if (ret == -EDEADLK) {
13291                 drm_atomic_state_clear(state);
13292                 drm_modeset_backoff(state->acquire_ctx);
13293                 goto retry;
13294         }
13295
13296 out:
13297         drm_atomic_state_put(state);
13298 }
13299
13300 static const struct drm_crtc_funcs intel_crtc_funcs = {
13301         .gamma_set = drm_atomic_helper_legacy_gamma_set,
13302         .set_config = drm_atomic_helper_set_config,
13303         .set_property = drm_atomic_helper_crtc_set_property,
13304         .destroy = intel_crtc_destroy,
13305         .page_flip = drm_atomic_helper_page_flip,
13306         .atomic_duplicate_state = intel_crtc_duplicate_state,
13307         .atomic_destroy_state = intel_crtc_destroy_state,
13308         .set_crc_source = intel_crtc_set_crc_source,
13309 };
13310
13311 /**
13312  * intel_prepare_plane_fb - Prepare fb for usage on plane
13313  * @plane: drm plane to prepare for
13314  * @fb: framebuffer to prepare for presentation
13315  *
13316  * Prepares a framebuffer for usage on a display plane.  Generally this
13317  * involves pinning the underlying object and updating the frontbuffer tracking
13318  * bits.  Some older platforms need special physical address handling for
13319  * cursor planes.
13320  *
13321  * Must be called with struct_mutex held.
13322  *
13323  * Returns 0 on success, negative error code on failure.
13324  */
13325 int
13326 intel_prepare_plane_fb(struct drm_plane *plane,
13327                        struct drm_plane_state *new_state)
13328 {
13329         struct intel_atomic_state *intel_state =
13330                 to_intel_atomic_state(new_state->state);
13331         struct drm_i915_private *dev_priv = to_i915(plane->dev);
13332         struct drm_framebuffer *fb = new_state->fb;
13333         struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13334         struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
13335         int ret;
13336
13337         if (obj) {
13338                 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13339                     INTEL_INFO(dev_priv)->cursor_needs_physical) {
13340                         const int align = intel_cursor_alignment(dev_priv);
13341
13342                         ret = i915_gem_object_attach_phys(obj, align);
13343                         if (ret) {
13344                                 DRM_DEBUG_KMS("failed to attach phys object\n");
13345                                 return ret;
13346                         }
13347                 } else {
13348                         struct i915_vma *vma;
13349
13350                         vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
13351                         if (IS_ERR(vma)) {
13352                                 DRM_DEBUG_KMS("failed to pin object\n");
13353                                 return PTR_ERR(vma);
13354                         }
13355
13356                         to_intel_plane_state(new_state)->vma = vma;
13357                 }
13358         }
13359
13360         if (!obj && !old_obj)
13361                 return 0;
13362
13363         if (old_obj) {
13364                 struct drm_crtc_state *crtc_state =
13365                         drm_atomic_get_existing_crtc_state(new_state->state,
13366                                                            plane->state->crtc);
13367
13368                 /* Big Hammer, we also need to ensure that any pending
13369                  * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13370                  * current scanout is retired before unpinning the old
13371                  * framebuffer. Note that we rely on userspace rendering
13372                  * into the buffer attached to the pipe they are waiting
13373                  * on. If not, userspace generates a GPU hang with IPEHR
13374                  * point to the MI_WAIT_FOR_EVENT.
13375                  *
13376                  * This should only fail upon a hung GPU, in which case we
13377                  * can safely continue.
13378                  */
13379                 if (needs_modeset(crtc_state)) {
13380                         ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13381                                                               old_obj->resv, NULL,
13382                                                               false, 0,
13383                                                               GFP_KERNEL);
13384                         if (ret < 0)
13385                                 return ret;
13386                 }
13387         }
13388
13389         if (new_state->fence) { /* explicit fencing */
13390                 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
13391                                                     new_state->fence,
13392                                                     I915_FENCE_TIMEOUT,
13393                                                     GFP_KERNEL);
13394                 if (ret < 0)
13395                         return ret;
13396         }
13397
13398         if (!obj)
13399                 return 0;
13400
13401         if (!new_state->fence) { /* implicit fencing */
13402                 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
13403                                                       obj->resv, NULL,
13404                                                       false, I915_FENCE_TIMEOUT,
13405                                                       GFP_KERNEL);
13406                 if (ret < 0)
13407                         return ret;
13408
13409                 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
13410         }
13411
13412         return 0;
13413 }
13414
13415 /**
13416  * intel_cleanup_plane_fb - Cleans up an fb after plane use
13417  * @plane: drm plane to clean up for
13418  * @fb: old framebuffer that was on plane
13419  *
13420  * Cleans up a framebuffer that has just been removed from a plane.
13421  *
13422  * Must be called with struct_mutex held.
13423  */
13424 void
13425 intel_cleanup_plane_fb(struct drm_plane *plane,
13426                        struct drm_plane_state *old_state)
13427 {
13428         struct i915_vma *vma;
13429
13430         /* Should only be called after a successful intel_prepare_plane_fb()! */
13431         vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
13432         if (vma)
13433                 intel_unpin_fb_vma(vma);
13434 }
13435
13436 int
13437 skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13438 {
13439         struct drm_i915_private *dev_priv;
13440         int max_scale;
13441         int crtc_clock, max_dotclk;
13442
13443         if (!intel_crtc || !crtc_state->base.enable)
13444                 return DRM_PLANE_HELPER_NO_SCALING;
13445
13446         dev_priv = to_i915(intel_crtc->base.dev);
13447
13448         crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13449         max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
13450
13451         if (IS_GEMINILAKE(dev_priv))
13452                 max_dotclk *= 2;
13453
13454         if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
13455                 return DRM_PLANE_HELPER_NO_SCALING;
13456
13457         /*
13458          * skl max scale is lower of:
13459          *    close to 3 but not 3, -1 is for that purpose
13460          *            or
13461          *    cdclk/crtc_clock
13462          */
13463         max_scale = min((1 << 16) * 3 - 1,
13464                         (1 << 8) * ((max_dotclk << 8) / crtc_clock));
13465
13466         return max_scale;
13467 }
13468
13469 static int
13470 intel_check_primary_plane(struct intel_plane *plane,
13471                           struct intel_crtc_state *crtc_state,
13472                           struct intel_plane_state *state)
13473 {
13474         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
13475         struct drm_crtc *crtc = state->base.crtc;
13476         int min_scale = DRM_PLANE_HELPER_NO_SCALING;
13477         int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13478         bool can_position = false;
13479         int ret;
13480
13481         if (INTEL_GEN(dev_priv) >= 9) {
13482                 /* use scaler when colorkey is not required */
13483                 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13484                         min_scale = 1;
13485                         max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13486                 }
13487                 can_position = true;
13488         }
13489
13490         ret = drm_plane_helper_check_state(&state->base,
13491                                            &state->clip,
13492                                            min_scale, max_scale,
13493                                            can_position, true);
13494         if (ret)
13495                 return ret;
13496
13497         if (!state->base.fb)
13498                 return 0;
13499
13500         if (INTEL_GEN(dev_priv) >= 9) {
13501                 ret = skl_check_plane_surface(state);
13502                 if (ret)
13503                         return ret;
13504
13505                 state->ctl = skl_plane_ctl(crtc_state, state);
13506         } else {
13507                 ret = i9xx_check_plane_surface(state);
13508                 if (ret)
13509                         return ret;
13510
13511                 state->ctl = i9xx_plane_ctl(crtc_state, state);
13512         }
13513
13514         return 0;
13515 }
13516
13517 static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13518                                     struct drm_crtc_state *old_crtc_state)
13519 {
13520         struct drm_device *dev = crtc->dev;
13521         struct drm_i915_private *dev_priv = to_i915(dev);
13522         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13523         struct intel_crtc_state *intel_cstate =
13524                 to_intel_crtc_state(crtc->state);
13525         struct intel_crtc_state *old_intel_cstate =
13526                 to_intel_crtc_state(old_crtc_state);
13527         struct intel_atomic_state *old_intel_state =
13528                 to_intel_atomic_state(old_crtc_state->state);
13529         bool modeset = needs_modeset(crtc->state);
13530
13531         if (!modeset &&
13532             (intel_cstate->base.color_mgmt_changed ||
13533              intel_cstate->update_pipe)) {
13534                 intel_color_set_csc(crtc->state);
13535                 intel_color_load_luts(crtc->state);
13536         }
13537
13538         /* Perform vblank evasion around commit operation */
13539         intel_pipe_update_start(intel_crtc);
13540
13541         if (modeset)
13542                 goto out;
13543
13544         if (intel_cstate->update_pipe)
13545                 intel_update_pipe_config(intel_crtc, old_intel_cstate);
13546         else if (INTEL_GEN(dev_priv) >= 9)
13547                 skl_detach_scalers(intel_crtc);
13548
13549 out:
13550         if (dev_priv->display.atomic_update_watermarks)
13551                 dev_priv->display.atomic_update_watermarks(old_intel_state,
13552                                                            intel_cstate);
13553 }
13554
13555 static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13556                                      struct drm_crtc_state *old_crtc_state)
13557 {
13558         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13559
13560         intel_pipe_update_end(intel_crtc, NULL);
13561 }
13562
13563 /**
13564  * intel_plane_destroy - destroy a plane
13565  * @plane: plane to destroy
13566  *
13567  * Common destruction function for all types of planes (primary, cursor,
13568  * sprite).
13569  */
13570 void intel_plane_destroy(struct drm_plane *plane)
13571 {
13572         drm_plane_cleanup(plane);
13573         kfree(to_intel_plane(plane));
13574 }
13575
13576 const struct drm_plane_funcs intel_plane_funcs = {
13577         .update_plane = drm_atomic_helper_update_plane,
13578         .disable_plane = drm_atomic_helper_disable_plane,
13579         .destroy = intel_plane_destroy,
13580         .set_property = drm_atomic_helper_plane_set_property,
13581         .atomic_get_property = intel_plane_atomic_get_property,
13582         .atomic_set_property = intel_plane_atomic_set_property,
13583         .atomic_duplicate_state = intel_plane_duplicate_state,
13584         .atomic_destroy_state = intel_plane_destroy_state,
13585 };
13586
13587 static int
13588 intel_legacy_cursor_update(struct drm_plane *plane,
13589                            struct drm_crtc *crtc,
13590                            struct drm_framebuffer *fb,
13591                            int crtc_x, int crtc_y,
13592                            unsigned int crtc_w, unsigned int crtc_h,
13593                            uint32_t src_x, uint32_t src_y,
13594                            uint32_t src_w, uint32_t src_h,
13595                            struct drm_modeset_acquire_ctx *ctx)
13596 {
13597         struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13598         int ret;
13599         struct drm_plane_state *old_plane_state, *new_plane_state;
13600         struct intel_plane *intel_plane = to_intel_plane(plane);
13601         struct drm_framebuffer *old_fb;
13602         struct drm_crtc_state *crtc_state = crtc->state;
13603         struct i915_vma *old_vma;
13604
13605         /*
13606          * When crtc is inactive or there is a modeset pending,
13607          * wait for it to complete in the slowpath
13608          */
13609         if (!crtc_state->active || needs_modeset(crtc_state) ||
13610             to_intel_crtc_state(crtc_state)->update_pipe)
13611                 goto slow;
13612
13613         old_plane_state = plane->state;
13614
13615         /*
13616          * If any parameters change that may affect watermarks,
13617          * take the slowpath. Only changing fb or position should be
13618          * in the fastpath.
13619          */
13620         if (old_plane_state->crtc != crtc ||
13621             old_plane_state->src_w != src_w ||
13622             old_plane_state->src_h != src_h ||
13623             old_plane_state->crtc_w != crtc_w ||
13624             old_plane_state->crtc_h != crtc_h ||
13625             !old_plane_state->fb != !fb)
13626                 goto slow;
13627
13628         new_plane_state = intel_plane_duplicate_state(plane);
13629         if (!new_plane_state)
13630                 return -ENOMEM;
13631
13632         drm_atomic_set_fb_for_plane(new_plane_state, fb);
13633
13634         new_plane_state->src_x = src_x;
13635         new_plane_state->src_y = src_y;
13636         new_plane_state->src_w = src_w;
13637         new_plane_state->src_h = src_h;
13638         new_plane_state->crtc_x = crtc_x;
13639         new_plane_state->crtc_y = crtc_y;
13640         new_plane_state->crtc_w = crtc_w;
13641         new_plane_state->crtc_h = crtc_h;
13642
13643         ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13644                                                   to_intel_plane_state(new_plane_state));
13645         if (ret)
13646                 goto out_free;
13647
13648         ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13649         if (ret)
13650                 goto out_free;
13651
13652         if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13653                 int align = intel_cursor_alignment(dev_priv);
13654
13655                 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13656                 if (ret) {
13657                         DRM_DEBUG_KMS("failed to attach phys object\n");
13658                         goto out_unlock;
13659                 }
13660         } else {
13661                 struct i915_vma *vma;
13662
13663                 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13664                 if (IS_ERR(vma)) {
13665                         DRM_DEBUG_KMS("failed to pin object\n");
13666
13667                         ret = PTR_ERR(vma);
13668                         goto out_unlock;
13669                 }
13670
13671                 to_intel_plane_state(new_plane_state)->vma = vma;
13672         }
13673
13674         old_fb = old_plane_state->fb;
13675         old_vma = to_intel_plane_state(old_plane_state)->vma;
13676
13677         i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13678                           intel_plane->frontbuffer_bit);
13679
13680         /* Swap plane state */
13681         new_plane_state->fence = old_plane_state->fence;
13682         *to_intel_plane_state(old_plane_state) = *to_intel_plane_state(new_plane_state);
13683         new_plane_state->fence = NULL;
13684         new_plane_state->fb = old_fb;
13685         to_intel_plane_state(new_plane_state)->vma = old_vma;
13686
13687         if (plane->state->visible) {
13688                 trace_intel_update_plane(plane, to_intel_crtc(crtc));
13689                 intel_plane->update_plane(intel_plane,
13690                                           to_intel_crtc_state(crtc->state),
13691                                           to_intel_plane_state(plane->state));
13692         } else {
13693                 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
13694                 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
13695         }
13696
13697         intel_cleanup_plane_fb(plane, new_plane_state);
13698
13699 out_unlock:
13700         mutex_unlock(&dev_priv->drm.struct_mutex);
13701 out_free:
13702         intel_plane_destroy_state(plane, new_plane_state);
13703         return ret;
13704
13705 slow:
13706         return drm_atomic_helper_update_plane(plane, crtc, fb,
13707                                               crtc_x, crtc_y, crtc_w, crtc_h,
13708                                               src_x, src_y, src_w, src_h, ctx);
13709 }
13710
13711 static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13712         .update_plane = intel_legacy_cursor_update,
13713         .disable_plane = drm_atomic_helper_disable_plane,
13714         .destroy = intel_plane_destroy,
13715         .set_property = drm_atomic_helper_plane_set_property,
13716         .atomic_get_property = intel_plane_atomic_get_property,
13717         .atomic_set_property = intel_plane_atomic_set_property,
13718         .atomic_duplicate_state = intel_plane_duplicate_state,
13719         .atomic_destroy_state = intel_plane_destroy_state,
13720 };
13721
13722 static struct intel_plane *
13723 intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
13724 {
13725         struct intel_plane *primary = NULL;
13726         struct intel_plane_state *state = NULL;
13727         const uint32_t *intel_primary_formats;
13728         unsigned int supported_rotations;
13729         unsigned int num_formats;
13730         int ret;
13731
13732         primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13733         if (!primary) {
13734                 ret = -ENOMEM;
13735                 goto fail;
13736         }
13737
13738         state = intel_create_plane_state(&primary->base);
13739         if (!state) {
13740                 ret = -ENOMEM;
13741                 goto fail;
13742         }
13743
13744         primary->base.state = &state->base;
13745
13746         primary->can_scale = false;
13747         primary->max_downscale = 1;
13748         if (INTEL_GEN(dev_priv) >= 9) {
13749                 primary->can_scale = true;
13750                 state->scaler_id = -1;
13751         }
13752         primary->pipe = pipe;
13753         /*
13754          * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13755          * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13756          */
13757         if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13758                 primary->plane = (enum plane) !pipe;
13759         else
13760                 primary->plane = (enum plane) pipe;
13761         primary->id = PLANE_PRIMARY;
13762         primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
13763         primary->check_plane = intel_check_primary_plane;
13764
13765         if (INTEL_GEN(dev_priv) >= 9) {
13766                 intel_primary_formats = skl_primary_formats;
13767                 num_formats = ARRAY_SIZE(skl_primary_formats);
13768
13769                 primary->update_plane = skylake_update_primary_plane;
13770                 primary->disable_plane = skylake_disable_primary_plane;
13771         } else if (INTEL_GEN(dev_priv) >= 4) {
13772                 intel_primary_formats = i965_primary_formats;
13773                 num_formats = ARRAY_SIZE(i965_primary_formats);
13774
13775                 primary->update_plane = i9xx_update_primary_plane;
13776                 primary->disable_plane = i9xx_disable_primary_plane;
13777         } else {
13778                 intel_primary_formats = i8xx_primary_formats;
13779                 num_formats = ARRAY_SIZE(i8xx_primary_formats);
13780
13781                 primary->update_plane = i9xx_update_primary_plane;
13782                 primary->disable_plane = i9xx_disable_primary_plane;
13783         }
13784
13785         if (INTEL_GEN(dev_priv) >= 9)
13786                 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13787                                                0, &intel_plane_funcs,
13788                                                intel_primary_formats, num_formats,
13789                                                DRM_PLANE_TYPE_PRIMARY,
13790                                                "plane 1%c", pipe_name(pipe));
13791         else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
13792                 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13793                                                0, &intel_plane_funcs,
13794                                                intel_primary_formats, num_formats,
13795                                                DRM_PLANE_TYPE_PRIMARY,
13796                                                "primary %c", pipe_name(pipe));
13797         else
13798                 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13799                                                0, &intel_plane_funcs,
13800                                                intel_primary_formats, num_formats,
13801                                                DRM_PLANE_TYPE_PRIMARY,
13802                                                "plane %c", plane_name(primary->plane));
13803         if (ret)
13804                 goto fail;
13805
13806         if (INTEL_GEN(dev_priv) >= 9) {
13807                 supported_rotations =
13808                         DRM_ROTATE_0 | DRM_ROTATE_90 |
13809                         DRM_ROTATE_180 | DRM_ROTATE_270;
13810         } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13811                 supported_rotations =
13812                         DRM_ROTATE_0 | DRM_ROTATE_180 |
13813                         DRM_REFLECT_X;
13814         } else if (INTEL_GEN(dev_priv) >= 4) {
13815                 supported_rotations =
13816                         DRM_ROTATE_0 | DRM_ROTATE_180;
13817         } else {
13818                 supported_rotations = DRM_ROTATE_0;
13819         }
13820
13821         if (INTEL_GEN(dev_priv) >= 4)
13822                 drm_plane_create_rotation_property(&primary->base,
13823                                                    DRM_ROTATE_0,
13824                                                    supported_rotations);
13825
13826         drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13827
13828         return primary;
13829
13830 fail:
13831         kfree(state);
13832         kfree(primary);
13833
13834         return ERR_PTR(ret);
13835 }
13836
13837 static struct intel_plane *
13838 intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13839                           enum pipe pipe)
13840 {
13841         struct intel_plane *cursor = NULL;
13842         struct intel_plane_state *state = NULL;
13843         int ret;
13844
13845         cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13846         if (!cursor) {
13847                 ret = -ENOMEM;
13848                 goto fail;
13849         }
13850
13851         state = intel_create_plane_state(&cursor->base);
13852         if (!state) {
13853                 ret = -ENOMEM;
13854                 goto fail;
13855         }
13856
13857         cursor->base.state = &state->base;
13858
13859         cursor->can_scale = false;
13860         cursor->max_downscale = 1;
13861         cursor->pipe = pipe;
13862         cursor->plane = pipe;
13863         cursor->id = PLANE_CURSOR;
13864         cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
13865
13866         if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13867                 cursor->update_plane = i845_update_cursor;
13868                 cursor->disable_plane = i845_disable_cursor;
13869                 cursor->check_plane = i845_check_cursor;
13870         } else {
13871                 cursor->update_plane = i9xx_update_cursor;
13872                 cursor->disable_plane = i9xx_disable_cursor;
13873                 cursor->check_plane = i9xx_check_cursor;
13874         }
13875
13876         cursor->cursor.base = ~0;
13877         cursor->cursor.cntl = ~0;
13878
13879         if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13880                 cursor->cursor.size = ~0;
13881
13882         ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
13883                                        0, &intel_cursor_plane_funcs,
13884                                        intel_cursor_formats,
13885                                        ARRAY_SIZE(intel_cursor_formats),
13886                                        DRM_PLANE_TYPE_CURSOR,
13887                                        "cursor %c", pipe_name(pipe));
13888         if (ret)
13889                 goto fail;
13890
13891         if (INTEL_GEN(dev_priv) >= 4)
13892                 drm_plane_create_rotation_property(&cursor->base,
13893                                                    DRM_ROTATE_0,
13894                                                    DRM_ROTATE_0 |
13895                                                    DRM_ROTATE_180);
13896
13897         if (INTEL_GEN(dev_priv) >= 9)
13898                 state->scaler_id = -1;
13899
13900         drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13901
13902         return cursor;
13903
13904 fail:
13905         kfree(state);
13906         kfree(cursor);
13907
13908         return ERR_PTR(ret);
13909 }
13910
13911 static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13912                                     struct intel_crtc_state *crtc_state)
13913 {
13914         struct intel_crtc_scaler_state *scaler_state =
13915                 &crtc_state->scaler_state;
13916         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13917         int i;
13918
13919         crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13920         if (!crtc->num_scalers)
13921                 return;
13922
13923         for (i = 0; i < crtc->num_scalers; i++) {
13924                 struct intel_scaler *scaler = &scaler_state->scalers[i];
13925
13926                 scaler->in_use = 0;
13927                 scaler->mode = PS_SCALER_MODE_DYN;
13928         }
13929
13930         scaler_state->scaler_id = -1;
13931 }
13932
13933 static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
13934 {
13935         struct intel_crtc *intel_crtc;
13936         struct intel_crtc_state *crtc_state = NULL;
13937         struct intel_plane *primary = NULL;
13938         struct intel_plane *cursor = NULL;
13939         int sprite, ret;
13940
13941         intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
13942         if (!intel_crtc)
13943                 return -ENOMEM;
13944
13945         crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13946         if (!crtc_state) {
13947                 ret = -ENOMEM;
13948                 goto fail;
13949         }
13950         intel_crtc->config = crtc_state;
13951         intel_crtc->base.state = &crtc_state->base;
13952         crtc_state->base.crtc = &intel_crtc->base;
13953
13954         primary = intel_primary_plane_create(dev_priv, pipe);
13955         if (IS_ERR(primary)) {
13956                 ret = PTR_ERR(primary);
13957                 goto fail;
13958         }
13959         intel_crtc->plane_ids_mask |= BIT(primary->id);
13960
13961         for_each_sprite(dev_priv, pipe, sprite) {
13962                 struct intel_plane *plane;
13963
13964                 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
13965                 if (IS_ERR(plane)) {
13966                         ret = PTR_ERR(plane);
13967                         goto fail;
13968                 }
13969                 intel_crtc->plane_ids_mask |= BIT(plane->id);
13970         }
13971
13972         cursor = intel_cursor_plane_create(dev_priv, pipe);
13973         if (IS_ERR(cursor)) {
13974                 ret = PTR_ERR(cursor);
13975                 goto fail;
13976         }
13977         intel_crtc->plane_ids_mask |= BIT(cursor->id);
13978
13979         ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
13980                                         &primary->base, &cursor->base,
13981                                         &intel_crtc_funcs,
13982                                         "pipe %c", pipe_name(pipe));
13983         if (ret)
13984                 goto fail;
13985
13986         intel_crtc->pipe = pipe;
13987         intel_crtc->plane = primary->plane;
13988
13989         /* initialize shared scalers */
13990         intel_crtc_init_scalers(intel_crtc, crtc_state);
13991
13992         BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13993                dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13994         dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13995         dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
13996
13997         drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
13998
13999         intel_color_init(&intel_crtc->base);
14000
14001         WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
14002
14003         return 0;
14004
14005 fail:
14006         /*
14007          * drm_mode_config_cleanup() will free up any
14008          * crtcs/planes already initialized.
14009          */
14010         kfree(crtc_state);
14011         kfree(intel_crtc);
14012
14013         return ret;
14014 }
14015
14016 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14017 {
14018         struct drm_device *dev = connector->base.dev;
14019
14020         WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
14021
14022         if (!connector->base.state->crtc)
14023                 return INVALID_PIPE;
14024
14025         return to_intel_crtc(connector->base.state->crtc)->pipe;
14026 }
14027
14028 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
14029                                 struct drm_file *file)
14030 {
14031         struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
14032         struct drm_crtc *drmmode_crtc;
14033         struct intel_crtc *crtc;
14034
14035         drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
14036         if (!drmmode_crtc)
14037                 return -ENOENT;
14038
14039         crtc = to_intel_crtc(drmmode_crtc);
14040         pipe_from_crtc_id->pipe = crtc->pipe;
14041
14042         return 0;
14043 }
14044
14045 static int intel_encoder_clones(struct intel_encoder *encoder)
14046 {
14047         struct drm_device *dev = encoder->base.dev;
14048         struct intel_encoder *source_encoder;
14049         int index_mask = 0;
14050         int entry = 0;
14051
14052         for_each_intel_encoder(dev, source_encoder) {
14053                 if (encoders_cloneable(encoder, source_encoder))
14054                         index_mask |= (1 << entry);
14055
14056                 entry++;
14057         }
14058
14059         return index_mask;
14060 }
14061
14062 static bool has_edp_a(struct drm_i915_private *dev_priv)
14063 {
14064         if (!IS_MOBILE(dev_priv))
14065                 return false;
14066
14067         if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14068                 return false;
14069
14070         if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
14071                 return false;
14072
14073         return true;
14074 }
14075
14076 static bool intel_crt_present(struct drm_i915_private *dev_priv)
14077 {
14078         if (INTEL_GEN(dev_priv) >= 9)
14079                 return false;
14080
14081         if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
14082                 return false;
14083
14084         if (IS_CHERRYVIEW(dev_priv))
14085                 return false;
14086
14087         if (HAS_PCH_LPT_H(dev_priv) &&
14088             I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14089                 return false;
14090
14091         /* DDI E can't be used if DDI A requires 4 lanes */
14092         if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14093                 return false;
14094
14095         if (!dev_priv->vbt.int_crt_support)
14096                 return false;
14097
14098         return true;
14099 }
14100
14101 void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
14102 {
14103         int pps_num;
14104         int pps_idx;
14105
14106         if (HAS_DDI(dev_priv))
14107                 return;
14108         /*
14109          * This w/a is needed at least on CPT/PPT, but to be sure apply it
14110          * everywhere where registers can be write protected.
14111          */
14112         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14113                 pps_num = 2;
14114         else
14115                 pps_num = 1;
14116
14117         for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
14118                 u32 val = I915_READ(PP_CONTROL(pps_idx));
14119
14120                 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
14121                 I915_WRITE(PP_CONTROL(pps_idx), val);
14122         }
14123 }
14124
14125 static void intel_pps_init(struct drm_i915_private *dev_priv)
14126 {
14127         if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
14128                 dev_priv->pps_mmio_base = PCH_PPS_BASE;
14129         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
14130                 dev_priv->pps_mmio_base = VLV_PPS_BASE;
14131         else
14132                 dev_priv->pps_mmio_base = PPS_BASE;
14133
14134         intel_pps_unlock_regs_wa(dev_priv);
14135 }
14136
14137 static void intel_setup_outputs(struct drm_i915_private *dev_priv)
14138 {
14139         struct intel_encoder *encoder;
14140         bool dpd_is_edp = false;
14141
14142         intel_pps_init(dev_priv);
14143
14144         /*
14145          * intel_edp_init_connector() depends on this completing first, to
14146          * prevent the registeration of both eDP and LVDS and the incorrect
14147          * sharing of the PPS.
14148          */
14149         intel_lvds_init(dev_priv);
14150
14151         if (intel_crt_present(dev_priv))
14152                 intel_crt_init(dev_priv);
14153
14154         if (IS_GEN9_LP(dev_priv)) {
14155                 /*
14156                  * FIXME: Broxton doesn't support port detection via the
14157                  * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14158                  * detect the ports.
14159                  */
14160                 intel_ddi_init(dev_priv, PORT_A);
14161                 intel_ddi_init(dev_priv, PORT_B);
14162                 intel_ddi_init(dev_priv, PORT_C);
14163
14164                 intel_dsi_init(dev_priv);
14165         } else if (HAS_DDI(dev_priv)) {
14166                 int found;
14167
14168                 /*
14169                  * Haswell uses DDI functions to detect digital outputs.
14170                  * On SKL pre-D0 the strap isn't connected, so we assume
14171                  * it's there.
14172                  */
14173                 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
14174                 /* WaIgnoreDDIAStrap: skl */
14175                 if (found || IS_GEN9_BC(dev_priv))
14176                         intel_ddi_init(dev_priv, PORT_A);
14177
14178                 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14179                  * register */
14180                 found = I915_READ(SFUSE_STRAP);
14181
14182                 if (found & SFUSE_STRAP_DDIB_DETECTED)
14183                         intel_ddi_init(dev_priv, PORT_B);
14184                 if (found & SFUSE_STRAP_DDIC_DETECTED)
14185                         intel_ddi_init(dev_priv, PORT_C);
14186                 if (found & SFUSE_STRAP_DDID_DETECTED)
14187                         intel_ddi_init(dev_priv, PORT_D);
14188                 /*
14189                  * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14190                  */
14191                 if (IS_GEN9_BC(dev_priv) &&
14192                     (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14193                      dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14194                      dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14195                         intel_ddi_init(dev_priv, PORT_E);
14196
14197         } else if (HAS_PCH_SPLIT(dev_priv)) {
14198                 int found;
14199                 dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
14200
14201                 if (has_edp_a(dev_priv))
14202                         intel_dp_init(dev_priv, DP_A, PORT_A);
14203
14204                 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
14205                         /* PCH SDVOB multiplex with HDMIB */
14206                         found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
14207                         if (!found)
14208                                 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
14209                         if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
14210                                 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
14211                 }
14212
14213                 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
14214                         intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
14215
14216                 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
14217                         intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
14218
14219                 if (I915_READ(PCH_DP_C) & DP_DETECTED)
14220                         intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
14221
14222                 if (I915_READ(PCH_DP_D) & DP_DETECTED)
14223                         intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
14224         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
14225                 bool has_edp, has_port;
14226
14227                 /*
14228                  * The DP_DETECTED bit is the latched state of the DDC
14229                  * SDA pin at boot. However since eDP doesn't require DDC
14230                  * (no way to plug in a DP->HDMI dongle) the DDC pins for
14231                  * eDP ports may have been muxed to an alternate function.
14232                  * Thus we can't rely on the DP_DETECTED bit alone to detect
14233                  * eDP ports. Consult the VBT as well as DP_DETECTED to
14234                  * detect eDP ports.
14235                  *
14236                  * Sadly the straps seem to be missing sometimes even for HDMI
14237                  * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14238                  * and VBT for the presence of the port. Additionally we can't
14239                  * trust the port type the VBT declares as we've seen at least
14240                  * HDMI ports that the VBT claim are DP or eDP.
14241                  */
14242                 has_edp = intel_dp_is_edp(dev_priv, PORT_B);
14243                 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14244                 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
14245                         has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
14246                 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
14247                         intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
14248
14249                 has_edp = intel_dp_is_edp(dev_priv, PORT_C);
14250                 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14251                 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
14252                         has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
14253                 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
14254                         intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
14255
14256                 if (IS_CHERRYVIEW(dev_priv)) {
14257                         /*
14258                          * eDP not supported on port D,
14259                          * so no need to worry about it
14260                          */
14261                         has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14262                         if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
14263                                 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
14264                         if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14265                                 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
14266                 }
14267
14268                 intel_dsi_init(dev_priv);
14269         } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
14270                 bool found = false;
14271
14272                 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
14273                         DRM_DEBUG_KMS("probing SDVOB\n");
14274                         found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
14275                         if (!found && IS_G4X(dev_priv)) {
14276                                 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
14277                                 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
14278                         }
14279
14280                         if (!found && IS_G4X(dev_priv))
14281                                 intel_dp_init(dev_priv, DP_B, PORT_B);
14282                 }
14283
14284                 /* Before G4X SDVOC doesn't have its own detect register */
14285
14286                 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
14287                         DRM_DEBUG_KMS("probing SDVOC\n");
14288                         found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
14289                 }
14290
14291                 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
14292
14293                         if (IS_G4X(dev_priv)) {
14294                                 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
14295                                 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
14296                         }
14297                         if (IS_G4X(dev_priv))
14298                                 intel_dp_init(dev_priv, DP_C, PORT_C);
14299                 }
14300
14301                 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
14302                         intel_dp_init(dev_priv, DP_D, PORT_D);
14303         } else if (IS_GEN2(dev_priv))
14304                 intel_dvo_init(dev_priv);
14305
14306         if (SUPPORTS_TV(dev_priv))
14307                 intel_tv_init(dev_priv);
14308
14309         intel_psr_init(dev_priv);
14310
14311         for_each_intel_encoder(&dev_priv->drm, encoder) {
14312                 encoder->base.possible_crtcs = encoder->crtc_mask;
14313                 encoder->base.possible_clones =
14314                         intel_encoder_clones(encoder);
14315         }
14316
14317         intel_init_pch_refclk(dev_priv);
14318
14319         drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
14320 }
14321
14322 static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14323 {
14324         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14325
14326         drm_framebuffer_cleanup(fb);
14327
14328         i915_gem_object_lock(intel_fb->obj);
14329         WARN_ON(!intel_fb->obj->framebuffer_references--);
14330         i915_gem_object_unlock(intel_fb->obj);
14331
14332         i915_gem_object_put(intel_fb->obj);
14333
14334         kfree(intel_fb);
14335 }
14336
14337 static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
14338                                                 struct drm_file *file,
14339                                                 unsigned int *handle)
14340 {
14341         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14342         struct drm_i915_gem_object *obj = intel_fb->obj;
14343
14344         if (obj->userptr.mm) {
14345                 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14346                 return -EINVAL;
14347         }
14348
14349         return drm_gem_handle_create(file, &obj->base, handle);
14350 }
14351
14352 static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14353                                         struct drm_file *file,
14354                                         unsigned flags, unsigned color,
14355                                         struct drm_clip_rect *clips,
14356                                         unsigned num_clips)
14357 {
14358         struct drm_i915_gem_object *obj = intel_fb_obj(fb);
14359
14360         i915_gem_object_flush_if_display(obj);
14361         intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
14362
14363         return 0;
14364 }
14365
14366 static const struct drm_framebuffer_funcs intel_fb_funcs = {
14367         .destroy = intel_user_framebuffer_destroy,
14368         .create_handle = intel_user_framebuffer_create_handle,
14369         .dirty = intel_user_framebuffer_dirty,
14370 };
14371
14372 static
14373 u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
14374                          uint64_t fb_modifier, uint32_t pixel_format)
14375 {
14376         u32 gen = INTEL_GEN(dev_priv);
14377
14378         if (gen >= 9) {
14379                 int cpp = drm_format_plane_cpp(pixel_format, 0);
14380
14381                 /* "The stride in bytes must not exceed the of the size of 8K
14382                  *  pixels and 32K bytes."
14383                  */
14384                 return min(8192 * cpp, 32768);
14385         } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
14386                 return 32*1024;
14387         } else if (gen >= 4) {
14388                 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14389                         return 16*1024;
14390                 else
14391                         return 32*1024;
14392         } else if (gen >= 3) {
14393                 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14394                         return 8*1024;
14395                 else
14396                         return 16*1024;
14397         } else {
14398                 /* XXX DSPC is limited to 4k tiled */
14399                 return 8*1024;
14400         }
14401 }
14402
14403 static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
14404                                   struct drm_i915_gem_object *obj,
14405                                   struct drm_mode_fb_cmd2 *mode_cmd)
14406 {
14407         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14408         struct drm_format_name_buf format_name;
14409         u32 pitch_limit, stride_alignment;
14410         unsigned int tiling, stride;
14411         int ret = -EINVAL;
14412
14413         i915_gem_object_lock(obj);
14414         obj->framebuffer_references++;
14415         tiling = i915_gem_object_get_tiling(obj);
14416         stride = i915_gem_object_get_stride(obj);
14417         i915_gem_object_unlock(obj);
14418
14419         if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14420                 /*
14421                  * If there's a fence, enforce that
14422                  * the fb modifier and tiling mode match.
14423                  */
14424                 if (tiling != I915_TILING_NONE &&
14425                     tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14426                         DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
14427                         goto err;
14428                 }
14429         } else {
14430                 if (tiling == I915_TILING_X) {
14431                         mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14432                 } else if (tiling == I915_TILING_Y) {
14433                         DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
14434                         goto err;
14435                 }
14436         }
14437
14438         /* Passed in modifier sanity checking. */
14439         switch (mode_cmd->modifier[0]) {
14440         case I915_FORMAT_MOD_Y_TILED:
14441         case I915_FORMAT_MOD_Yf_TILED:
14442                 if (INTEL_GEN(dev_priv) < 9) {
14443                         DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
14444                                       mode_cmd->modifier[0]);
14445                         goto err;
14446                 }
14447         case DRM_FORMAT_MOD_LINEAR:
14448         case I915_FORMAT_MOD_X_TILED:
14449                 break;
14450         default:
14451                 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
14452                               mode_cmd->modifier[0]);
14453                 goto err;
14454         }
14455
14456         /*
14457          * gen2/3 display engine uses the fence if present,
14458          * so the tiling mode must match the fb modifier exactly.
14459          */
14460         if (INTEL_INFO(dev_priv)->gen < 4 &&
14461             tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
14462                 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
14463                 goto err;
14464         }
14465
14466         pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
14467                                            mode_cmd->pixel_format);
14468         if (mode_cmd->pitches[0] > pitch_limit) {
14469                 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
14470                               mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
14471                               "tiled" : "linear",
14472                               mode_cmd->pitches[0], pitch_limit);
14473                 goto err;
14474         }
14475
14476         /*
14477          * If there's a fence, enforce that
14478          * the fb pitch and fence stride match.
14479          */
14480         if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
14481                 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
14482                               mode_cmd->pitches[0], stride);
14483                 goto err;
14484         }
14485
14486         /* Reject formats not supported by any plane early. */
14487         switch (mode_cmd->pixel_format) {
14488         case DRM_FORMAT_C8:
14489         case DRM_FORMAT_RGB565:
14490         case DRM_FORMAT_XRGB8888:
14491         case DRM_FORMAT_ARGB8888:
14492                 break;
14493         case DRM_FORMAT_XRGB1555:
14494                 if (INTEL_GEN(dev_priv) > 3) {
14495                         DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14496                                       drm_get_format_name(mode_cmd->pixel_format, &format_name));
14497                         goto err;
14498                 }
14499                 break;
14500         case DRM_FORMAT_ABGR8888:
14501                 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
14502                     INTEL_GEN(dev_priv) < 9) {
14503                         DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14504                                       drm_get_format_name(mode_cmd->pixel_format, &format_name));
14505                         goto err;
14506                 }
14507                 break;
14508         case DRM_FORMAT_XBGR8888:
14509         case DRM_FORMAT_XRGB2101010:
14510         case DRM_FORMAT_XBGR2101010:
14511                 if (INTEL_GEN(dev_priv) < 4) {
14512                         DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14513                                       drm_get_format_name(mode_cmd->pixel_format, &format_name));
14514                         goto err;
14515                 }
14516                 break;
14517         case DRM_FORMAT_ABGR2101010:
14518                 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
14519                         DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14520                                       drm_get_format_name(mode_cmd->pixel_format, &format_name));
14521                         goto err;
14522                 }
14523                 break;
14524         case DRM_FORMAT_YUYV:
14525         case DRM_FORMAT_UYVY:
14526         case DRM_FORMAT_YVYU:
14527         case DRM_FORMAT_VYUY:
14528                 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
14529                         DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14530                                       drm_get_format_name(mode_cmd->pixel_format, &format_name));
14531                         goto err;
14532                 }
14533                 break;
14534         default:
14535                 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14536                               drm_get_format_name(mode_cmd->pixel_format, &format_name));
14537                 goto err;
14538         }
14539
14540         /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14541         if (mode_cmd->offsets[0] != 0)
14542                 goto err;
14543
14544         drm_helper_mode_fill_fb_struct(&dev_priv->drm,
14545                                        &intel_fb->base, mode_cmd);
14546
14547         stride_alignment = intel_fb_stride_alignment(&intel_fb->base, 0);
14548         if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14549                 DRM_DEBUG_KMS("pitch (%d) must be at least %u byte aligned\n",
14550                               mode_cmd->pitches[0], stride_alignment);
14551                 goto err;
14552         }
14553
14554         intel_fb->obj = obj;
14555
14556         ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
14557         if (ret)
14558                 goto err;
14559
14560         ret = drm_framebuffer_init(obj->base.dev,
14561                                    &intel_fb->base,
14562                                    &intel_fb_funcs);
14563         if (ret) {
14564                 DRM_ERROR("framebuffer init failed %d\n", ret);
14565                 goto err;
14566         }
14567
14568         return 0;
14569
14570 err:
14571         i915_gem_object_lock(obj);
14572         obj->framebuffer_references--;
14573         i915_gem_object_unlock(obj);
14574         return ret;
14575 }
14576
14577 static struct drm_framebuffer *
14578 intel_user_framebuffer_create(struct drm_device *dev,
14579                               struct drm_file *filp,
14580                               const struct drm_mode_fb_cmd2 *user_mode_cmd)
14581 {
14582         struct drm_framebuffer *fb;
14583         struct drm_i915_gem_object *obj;
14584         struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
14585
14586         obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14587         if (!obj)
14588                 return ERR_PTR(-ENOENT);
14589
14590         fb = intel_framebuffer_create(obj, &mode_cmd);
14591         if (IS_ERR(fb))
14592                 i915_gem_object_put(obj);
14593
14594         return fb;
14595 }
14596
14597 static void intel_atomic_state_free(struct drm_atomic_state *state)
14598 {
14599         struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14600
14601         drm_atomic_state_default_release(state);
14602
14603         i915_sw_fence_fini(&intel_state->commit_ready);
14604
14605         kfree(state);
14606 }
14607
14608 static const struct drm_mode_config_funcs intel_mode_funcs = {
14609         .fb_create = intel_user_framebuffer_create,
14610         .output_poll_changed = intel_fbdev_output_poll_changed,
14611         .atomic_check = intel_atomic_check,
14612         .atomic_commit = intel_atomic_commit,
14613         .atomic_state_alloc = intel_atomic_state_alloc,
14614         .atomic_state_clear = intel_atomic_state_clear,
14615         .atomic_state_free = intel_atomic_state_free,
14616 };
14617
14618 /**
14619  * intel_init_display_hooks - initialize the display modesetting hooks
14620  * @dev_priv: device private
14621  */
14622 void intel_init_display_hooks(struct drm_i915_private *dev_priv)
14623 {
14624         intel_init_cdclk_hooks(dev_priv);
14625
14626         if (INTEL_INFO(dev_priv)->gen >= 9) {
14627                 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
14628                 dev_priv->display.get_initial_plane_config =
14629                         skylake_get_initial_plane_config;
14630                 dev_priv->display.crtc_compute_clock =
14631                         haswell_crtc_compute_clock;
14632                 dev_priv->display.crtc_enable = haswell_crtc_enable;
14633                 dev_priv->display.crtc_disable = haswell_crtc_disable;
14634         } else if (HAS_DDI(dev_priv)) {
14635                 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
14636                 dev_priv->display.get_initial_plane_config =
14637                         ironlake_get_initial_plane_config;
14638                 dev_priv->display.crtc_compute_clock =
14639                         haswell_crtc_compute_clock;
14640                 dev_priv->display.crtc_enable = haswell_crtc_enable;
14641                 dev_priv->display.crtc_disable = haswell_crtc_disable;
14642         } else if (HAS_PCH_SPLIT(dev_priv)) {
14643                 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
14644                 dev_priv->display.get_initial_plane_config =
14645                         ironlake_get_initial_plane_config;
14646                 dev_priv->display.crtc_compute_clock =
14647                         ironlake_crtc_compute_clock;
14648                 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14649                 dev_priv->display.crtc_disable = ironlake_crtc_disable;
14650         } else if (IS_CHERRYVIEW(dev_priv)) {
14651                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14652                 dev_priv->display.get_initial_plane_config =
14653                         i9xx_get_initial_plane_config;
14654                 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14655                 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14656                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14657         } else if (IS_VALLEYVIEW(dev_priv)) {
14658                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14659                 dev_priv->display.get_initial_plane_config =
14660                         i9xx_get_initial_plane_config;
14661                 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
14662                 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14663                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14664         } else if (IS_G4X(dev_priv)) {
14665                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14666                 dev_priv->display.get_initial_plane_config =
14667                         i9xx_get_initial_plane_config;
14668                 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14669                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14670                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14671         } else if (IS_PINEVIEW(dev_priv)) {
14672                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14673                 dev_priv->display.get_initial_plane_config =
14674                         i9xx_get_initial_plane_config;
14675                 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14676                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14677                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14678         } else if (!IS_GEN2(dev_priv)) {
14679                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14680                 dev_priv->display.get_initial_plane_config =
14681                         i9xx_get_initial_plane_config;
14682                 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
14683                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14684                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14685         } else {
14686                 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14687                 dev_priv->display.get_initial_plane_config =
14688                         i9xx_get_initial_plane_config;
14689                 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14690                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14691                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14692         }
14693
14694         if (IS_GEN5(dev_priv)) {
14695                 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
14696         } else if (IS_GEN6(dev_priv)) {
14697                 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
14698         } else if (IS_IVYBRIDGE(dev_priv)) {
14699                 /* FIXME: detect B0+ stepping and use auto training */
14700                 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
14701         } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
14702                 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
14703         }
14704
14705         if (dev_priv->info.gen >= 9)
14706                 dev_priv->display.update_crtcs = skl_update_crtcs;
14707         else
14708                 dev_priv->display.update_crtcs = intel_update_crtcs;
14709
14710         switch (INTEL_INFO(dev_priv)->gen) {
14711         case 2:
14712                 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14713                 break;
14714
14715         case 3:
14716                 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14717                 break;
14718
14719         case 4:
14720         case 5:
14721                 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14722                 break;
14723
14724         case 6:
14725                 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14726                 break;
14727         case 7:
14728         case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
14729                 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14730                 break;
14731         case 9:
14732                 /* Drop through - unsupported since execlist only. */
14733         default:
14734                 /* Default just returns -ENODEV to indicate unsupported */
14735                 dev_priv->display.queue_flip = intel_default_queue_flip;
14736         }
14737 }
14738
14739 /*
14740  * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14741  * resume, or other times.  This quirk makes sure that's the case for
14742  * affected systems.
14743  */
14744 static void quirk_pipea_force(struct drm_device *dev)
14745 {
14746         struct drm_i915_private *dev_priv = to_i915(dev);
14747
14748         dev_priv->quirks |= QUIRK_PIPEA_FORCE;
14749         DRM_INFO("applying pipe a force quirk\n");
14750 }
14751
14752 static void quirk_pipeb_force(struct drm_device *dev)
14753 {
14754         struct drm_i915_private *dev_priv = to_i915(dev);
14755
14756         dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14757         DRM_INFO("applying pipe b force quirk\n");
14758 }
14759
14760 /*
14761  * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14762  */
14763 static void quirk_ssc_force_disable(struct drm_device *dev)
14764 {
14765         struct drm_i915_private *dev_priv = to_i915(dev);
14766         dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
14767         DRM_INFO("applying lvds SSC disable quirk\n");
14768 }
14769
14770 /*
14771  * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14772  * brightness value
14773  */
14774 static void quirk_invert_brightness(struct drm_device *dev)
14775 {
14776         struct drm_i915_private *dev_priv = to_i915(dev);
14777         dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
14778         DRM_INFO("applying inverted panel brightness quirk\n");
14779 }
14780
14781 /* Some VBT's incorrectly indicate no backlight is present */
14782 static void quirk_backlight_present(struct drm_device *dev)
14783 {
14784         struct drm_i915_private *dev_priv = to_i915(dev);
14785         dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14786         DRM_INFO("applying backlight present quirk\n");
14787 }
14788
14789 struct intel_quirk {
14790         int device;
14791         int subsystem_vendor;
14792         int subsystem_device;
14793         void (*hook)(struct drm_device *dev);
14794 };
14795
14796 /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14797 struct intel_dmi_quirk {
14798         void (*hook)(struct drm_device *dev);
14799         const struct dmi_system_id (*dmi_id_list)[];
14800 };
14801
14802 static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14803 {
14804         DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14805         return 1;
14806 }
14807
14808 static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14809         {
14810                 .dmi_id_list = &(const struct dmi_system_id[]) {
14811                         {
14812                                 .callback = intel_dmi_reverse_brightness,
14813                                 .ident = "NCR Corporation",
14814                                 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14815                                             DMI_MATCH(DMI_PRODUCT_NAME, ""),
14816                                 },
14817                         },
14818                         { }  /* terminating entry */
14819                 },
14820                 .hook = quirk_invert_brightness,
14821         },
14822 };
14823
14824 static struct intel_quirk intel_quirks[] = {
14825         /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14826         { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14827
14828         /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14829         { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14830
14831         /* 830 needs to leave pipe A & dpll A up */
14832         { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14833
14834         /* 830 needs to leave pipe B & dpll B up */
14835         { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14836
14837         /* Lenovo U160 cannot use SSC on LVDS */
14838         { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
14839
14840         /* Sony Vaio Y cannot use SSC on LVDS */
14841         { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
14842
14843         /* Acer Aspire 5734Z must invert backlight brightness */
14844         { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14845
14846         /* Acer/eMachines G725 */
14847         { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14848
14849         /* Acer/eMachines e725 */
14850         { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14851
14852         /* Acer/Packard Bell NCL20 */
14853         { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14854
14855         /* Acer Aspire 4736Z */
14856         { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
14857
14858         /* Acer Aspire 5336 */
14859         { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
14860
14861         /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14862         { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
14863
14864         /* Acer C720 Chromebook (Core i3 4005U) */
14865         { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14866
14867         /* Apple Macbook 2,1 (Core 2 T7400) */
14868         { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14869
14870         /* Apple Macbook 4,1 */
14871         { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14872
14873         /* Toshiba CB35 Chromebook (Celeron 2955U) */
14874         { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
14875
14876         /* HP Chromebook 14 (Celeron 2955U) */
14877         { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
14878
14879         /* Dell Chromebook 11 */
14880         { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
14881
14882         /* Dell Chromebook 11 (2015 version) */
14883         { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
14884 };
14885
14886 static void intel_init_quirks(struct drm_device *dev)
14887 {
14888         struct pci_dev *d = dev->pdev;
14889         int i;
14890
14891         for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14892                 struct intel_quirk *q = &intel_quirks[i];
14893
14894                 if (d->device == q->device &&
14895                     (d->subsystem_vendor == q->subsystem_vendor ||
14896                      q->subsystem_vendor == PCI_ANY_ID) &&
14897                     (d->subsystem_device == q->subsystem_device ||
14898                      q->subsystem_device == PCI_ANY_ID))
14899                         q->hook(dev);
14900         }
14901         for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14902                 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14903                         intel_dmi_quirks[i].hook(dev);
14904         }
14905 }
14906
14907 /* Disable the VGA plane that we never use */
14908 static void i915_disable_vga(struct drm_i915_private *dev_priv)
14909 {
14910         struct pci_dev *pdev = dev_priv->drm.pdev;
14911         u8 sr1;
14912         i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
14913
14914         /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
14915         vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
14916         outb(SR01, VGA_SR_INDEX);
14917         sr1 = inb(VGA_SR_DATA);
14918         outb(sr1 | 1<<5, VGA_SR_DATA);
14919         vga_put(pdev, VGA_RSRC_LEGACY_IO);
14920         udelay(300);
14921
14922         I915_WRITE(vga_reg, VGA_DISP_DISABLE);
14923         POSTING_READ(vga_reg);
14924 }
14925
14926 void intel_modeset_init_hw(struct drm_device *dev)
14927 {
14928         struct drm_i915_private *dev_priv = to_i915(dev);
14929
14930         intel_update_cdclk(dev_priv);
14931         dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
14932
14933         intel_init_clock_gating(dev_priv);
14934 }
14935
14936 /*
14937  * Calculate what we think the watermarks should be for the state we've read
14938  * out of the hardware and then immediately program those watermarks so that
14939  * we ensure the hardware settings match our internal state.
14940  *
14941  * We can calculate what we think WM's should be by creating a duplicate of the
14942  * current state (which was constructed during hardware readout) and running it
14943  * through the atomic check code to calculate new watermark values in the
14944  * state object.
14945  */
14946 static void sanitize_watermarks(struct drm_device *dev)
14947 {
14948         struct drm_i915_private *dev_priv = to_i915(dev);
14949         struct drm_atomic_state *state;
14950         struct intel_atomic_state *intel_state;
14951         struct drm_crtc *crtc;
14952         struct drm_crtc_state *cstate;
14953         struct drm_modeset_acquire_ctx ctx;
14954         int ret;
14955         int i;
14956
14957         /* Only supported on platforms that use atomic watermark design */
14958         if (!dev_priv->display.optimize_watermarks)
14959                 return;
14960
14961         /*
14962          * We need to hold connection_mutex before calling duplicate_state so
14963          * that the connector loop is protected.
14964          */
14965         drm_modeset_acquire_init(&ctx, 0);
14966 retry:
14967         ret = drm_modeset_lock_all_ctx(dev, &ctx);
14968         if (ret == -EDEADLK) {
14969                 drm_modeset_backoff(&ctx);
14970                 goto retry;
14971         } else if (WARN_ON(ret)) {
14972                 goto fail;
14973         }
14974
14975         state = drm_atomic_helper_duplicate_state(dev, &ctx);
14976         if (WARN_ON(IS_ERR(state)))
14977                 goto fail;
14978
14979         intel_state = to_intel_atomic_state(state);
14980
14981         /*
14982          * Hardware readout is the only time we don't want to calculate
14983          * intermediate watermarks (since we don't trust the current
14984          * watermarks).
14985          */
14986         if (!HAS_GMCH_DISPLAY(dev_priv))
14987                 intel_state->skip_intermediate_wm = true;
14988
14989         ret = intel_atomic_check(dev, state);
14990         if (ret) {
14991                 /*
14992                  * If we fail here, it means that the hardware appears to be
14993                  * programmed in a way that shouldn't be possible, given our
14994                  * understanding of watermark requirements.  This might mean a
14995                  * mistake in the hardware readout code or a mistake in the
14996                  * watermark calculations for a given platform.  Raise a WARN
14997                  * so that this is noticeable.
14998                  *
14999                  * If this actually happens, we'll have to just leave the
15000                  * BIOS-programmed watermarks untouched and hope for the best.
15001                  */
15002                 WARN(true, "Could not determine valid watermarks for inherited state\n");
15003                 goto put_state;
15004         }
15005
15006         /* Write calculated watermark values back */
15007         for_each_new_crtc_in_state(state, crtc, cstate, i) {
15008                 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15009
15010                 cs->wm.need_postvbl_update = true;
15011                 dev_priv->display.optimize_watermarks(intel_state, cs);
15012         }
15013
15014 put_state:
15015         drm_atomic_state_put(state);
15016 fail:
15017         drm_modeset_drop_locks(&ctx);
15018         drm_modeset_acquire_fini(&ctx);
15019 }
15020
15021 int intel_modeset_init(struct drm_device *dev)
15022 {
15023         struct drm_i915_private *dev_priv = to_i915(dev);
15024         struct i915_ggtt *ggtt = &dev_priv->ggtt;
15025         enum pipe pipe;
15026         struct intel_crtc *crtc;
15027
15028         drm_mode_config_init(dev);
15029
15030         dev->mode_config.min_width = 0;
15031         dev->mode_config.min_height = 0;
15032
15033         dev->mode_config.preferred_depth = 24;
15034         dev->mode_config.prefer_shadow = 1;
15035
15036         dev->mode_config.allow_fb_modifiers = true;
15037
15038         dev->mode_config.funcs = &intel_mode_funcs;
15039
15040         init_llist_head(&dev_priv->atomic_helper.free_list);
15041         INIT_WORK(&dev_priv->atomic_helper.free_work,
15042                   intel_atomic_helper_free_state_worker);
15043
15044         intel_init_quirks(dev);
15045
15046         intel_init_pm(dev_priv);
15047
15048         if (INTEL_INFO(dev_priv)->num_pipes == 0)
15049                 return 0;
15050
15051         /*
15052          * There may be no VBT; and if the BIOS enabled SSC we can
15053          * just keep using it to avoid unnecessary flicker.  Whereas if the
15054          * BIOS isn't using it, don't assume it will work even if the VBT
15055          * indicates as much.
15056          */
15057         if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
15058                 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15059                                             DREF_SSC1_ENABLE);
15060
15061                 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15062                         DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15063                                      bios_lvds_use_ssc ? "en" : "dis",
15064                                      dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15065                         dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15066                 }
15067         }
15068
15069         if (IS_GEN2(dev_priv)) {
15070                 dev->mode_config.max_width = 2048;
15071                 dev->mode_config.max_height = 2048;
15072         } else if (IS_GEN3(dev_priv)) {
15073                 dev->mode_config.max_width = 4096;
15074                 dev->mode_config.max_height = 4096;
15075         } else {
15076                 dev->mode_config.max_width = 8192;
15077                 dev->mode_config.max_height = 8192;
15078         }
15079
15080         if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
15081                 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
15082                 dev->mode_config.cursor_height = 1023;
15083         } else if (IS_GEN2(dev_priv)) {
15084                 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15085                 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15086         } else {
15087                 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15088                 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15089         }
15090
15091         dev->mode_config.fb_base = ggtt->mappable_base;
15092
15093         DRM_DEBUG_KMS("%d display pipe%s available.\n",
15094                       INTEL_INFO(dev_priv)->num_pipes,
15095                       INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
15096
15097         for_each_pipe(dev_priv, pipe) {
15098                 int ret;
15099
15100                 ret = intel_crtc_init(dev_priv, pipe);
15101                 if (ret) {
15102                         drm_mode_config_cleanup(dev);
15103                         return ret;
15104                 }
15105         }
15106
15107         intel_shared_dpll_init(dev);
15108
15109         intel_update_czclk(dev_priv);
15110         intel_modeset_init_hw(dev);
15111
15112         if (dev_priv->max_cdclk_freq == 0)
15113                 intel_update_max_cdclk(dev_priv);
15114
15115         /* Just disable it once at startup */
15116         i915_disable_vga(dev_priv);
15117         intel_setup_outputs(dev_priv);
15118
15119         drm_modeset_lock_all(dev);
15120         intel_modeset_setup_hw_state(dev);
15121         drm_modeset_unlock_all(dev);
15122
15123         for_each_intel_crtc(dev, crtc) {
15124                 struct intel_initial_plane_config plane_config = {};
15125
15126                 if (!crtc->active)
15127                         continue;
15128
15129                 /*
15130                  * Note that reserving the BIOS fb up front prevents us
15131                  * from stuffing other stolen allocations like the ring
15132                  * on top.  This prevents some ugliness at boot time, and
15133                  * can even allow for smooth boot transitions if the BIOS
15134                  * fb is large enough for the active pipe configuration.
15135                  */
15136                 dev_priv->display.get_initial_plane_config(crtc,
15137                                                            &plane_config);
15138
15139                 /*
15140                  * If the fb is shared between multiple heads, we'll
15141                  * just get the first one.
15142                  */
15143                 intel_find_initial_plane_obj(crtc, &plane_config);
15144         }
15145
15146         /*
15147          * Make sure hardware watermarks really match the state we read out.
15148          * Note that we need to do this after reconstructing the BIOS fb's
15149          * since the watermark calculation done here will use pstate->fb.
15150          */
15151         if (!HAS_GMCH_DISPLAY(dev_priv))
15152                 sanitize_watermarks(dev);
15153
15154         return 0;
15155 }
15156
15157 static void intel_enable_pipe_a(struct drm_device *dev)
15158 {
15159         struct intel_connector *connector;
15160         struct drm_connector_list_iter conn_iter;
15161         struct drm_connector *crt = NULL;
15162         struct intel_load_detect_pipe load_detect_temp;
15163         struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
15164         int ret;
15165
15166         /* We can't just switch on the pipe A, we need to set things up with a
15167          * proper mode and output configuration. As a gross hack, enable pipe A
15168          * by enabling the load detect pipe once. */
15169         drm_connector_list_iter_begin(dev, &conn_iter);
15170         for_each_intel_connector_iter(connector, &conn_iter) {
15171                 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15172                         crt = &connector->base;
15173                         break;
15174                 }
15175         }
15176         drm_connector_list_iter_end(&conn_iter);
15177
15178         if (!crt)
15179                 return;
15180
15181         ret = intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx);
15182         WARN(ret < 0, "All modeset mutexes are locked, but intel_get_load_detect_pipe failed\n");
15183
15184         if (ret > 0)
15185                 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
15186 }
15187
15188 static bool
15189 intel_check_plane_mapping(struct intel_crtc *crtc)
15190 {
15191         struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
15192         u32 val;
15193
15194         if (INTEL_INFO(dev_priv)->num_pipes == 1)
15195                 return true;
15196
15197         val = I915_READ(DSPCNTR(!crtc->plane));
15198
15199         if ((val & DISPLAY_PLANE_ENABLE) &&
15200             (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15201                 return false;
15202
15203         return true;
15204 }
15205
15206 static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15207 {
15208         struct drm_device *dev = crtc->base.dev;
15209         struct intel_encoder *encoder;
15210
15211         for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15212                 return true;
15213
15214         return false;
15215 }
15216
15217 static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
15218 {
15219         struct drm_device *dev = encoder->base.dev;
15220         struct intel_connector *connector;
15221
15222         for_each_connector_on_encoder(dev, &encoder->base, connector)
15223                 return connector;
15224
15225         return NULL;
15226 }
15227
15228 static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
15229                               enum transcoder pch_transcoder)
15230 {
15231         return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
15232                 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
15233 }
15234
15235 static void intel_sanitize_crtc(struct intel_crtc *crtc)
15236 {
15237         struct drm_device *dev = crtc->base.dev;
15238         struct drm_i915_private *dev_priv = to_i915(dev);
15239         enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
15240
15241         /* Clear any frame start delays used for debugging left by the BIOS */
15242         if (!transcoder_is_dsi(cpu_transcoder)) {
15243                 i915_reg_t reg = PIPECONF(cpu_transcoder);
15244
15245                 I915_WRITE(reg,
15246                            I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15247         }
15248
15249         /* restore vblank interrupts to correct state */
15250         drm_crtc_vblank_reset(&crtc->base);
15251         if (crtc->active) {
15252                 struct intel_plane *plane;
15253
15254                 drm_crtc_vblank_on(&crtc->base);
15255
15256                 /* Disable everything but the primary plane */
15257                 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15258                         if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15259                                 continue;
15260
15261                         trace_intel_disable_plane(&plane->base, crtc);
15262                         plane->disable_plane(plane, crtc);
15263                 }
15264         }
15265
15266         /* We need to sanitize the plane -> pipe mapping first because this will
15267          * disable the crtc (and hence change the state) if it is wrong. Note
15268          * that gen4+ has a fixed plane -> pipe mapping.  */
15269         if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
15270                 bool plane;
15271
15272                 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15273                               crtc->base.base.id, crtc->base.name);
15274
15275                 /* Pipe has the wrong plane attached and the plane is active.
15276                  * Temporarily change the plane mapping and disable everything
15277                  * ...  */
15278                 plane = crtc->plane;
15279                 crtc->base.primary->state->visible = true;
15280                 crtc->plane = !plane;
15281                 intel_crtc_disable_noatomic(&crtc->base);
15282                 crtc->plane = plane;
15283         }
15284
15285         if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15286             crtc->pipe == PIPE_A && !crtc->active) {
15287                 /* BIOS forgot to enable pipe A, this mostly happens after
15288                  * resume. Force-enable the pipe to fix this, the update_dpms
15289                  * call below we restore the pipe to the right state, but leave
15290                  * the required bits on. */
15291                 intel_enable_pipe_a(dev);
15292         }
15293
15294         /* Adjust the state of the output pipe according to whether we
15295          * have active connectors/encoders. */
15296         if (crtc->active && !intel_crtc_has_encoders(crtc))
15297                 intel_crtc_disable_noatomic(&crtc->base);
15298
15299         if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
15300                 /*
15301                  * We start out with underrun reporting disabled to avoid races.
15302                  * For correct bookkeeping mark this on active crtcs.
15303                  *
15304                  * Also on gmch platforms we dont have any hardware bits to
15305                  * disable the underrun reporting. Which means we need to start
15306                  * out with underrun reporting disabled also on inactive pipes,
15307                  * since otherwise we'll complain about the garbage we read when
15308                  * e.g. coming up after runtime pm.
15309                  *
15310                  * No protection against concurrent access is required - at
15311                  * worst a fifo underrun happens which also sets this to false.
15312                  */
15313                 crtc->cpu_fifo_underrun_disabled = true;
15314                 /*
15315                  * We track the PCH trancoder underrun reporting state
15316                  * within the crtc. With crtc for pipe A housing the underrun
15317                  * reporting state for PCH transcoder A, crtc for pipe B housing
15318                  * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
15319                  * and marking underrun reporting as disabled for the non-existing
15320                  * PCH transcoders B and C would prevent enabling the south
15321                  * error interrupt (see cpt_can_enable_serr_int()).
15322                  */
15323                 if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
15324                         crtc->pch_fifo_underrun_disabled = true;
15325         }
15326 }
15327
15328 static void intel_sanitize_encoder(struct intel_encoder *encoder)
15329 {
15330         struct intel_connector *connector;
15331
15332         /* We need to check both for a crtc link (meaning that the
15333          * encoder is active and trying to read from a pipe) and the
15334          * pipe itself being active. */
15335         bool has_active_crtc = encoder->base.crtc &&
15336                 to_intel_crtc(encoder->base.crtc)->active;
15337
15338         connector = intel_encoder_find_connector(encoder);
15339         if (connector && !has_active_crtc) {
15340                 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15341                               encoder->base.base.id,
15342                               encoder->base.name);
15343
15344                 /* Connector is active, but has no active pipe. This is
15345                  * fallout from our resume register restoring. Disable
15346                  * the encoder manually again. */
15347                 if (encoder->base.crtc) {
15348                         struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
15349
15350                         DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15351                                       encoder->base.base.id,
15352                                       encoder->base.name);
15353                         encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
15354                         if (encoder->post_disable)
15355                                 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
15356                 }
15357                 encoder->base.crtc = NULL;
15358
15359                 /* Inconsistent output/port/pipe state happens presumably due to
15360                  * a bug in one of the get_hw_state functions. Or someplace else
15361                  * in our code, like the register restore mess on resume. Clamp
15362                  * things to off as a safer default. */
15363
15364                 connector->base.dpms = DRM_MODE_DPMS_OFF;
15365                 connector->base.encoder = NULL;
15366         }
15367         /* Enabled encoders without active connectors will be fixed in
15368          * the crtc fixup. */
15369 }
15370
15371 void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
15372 {
15373         i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
15374
15375         if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15376                 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15377                 i915_disable_vga(dev_priv);
15378         }
15379 }
15380
15381 void i915_redisable_vga(struct drm_i915_private *dev_priv)
15382 {
15383         /* This function can be called both from intel_modeset_setup_hw_state or
15384          * at a very early point in our resume sequence, where the power well
15385          * structures are not yet restored. Since this function is at a very
15386          * paranoid "someone might have enabled VGA while we were not looking"
15387          * level, just check if the power well is enabled instead of trying to
15388          * follow the "don't touch the power well if we don't need it" policy
15389          * the rest of the driver uses. */
15390         if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
15391                 return;
15392
15393         i915_redisable_vga_power_on(dev_priv);
15394
15395         intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
15396 }
15397
15398 static bool primary_get_hw_state(struct intel_plane *plane)
15399 {
15400         struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
15401
15402         return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
15403 }
15404
15405 /* FIXME read out full plane state for all planes */
15406 static void readout_plane_state(struct intel_crtc *crtc)
15407 {
15408         struct intel_plane *primary = to_intel_plane(crtc->base.primary);
15409         bool visible;
15410
15411         visible = crtc->active && primary_get_hw_state(primary);
15412
15413         intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
15414                                 to_intel_plane_state(primary->base.state),
15415                                 visible);
15416 }
15417
15418 static void intel_modeset_readout_hw_state(struct drm_device *dev)
15419 {
15420         struct drm_i915_private *dev_priv = to_i915(dev);
15421         enum pipe pipe;
15422         struct intel_crtc *crtc;
15423         struct intel_encoder *encoder;
15424         struct intel_connector *connector;
15425         struct drm_connector_list_iter conn_iter;
15426         int i;
15427
15428         dev_priv->active_crtcs = 0;
15429
15430         for_each_intel_crtc(dev, crtc) {
15431                 struct intel_crtc_state *crtc_state =
15432                         to_intel_crtc_state(crtc->base.state);
15433
15434                 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
15435                 memset(crtc_state, 0, sizeof(*crtc_state));
15436                 crtc_state->base.crtc = &crtc->base;
15437
15438                 crtc_state->base.active = crtc_state->base.enable =
15439                         dev_priv->display.get_pipe_config(crtc, crtc_state);
15440
15441                 crtc->base.enabled = crtc_state->base.enable;
15442                 crtc->active = crtc_state->base.active;
15443
15444                 if (crtc_state->base.active)
15445                         dev_priv->active_crtcs |= 1 << crtc->pipe;
15446
15447                 readout_plane_state(crtc);
15448
15449                 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15450                               crtc->base.base.id, crtc->base.name,
15451                               enableddisabled(crtc_state->base.active));
15452         }
15453
15454         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15455                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15456
15457                 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15458                                                   &pll->state.hw_state);
15459                 pll->state.crtc_mask = 0;
15460                 for_each_intel_crtc(dev, crtc) {
15461                         struct intel_crtc_state *crtc_state =
15462                                 to_intel_crtc_state(crtc->base.state);
15463
15464                         if (crtc_state->base.active &&
15465                             crtc_state->shared_dpll == pll)
15466                                 pll->state.crtc_mask |= 1 << crtc->pipe;
15467                 }
15468                 pll->active_mask = pll->state.crtc_mask;
15469
15470                 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
15471                               pll->name, pll->state.crtc_mask, pll->on);
15472         }
15473
15474         for_each_intel_encoder(dev, encoder) {
15475                 pipe = 0;
15476
15477                 if (encoder->get_hw_state(encoder, &pipe)) {
15478                         struct intel_crtc_state *crtc_state;
15479
15480                         crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15481                         crtc_state = to_intel_crtc_state(crtc->base.state);
15482
15483                         encoder->base.crtc = &crtc->base;
15484                         crtc_state->output_types |= 1 << encoder->type;
15485                         encoder->get_config(encoder, crtc_state);
15486                 } else {
15487                         encoder->base.crtc = NULL;
15488                 }
15489
15490                 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
15491                               encoder->base.base.id, encoder->base.name,
15492                               enableddisabled(encoder->base.crtc),
15493                               pipe_name(pipe));
15494         }
15495
15496         drm_connector_list_iter_begin(dev, &conn_iter);
15497         for_each_intel_connector_iter(connector, &conn_iter) {
15498                 if (connector->get_hw_state(connector)) {
15499                         connector->base.dpms = DRM_MODE_DPMS_ON;
15500
15501                         encoder = connector->encoder;
15502                         connector->base.encoder = &encoder->base;
15503
15504                         if (encoder->base.crtc &&
15505                             encoder->base.crtc->state->active) {
15506                                 /*
15507                                  * This has to be done during hardware readout
15508                                  * because anything calling .crtc_disable may
15509                                  * rely on the connector_mask being accurate.
15510                                  */
15511                                 encoder->base.crtc->state->connector_mask |=
15512                                         1 << drm_connector_index(&connector->base);
15513                                 encoder->base.crtc->state->encoder_mask |=
15514                                         1 << drm_encoder_index(&encoder->base);
15515                         }
15516
15517                 } else {
15518                         connector->base.dpms = DRM_MODE_DPMS_OFF;
15519                         connector->base.encoder = NULL;
15520                 }
15521                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15522                               connector->base.base.id, connector->base.name,
15523                               enableddisabled(connector->base.encoder));
15524         }
15525         drm_connector_list_iter_end(&conn_iter);
15526
15527         for_each_intel_crtc(dev, crtc) {
15528                 struct intel_crtc_state *crtc_state =
15529                         to_intel_crtc_state(crtc->base.state);
15530                 int pixclk = 0;
15531
15532                 crtc->base.hwmode = crtc_state->base.adjusted_mode;
15533
15534                 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15535                 if (crtc_state->base.active) {
15536                         intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15537                         intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
15538                         WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15539
15540                         /*
15541                          * The initial mode needs to be set in order to keep
15542                          * the atomic core happy. It wants a valid mode if the
15543                          * crtc's enabled, so we do the above call.
15544                          *
15545                          * But we don't set all the derived state fully, hence
15546                          * set a flag to indicate that a full recalculation is
15547                          * needed on the next commit.
15548                          */
15549                         crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
15550
15551                         intel_crtc_compute_pixel_rate(crtc_state);
15552
15553                         if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv) ||
15554                             IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15555                                 pixclk = crtc_state->pixel_rate;
15556                         else
15557                                 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15558
15559                         /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15560                         if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15561                                 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15562
15563                         drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15564                         update_scanline_offset(crtc);
15565                 }
15566
15567                 dev_priv->min_pixclk[crtc->pipe] = pixclk;
15568
15569                 intel_pipe_config_sanity_check(dev_priv, crtc_state);
15570         }
15571 }
15572
15573 static void
15574 get_encoder_power_domains(struct drm_i915_private *dev_priv)
15575 {
15576         struct intel_encoder *encoder;
15577
15578         for_each_intel_encoder(&dev_priv->drm, encoder) {
15579                 u64 get_domains;
15580                 enum intel_display_power_domain domain;
15581
15582                 if (!encoder->get_power_domains)
15583                         continue;
15584
15585                 get_domains = encoder->get_power_domains(encoder);
15586                 for_each_power_domain(domain, get_domains)
15587                         intel_display_power_get(dev_priv, domain);
15588         }
15589 }
15590
15591 /* Scan out the current hw modeset state,
15592  * and sanitizes it to the current state
15593  */
15594 static void
15595 intel_modeset_setup_hw_state(struct drm_device *dev)
15596 {
15597         struct drm_i915_private *dev_priv = to_i915(dev);
15598         enum pipe pipe;
15599         struct intel_crtc *crtc;
15600         struct intel_encoder *encoder;
15601         int i;
15602
15603         intel_modeset_readout_hw_state(dev);
15604
15605         /* HW state is read out, now we need to sanitize this mess. */
15606         get_encoder_power_domains(dev_priv);
15607
15608         for_each_intel_encoder(dev, encoder) {
15609                 intel_sanitize_encoder(encoder);
15610         }
15611
15612         for_each_pipe(dev_priv, pipe) {
15613                 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15614
15615                 intel_sanitize_crtc(crtc);
15616                 intel_dump_pipe_config(crtc, crtc->config,
15617                                        "[setup_hw_state]");
15618         }
15619
15620         intel_modeset_update_connector_atomic_state(dev);
15621
15622         for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15623                 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15624
15625                 if (!pll->on || pll->active_mask)
15626                         continue;
15627
15628                 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15629
15630                 pll->funcs.disable(dev_priv, pll);
15631                 pll->on = false;
15632         }
15633
15634         if (IS_G4X(dev_priv)) {
15635                 g4x_wm_get_hw_state(dev);
15636                 g4x_wm_sanitize(dev_priv);
15637         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
15638                 vlv_wm_get_hw_state(dev);
15639                 vlv_wm_sanitize(dev_priv);
15640         } else if (IS_GEN9(dev_priv)) {
15641                 skl_wm_get_hw_state(dev);
15642         } else if (HAS_PCH_SPLIT(dev_priv)) {
15643                 ilk_wm_get_hw_state(dev);
15644         }
15645
15646         for_each_intel_crtc(dev, crtc) {
15647                 u64 put_domains;
15648
15649                 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
15650                 if (WARN_ON(put_domains))
15651                         modeset_put_power_domains(dev_priv, put_domains);
15652         }
15653         intel_display_set_init_power(dev_priv, false);
15654
15655         intel_power_domains_verify_state(dev_priv);
15656
15657         intel_fbc_init_pipe_state(dev_priv);
15658 }
15659
15660 void intel_display_resume(struct drm_device *dev)
15661 {
15662         struct drm_i915_private *dev_priv = to_i915(dev);
15663         struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15664         struct drm_modeset_acquire_ctx ctx;
15665         int ret;
15666
15667         dev_priv->modeset_restore_state = NULL;
15668         if (state)
15669                 state->acquire_ctx = &ctx;
15670
15671         drm_modeset_acquire_init(&ctx, 0);
15672
15673         while (1) {
15674                 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15675                 if (ret != -EDEADLK)
15676                         break;
15677
15678                 drm_modeset_backoff(&ctx);
15679         }
15680
15681         if (!ret)
15682                 ret = __intel_display_resume(dev, state, &ctx);
15683
15684         drm_modeset_drop_locks(&ctx);
15685         drm_modeset_acquire_fini(&ctx);
15686
15687         if (ret)
15688                 DRM_ERROR("Restoring old state failed with %i\n", ret);
15689         if (state)
15690                 drm_atomic_state_put(state);
15691 }
15692
15693 void intel_modeset_gem_init(struct drm_device *dev)
15694 {
15695         struct drm_i915_private *dev_priv = to_i915(dev);
15696
15697         intel_init_gt_powersave(dev_priv);
15698
15699         intel_setup_overlay(dev_priv);
15700 }
15701
15702 int intel_connector_register(struct drm_connector *connector)
15703 {
15704         struct intel_connector *intel_connector = to_intel_connector(connector);
15705         int ret;
15706
15707         ret = intel_backlight_device_register(intel_connector);
15708         if (ret)
15709                 goto err;
15710
15711         return 0;
15712
15713 err:
15714         return ret;
15715 }
15716
15717 void intel_connector_unregister(struct drm_connector *connector)
15718 {
15719         struct intel_connector *intel_connector = to_intel_connector(connector);
15720
15721         intel_backlight_device_unregister(intel_connector);
15722         intel_panel_destroy_backlight(connector);
15723 }
15724
15725 void intel_modeset_cleanup(struct drm_device *dev)
15726 {
15727         struct drm_i915_private *dev_priv = to_i915(dev);
15728
15729         flush_work(&dev_priv->atomic_helper.free_work);
15730         WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15731
15732         intel_disable_gt_powersave(dev_priv);
15733
15734         /*
15735          * Interrupts and polling as the first thing to avoid creating havoc.
15736          * Too much stuff here (turning of connectors, ...) would
15737          * experience fancy races otherwise.
15738          */
15739         intel_irq_uninstall(dev_priv);
15740
15741         /*
15742          * Due to the hpd irq storm handling the hotplug work can re-arm the
15743          * poll handlers. Hence disable polling after hpd handling is shut down.
15744          */
15745         drm_kms_helper_poll_fini(dev);
15746
15747         intel_unregister_dsm_handler();
15748
15749         intel_fbc_global_disable(dev_priv);
15750
15751         /* flush any delayed tasks or pending work */
15752         flush_scheduled_work();
15753
15754         drm_mode_config_cleanup(dev);
15755
15756         intel_cleanup_overlay(dev_priv);
15757
15758         intel_cleanup_gt_powersave(dev_priv);
15759
15760         intel_teardown_gmbus(dev_priv);
15761 }
15762
15763 void intel_connector_attach_encoder(struct intel_connector *connector,
15764                                     struct intel_encoder *encoder)
15765 {
15766         connector->encoder = encoder;
15767         drm_mode_connector_attach_encoder(&connector->base,
15768                                           &encoder->base);
15769 }
15770
15771 /*
15772  * set vga decode state - true == enable VGA decode
15773  */
15774 int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
15775 {
15776         unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
15777         u16 gmch_ctrl;
15778
15779         if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15780                 DRM_ERROR("failed to read control word\n");
15781                 return -EIO;
15782         }
15783
15784         if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15785                 return 0;
15786
15787         if (state)
15788                 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15789         else
15790                 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
15791
15792         if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15793                 DRM_ERROR("failed to write control word\n");
15794                 return -EIO;
15795         }
15796
15797         return 0;
15798 }
15799
15800 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15801
15802 struct intel_display_error_state {
15803
15804         u32 power_well_driver;
15805
15806         int num_transcoders;
15807
15808         struct intel_cursor_error_state {
15809                 u32 control;
15810                 u32 position;
15811                 u32 base;
15812                 u32 size;
15813         } cursor[I915_MAX_PIPES];
15814
15815         struct intel_pipe_error_state {
15816                 bool power_domain_on;
15817                 u32 source;
15818                 u32 stat;
15819         } pipe[I915_MAX_PIPES];
15820
15821         struct intel_plane_error_state {
15822                 u32 control;
15823                 u32 stride;
15824                 u32 size;
15825                 u32 pos;
15826                 u32 addr;
15827                 u32 surface;
15828                 u32 tile_offset;
15829         } plane[I915_MAX_PIPES];
15830
15831         struct intel_transcoder_error_state {
15832                 bool power_domain_on;
15833                 enum transcoder cpu_transcoder;
15834
15835                 u32 conf;
15836
15837                 u32 htotal;
15838                 u32 hblank;
15839                 u32 hsync;
15840                 u32 vtotal;
15841                 u32 vblank;
15842                 u32 vsync;
15843         } transcoder[4];
15844 };
15845
15846 struct intel_display_error_state *
15847 intel_display_capture_error_state(struct drm_i915_private *dev_priv)
15848 {
15849         struct intel_display_error_state *error;
15850         int transcoders[] = {
15851                 TRANSCODER_A,
15852                 TRANSCODER_B,
15853                 TRANSCODER_C,
15854                 TRANSCODER_EDP,
15855         };
15856         int i;
15857
15858         if (INTEL_INFO(dev_priv)->num_pipes == 0)
15859                 return NULL;
15860
15861         error = kzalloc(sizeof(*error), GFP_ATOMIC);
15862         if (error == NULL)
15863                 return NULL;
15864
15865         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
15866                 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15867
15868         for_each_pipe(dev_priv, i) {
15869                 error->pipe[i].power_domain_on =
15870                         __intel_display_power_is_enabled(dev_priv,
15871                                                          POWER_DOMAIN_PIPE(i));
15872                 if (!error->pipe[i].power_domain_on)
15873                         continue;
15874
15875                 error->cursor[i].control = I915_READ(CURCNTR(i));
15876                 error->cursor[i].position = I915_READ(CURPOS(i));
15877                 error->cursor[i].base = I915_READ(CURBASE(i));
15878
15879                 error->plane[i].control = I915_READ(DSPCNTR(i));
15880                 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
15881                 if (INTEL_GEN(dev_priv) <= 3) {
15882                         error->plane[i].size = I915_READ(DSPSIZE(i));
15883                         error->plane[i].pos = I915_READ(DSPPOS(i));
15884                 }
15885                 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
15886                         error->plane[i].addr = I915_READ(DSPADDR(i));
15887                 if (INTEL_GEN(dev_priv) >= 4) {
15888                         error->plane[i].surface = I915_READ(DSPSURF(i));
15889                         error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15890                 }
15891
15892                 error->pipe[i].source = I915_READ(PIPESRC(i));
15893
15894                 if (HAS_GMCH_DISPLAY(dev_priv))
15895                         error->pipe[i].stat = I915_READ(PIPESTAT(i));
15896         }
15897
15898         /* Note: this does not include DSI transcoders. */
15899         error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
15900         if (HAS_DDI(dev_priv))
15901                 error->num_transcoders++; /* Account for eDP. */
15902
15903         for (i = 0; i < error->num_transcoders; i++) {
15904                 enum transcoder cpu_transcoder = transcoders[i];
15905
15906                 error->transcoder[i].power_domain_on =
15907                         __intel_display_power_is_enabled(dev_priv,
15908                                 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
15909                 if (!error->transcoder[i].power_domain_on)
15910                         continue;
15911
15912                 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15913
15914                 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15915                 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15916                 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15917                 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15918                 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15919                 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15920                 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
15921         }
15922
15923         return error;
15924 }
15925
15926 #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15927
15928 void
15929 intel_display_print_error_state(struct drm_i915_error_state_buf *m,
15930                                 struct intel_display_error_state *error)
15931 {
15932         struct drm_i915_private *dev_priv = m->i915;
15933         int i;
15934
15935         if (!error)
15936                 return;
15937
15938         err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
15939         if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
15940                 err_printf(m, "PWR_WELL_CTL2: %08x\n",
15941                            error->power_well_driver);
15942         for_each_pipe(dev_priv, i) {
15943                 err_printf(m, "Pipe [%d]:\n", i);
15944                 err_printf(m, "  Power: %s\n",
15945                            onoff(error->pipe[i].power_domain_on));
15946                 err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
15947                 err_printf(m, "  STAT: %08x\n", error->pipe[i].stat);
15948
15949                 err_printf(m, "Plane [%d]:\n", i);
15950                 err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
15951                 err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
15952                 if (INTEL_GEN(dev_priv) <= 3) {
15953                         err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
15954                         err_printf(m, "  POS: %08x\n", error->plane[i].pos);
15955                 }
15956                 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
15957                         err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
15958                 if (INTEL_GEN(dev_priv) >= 4) {
15959                         err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
15960                         err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
15961                 }
15962
15963                 err_printf(m, "Cursor [%d]:\n", i);
15964                 err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
15965                 err_printf(m, "  POS: %08x\n", error->cursor[i].position);
15966                 err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
15967         }
15968
15969         for (i = 0; i < error->num_transcoders; i++) {
15970                 err_printf(m, "CPU transcoder: %s\n",
15971                            transcoder_name(error->transcoder[i].cpu_transcoder));
15972                 err_printf(m, "  Power: %s\n",
15973                            onoff(error->transcoder[i].power_domain_on));
15974                 err_printf(m, "  CONF: %08x\n", error->transcoder[i].conf);
15975                 err_printf(m, "  HTOTAL: %08x\n", error->transcoder[i].htotal);
15976                 err_printf(m, "  HBLANK: %08x\n", error->transcoder[i].hblank);
15977                 err_printf(m, "  HSYNC: %08x\n", error->transcoder[i].hsync);
15978                 err_printf(m, "  VTOTAL: %08x\n", error->transcoder[i].vtotal);
15979                 err_printf(m, "  VBLANK: %08x\n", error->transcoder[i].vblank);
15980                 err_printf(m, "  VSYNC: %08x\n", error->transcoder[i].vsync);
15981         }
15982 }
15983
15984 #endif