]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/net/wireless/ath/ath9k/ar5008_phy.c
b130c26d3dd010ea6faffd68eb94679dc0bdec80
[karo-tx-linux.git] / drivers / net / wireless / ath / ath9k / ar5008_phy.c
1 /*
2  * Copyright (c) 2008-2011 Atheros Communications Inc.
3  *
4  * Permission to use, copy, modify, and/or distribute this software for any
5  * purpose with or without fee is hereby granted, provided that the above
6  * copyright notice and this permission notice appear in all copies.
7  *
8  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15  */
16
17 #include "hw.h"
18 #include "hw-ops.h"
19 #include "../regd.h"
20 #include "ar9002_phy.h"
21
22 /* All code below is for AR5008, AR9001, AR9002 */
23
24 static const int firstep_table[] =
25 /* level:  0   1   2   3   4   5   6   7   8  */
26         { -4, -2,  0,  2,  4,  6,  8, 10, 12 }; /* lvl 0-8, default 2 */
27
28 static const int cycpwrThr1_table[] =
29 /* level:  0   1   2   3   4   5   6   7   8  */
30         { -6, -4, -2,  0,  2,  4,  6,  8 };     /* lvl 0-7, default 3 */
31
32 /*
33  * register values to turn OFDM weak signal detection OFF
34  */
35 static const int m1ThreshLow_off = 127;
36 static const int m2ThreshLow_off = 127;
37 static const int m1Thresh_off = 127;
38 static const int m2Thresh_off = 127;
39 static const int m2CountThr_off =  31;
40 static const int m2CountThrLow_off =  63;
41 static const int m1ThreshLowExt_off = 127;
42 static const int m2ThreshLowExt_off = 127;
43 static const int m1ThreshExt_off = 127;
44 static const int m2ThreshExt_off = 127;
45
46
47 static void ar5008_rf_bank_setup(u32 *bank, struct ar5416IniArray *array,
48                                  int col)
49 {
50         int i;
51
52         for (i = 0; i < array->ia_rows; i++)
53                 bank[i] = INI_RA(array, i, col);
54 }
55
56
57 #define REG_WRITE_RF_ARRAY(iniarray, regData, regWr) \
58         ar5008_write_rf_array(ah, iniarray, regData, &(regWr))
59
60 static void ar5008_write_rf_array(struct ath_hw *ah, struct ar5416IniArray *array,
61                                   u32 *data, unsigned int *writecnt)
62 {
63         int r;
64
65         ENABLE_REGWRITE_BUFFER(ah);
66
67         for (r = 0; r < array->ia_rows; r++) {
68                 REG_WRITE(ah, INI_RA(array, r, 0), data[r]);
69                 DO_DELAY(*writecnt);
70         }
71
72         REGWRITE_BUFFER_FLUSH(ah);
73 }
74
75 /**
76  * ar5008_hw_phy_modify_rx_buffer() - perform analog swizzling of parameters
77  * @rfbuf:
78  * @reg32:
79  * @numBits:
80  * @firstBit:
81  * @column:
82  *
83  * Performs analog "swizzling" of parameters into their location.
84  * Used on external AR2133/AR5133 radios.
85  */
86 static void ar5008_hw_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
87                                            u32 numBits, u32 firstBit,
88                                            u32 column)
89 {
90         u32 tmp32, mask, arrayEntry, lastBit;
91         int32_t bitPosition, bitsLeft;
92
93         tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
94         arrayEntry = (firstBit - 1) / 8;
95         bitPosition = (firstBit - 1) % 8;
96         bitsLeft = numBits;
97         while (bitsLeft > 0) {
98                 lastBit = (bitPosition + bitsLeft > 8) ?
99                     8 : bitPosition + bitsLeft;
100                 mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
101                     (column * 8);
102                 rfBuf[arrayEntry] &= ~mask;
103                 rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
104                                       (column * 8)) & mask;
105                 bitsLeft -= 8 - bitPosition;
106                 tmp32 = tmp32 >> (8 - bitPosition);
107                 bitPosition = 0;
108                 arrayEntry++;
109         }
110 }
111
112 /*
113  * Fix on 2.4 GHz band for orientation sensitivity issue by increasing
114  * rf_pwd_icsyndiv.
115  *
116  * Theoretical Rules:
117  *   if 2 GHz band
118  *      if forceBiasAuto
119  *         if synth_freq < 2412
120  *            bias = 0
121  *         else if 2412 <= synth_freq <= 2422
122  *            bias = 1
123  *         else // synth_freq > 2422
124  *            bias = 2
125  *      else if forceBias > 0
126  *         bias = forceBias & 7
127  *      else
128  *         no change, use value from ini file
129  *   else
130  *      no change, invalid band
131  *
132  *  1st Mod:
133  *    2422 also uses value of 2
134  *    <approved>
135  *
136  *  2nd Mod:
137  *    Less than 2412 uses value of 0, 2412 and above uses value of 2
138  */
139 static void ar5008_hw_force_bias(struct ath_hw *ah, u16 synth_freq)
140 {
141         struct ath_common *common = ath9k_hw_common(ah);
142         u32 tmp_reg;
143         int reg_writes = 0;
144         u32 new_bias = 0;
145
146         if (!AR_SREV_5416(ah) || synth_freq >= 3000)
147                 return;
148
149         BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
150
151         if (synth_freq < 2412)
152                 new_bias = 0;
153         else if (synth_freq < 2422)
154                 new_bias = 1;
155         else
156                 new_bias = 2;
157
158         /* pre-reverse this field */
159         tmp_reg = ath9k_hw_reverse_bits(new_bias, 3);
160
161         ath_dbg(common, ATH_DBG_CONFIG, "Force rf_pwd_icsyndiv to %1d on %4d\n",
162                 new_bias, synth_freq);
163
164         /* swizzle rf_pwd_icsyndiv */
165         ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data, tmp_reg, 3, 181, 3);
166
167         /* write Bank 6 with new params */
168         REG_WRITE_RF_ARRAY(&ah->iniBank6, ah->analogBank6Data, reg_writes);
169 }
170
171 /**
172  * ar5008_hw_set_channel - tune to a channel on the external AR2133/AR5133 radios
173  * @ah: atheros hardware structure
174  * @chan:
175  *
176  * For the external AR2133/AR5133 radios, takes the MHz channel value and set
177  * the channel value. Assumes writes enabled to analog bus and bank6 register
178  * cache in ah->analogBank6Data.
179  */
180 static int ar5008_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
181 {
182         struct ath_common *common = ath9k_hw_common(ah);
183         u32 channelSel = 0;
184         u32 bModeSynth = 0;
185         u32 aModeRefSel = 0;
186         u32 reg32 = 0;
187         u16 freq;
188         struct chan_centers centers;
189
190         ath9k_hw_get_channel_centers(ah, chan, &centers);
191         freq = centers.synth_center;
192
193         if (freq < 4800) {
194                 u32 txctl;
195
196                 if (((freq - 2192) % 5) == 0) {
197                         channelSel = ((freq - 672) * 2 - 3040) / 10;
198                         bModeSynth = 0;
199                 } else if (((freq - 2224) % 5) == 0) {
200                         channelSel = ((freq - 704) * 2 - 3040) / 10;
201                         bModeSynth = 1;
202                 } else {
203                         ath_err(common, "Invalid channel %u MHz\n", freq);
204                         return -EINVAL;
205                 }
206
207                 channelSel = (channelSel << 2) & 0xff;
208                 channelSel = ath9k_hw_reverse_bits(channelSel, 8);
209
210                 txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
211                 if (freq == 2484) {
212
213                         REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
214                                   txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
215                 } else {
216                         REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
217                                   txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
218                 }
219
220         } else if ((freq % 20) == 0 && freq >= 5120) {
221                 channelSel =
222                     ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
223                 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
224         } else if ((freq % 10) == 0) {
225                 channelSel =
226                     ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
227                 if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
228                         aModeRefSel = ath9k_hw_reverse_bits(2, 2);
229                 else
230                         aModeRefSel = ath9k_hw_reverse_bits(1, 2);
231         } else if ((freq % 5) == 0) {
232                 channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
233                 aModeRefSel = ath9k_hw_reverse_bits(1, 2);
234         } else {
235                 ath_err(common, "Invalid channel %u MHz\n", freq);
236                 return -EINVAL;
237         }
238
239         ar5008_hw_force_bias(ah, freq);
240
241         reg32 =
242             (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
243             (1 << 5) | 0x1;
244
245         REG_WRITE(ah, AR_PHY(0x37), reg32);
246
247         ah->curchan = chan;
248         ah->curchan_rad_index = -1;
249
250         return 0;
251 }
252
253 /**
254  * ar5008_hw_spur_mitigate - convert baseband spur frequency for external radios
255  * @ah: atheros hardware structure
256  * @chan:
257  *
258  * For non single-chip solutions. Converts to baseband spur frequency given the
259  * input channel frequency and compute register settings below.
260  */
261 static void ar5008_hw_spur_mitigate(struct ath_hw *ah,
262                                     struct ath9k_channel *chan)
263 {
264         int bb_spur = AR_NO_SPUR;
265         int bin, cur_bin;
266         int spur_freq_sd;
267         int spur_delta_phase;
268         int denominator;
269         int upper, lower, cur_vit_mask;
270         int tmp, new;
271         int i;
272         static int pilot_mask_reg[4] = {
273                 AR_PHY_TIMING7, AR_PHY_TIMING8,
274                 AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
275         };
276         static int chan_mask_reg[4] = {
277                 AR_PHY_TIMING9, AR_PHY_TIMING10,
278                 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
279         };
280         static int inc[4] = { 0, 100, 0, 0 };
281
282         int8_t mask_m[123];
283         int8_t mask_p[123];
284         int8_t mask_amt;
285         int tmp_mask;
286         int cur_bb_spur;
287         bool is2GHz = IS_CHAN_2GHZ(chan);
288
289         memset(&mask_m, 0, sizeof(int8_t) * 123);
290         memset(&mask_p, 0, sizeof(int8_t) * 123);
291
292         for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
293                 cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
294                 if (AR_NO_SPUR == cur_bb_spur)
295                         break;
296                 cur_bb_spur = cur_bb_spur - (chan->channel * 10);
297                 if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
298                         bb_spur = cur_bb_spur;
299                         break;
300                 }
301         }
302
303         if (AR_NO_SPUR == bb_spur)
304                 return;
305
306         bin = bb_spur * 32;
307
308         tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
309         new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
310                      AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
311                      AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
312                      AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
313
314         REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
315
316         new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
317                AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
318                AR_PHY_SPUR_REG_MASK_RATE_SELECT |
319                AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
320                SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
321         REG_WRITE(ah, AR_PHY_SPUR_REG, new);
322
323         spur_delta_phase = ((bb_spur * 524288) / 100) &
324                 AR_PHY_TIMING11_SPUR_DELTA_PHASE;
325
326         denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
327         spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
328
329         new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
330                SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
331                SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
332         REG_WRITE(ah, AR_PHY_TIMING11, new);
333
334         cur_bin = -6000;
335         upper = bin + 100;
336         lower = bin - 100;
337
338         for (i = 0; i < 4; i++) {
339                 int pilot_mask = 0;
340                 int chan_mask = 0;
341                 int bp = 0;
342                 for (bp = 0; bp < 30; bp++) {
343                         if ((cur_bin > lower) && (cur_bin < upper)) {
344                                 pilot_mask = pilot_mask | 0x1 << bp;
345                                 chan_mask = chan_mask | 0x1 << bp;
346                         }
347                         cur_bin += 100;
348                 }
349                 cur_bin += inc[i];
350                 REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
351                 REG_WRITE(ah, chan_mask_reg[i], chan_mask);
352         }
353
354         cur_vit_mask = 6100;
355         upper = bin + 120;
356         lower = bin - 120;
357
358         for (i = 0; i < 123; i++) {
359                 if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
360
361                         /* workaround for gcc bug #37014 */
362                         volatile int tmp_v = abs(cur_vit_mask - bin);
363
364                         if (tmp_v < 75)
365                                 mask_amt = 1;
366                         else
367                                 mask_amt = 0;
368                         if (cur_vit_mask < 0)
369                                 mask_m[abs(cur_vit_mask / 100)] = mask_amt;
370                         else
371                                 mask_p[cur_vit_mask / 100] = mask_amt;
372                 }
373                 cur_vit_mask -= 100;
374         }
375
376         tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
377                 | (mask_m[48] << 26) | (mask_m[49] << 24)
378                 | (mask_m[50] << 22) | (mask_m[51] << 20)
379                 | (mask_m[52] << 18) | (mask_m[53] << 16)
380                 | (mask_m[54] << 14) | (mask_m[55] << 12)
381                 | (mask_m[56] << 10) | (mask_m[57] << 8)
382                 | (mask_m[58] << 6) | (mask_m[59] << 4)
383                 | (mask_m[60] << 2) | (mask_m[61] << 0);
384         REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
385         REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
386
387         tmp_mask = (mask_m[31] << 28)
388                 | (mask_m[32] << 26) | (mask_m[33] << 24)
389                 | (mask_m[34] << 22) | (mask_m[35] << 20)
390                 | (mask_m[36] << 18) | (mask_m[37] << 16)
391                 | (mask_m[48] << 14) | (mask_m[39] << 12)
392                 | (mask_m[40] << 10) | (mask_m[41] << 8)
393                 | (mask_m[42] << 6) | (mask_m[43] << 4)
394                 | (mask_m[44] << 2) | (mask_m[45] << 0);
395         REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
396         REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
397
398         tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
399                 | (mask_m[18] << 26) | (mask_m[18] << 24)
400                 | (mask_m[20] << 22) | (mask_m[20] << 20)
401                 | (mask_m[22] << 18) | (mask_m[22] << 16)
402                 | (mask_m[24] << 14) | (mask_m[24] << 12)
403                 | (mask_m[25] << 10) | (mask_m[26] << 8)
404                 | (mask_m[27] << 6) | (mask_m[28] << 4)
405                 | (mask_m[29] << 2) | (mask_m[30] << 0);
406         REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
407         REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
408
409         tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
410                 | (mask_m[2] << 26) | (mask_m[3] << 24)
411                 | (mask_m[4] << 22) | (mask_m[5] << 20)
412                 | (mask_m[6] << 18) | (mask_m[7] << 16)
413                 | (mask_m[8] << 14) | (mask_m[9] << 12)
414                 | (mask_m[10] << 10) | (mask_m[11] << 8)
415                 | (mask_m[12] << 6) | (mask_m[13] << 4)
416                 | (mask_m[14] << 2) | (mask_m[15] << 0);
417         REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
418         REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
419
420         tmp_mask = (mask_p[15] << 28)
421                 | (mask_p[14] << 26) | (mask_p[13] << 24)
422                 | (mask_p[12] << 22) | (mask_p[11] << 20)
423                 | (mask_p[10] << 18) | (mask_p[9] << 16)
424                 | (mask_p[8] << 14) | (mask_p[7] << 12)
425                 | (mask_p[6] << 10) | (mask_p[5] << 8)
426                 | (mask_p[4] << 6) | (mask_p[3] << 4)
427                 | (mask_p[2] << 2) | (mask_p[1] << 0);
428         REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
429         REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
430
431         tmp_mask = (mask_p[30] << 28)
432                 | (mask_p[29] << 26) | (mask_p[28] << 24)
433                 | (mask_p[27] << 22) | (mask_p[26] << 20)
434                 | (mask_p[25] << 18) | (mask_p[24] << 16)
435                 | (mask_p[23] << 14) | (mask_p[22] << 12)
436                 | (mask_p[21] << 10) | (mask_p[20] << 8)
437                 | (mask_p[19] << 6) | (mask_p[18] << 4)
438                 | (mask_p[17] << 2) | (mask_p[16] << 0);
439         REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
440         REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
441
442         tmp_mask = (mask_p[45] << 28)
443                 | (mask_p[44] << 26) | (mask_p[43] << 24)
444                 | (mask_p[42] << 22) | (mask_p[41] << 20)
445                 | (mask_p[40] << 18) | (mask_p[39] << 16)
446                 | (mask_p[38] << 14) | (mask_p[37] << 12)
447                 | (mask_p[36] << 10) | (mask_p[35] << 8)
448                 | (mask_p[34] << 6) | (mask_p[33] << 4)
449                 | (mask_p[32] << 2) | (mask_p[31] << 0);
450         REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
451         REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
452
453         tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
454                 | (mask_p[59] << 26) | (mask_p[58] << 24)
455                 | (mask_p[57] << 22) | (mask_p[56] << 20)
456                 | (mask_p[55] << 18) | (mask_p[54] << 16)
457                 | (mask_p[53] << 14) | (mask_p[52] << 12)
458                 | (mask_p[51] << 10) | (mask_p[50] << 8)
459                 | (mask_p[49] << 6) | (mask_p[48] << 4)
460                 | (mask_p[47] << 2) | (mask_p[46] << 0);
461         REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
462         REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
463 }
464
465 /**
466  * ar5008_hw_rf_alloc_ext_banks - allocates banks for external radio programming
467  * @ah: atheros hardware structure
468  *
469  * Only required for older devices with external AR2133/AR5133 radios.
470  */
471 static int ar5008_hw_rf_alloc_ext_banks(struct ath_hw *ah)
472 {
473 #define ATH_ALLOC_BANK(bank, size) do { \
474                 bank = kzalloc((sizeof(u32) * size), GFP_KERNEL); \
475                 if (!bank) { \
476                         ath_err(common, "Cannot allocate RF banks\n"); \
477                         return -ENOMEM; \
478                 } \
479         } while (0);
480
481         struct ath_common *common = ath9k_hw_common(ah);
482
483         BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
484
485         ATH_ALLOC_BANK(ah->analogBank0Data, ah->iniBank0.ia_rows);
486         ATH_ALLOC_BANK(ah->analogBank1Data, ah->iniBank1.ia_rows);
487         ATH_ALLOC_BANK(ah->analogBank2Data, ah->iniBank2.ia_rows);
488         ATH_ALLOC_BANK(ah->analogBank3Data, ah->iniBank3.ia_rows);
489         ATH_ALLOC_BANK(ah->analogBank6Data, ah->iniBank6.ia_rows);
490         ATH_ALLOC_BANK(ah->analogBank6TPCData, ah->iniBank6TPC.ia_rows);
491         ATH_ALLOC_BANK(ah->analogBank7Data, ah->iniBank7.ia_rows);
492         ATH_ALLOC_BANK(ah->addac5416_21,
493                        ah->iniAddac.ia_rows * ah->iniAddac.ia_columns);
494         ATH_ALLOC_BANK(ah->bank6Temp, ah->iniBank6.ia_rows);
495
496         return 0;
497 #undef ATH_ALLOC_BANK
498 }
499
500
501 /**
502  * ar5008_hw_rf_free_ext_banks - Free memory for analog bank scratch buffers
503  * @ah: atheros hardware struture
504  * For the external AR2133/AR5133 radios banks.
505  */
506 static void ar5008_hw_rf_free_ext_banks(struct ath_hw *ah)
507 {
508 #define ATH_FREE_BANK(bank) do { \
509                 kfree(bank); \
510                 bank = NULL; \
511         } while (0);
512
513         BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
514
515         ATH_FREE_BANK(ah->analogBank0Data);
516         ATH_FREE_BANK(ah->analogBank1Data);
517         ATH_FREE_BANK(ah->analogBank2Data);
518         ATH_FREE_BANK(ah->analogBank3Data);
519         ATH_FREE_BANK(ah->analogBank6Data);
520         ATH_FREE_BANK(ah->analogBank6TPCData);
521         ATH_FREE_BANK(ah->analogBank7Data);
522         ATH_FREE_BANK(ah->addac5416_21);
523         ATH_FREE_BANK(ah->bank6Temp);
524
525 #undef ATH_FREE_BANK
526 }
527
528 /* *
529  * ar5008_hw_set_rf_regs - programs rf registers based on EEPROM
530  * @ah: atheros hardware structure
531  * @chan:
532  * @modesIndex:
533  *
534  * Used for the external AR2133/AR5133 radios.
535  *
536  * Reads the EEPROM header info from the device structure and programs
537  * all rf registers. This routine requires access to the analog
538  * rf device. This is not required for single-chip devices.
539  */
540 static bool ar5008_hw_set_rf_regs(struct ath_hw *ah,
541                                   struct ath9k_channel *chan,
542                                   u16 modesIndex)
543 {
544         u32 eepMinorRev;
545         u32 ob5GHz = 0, db5GHz = 0;
546         u32 ob2GHz = 0, db2GHz = 0;
547         int regWrites = 0;
548
549         /*
550          * Software does not need to program bank data
551          * for single chip devices, that is AR9280 or anything
552          * after that.
553          */
554         if (AR_SREV_9280_20_OR_LATER(ah))
555                 return true;
556
557         /* Setup rf parameters */
558         eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
559
560         /* Setup Bank 0 Write */
561         ar5008_rf_bank_setup(ah->analogBank0Data, &ah->iniBank0, 1);
562
563         /* Setup Bank 1 Write */
564         ar5008_rf_bank_setup(ah->analogBank1Data, &ah->iniBank1, 1);
565
566         /* Setup Bank 2 Write */
567         ar5008_rf_bank_setup(ah->analogBank2Data, &ah->iniBank2, 1);
568
569         /* Setup Bank 6 Write */
570         ar5008_rf_bank_setup(ah->analogBank3Data, &ah->iniBank3,
571                       modesIndex);
572         {
573                 int i;
574                 for (i = 0; i < ah->iniBank6TPC.ia_rows; i++) {
575                         ah->analogBank6Data[i] =
576                             INI_RA(&ah->iniBank6TPC, i, modesIndex);
577                 }
578         }
579
580         /* Only the 5 or 2 GHz OB/DB need to be set for a mode */
581         if (eepMinorRev >= 2) {
582                 if (IS_CHAN_2GHZ(chan)) {
583                         ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
584                         db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
585                         ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
586                                                        ob2GHz, 3, 197, 0);
587                         ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
588                                                        db2GHz, 3, 194, 0);
589                 } else {
590                         ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
591                         db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
592                         ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
593                                                        ob5GHz, 3, 203, 0);
594                         ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
595                                                        db5GHz, 3, 200, 0);
596                 }
597         }
598
599         /* Setup Bank 7 Setup */
600         ar5008_rf_bank_setup(ah->analogBank7Data, &ah->iniBank7, 1);
601
602         /* Write Analog registers */
603         REG_WRITE_RF_ARRAY(&ah->iniBank0, ah->analogBank0Data,
604                            regWrites);
605         REG_WRITE_RF_ARRAY(&ah->iniBank1, ah->analogBank1Data,
606                            regWrites);
607         REG_WRITE_RF_ARRAY(&ah->iniBank2, ah->analogBank2Data,
608                            regWrites);
609         REG_WRITE_RF_ARRAY(&ah->iniBank3, ah->analogBank3Data,
610                            regWrites);
611         REG_WRITE_RF_ARRAY(&ah->iniBank6TPC, ah->analogBank6Data,
612                            regWrites);
613         REG_WRITE_RF_ARRAY(&ah->iniBank7, ah->analogBank7Data,
614                            regWrites);
615
616         return true;
617 }
618
619 static void ar5008_hw_init_bb(struct ath_hw *ah,
620                               struct ath9k_channel *chan)
621 {
622         u32 synthDelay;
623
624         synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
625         if (IS_CHAN_B(chan))
626                 synthDelay = (4 * synthDelay) / 22;
627         else
628                 synthDelay /= 10;
629
630         if (IS_CHAN_HALF_RATE(chan))
631                 synthDelay *= 2;
632         else if (IS_CHAN_QUARTER_RATE(chan))
633                 synthDelay *= 4;
634
635         REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
636
637         udelay(synthDelay + BASE_ACTIVATE_DELAY);
638 }
639
640 static void ar5008_hw_init_chain_masks(struct ath_hw *ah)
641 {
642         int rx_chainmask, tx_chainmask;
643
644         rx_chainmask = ah->rxchainmask;
645         tx_chainmask = ah->txchainmask;
646
647
648         switch (rx_chainmask) {
649         case 0x5:
650                 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
651                             AR_PHY_SWAP_ALT_CHAIN);
652         case 0x3:
653                 if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
654                         REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
655                         REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
656                         break;
657                 }
658         case 0x1:
659         case 0x2:
660         case 0x7:
661                 ENABLE_REGWRITE_BUFFER(ah);
662                 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
663                 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
664                 break;
665         default:
666                 ENABLE_REGWRITE_BUFFER(ah);
667                 break;
668         }
669
670         REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
671
672         REGWRITE_BUFFER_FLUSH(ah);
673
674         if (tx_chainmask == 0x5) {
675                 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
676                             AR_PHY_SWAP_ALT_CHAIN);
677         }
678         if (AR_SREV_9100(ah))
679                 REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
680                           REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
681 }
682
683 static void ar5008_hw_override_ini(struct ath_hw *ah,
684                                    struct ath9k_channel *chan)
685 {
686         u32 val;
687
688         /*
689          * Set the RX_ABORT and RX_DIS and clear if off only after
690          * RXE is set for MAC. This prevents frames with corrupted
691          * descriptor status.
692          */
693         REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
694
695         if (AR_SREV_9280_20_OR_LATER(ah)) {
696                 val = REG_READ(ah, AR_PCU_MISC_MODE2);
697
698                 if (!AR_SREV_9271(ah))
699                         val &= ~AR_PCU_MISC_MODE2_HWWAR1;
700
701                 if (AR_SREV_9287_11_OR_LATER(ah))
702                         val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
703
704                 REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
705         }
706
707         if (AR_SREV_9280_20_OR_LATER(ah))
708                 return;
709         /*
710          * Disable BB clock gating
711          * Necessary to avoid issues on AR5416 2.0
712          */
713         REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
714
715         /*
716          * Disable RIFS search on some chips to avoid baseband
717          * hang issues.
718          */
719         if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
720                 val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
721                 val &= ~AR_PHY_RIFS_INIT_DELAY;
722                 REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
723         }
724 }
725
726 static void ar5008_hw_set_channel_regs(struct ath_hw *ah,
727                                        struct ath9k_channel *chan)
728 {
729         u32 phymode;
730         u32 enableDacFifo = 0;
731
732         if (AR_SREV_9285_12_OR_LATER(ah))
733                 enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
734                                          AR_PHY_FC_ENABLE_DAC_FIFO);
735
736         phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
737                 | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
738
739         if (IS_CHAN_HT40(chan)) {
740                 phymode |= AR_PHY_FC_DYN2040_EN;
741
742                 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
743                     (chan->chanmode == CHANNEL_G_HT40PLUS))
744                         phymode |= AR_PHY_FC_DYN2040_PRI_CH;
745
746         }
747         REG_WRITE(ah, AR_PHY_TURBO, phymode);
748
749         ath9k_hw_set11nmac2040(ah);
750
751         ENABLE_REGWRITE_BUFFER(ah);
752
753         REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
754         REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
755
756         REGWRITE_BUFFER_FLUSH(ah);
757 }
758
759
760 static int ar5008_hw_process_ini(struct ath_hw *ah,
761                                  struct ath9k_channel *chan)
762 {
763         struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
764         struct ath_common *common = ath9k_hw_common(ah);
765         int i, regWrites = 0;
766         struct ieee80211_channel *channel = chan->chan;
767         u32 modesIndex, freqIndex;
768
769         switch (chan->chanmode) {
770         case CHANNEL_A:
771         case CHANNEL_A_HT20:
772                 modesIndex = 1;
773                 freqIndex = 1;
774                 break;
775         case CHANNEL_A_HT40PLUS:
776         case CHANNEL_A_HT40MINUS:
777                 modesIndex = 2;
778                 freqIndex = 1;
779                 break;
780         case CHANNEL_G:
781         case CHANNEL_G_HT20:
782         case CHANNEL_B:
783                 modesIndex = 4;
784                 freqIndex = 2;
785                 break;
786         case CHANNEL_G_HT40PLUS:
787         case CHANNEL_G_HT40MINUS:
788                 modesIndex = 3;
789                 freqIndex = 2;
790                 break;
791
792         default:
793                 return -EINVAL;
794         }
795
796         /*
797          * Set correct baseband to analog shift setting to
798          * access analog chips.
799          */
800         REG_WRITE(ah, AR_PHY(0), 0x00000007);
801
802         /* Write ADDAC shifts */
803         REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
804         ah->eep_ops->set_addac(ah, chan);
805
806         if (AR_SREV_5416_22_OR_LATER(ah)) {
807                 REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
808         } else {
809                 struct ar5416IniArray temp;
810                 u32 addacSize =
811                         sizeof(u32) * ah->iniAddac.ia_rows *
812                         ah->iniAddac.ia_columns;
813
814                 /* For AR5416 2.0/2.1 */
815                 memcpy(ah->addac5416_21,
816                        ah->iniAddac.ia_array, addacSize);
817
818                 /* override CLKDRV value at [row, column] = [31, 1] */
819                 (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
820
821                 temp.ia_array = ah->addac5416_21;
822                 temp.ia_columns = ah->iniAddac.ia_columns;
823                 temp.ia_rows = ah->iniAddac.ia_rows;
824                 REG_WRITE_ARRAY(&temp, 1, regWrites);
825         }
826
827         REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
828
829         ENABLE_REGWRITE_BUFFER(ah);
830
831         for (i = 0; i < ah->iniModes.ia_rows; i++) {
832                 u32 reg = INI_RA(&ah->iniModes, i, 0);
833                 u32 val = INI_RA(&ah->iniModes, i, modesIndex);
834
835                 if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
836                         val &= ~AR_AN_TOP2_PWDCLKIND;
837
838                 REG_WRITE(ah, reg, val);
839
840                 if (reg >= 0x7800 && reg < 0x78a0
841                     && ah->config.analog_shiftreg
842                     && (common->bus_ops->ath_bus_type != ATH_USB)) {
843                         udelay(100);
844                 }
845
846                 DO_DELAY(regWrites);
847         }
848
849         REGWRITE_BUFFER_FLUSH(ah);
850
851         if (AR_SREV_9280(ah) || AR_SREV_9287_11_OR_LATER(ah))
852                 REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
853
854         if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
855             AR_SREV_9287_11_OR_LATER(ah))
856                 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
857
858         if (AR_SREV_9271_10(ah))
859                 REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
860                                 modesIndex, regWrites);
861
862         ENABLE_REGWRITE_BUFFER(ah);
863
864         /* Write common array parameters */
865         for (i = 0; i < ah->iniCommon.ia_rows; i++) {
866                 u32 reg = INI_RA(&ah->iniCommon, i, 0);
867                 u32 val = INI_RA(&ah->iniCommon, i, 1);
868
869                 REG_WRITE(ah, reg, val);
870
871                 if (reg >= 0x7800 && reg < 0x78a0
872                     && ah->config.analog_shiftreg
873                     && (common->bus_ops->ath_bus_type != ATH_USB)) {
874                         udelay(100);
875                 }
876
877                 DO_DELAY(regWrites);
878         }
879
880         REGWRITE_BUFFER_FLUSH(ah);
881
882         if (AR_SREV_9271(ah)) {
883                 if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) == 1)
884                         REG_WRITE_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
885                                         modesIndex, regWrites);
886                 else
887                         REG_WRITE_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
888                                         modesIndex, regWrites);
889         }
890
891         REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
892
893         if (IS_CHAN_A_FAST_CLOCK(ah, chan)) {
894                 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
895                                 regWrites);
896         }
897
898         ar5008_hw_override_ini(ah, chan);
899         ar5008_hw_set_channel_regs(ah, chan);
900         ar5008_hw_init_chain_masks(ah);
901         ath9k_olc_init(ah);
902
903         /* Set TX power */
904         ah->eep_ops->set_txpower(ah, chan,
905                                  ath9k_regd_get_ctl(regulatory, chan),
906                                  channel->max_antenna_gain * 2,
907                                  channel->max_power * 2,
908                                  min((u32) MAX_RATE_POWER,
909                                  (u32) regulatory->power_limit), false);
910
911         /* Write analog registers */
912         if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
913                 ath_err(ath9k_hw_common(ah), "ar5416SetRfRegs failed\n");
914                 return -EIO;
915         }
916
917         return 0;
918 }
919
920 static void ar5008_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
921 {
922         u32 rfMode = 0;
923
924         if (chan == NULL)
925                 return;
926
927         rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
928                 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
929
930         if (!AR_SREV_9280_20_OR_LATER(ah))
931                 rfMode |= (IS_CHAN_5GHZ(chan)) ?
932                         AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
933
934         if (IS_CHAN_A_FAST_CLOCK(ah, chan))
935                 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
936
937         REG_WRITE(ah, AR_PHY_MODE, rfMode);
938 }
939
940 static void ar5008_hw_mark_phy_inactive(struct ath_hw *ah)
941 {
942         REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
943 }
944
945 static void ar5008_hw_set_delta_slope(struct ath_hw *ah,
946                                       struct ath9k_channel *chan)
947 {
948         u32 coef_scaled, ds_coef_exp, ds_coef_man;
949         u32 clockMhzScaled = 0x64000000;
950         struct chan_centers centers;
951
952         if (IS_CHAN_HALF_RATE(chan))
953                 clockMhzScaled = clockMhzScaled >> 1;
954         else if (IS_CHAN_QUARTER_RATE(chan))
955                 clockMhzScaled = clockMhzScaled >> 2;
956
957         ath9k_hw_get_channel_centers(ah, chan, &centers);
958         coef_scaled = clockMhzScaled / centers.synth_center;
959
960         ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
961                                       &ds_coef_exp);
962
963         REG_RMW_FIELD(ah, AR_PHY_TIMING3,
964                       AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
965         REG_RMW_FIELD(ah, AR_PHY_TIMING3,
966                       AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
967
968         coef_scaled = (9 * coef_scaled) / 10;
969
970         ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
971                                       &ds_coef_exp);
972
973         REG_RMW_FIELD(ah, AR_PHY_HALFGI,
974                       AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
975         REG_RMW_FIELD(ah, AR_PHY_HALFGI,
976                       AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
977 }
978
979 static bool ar5008_hw_rfbus_req(struct ath_hw *ah)
980 {
981         REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
982         return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
983                            AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
984 }
985
986 static void ar5008_hw_rfbus_done(struct ath_hw *ah)
987 {
988         u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
989         if (IS_CHAN_B(ah->curchan))
990                 synthDelay = (4 * synthDelay) / 22;
991         else
992                 synthDelay /= 10;
993
994         udelay(synthDelay + BASE_ACTIVATE_DELAY);
995
996         REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
997 }
998
999 static void ar5008_restore_chainmask(struct ath_hw *ah)
1000 {
1001         int rx_chainmask = ah->rxchainmask;
1002
1003         if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
1004                 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
1005                 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
1006         }
1007 }
1008
1009 static void ar5008_set_diversity(struct ath_hw *ah, bool value)
1010 {
1011         u32 v = REG_READ(ah, AR_PHY_CCK_DETECT);
1012         if (value)
1013                 v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
1014         else
1015                 v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
1016         REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
1017 }
1018
1019 static u32 ar9100_hw_compute_pll_control(struct ath_hw *ah,
1020                                          struct ath9k_channel *chan)
1021 {
1022         if (chan && IS_CHAN_5GHZ(chan))
1023                 return 0x1450;
1024         return 0x1458;
1025 }
1026
1027 static u32 ar9160_hw_compute_pll_control(struct ath_hw *ah,
1028                                          struct ath9k_channel *chan)
1029 {
1030         u32 pll;
1031
1032         pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
1033
1034         if (chan && IS_CHAN_HALF_RATE(chan))
1035                 pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
1036         else if (chan && IS_CHAN_QUARTER_RATE(chan))
1037                 pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
1038
1039         if (chan && IS_CHAN_5GHZ(chan))
1040                 pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
1041         else
1042                 pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
1043
1044         return pll;
1045 }
1046
1047 static u32 ar5008_hw_compute_pll_control(struct ath_hw *ah,
1048                                          struct ath9k_channel *chan)
1049 {
1050         u32 pll;
1051
1052         pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
1053
1054         if (chan && IS_CHAN_HALF_RATE(chan))
1055                 pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
1056         else if (chan && IS_CHAN_QUARTER_RATE(chan))
1057                 pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
1058
1059         if (chan && IS_CHAN_5GHZ(chan))
1060                 pll |= SM(0xa, AR_RTC_PLL_DIV);
1061         else
1062                 pll |= SM(0xb, AR_RTC_PLL_DIV);
1063
1064         return pll;
1065 }
1066
1067 static bool ar5008_hw_ani_control_old(struct ath_hw *ah,
1068                                       enum ath9k_ani_cmd cmd,
1069                                       int param)
1070 {
1071         struct ar5416AniState *aniState = &ah->curchan->ani;
1072         struct ath_common *common = ath9k_hw_common(ah);
1073
1074         switch (cmd & ah->ani_function) {
1075         case ATH9K_ANI_NOISE_IMMUNITY_LEVEL:{
1076                 u32 level = param;
1077
1078                 if (level >= ARRAY_SIZE(ah->totalSizeDesired)) {
1079                         ath_dbg(common, ATH_DBG_ANI,
1080                                 "level out of range (%u > %zu)\n",
1081                                 level, ARRAY_SIZE(ah->totalSizeDesired));
1082                         return false;
1083                 }
1084
1085                 REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ,
1086                               AR_PHY_DESIRED_SZ_TOT_DES,
1087                               ah->totalSizeDesired[level]);
1088                 REG_RMW_FIELD(ah, AR_PHY_AGC_CTL1,
1089                               AR_PHY_AGC_CTL1_COARSE_LOW,
1090                               ah->coarse_low[level]);
1091                 REG_RMW_FIELD(ah, AR_PHY_AGC_CTL1,
1092                               AR_PHY_AGC_CTL1_COARSE_HIGH,
1093                               ah->coarse_high[level]);
1094                 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
1095                               AR_PHY_FIND_SIG_FIRPWR,
1096                               ah->firpwr[level]);
1097
1098                 if (level > aniState->noiseImmunityLevel)
1099                         ah->stats.ast_ani_niup++;
1100                 else if (level < aniState->noiseImmunityLevel)
1101                         ah->stats.ast_ani_nidown++;
1102                 aniState->noiseImmunityLevel = level;
1103                 break;
1104         }
1105         case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
1106                 static const int m1ThreshLow[] = { 127, 50 };
1107                 static const int m2ThreshLow[] = { 127, 40 };
1108                 static const int m1Thresh[] = { 127, 0x4d };
1109                 static const int m2Thresh[] = { 127, 0x40 };
1110                 static const int m2CountThr[] = { 31, 16 };
1111                 static const int m2CountThrLow[] = { 63, 48 };
1112                 u32 on = param ? 1 : 0;
1113
1114                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1115                               AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
1116                               m1ThreshLow[on]);
1117                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1118                               AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
1119                               m2ThreshLow[on]);
1120                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1121                               AR_PHY_SFCORR_M1_THRESH,
1122                               m1Thresh[on]);
1123                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1124                               AR_PHY_SFCORR_M2_THRESH,
1125                               m2Thresh[on]);
1126                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1127                               AR_PHY_SFCORR_M2COUNT_THR,
1128                               m2CountThr[on]);
1129                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1130                               AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
1131                               m2CountThrLow[on]);
1132
1133                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1134                               AR_PHY_SFCORR_EXT_M1_THRESH_LOW,
1135                               m1ThreshLow[on]);
1136                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1137                               AR_PHY_SFCORR_EXT_M2_THRESH_LOW,
1138                               m2ThreshLow[on]);
1139                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1140                               AR_PHY_SFCORR_EXT_M1_THRESH,
1141                               m1Thresh[on]);
1142                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1143                               AR_PHY_SFCORR_EXT_M2_THRESH,
1144                               m2Thresh[on]);
1145
1146                 if (on)
1147                         REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
1148                                     AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1149                 else
1150                         REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
1151                                     AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1152
1153                 if (!on != aniState->ofdmWeakSigDetectOff) {
1154                         if (on)
1155                                 ah->stats.ast_ani_ofdmon++;
1156                         else
1157                                 ah->stats.ast_ani_ofdmoff++;
1158                         aniState->ofdmWeakSigDetectOff = !on;
1159                 }
1160                 break;
1161         }
1162         case ATH9K_ANI_CCK_WEAK_SIGNAL_THR:{
1163                 static const int weakSigThrCck[] = { 8, 6 };
1164                 u32 high = param ? 1 : 0;
1165
1166                 REG_RMW_FIELD(ah, AR_PHY_CCK_DETECT,
1167                               AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK,
1168                               weakSigThrCck[high]);
1169                 if (high != aniState->cckWeakSigThreshold) {
1170                         if (high)
1171                                 ah->stats.ast_ani_cckhigh++;
1172                         else
1173                                 ah->stats.ast_ani_ccklow++;
1174                         aniState->cckWeakSigThreshold = high;
1175                 }
1176                 break;
1177         }
1178         case ATH9K_ANI_FIRSTEP_LEVEL:{
1179                 static const int firstep[] = { 0, 4, 8 };
1180                 u32 level = param;
1181
1182                 if (level >= ARRAY_SIZE(firstep)) {
1183                         ath_dbg(common, ATH_DBG_ANI,
1184                                 "level out of range (%u > %zu)\n",
1185                                 level, ARRAY_SIZE(firstep));
1186                         return false;
1187                 }
1188                 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
1189                               AR_PHY_FIND_SIG_FIRSTEP,
1190                               firstep[level]);
1191                 if (level > aniState->firstepLevel)
1192                         ah->stats.ast_ani_stepup++;
1193                 else if (level < aniState->firstepLevel)
1194                         ah->stats.ast_ani_stepdown++;
1195                 aniState->firstepLevel = level;
1196                 break;
1197         }
1198         case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
1199                 static const int cycpwrThr1[] = { 2, 4, 6, 8, 10, 12, 14, 16 };
1200                 u32 level = param;
1201
1202                 if (level >= ARRAY_SIZE(cycpwrThr1)) {
1203                         ath_dbg(common, ATH_DBG_ANI,
1204                                 "level out of range (%u > %zu)\n",
1205                                 level, ARRAY_SIZE(cycpwrThr1));
1206                         return false;
1207                 }
1208                 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
1209                               AR_PHY_TIMING5_CYCPWR_THR1,
1210                               cycpwrThr1[level]);
1211                 if (level > aniState->spurImmunityLevel)
1212                         ah->stats.ast_ani_spurup++;
1213                 else if (level < aniState->spurImmunityLevel)
1214                         ah->stats.ast_ani_spurdown++;
1215                 aniState->spurImmunityLevel = level;
1216                 break;
1217         }
1218         case ATH9K_ANI_PRESENT:
1219                 break;
1220         default:
1221                 ath_dbg(common, ATH_DBG_ANI, "invalid cmd %u\n", cmd);
1222                 return false;
1223         }
1224
1225         ath_dbg(common, ATH_DBG_ANI, "ANI parameters:\n");
1226         ath_dbg(common, ATH_DBG_ANI,
1227                 "noiseImmunityLevel=%d, spurImmunityLevel=%d, ofdmWeakSigDetectOff=%d\n",
1228                 aniState->noiseImmunityLevel,
1229                 aniState->spurImmunityLevel,
1230                 !aniState->ofdmWeakSigDetectOff);
1231         ath_dbg(common, ATH_DBG_ANI,
1232                 "cckWeakSigThreshold=%d, firstepLevel=%d, listenTime=%d\n",
1233                 aniState->cckWeakSigThreshold,
1234                 aniState->firstepLevel,
1235                 aniState->listenTime);
1236         ath_dbg(common, ATH_DBG_ANI,
1237                 "ofdmPhyErrCount=%d, cckPhyErrCount=%d\n\n",
1238                 aniState->ofdmPhyErrCount,
1239                 aniState->cckPhyErrCount);
1240
1241         return true;
1242 }
1243
1244 static bool ar5008_hw_ani_control_new(struct ath_hw *ah,
1245                                       enum ath9k_ani_cmd cmd,
1246                                       int param)
1247 {
1248         struct ath_common *common = ath9k_hw_common(ah);
1249         struct ath9k_channel *chan = ah->curchan;
1250         struct ar5416AniState *aniState = &chan->ani;
1251         s32 value, value2;
1252
1253         switch (cmd & ah->ani_function) {
1254         case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
1255                 /*
1256                  * on == 1 means ofdm weak signal detection is ON
1257                  * on == 1 is the default, for less noise immunity
1258                  *
1259                  * on == 0 means ofdm weak signal detection is OFF
1260                  * on == 0 means more noise imm
1261                  */
1262                 u32 on = param ? 1 : 0;
1263                 /*
1264                  * make register setting for default
1265                  * (weak sig detect ON) come from INI file
1266                  */
1267                 int m1ThreshLow = on ?
1268                         aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
1269                 int m2ThreshLow = on ?
1270                         aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
1271                 int m1Thresh = on ?
1272                         aniState->iniDef.m1Thresh : m1Thresh_off;
1273                 int m2Thresh = on ?
1274                         aniState->iniDef.m2Thresh : m2Thresh_off;
1275                 int m2CountThr = on ?
1276                         aniState->iniDef.m2CountThr : m2CountThr_off;
1277                 int m2CountThrLow = on ?
1278                         aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
1279                 int m1ThreshLowExt = on ?
1280                         aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
1281                 int m2ThreshLowExt = on ?
1282                         aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
1283                 int m1ThreshExt = on ?
1284                         aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
1285                 int m2ThreshExt = on ?
1286                         aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
1287
1288                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1289                               AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
1290                               m1ThreshLow);
1291                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1292                               AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
1293                               m2ThreshLow);
1294                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1295                               AR_PHY_SFCORR_M1_THRESH, m1Thresh);
1296                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1297                               AR_PHY_SFCORR_M2_THRESH, m2Thresh);
1298                 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
1299                               AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
1300                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
1301                               AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
1302                               m2CountThrLow);
1303
1304                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1305                               AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
1306                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1307                               AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
1308                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1309                               AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
1310                 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
1311                               AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
1312
1313                 if (on)
1314                         REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
1315                                     AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1316                 else
1317                         REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
1318                                     AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
1319
1320                 if (!on != aniState->ofdmWeakSigDetectOff) {
1321                         ath_dbg(common, ATH_DBG_ANI,
1322                                 "** ch %d: ofdm weak signal: %s=>%s\n",
1323                                 chan->channel,
1324                                 !aniState->ofdmWeakSigDetectOff ?
1325                                 "on" : "off",
1326                                 on ? "on" : "off");
1327                         if (on)
1328                                 ah->stats.ast_ani_ofdmon++;
1329                         else
1330                                 ah->stats.ast_ani_ofdmoff++;
1331                         aniState->ofdmWeakSigDetectOff = !on;
1332                 }
1333                 break;
1334         }
1335         case ATH9K_ANI_FIRSTEP_LEVEL:{
1336                 u32 level = param;
1337
1338                 if (level >= ARRAY_SIZE(firstep_table)) {
1339                         ath_dbg(common, ATH_DBG_ANI,
1340                                 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
1341                                 level, ARRAY_SIZE(firstep_table));
1342                         return false;
1343                 }
1344
1345                 /*
1346                  * make register setting relative to default
1347                  * from INI file & cap value
1348                  */
1349                 value = firstep_table[level] -
1350                         firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
1351                         aniState->iniDef.firstep;
1352                 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
1353                         value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
1354                 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
1355                         value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
1356                 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
1357                               AR_PHY_FIND_SIG_FIRSTEP,
1358                               value);
1359                 /*
1360                  * we need to set first step low register too
1361                  * make register setting relative to default
1362                  * from INI file & cap value
1363                  */
1364                 value2 = firstep_table[level] -
1365                          firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
1366                          aniState->iniDef.firstepLow;
1367                 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
1368                         value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
1369                 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
1370                         value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
1371
1372                 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
1373                               AR_PHY_FIND_SIG_FIRSTEP_LOW, value2);
1374
1375                 if (level != aniState->firstepLevel) {
1376                         ath_dbg(common, ATH_DBG_ANI,
1377                                 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
1378                                 chan->channel,
1379                                 aniState->firstepLevel,
1380                                 level,
1381                                 ATH9K_ANI_FIRSTEP_LVL_NEW,
1382                                 value,
1383                                 aniState->iniDef.firstep);
1384                         ath_dbg(common, ATH_DBG_ANI,
1385                                 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
1386                                 chan->channel,
1387                                 aniState->firstepLevel,
1388                                 level,
1389                                 ATH9K_ANI_FIRSTEP_LVL_NEW,
1390                                 value2,
1391                                 aniState->iniDef.firstepLow);
1392                         if (level > aniState->firstepLevel)
1393                                 ah->stats.ast_ani_stepup++;
1394                         else if (level < aniState->firstepLevel)
1395                                 ah->stats.ast_ani_stepdown++;
1396                         aniState->firstepLevel = level;
1397                 }
1398                 break;
1399         }
1400         case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
1401                 u32 level = param;
1402
1403                 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
1404                         ath_dbg(common, ATH_DBG_ANI,
1405                                 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
1406                                 level, ARRAY_SIZE(cycpwrThr1_table));
1407                         return false;
1408                 }
1409                 /*
1410                  * make register setting relative to default
1411                  * from INI file & cap value
1412                  */
1413                 value = cycpwrThr1_table[level] -
1414                         cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
1415                         aniState->iniDef.cycpwrThr1;
1416                 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1417                         value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1418                 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1419                         value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1420                 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
1421                               AR_PHY_TIMING5_CYCPWR_THR1,
1422                               value);
1423
1424                 /*
1425                  * set AR_PHY_EXT_CCA for extension channel
1426                  * make register setting relative to default
1427                  * from INI file & cap value
1428                  */
1429                 value2 = cycpwrThr1_table[level] -
1430                          cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
1431                          aniState->iniDef.cycpwrThr1Ext;
1432                 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
1433                         value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
1434                 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
1435                         value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
1436                 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
1437                               AR_PHY_EXT_TIMING5_CYCPWR_THR1, value2);
1438
1439                 if (level != aniState->spurImmunityLevel) {
1440                         ath_dbg(common, ATH_DBG_ANI,
1441                                 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
1442                                 chan->channel,
1443                                 aniState->spurImmunityLevel,
1444                                 level,
1445                                 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
1446                                 value,
1447                                 aniState->iniDef.cycpwrThr1);
1448                         ath_dbg(common, ATH_DBG_ANI,
1449                                 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
1450                                 chan->channel,
1451                                 aniState->spurImmunityLevel,
1452                                 level,
1453                                 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
1454                                 value2,
1455                                 aniState->iniDef.cycpwrThr1Ext);
1456                         if (level > aniState->spurImmunityLevel)
1457                                 ah->stats.ast_ani_spurup++;
1458                         else if (level < aniState->spurImmunityLevel)
1459                                 ah->stats.ast_ani_spurdown++;
1460                         aniState->spurImmunityLevel = level;
1461                 }
1462                 break;
1463         }
1464         case ATH9K_ANI_MRC_CCK:
1465                 /*
1466                  * You should not see this as AR5008, AR9001, AR9002
1467                  * does not have hardware support for MRC CCK.
1468                  */
1469                 WARN_ON(1);
1470                 break;
1471         case ATH9K_ANI_PRESENT:
1472                 break;
1473         default:
1474                 ath_dbg(common, ATH_DBG_ANI, "invalid cmd %u\n", cmd);
1475                 return false;
1476         }
1477
1478         ath_dbg(common, ATH_DBG_ANI,
1479                 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1480                 aniState->spurImmunityLevel,
1481                 !aniState->ofdmWeakSigDetectOff ? "on" : "off",
1482                 aniState->firstepLevel,
1483                 !aniState->mrcCCKOff ? "on" : "off",
1484                 aniState->listenTime,
1485                 aniState->ofdmPhyErrCount,
1486                 aniState->cckPhyErrCount);
1487         return true;
1488 }
1489
1490 static void ar5008_hw_do_getnf(struct ath_hw *ah,
1491                               int16_t nfarray[NUM_NF_READINGS])
1492 {
1493         int16_t nf;
1494
1495         nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
1496         nfarray[0] = sign_extend32(nf, 8);
1497
1498         nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR_PHY_CH1_MINCCA_PWR);
1499         nfarray[1] = sign_extend32(nf, 8);
1500
1501         nf = MS(REG_READ(ah, AR_PHY_CH2_CCA), AR_PHY_CH2_MINCCA_PWR);
1502         nfarray[2] = sign_extend32(nf, 8);
1503
1504         if (!IS_CHAN_HT40(ah->curchan))
1505                 return;
1506
1507         nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
1508         nfarray[3] = sign_extend32(nf, 8);
1509
1510         nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR_PHY_CH1_EXT_MINCCA_PWR);
1511         nfarray[4] = sign_extend32(nf, 8);
1512
1513         nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA), AR_PHY_CH2_EXT_MINCCA_PWR);
1514         nfarray[5] = sign_extend32(nf, 8);
1515 }
1516
1517 /*
1518  * Initialize the ANI register values with default (ini) values.
1519  * This routine is called during a (full) hardware reset after
1520  * all the registers are initialised from the INI.
1521  */
1522 static void ar5008_hw_ani_cache_ini_regs(struct ath_hw *ah)
1523 {
1524         struct ath_common *common = ath9k_hw_common(ah);
1525         struct ath9k_channel *chan = ah->curchan;
1526         struct ar5416AniState *aniState = &chan->ani;
1527         struct ath9k_ani_default *iniDef;
1528         u32 val;
1529
1530         iniDef = &aniState->iniDef;
1531
1532         ath_dbg(common, ATH_DBG_ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
1533                 ah->hw_version.macVersion,
1534                 ah->hw_version.macRev,
1535                 ah->opmode,
1536                 chan->channel,
1537                 chan->channelFlags);
1538
1539         val = REG_READ(ah, AR_PHY_SFCORR);
1540         iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1541         iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1542         iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1543
1544         val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1545         iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1546         iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1547         iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1548
1549         val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1550         iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1551         iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1552         iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1553         iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1554         iniDef->firstep = REG_READ_FIELD(ah,
1555                                          AR_PHY_FIND_SIG,
1556                                          AR_PHY_FIND_SIG_FIRSTEP);
1557         iniDef->firstepLow = REG_READ_FIELD(ah,
1558                                             AR_PHY_FIND_SIG_LOW,
1559                                             AR_PHY_FIND_SIG_FIRSTEP_LOW);
1560         iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1561                                             AR_PHY_TIMING5,
1562                                             AR_PHY_TIMING5_CYCPWR_THR1);
1563         iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1564                                                AR_PHY_EXT_CCA,
1565                                                AR_PHY_EXT_TIMING5_CYCPWR_THR1);
1566
1567         /* these levels just got reset to defaults by the INI */
1568         aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
1569         aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
1570         aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
1571         aniState->mrcCCKOff = true; /* not available on pre AR9003 */
1572 }
1573
1574 static void ar5008_hw_set_nf_limits(struct ath_hw *ah)
1575 {
1576         ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ;
1577         ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ;
1578         ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_5416_2GHZ;
1579         ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ;
1580         ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ;
1581         ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_5416_5GHZ;
1582 }
1583
1584 static void ar5008_hw_set_radar_params(struct ath_hw *ah,
1585                                        struct ath_hw_radar_conf *conf)
1586 {
1587         u32 radar_0 = 0, radar_1 = 0;
1588
1589         if (!conf) {
1590                 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1591                 return;
1592         }
1593
1594         radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1595         radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1596         radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1597         radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1598         radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1599         radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1600
1601         radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1602         radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1603         radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1604         radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1605         radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1606
1607         REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1608         REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1609         if (conf->ext_channel)
1610                 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1611         else
1612                 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1613 }
1614
1615 static void ar5008_hw_set_radar_conf(struct ath_hw *ah)
1616 {
1617         struct ath_hw_radar_conf *conf = &ah->radar_conf;
1618
1619         conf->fir_power = -33;
1620         conf->radar_rssi = 20;
1621         conf->pulse_height = 10;
1622         conf->pulse_rssi = 24;
1623         conf->pulse_inband = 15;
1624         conf->pulse_maxlen = 255;
1625         conf->pulse_inband_step = 12;
1626         conf->radar_inband = 8;
1627 }
1628
1629 void ar5008_hw_attach_phy_ops(struct ath_hw *ah)
1630 {
1631         struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
1632         static const u32 ar5416_cca_regs[6] = {
1633                 AR_PHY_CCA,
1634                 AR_PHY_CH1_CCA,
1635                 AR_PHY_CH2_CCA,
1636                 AR_PHY_EXT_CCA,
1637                 AR_PHY_CH1_EXT_CCA,
1638                 AR_PHY_CH2_EXT_CCA
1639         };
1640
1641         priv_ops->rf_set_freq = ar5008_hw_set_channel;
1642         priv_ops->spur_mitigate_freq = ar5008_hw_spur_mitigate;
1643
1644         priv_ops->rf_alloc_ext_banks = ar5008_hw_rf_alloc_ext_banks;
1645         priv_ops->rf_free_ext_banks = ar5008_hw_rf_free_ext_banks;
1646         priv_ops->set_rf_regs = ar5008_hw_set_rf_regs;
1647         priv_ops->set_channel_regs = ar5008_hw_set_channel_regs;
1648         priv_ops->init_bb = ar5008_hw_init_bb;
1649         priv_ops->process_ini = ar5008_hw_process_ini;
1650         priv_ops->set_rfmode = ar5008_hw_set_rfmode;
1651         priv_ops->mark_phy_inactive = ar5008_hw_mark_phy_inactive;
1652         priv_ops->set_delta_slope = ar5008_hw_set_delta_slope;
1653         priv_ops->rfbus_req = ar5008_hw_rfbus_req;
1654         priv_ops->rfbus_done = ar5008_hw_rfbus_done;
1655         priv_ops->restore_chainmask = ar5008_restore_chainmask;
1656         priv_ops->set_diversity = ar5008_set_diversity;
1657         priv_ops->do_getnf = ar5008_hw_do_getnf;
1658         priv_ops->set_radar_params = ar5008_hw_set_radar_params;
1659
1660         if (modparam_force_new_ani) {
1661                 priv_ops->ani_control = ar5008_hw_ani_control_new;
1662                 priv_ops->ani_cache_ini_regs = ar5008_hw_ani_cache_ini_regs;
1663         } else
1664                 priv_ops->ani_control = ar5008_hw_ani_control_old;
1665
1666         if (AR_SREV_9100(ah))
1667                 priv_ops->compute_pll_control = ar9100_hw_compute_pll_control;
1668         else if (AR_SREV_9160_10_OR_LATER(ah))
1669                 priv_ops->compute_pll_control = ar9160_hw_compute_pll_control;
1670         else
1671                 priv_ops->compute_pll_control = ar5008_hw_compute_pll_control;
1672
1673         ar5008_hw_set_nf_limits(ah);
1674         ar5008_hw_set_radar_conf(ah);
1675         memcpy(ah->nf_regs, ar5416_cca_regs, sizeof(ah->nf_regs));
1676 }