2 * Copyright (c) 2008-2011 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 #include <linux/dma-mapping.h>
19 #include "ar9003_mac.h"
21 #define BITS_PER_BYTE 8
22 #define OFDM_PLCP_BITS 22
23 #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
29 #define HT_LTF(_ns) (4 * (_ns))
30 #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
31 #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
32 #define TIME_SYMBOLS(t) ((t) >> 2)
33 #define TIME_SYMBOLS_HALFGI(t) (((t) * 5 - 4) / 18)
34 #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
35 #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
38 static u16 bits_per_symbol[][2] = {
40 { 26, 54 }, /* 0: BPSK */
41 { 52, 108 }, /* 1: QPSK 1/2 */
42 { 78, 162 }, /* 2: QPSK 3/4 */
43 { 104, 216 }, /* 3: 16-QAM 1/2 */
44 { 156, 324 }, /* 4: 16-QAM 3/4 */
45 { 208, 432 }, /* 5: 64-QAM 2/3 */
46 { 234, 486 }, /* 6: 64-QAM 3/4 */
47 { 260, 540 }, /* 7: 64-QAM 5/6 */
50 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
51 struct ath_atx_tid *tid, struct sk_buff *skb);
52 static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
53 int tx_flags, struct ath_txq *txq);
54 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
55 struct ath_txq *txq, struct list_head *bf_q,
56 struct ath_tx_status *ts, int txok);
57 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
58 struct list_head *head, bool internal);
59 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
60 struct ath_tx_status *ts, int nframes, int nbad,
62 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
64 static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
66 struct ath_atx_tid *tid,
76 /*********************/
77 /* Aggregation logic */
78 /*********************/
80 void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq)
81 __acquires(&txq->axq_lock)
83 spin_lock_bh(&txq->axq_lock);
86 void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq)
87 __releases(&txq->axq_lock)
89 spin_unlock_bh(&txq->axq_lock);
92 void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq)
93 __releases(&txq->axq_lock)
95 struct sk_buff_head q;
98 __skb_queue_head_init(&q);
99 skb_queue_splice_init(&txq->complete_q, &q);
100 spin_unlock_bh(&txq->axq_lock);
102 while ((skb = __skb_dequeue(&q)))
103 ieee80211_tx_status(sc->hw, skb);
106 static void ath_tx_queue_tid(struct ath_softc *sc, struct ath_txq *txq,
107 struct ath_atx_tid *tid)
109 struct ath_atx_ac *ac = tid->ac;
110 struct list_head *list;
111 struct ath_vif *avp = (struct ath_vif *) tid->an->vif->drv_priv;
112 struct ath_chanctx *ctx = avp->chanctx;
121 list_add_tail(&tid->list, &ac->tid_q);
128 list = &ctx->acq[TID_TO_WME_AC(tid->tidno)];
129 list_add_tail(&ac->list, list);
132 static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
134 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
135 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
136 sizeof(tx_info->rate_driver_data));
137 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
140 static void ath_send_bar(struct ath_atx_tid *tid, u16 seqno)
145 ieee80211_send_bar(tid->an->vif, tid->an->sta->addr, tid->tidno,
146 seqno << IEEE80211_SEQ_SEQ_SHIFT);
149 static void ath_set_rates(struct ieee80211_vif *vif, struct ieee80211_sta *sta,
152 ieee80211_get_tx_rates(vif, sta, bf->bf_mpdu, bf->rates,
153 ARRAY_SIZE(bf->rates));
156 static void ath_txq_skb_done(struct ath_softc *sc, struct ath_txq *txq,
159 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
160 struct ath_frame_info *fi = get_frame_info(skb);
166 txq = sc->tx.txq_map[q];
167 if (WARN_ON(--txq->pending_frames < 0))
168 txq->pending_frames = 0;
171 txq->pending_frames < sc->tx.txq_max_pending[q]) {
172 if (ath9k_is_chanctx_enabled())
173 ieee80211_wake_queue(sc->hw, info->hw_queue);
175 ieee80211_wake_queue(sc->hw, q);
176 txq->stopped = false;
180 static struct ath_atx_tid *
181 ath_get_skb_tid(struct ath_softc *sc, struct ath_node *an, struct sk_buff *skb)
183 u8 tidno = skb->priority & IEEE80211_QOS_CTL_TID_MASK;
184 return ATH_AN_2_TID(an, tidno);
187 static bool ath_tid_has_buffered(struct ath_atx_tid *tid)
189 return !skb_queue_empty(&tid->buf_q) || !skb_queue_empty(&tid->retry_q);
192 static struct sk_buff *ath_tid_dequeue(struct ath_atx_tid *tid)
196 skb = __skb_dequeue(&tid->retry_q);
198 skb = __skb_dequeue(&tid->buf_q);
204 * ath_tx_tid_change_state:
205 * - clears a-mpdu flag of previous session
206 * - force sequence number allocation to fix next BlockAck Window
209 ath_tx_tid_change_state(struct ath_softc *sc, struct ath_atx_tid *tid)
211 struct ath_txq *txq = tid->ac->txq;
212 struct ieee80211_tx_info *tx_info;
213 struct sk_buff *skb, *tskb;
215 struct ath_frame_info *fi;
217 skb_queue_walk_safe(&tid->buf_q, skb, tskb) {
218 fi = get_frame_info(skb);
221 tx_info = IEEE80211_SKB_CB(skb);
222 tx_info->flags &= ~IEEE80211_TX_CTL_AMPDU;
227 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
229 __skb_unlink(skb, &tid->buf_q);
230 ath_txq_skb_done(sc, txq, skb);
231 ieee80211_free_txskb(sc->hw, skb);
238 static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
240 struct ath_txq *txq = tid->ac->txq;
243 struct list_head bf_head;
244 struct ath_tx_status ts;
245 struct ath_frame_info *fi;
246 bool sendbar = false;
248 INIT_LIST_HEAD(&bf_head);
250 memset(&ts, 0, sizeof(ts));
252 while ((skb = __skb_dequeue(&tid->retry_q))) {
253 fi = get_frame_info(skb);
256 ath_txq_skb_done(sc, txq, skb);
257 ieee80211_free_txskb(sc->hw, skb);
261 if (fi->baw_tracked) {
262 ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
266 list_add_tail(&bf->list, &bf_head);
267 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
271 ath_txq_unlock(sc, txq);
272 ath_send_bar(tid, tid->seq_start);
273 ath_txq_lock(sc, txq);
277 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
282 index = ATH_BA_INDEX(tid->seq_start, seqno);
283 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
285 __clear_bit(cindex, tid->tx_buf);
287 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
288 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
289 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
290 if (tid->bar_index >= 0)
295 static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
298 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
299 u16 seqno = bf->bf_state.seqno;
302 index = ATH_BA_INDEX(tid->seq_start, seqno);
303 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
304 __set_bit(cindex, tid->tx_buf);
307 if (index >= ((tid->baw_tail - tid->baw_head) &
308 (ATH_TID_MAX_BUFS - 1))) {
309 tid->baw_tail = cindex;
310 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
314 static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
315 struct ath_atx_tid *tid)
320 struct list_head bf_head;
321 struct ath_tx_status ts;
322 struct ath_frame_info *fi;
324 memset(&ts, 0, sizeof(ts));
325 INIT_LIST_HEAD(&bf_head);
327 while ((skb = ath_tid_dequeue(tid))) {
328 fi = get_frame_info(skb);
332 ath_tx_complete(sc, skb, ATH_TX_ERROR, txq);
336 list_add_tail(&bf->list, &bf_head);
337 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
341 static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
342 struct sk_buff *skb, int count)
344 struct ath_frame_info *fi = get_frame_info(skb);
345 struct ath_buf *bf = fi->bf;
346 struct ieee80211_hdr *hdr;
347 int prev = fi->retries;
349 TX_STAT_INC(txq->axq_qnum, a_retries);
350 fi->retries += count;
355 hdr = (struct ieee80211_hdr *)skb->data;
356 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
357 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
358 sizeof(*hdr), DMA_TO_DEVICE);
361 static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
363 struct ath_buf *bf = NULL;
365 spin_lock_bh(&sc->tx.txbuflock);
367 if (unlikely(list_empty(&sc->tx.txbuf))) {
368 spin_unlock_bh(&sc->tx.txbuflock);
372 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
375 spin_unlock_bh(&sc->tx.txbuflock);
380 static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
382 spin_lock_bh(&sc->tx.txbuflock);
383 list_add_tail(&bf->list, &sc->tx.txbuf);
384 spin_unlock_bh(&sc->tx.txbuflock);
387 static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
391 tbf = ath_tx_get_buffer(sc);
395 ATH_TXBUF_RESET(tbf);
397 tbf->bf_mpdu = bf->bf_mpdu;
398 tbf->bf_buf_addr = bf->bf_buf_addr;
399 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
400 tbf->bf_state = bf->bf_state;
401 tbf->bf_state.stale = false;
406 static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
407 struct ath_tx_status *ts, int txok,
408 int *nframes, int *nbad)
410 struct ath_frame_info *fi;
412 u32 ba[WME_BA_BMP_SIZE >> 5];
419 isaggr = bf_isaggr(bf);
421 seq_st = ts->ts_seqnum;
422 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
426 fi = get_frame_info(bf->bf_mpdu);
427 ba_index = ATH_BA_INDEX(seq_st, bf->bf_state.seqno);
430 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
438 static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
439 struct ath_buf *bf, struct list_head *bf_q,
440 struct ath_tx_status *ts, int txok)
442 struct ath_node *an = NULL;
444 struct ieee80211_sta *sta;
445 struct ieee80211_hw *hw = sc->hw;
446 struct ieee80211_hdr *hdr;
447 struct ieee80211_tx_info *tx_info;
448 struct ath_atx_tid *tid = NULL;
449 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
450 struct list_head bf_head;
451 struct sk_buff_head bf_pending;
452 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0, seq_first;
453 u32 ba[WME_BA_BMP_SIZE >> 5];
454 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
455 bool rc_update = true, isba;
456 struct ieee80211_tx_rate rates[4];
457 struct ath_frame_info *fi;
459 bool flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
464 hdr = (struct ieee80211_hdr *)skb->data;
466 tx_info = IEEE80211_SKB_CB(skb);
468 memcpy(rates, bf->rates, sizeof(rates));
470 retries = ts->ts_longretry + 1;
471 for (i = 0; i < ts->ts_rateindex; i++)
472 retries += rates[i].count;
476 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
480 INIT_LIST_HEAD(&bf_head);
482 bf_next = bf->bf_next;
484 if (!bf->bf_state.stale || bf_next != NULL)
485 list_move_tail(&bf->list, &bf_head);
487 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts, 0);
494 an = (struct ath_node *)sta->drv_priv;
495 tid = ath_get_skb_tid(sc, an, skb);
496 seq_first = tid->seq_start;
497 isba = ts->ts_flags & ATH9K_TX_BA;
500 * The hardware occasionally sends a tx status for the wrong TID.
501 * In this case, the BA status cannot be considered valid and all
502 * subframes need to be retransmitted
504 * Only BlockAcks have a TID and therefore normal Acks cannot be
507 if (isba && tid->tidno != ts->tid)
510 isaggr = bf_isaggr(bf);
511 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
513 if (isaggr && txok) {
514 if (ts->ts_flags & ATH9K_TX_BA) {
515 seq_st = ts->ts_seqnum;
516 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
519 * AR5416 can become deaf/mute when BA
520 * issue happens. Chip needs to be reset.
521 * But AP code may have sychronization issues
522 * when perform internal reset in this routine.
523 * Only enable reset in STA mode for now.
525 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
530 __skb_queue_head_init(&bf_pending);
532 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
534 u16 seqno = bf->bf_state.seqno;
536 txfail = txpending = sendbar = 0;
537 bf_next = bf->bf_next;
540 tx_info = IEEE80211_SKB_CB(skb);
541 fi = get_frame_info(skb);
543 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno) ||
546 * Outside of the current BlockAck window,
547 * maybe part of a previous session
550 } else if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, seqno))) {
551 /* transmit completion, subframe is
552 * acked by block ack */
554 } else if (!isaggr && txok) {
555 /* transmit completion */
559 } else if (fi->retries < ATH_MAX_SW_RETRIES) {
560 if (txok || !an->sleeping)
561 ath_tx_set_retry(sc, txq, bf->bf_mpdu,
568 bar_index = max_t(int, bar_index,
569 ATH_BA_INDEX(seq_first, seqno));
573 * Make sure the last desc is reclaimed if it
574 * not a holding desc.
576 INIT_LIST_HEAD(&bf_head);
577 if (bf_next != NULL || !bf_last->bf_state.stale)
578 list_move_tail(&bf->list, &bf_head);
582 * complete the acked-ones/xretried ones; update
585 ath_tx_update_baw(sc, tid, seqno);
587 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
588 memcpy(tx_info->control.rates, rates, sizeof(rates));
589 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok);
591 if (bf == bf->bf_lastbf)
592 ath_dynack_sample_tx_ts(sc->sc_ah,
597 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
600 if (tx_info->flags & IEEE80211_TX_STATUS_EOSP) {
601 tx_info->flags &= ~IEEE80211_TX_STATUS_EOSP;
602 ieee80211_sta_eosp(sta);
604 /* retry the un-acked ones */
605 if (bf->bf_next == NULL && bf_last->bf_state.stale) {
608 tbf = ath_clone_txbuf(sc, bf_last);
610 * Update tx baw and complete the
611 * frame with failed status if we
615 ath_tx_update_baw(sc, tid, seqno);
617 ath_tx_complete_buf(sc, bf, txq,
619 bar_index = max_t(int, bar_index,
620 ATH_BA_INDEX(seq_first, seqno));
628 * Put this buffer to the temporary pending
629 * queue to retain ordering
631 __skb_queue_tail(&bf_pending, skb);
637 /* prepend un-acked frames to the beginning of the pending frame queue */
638 if (!skb_queue_empty(&bf_pending)) {
640 ieee80211_sta_set_buffered(sta, tid->tidno, true);
642 skb_queue_splice_tail(&bf_pending, &tid->retry_q);
644 ath_tx_queue_tid(sc, txq, tid);
646 if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
647 tid->ac->clear_ps_filter = true;
651 if (bar_index >= 0) {
652 u16 bar_seq = ATH_BA_INDEX2SEQ(seq_first, bar_index);
654 if (BAW_WITHIN(tid->seq_start, tid->baw_size, bar_seq))
655 tid->bar_index = ATH_BA_INDEX(tid->seq_start, bar_seq);
657 ath_txq_unlock(sc, txq);
658 ath_send_bar(tid, ATH_BA_INDEX2SEQ(seq_first, bar_index + 1));
659 ath_txq_lock(sc, txq);
665 ath9k_queue_reset(sc, RESET_TYPE_TX_ERROR);
668 static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
670 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
671 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
674 static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
675 struct ath_tx_status *ts, struct ath_buf *bf,
676 struct list_head *bf_head)
678 struct ieee80211_tx_info *info;
681 txok = !(ts->ts_status & ATH9K_TXERR_MASK);
682 flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
683 txq->axq_tx_inprogress = false;
686 if (bf_is_ampdu_not_probing(bf))
687 txq->axq_ampdu_depth--;
689 ts->duration = ath9k_hw_get_duration(sc->sc_ah, bf->bf_desc,
691 if (!bf_isampdu(bf)) {
693 info = IEEE80211_SKB_CB(bf->bf_mpdu);
694 memcpy(info->control.rates, bf->rates,
695 sizeof(info->control.rates));
696 ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok);
697 ath_dynack_sample_tx_ts(sc->sc_ah, bf->bf_mpdu, ts);
699 ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok);
701 ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok);
704 ath_txq_schedule(sc, txq);
707 static bool ath_lookup_legacy(struct ath_buf *bf)
710 struct ieee80211_tx_info *tx_info;
711 struct ieee80211_tx_rate *rates;
715 tx_info = IEEE80211_SKB_CB(skb);
716 rates = tx_info->control.rates;
718 for (i = 0; i < 4; i++) {
719 if (!rates[i].count || rates[i].idx < 0)
722 if (!(rates[i].flags & IEEE80211_TX_RC_MCS))
729 static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
730 struct ath_atx_tid *tid)
733 struct ieee80211_tx_info *tx_info;
734 struct ieee80211_tx_rate *rates;
735 u32 max_4ms_framelen, frmlen;
736 u16 aggr_limit, bt_aggr_limit, legacy = 0;
737 int q = tid->ac->txq->mac80211_qnum;
741 tx_info = IEEE80211_SKB_CB(skb);
745 * Find the lowest frame length among the rate series that will have a
746 * 4ms (or TXOP limited) transmit duration.
748 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
750 for (i = 0; i < 4; i++) {
756 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
761 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
766 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
769 frmlen = sc->tx.max_aggr_framelen[q][modeidx][rates[i].idx];
770 max_4ms_framelen = min(max_4ms_framelen, frmlen);
774 * limit aggregate size by the minimum rate if rate selected is
775 * not a probe rate, if rate selected is a probe rate then
776 * avoid aggregation of this packet.
778 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
781 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
784 * Override the default aggregation limit for BTCOEX.
786 bt_aggr_limit = ath9k_btcoex_aggr_limit(sc, max_4ms_framelen);
788 aggr_limit = bt_aggr_limit;
790 if (tid->an->maxampdu)
791 aggr_limit = min(aggr_limit, tid->an->maxampdu);
797 * Returns the number of delimiters to be added to
798 * meet the minimum required mpdudensity.
800 static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
801 struct ath_buf *bf, u16 frmlen,
804 #define FIRST_DESC_NDELIMS 60
805 u32 nsymbits, nsymbols;
808 int width, streams, half_gi, ndelim, mindelim;
809 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
811 /* Select standard number of delimiters based on frame length alone */
812 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
815 * If encryption enabled, hardware requires some more padding between
817 * TODO - this could be improved to be dependent on the rate.
818 * The hardware can keep up at lower rates, but not higher rates
820 if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
821 !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
822 ndelim += ATH_AGGR_ENCRYPTDELIM;
825 * Add delimiter when using RTS/CTS with aggregation
826 * and non enterprise AR9003 card
828 if (first_subfrm && !AR_SREV_9580_10_OR_LATER(sc->sc_ah) &&
829 (sc->sc_ah->ent_mode & AR_ENT_OTP_MIN_PKT_SIZE_DISABLE))
830 ndelim = max(ndelim, FIRST_DESC_NDELIMS);
833 * Convert desired mpdu density from microeconds to bytes based
834 * on highest rate in rate series (i.e. first rate) to determine
835 * required minimum length for subframe. Take into account
836 * whether high rate is 20 or 40Mhz and half or full GI.
838 * If there is no mpdu density restriction, no further calculation
842 if (tid->an->mpdudensity == 0)
845 rix = bf->rates[0].idx;
846 flags = bf->rates[0].flags;
847 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
848 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
851 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
853 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
858 streams = HT_RC_2_STREAMS(rix);
859 nsymbits = bits_per_symbol[rix % 8][width] * streams;
860 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
862 if (frmlen < minlen) {
863 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
864 ndelim = max(mindelim, ndelim);
870 static struct ath_buf *
871 ath_tx_get_tid_subframe(struct ath_softc *sc, struct ath_txq *txq,
872 struct ath_atx_tid *tid, struct sk_buff_head **q)
874 struct ieee80211_tx_info *tx_info;
875 struct ath_frame_info *fi;
882 if (skb_queue_empty(*q))
889 fi = get_frame_info(skb);
892 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
894 bf->bf_state.stale = false;
897 __skb_unlink(skb, *q);
898 ath_txq_skb_done(sc, txq, skb);
899 ieee80211_free_txskb(sc->hw, skb);
906 tx_info = IEEE80211_SKB_CB(skb);
907 tx_info->flags &= ~IEEE80211_TX_CTL_CLEAR_PS_FILT;
910 * No aggregation session is running, but there may be frames
911 * from a previous session or a failed attempt in the queue.
912 * Send them out as normal data frames
915 tx_info->flags &= ~IEEE80211_TX_CTL_AMPDU;
917 if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
918 bf->bf_state.bf_type = 0;
922 bf->bf_state.bf_type = BUF_AMPDU | BUF_AGGR;
923 seqno = bf->bf_state.seqno;
925 /* do not step over block-ack window */
926 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno))
929 if (tid->bar_index > ATH_BA_INDEX(tid->seq_start, seqno)) {
930 struct ath_tx_status ts = {};
931 struct list_head bf_head;
933 INIT_LIST_HEAD(&bf_head);
934 list_add(&bf->list, &bf_head);
935 __skb_unlink(skb, *q);
936 ath_tx_update_baw(sc, tid, seqno);
937 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
948 ath_tx_form_aggr(struct ath_softc *sc, struct ath_txq *txq,
949 struct ath_atx_tid *tid, struct list_head *bf_q,
950 struct ath_buf *bf_first, struct sk_buff_head *tid_q,
953 #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
954 struct ath_buf *bf = bf_first, *bf_prev = NULL;
955 int nframes = 0, ndelim;
956 u16 aggr_limit = 0, al = 0, bpad = 0,
957 al_delta, h_baw = tid->baw_size / 2;
958 struct ieee80211_tx_info *tx_info;
959 struct ath_frame_info *fi;
964 aggr_limit = ath_lookup_rate(sc, bf, tid);
968 fi = get_frame_info(skb);
970 /* do not exceed aggregation limit */
971 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
973 if (aggr_limit < al + bpad + al_delta ||
974 ath_lookup_legacy(bf) || nframes >= h_baw)
977 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
978 if ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
979 !(tx_info->flags & IEEE80211_TX_CTL_AMPDU))
983 /* add padding for previous frame to aggregation length */
984 al += bpad + al_delta;
987 * Get the delimiters needed to meet the MPDU
988 * density for this node.
990 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
992 bpad = PADBYTES(al_delta) + (ndelim << 2);
997 /* link buffers of this frame to the aggregate */
998 if (!fi->baw_tracked)
999 ath_tx_addto_baw(sc, tid, bf);
1000 bf->bf_state.ndelim = ndelim;
1002 __skb_unlink(skb, tid_q);
1003 list_add_tail(&bf->list, bf_q);
1005 bf_prev->bf_next = bf;
1009 bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
1014 } while (ath_tid_has_buffered(tid));
1017 bf->bf_lastbf = bf_prev;
1019 if (bf == bf_prev) {
1020 al = get_frame_info(bf->bf_mpdu)->framelen;
1021 bf->bf_state.bf_type = BUF_AMPDU;
1023 TX_STAT_INC(txq->axq_qnum, a_aggr);
1034 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1035 * width - 0 for 20 MHz, 1 for 40 MHz
1036 * half_gi - to use 4us v/s 3.6 us for symbol time
1038 static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
1039 int width, int half_gi, bool shortPreamble)
1041 u32 nbits, nsymbits, duration, nsymbols;
1044 /* find number of symbols: PLCP + data */
1045 streams = HT_RC_2_STREAMS(rix);
1046 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1047 nsymbits = bits_per_symbol[rix % 8][width] * streams;
1048 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1051 duration = SYMBOL_TIME(nsymbols);
1053 duration = SYMBOL_TIME_HALFGI(nsymbols);
1055 /* addup duration for legacy/ht training and signal fields */
1056 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1061 static int ath_max_framelen(int usec, int mcs, bool ht40, bool sgi)
1063 int streams = HT_RC_2_STREAMS(mcs);
1067 usec -= L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1068 symbols = sgi ? TIME_SYMBOLS_HALFGI(usec) : TIME_SYMBOLS(usec);
1069 bits = symbols * bits_per_symbol[mcs % 8][ht40] * streams;
1070 bits -= OFDM_PLCP_BITS;
1078 void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop)
1080 u16 *cur_ht20, *cur_ht20_sgi, *cur_ht40, *cur_ht40_sgi;
1083 /* 4ms is the default (and maximum) duration */
1084 if (!txop || txop > 4096)
1087 cur_ht20 = sc->tx.max_aggr_framelen[queue][MCS_HT20];
1088 cur_ht20_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT20_SGI];
1089 cur_ht40 = sc->tx.max_aggr_framelen[queue][MCS_HT40];
1090 cur_ht40_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT40_SGI];
1091 for (mcs = 0; mcs < 32; mcs++) {
1092 cur_ht20[mcs] = ath_max_framelen(txop, mcs, false, false);
1093 cur_ht20_sgi[mcs] = ath_max_framelen(txop, mcs, false, true);
1094 cur_ht40[mcs] = ath_max_framelen(txop, mcs, true, false);
1095 cur_ht40_sgi[mcs] = ath_max_framelen(txop, mcs, true, true);
1099 static u8 ath_get_rate_txpower(struct ath_softc *sc, struct ath_buf *bf,
1100 u8 rateidx, bool is_40, bool is_cck)
1103 struct sk_buff *skb;
1104 struct ath_frame_info *fi;
1105 struct ieee80211_tx_info *info;
1106 struct ath_hw *ah = sc->sc_ah;
1108 if (sc->tx99_state || !ah->tpc_enabled)
1109 return MAX_RATE_POWER;
1112 fi = get_frame_info(skb);
1113 info = IEEE80211_SKB_CB(skb);
1115 if (!AR_SREV_9300_20_OR_LATER(ah)) {
1116 int txpower = fi->tx_power;
1120 struct ar5416_eeprom_def *eep = &ah->eeprom.def;
1122 if (AR5416_VER_MASK >= AR5416_EEP_MINOR_VER_2) {
1124 struct modal_eep_header *pmodal;
1126 is_2ghz = info->band == IEEE80211_BAND_2GHZ;
1127 pmodal = &eep->modalHeader[is_2ghz];
1128 power_ht40delta = pmodal->ht40PowerIncForPdadc;
1130 power_ht40delta = 2;
1132 txpower += power_ht40delta;
1135 if (AR_SREV_9287(ah) || AR_SREV_9285(ah) ||
1137 txpower -= 2 * AR9287_PWR_TABLE_OFFSET_DB;
1138 } else if (AR_SREV_9280_20_OR_LATER(ah)) {
1141 power_offset = ah->eep_ops->get_eeprom(ah,
1142 EEP_PWR_TABLE_OFFSET);
1143 txpower -= 2 * power_offset;
1146 if (OLC_FOR_AR9280_20_LATER && is_cck)
1149 txpower = max(txpower, 0);
1150 max_power = min_t(u8, ah->tx_power[rateidx], txpower);
1152 /* XXX: clamp minimum TX power at 1 for AR9160 since if
1153 * max_power is set to 0, frames are transmitted at max
1156 if (!max_power && !AR_SREV_9280_20_OR_LATER(ah))
1158 } else if (!bf->bf_state.bfs_paprd) {
1159 if (rateidx < 8 && (info->flags & IEEE80211_TX_CTL_STBC))
1160 max_power = min_t(u8, ah->tx_power_stbc[rateidx],
1163 max_power = min_t(u8, ah->tx_power[rateidx],
1166 max_power = ah->paprd_training_power;
1172 static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf,
1173 struct ath_tx_info *info, int len, bool rts)
1175 struct ath_hw *ah = sc->sc_ah;
1176 struct ath_common *common = ath9k_hw_common(ah);
1177 struct sk_buff *skb;
1178 struct ieee80211_tx_info *tx_info;
1179 struct ieee80211_tx_rate *rates;
1180 const struct ieee80211_rate *rate;
1181 struct ieee80211_hdr *hdr;
1182 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
1183 u32 rts_thresh = sc->hw->wiphy->rts_threshold;
1188 tx_info = IEEE80211_SKB_CB(skb);
1190 hdr = (struct ieee80211_hdr *)skb->data;
1192 /* set dur_update_en for l-sig computation except for PS-Poll frames */
1193 info->dur_update = !ieee80211_is_pspoll(hdr->frame_control);
1194 info->rtscts_rate = fi->rtscts_rate;
1196 for (i = 0; i < ARRAY_SIZE(bf->rates); i++) {
1197 bool is_40, is_sgi, is_sp, is_cck;
1200 if (!rates[i].count || (rates[i].idx < 0))
1204 info->rates[i].Tries = rates[i].count;
1207 * Handle RTS threshold for unaggregated HT frames.
1209 if (bf_isampdu(bf) && !bf_isaggr(bf) &&
1210 (rates[i].flags & IEEE80211_TX_RC_MCS) &&
1211 unlikely(rts_thresh != (u32) -1)) {
1212 if (!rts_thresh || (len > rts_thresh))
1216 if (rts || rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1217 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1218 info->flags |= ATH9K_TXDESC_RTSENA;
1219 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1220 info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1221 info->flags |= ATH9K_TXDESC_CTSENA;
1224 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1225 info->rates[i].RateFlags |= ATH9K_RATESERIES_2040;
1226 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1227 info->rates[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
1229 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1230 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1231 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1233 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1235 info->rates[i].Rate = rix | 0x80;
1236 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1237 ah->txchainmask, info->rates[i].Rate);
1238 info->rates[i].PktDuration = ath_pkt_duration(sc, rix, len,
1239 is_40, is_sgi, is_sp);
1240 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1241 info->rates[i].RateFlags |= ATH9K_RATESERIES_STBC;
1243 info->txpower[i] = ath_get_rate_txpower(sc, bf, rix,
1249 rate = &common->sbands[tx_info->band].bitrates[rates[i].idx];
1250 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1251 !(rate->flags & IEEE80211_RATE_ERP_G))
1252 phy = WLAN_RC_PHY_CCK;
1254 phy = WLAN_RC_PHY_OFDM;
1256 info->rates[i].Rate = rate->hw_value;
1257 if (rate->hw_value_short) {
1258 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1259 info->rates[i].Rate |= rate->hw_value_short;
1264 if (bf->bf_state.bfs_paprd)
1265 info->rates[i].ChSel = ah->txchainmask;
1267 info->rates[i].ChSel = ath_txchainmask_reduction(sc,
1268 ah->txchainmask, info->rates[i].Rate);
1270 info->rates[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1271 phy, rate->bitrate * 100, len, rix, is_sp);
1273 is_cck = IS_CCK_RATE(info->rates[i].Rate);
1274 info->txpower[i] = ath_get_rate_txpower(sc, bf, rix, false,
1278 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1279 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
1280 info->flags &= ~ATH9K_TXDESC_RTSENA;
1282 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1283 if (info->flags & ATH9K_TXDESC_RTSENA)
1284 info->flags &= ~ATH9K_TXDESC_CTSENA;
1287 static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1289 struct ieee80211_hdr *hdr;
1290 enum ath9k_pkt_type htype;
1293 hdr = (struct ieee80211_hdr *)skb->data;
1294 fc = hdr->frame_control;
1296 if (ieee80211_is_beacon(fc))
1297 htype = ATH9K_PKT_TYPE_BEACON;
1298 else if (ieee80211_is_probe_resp(fc))
1299 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1300 else if (ieee80211_is_atim(fc))
1301 htype = ATH9K_PKT_TYPE_ATIM;
1302 else if (ieee80211_is_pspoll(fc))
1303 htype = ATH9K_PKT_TYPE_PSPOLL;
1305 htype = ATH9K_PKT_TYPE_NORMAL;
1310 static void ath_tx_fill_desc(struct ath_softc *sc, struct ath_buf *bf,
1311 struct ath_txq *txq, int len)
1313 struct ath_hw *ah = sc->sc_ah;
1314 struct ath_buf *bf_first = NULL;
1315 struct ath_tx_info info;
1316 u32 rts_thresh = sc->hw->wiphy->rts_threshold;
1319 memset(&info, 0, sizeof(info));
1320 info.is_first = true;
1321 info.is_last = true;
1322 info.qcu = txq->axq_qnum;
1325 struct sk_buff *skb = bf->bf_mpdu;
1326 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1327 struct ath_frame_info *fi = get_frame_info(skb);
1328 bool aggr = !!(bf->bf_state.bf_type & BUF_AGGR);
1330 info.type = get_hw_packet_type(skb);
1332 info.link = bf->bf_next->bf_daddr;
1334 info.link = (sc->tx99_state) ? bf->bf_daddr : 0;
1339 if (!sc->tx99_state)
1340 info.flags = ATH9K_TXDESC_INTREQ;
1341 if ((tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT) ||
1342 txq == sc->tx.uapsdq)
1343 info.flags |= ATH9K_TXDESC_CLRDMASK;
1345 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1346 info.flags |= ATH9K_TXDESC_NOACK;
1347 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1348 info.flags |= ATH9K_TXDESC_LDPC;
1350 if (bf->bf_state.bfs_paprd)
1351 info.flags |= (u32) bf->bf_state.bfs_paprd <<
1352 ATH9K_TXDESC_PAPRD_S;
1355 * mac80211 doesn't handle RTS threshold for HT because
1356 * the decision has to be taken based on AMPDU length
1357 * and aggregation is done entirely inside ath9k.
1358 * Set the RTS/CTS flag for the first subframe based
1361 if (aggr && (bf == bf_first) &&
1362 unlikely(rts_thresh != (u32) -1)) {
1364 * "len" is the size of the entire AMPDU.
1366 if (!rts_thresh || (len > rts_thresh))
1373 ath_buf_set_rate(sc, bf, &info, len, rts);
1376 info.buf_addr[0] = bf->bf_buf_addr;
1377 info.buf_len[0] = skb->len;
1378 info.pkt_len = fi->framelen;
1379 info.keyix = fi->keyix;
1380 info.keytype = fi->keytype;
1384 info.aggr = AGGR_BUF_FIRST;
1385 else if (bf == bf_first->bf_lastbf)
1386 info.aggr = AGGR_BUF_LAST;
1388 info.aggr = AGGR_BUF_MIDDLE;
1390 info.ndelim = bf->bf_state.ndelim;
1391 info.aggr_len = len;
1394 if (bf == bf_first->bf_lastbf)
1397 ath9k_hw_set_txdesc(ah, bf->bf_desc, &info);
1403 ath_tx_form_burst(struct ath_softc *sc, struct ath_txq *txq,
1404 struct ath_atx_tid *tid, struct list_head *bf_q,
1405 struct ath_buf *bf_first, struct sk_buff_head *tid_q)
1407 struct ath_buf *bf = bf_first, *bf_prev = NULL;
1408 struct sk_buff *skb;
1412 struct ieee80211_tx_info *tx_info;
1416 __skb_unlink(skb, tid_q);
1417 list_add_tail(&bf->list, bf_q);
1419 bf_prev->bf_next = bf;
1425 bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
1429 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1430 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU)
1433 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1437 static bool ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
1438 struct ath_atx_tid *tid, bool *stop)
1441 struct ieee80211_tx_info *tx_info;
1442 struct sk_buff_head *tid_q;
1443 struct list_head bf_q;
1445 bool aggr, last = true;
1447 if (!ath_tid_has_buffered(tid))
1450 INIT_LIST_HEAD(&bf_q);
1452 bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
1456 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
1457 aggr = !!(tx_info->flags & IEEE80211_TX_CTL_AMPDU);
1458 if ((aggr && txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) ||
1459 (!aggr && txq->axq_depth >= ATH_NON_AGGR_MIN_QDEPTH)) {
1464 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1466 last = ath_tx_form_aggr(sc, txq, tid, &bf_q, bf,
1469 ath_tx_form_burst(sc, txq, tid, &bf_q, bf, tid_q);
1471 if (list_empty(&bf_q))
1474 if (tid->ac->clear_ps_filter || tid->an->no_ps_filter) {
1475 tid->ac->clear_ps_filter = false;
1476 tx_info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
1479 ath_tx_fill_desc(sc, bf, txq, aggr_len);
1480 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
1484 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
1487 struct ath_atx_tid *txtid;
1488 struct ath_txq *txq;
1489 struct ath_node *an;
1492 an = (struct ath_node *)sta->drv_priv;
1493 txtid = ATH_AN_2_TID(an, tid);
1494 txq = txtid->ac->txq;
1496 ath_txq_lock(sc, txq);
1498 /* update ampdu factor/density, they may have changed. This may happen
1499 * in HT IBSS when a beacon with HT-info is received after the station
1500 * has already been added.
1502 if (sta->ht_cap.ht_supported) {
1503 an->maxampdu = (1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
1504 sta->ht_cap.ampdu_factor)) - 1;
1505 density = ath9k_parse_mpdudensity(sta->ht_cap.ampdu_density);
1506 an->mpdudensity = density;
1509 /* force sequence number allocation for pending frames */
1510 ath_tx_tid_change_state(sc, txtid);
1512 txtid->active = true;
1513 *ssn = txtid->seq_start = txtid->seq_next;
1514 txtid->bar_index = -1;
1516 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
1517 txtid->baw_head = txtid->baw_tail = 0;
1519 ath_txq_unlock_complete(sc, txq);
1524 void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
1526 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1527 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
1528 struct ath_txq *txq = txtid->ac->txq;
1530 ath_txq_lock(sc, txq);
1531 txtid->active = false;
1532 ath_tx_flush_tid(sc, txtid);
1533 ath_tx_tid_change_state(sc, txtid);
1534 ath_txq_unlock_complete(sc, txq);
1537 void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
1538 struct ath_node *an)
1540 struct ath_atx_tid *tid;
1541 struct ath_atx_ac *ac;
1542 struct ath_txq *txq;
1546 for (tidno = 0, tid = &an->tid[tidno];
1547 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
1552 ath_txq_lock(sc, txq);
1555 ath_txq_unlock(sc, txq);
1559 buffered = ath_tid_has_buffered(tid);
1562 list_del(&tid->list);
1566 list_del(&ac->list);
1569 ath_txq_unlock(sc, txq);
1571 ieee80211_sta_set_buffered(sta, tidno, buffered);
1575 void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
1577 struct ath_atx_tid *tid;
1578 struct ath_atx_ac *ac;
1579 struct ath_txq *txq;
1582 for (tidno = 0, tid = &an->tid[tidno];
1583 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
1588 ath_txq_lock(sc, txq);
1589 ac->clear_ps_filter = true;
1591 if (ath_tid_has_buffered(tid)) {
1592 ath_tx_queue_tid(sc, txq, tid);
1593 ath_txq_schedule(sc, txq);
1596 ath_txq_unlock_complete(sc, txq);
1600 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta,
1603 struct ath_atx_tid *tid;
1604 struct ath_node *an;
1605 struct ath_txq *txq;
1607 an = (struct ath_node *)sta->drv_priv;
1608 tid = ATH_AN_2_TID(an, tidno);
1611 ath_txq_lock(sc, txq);
1613 tid->baw_size = IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
1615 if (ath_tid_has_buffered(tid)) {
1616 ath_tx_queue_tid(sc, txq, tid);
1617 ath_txq_schedule(sc, txq);
1620 ath_txq_unlock_complete(sc, txq);
1623 void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
1624 struct ieee80211_sta *sta,
1625 u16 tids, int nframes,
1626 enum ieee80211_frame_release_type reason,
1629 struct ath_softc *sc = hw->priv;
1630 struct ath_node *an = (struct ath_node *)sta->drv_priv;
1631 struct ath_txq *txq = sc->tx.uapsdq;
1632 struct ieee80211_tx_info *info;
1633 struct list_head bf_q;
1634 struct ath_buf *bf_tail = NULL, *bf;
1635 struct sk_buff_head *tid_q;
1639 INIT_LIST_HEAD(&bf_q);
1640 for (i = 0; tids && nframes; i++, tids >>= 1) {
1641 struct ath_atx_tid *tid;
1646 tid = ATH_AN_2_TID(an, i);
1648 ath_txq_lock(sc, tid->ac->txq);
1649 while (nframes > 0) {
1650 bf = ath_tx_get_tid_subframe(sc, sc->tx.uapsdq, tid, &tid_q);
1654 __skb_unlink(bf->bf_mpdu, tid_q);
1655 list_add_tail(&bf->list, &bf_q);
1656 ath_set_rates(tid->an->vif, tid->an->sta, bf);
1657 if (bf_isampdu(bf)) {
1658 ath_tx_addto_baw(sc, tid, bf);
1659 bf->bf_state.bf_type &= ~BUF_AGGR;
1662 bf_tail->bf_next = bf;
1667 TX_STAT_INC(txq->axq_qnum, a_queued_hw);
1669 if (an->sta && !ath_tid_has_buffered(tid))
1670 ieee80211_sta_set_buffered(an->sta, i, false);
1672 ath_txq_unlock_complete(sc, tid->ac->txq);
1675 if (list_empty(&bf_q))
1678 info = IEEE80211_SKB_CB(bf_tail->bf_mpdu);
1679 info->flags |= IEEE80211_TX_STATUS_EOSP;
1681 bf = list_first_entry(&bf_q, struct ath_buf, list);
1682 ath_txq_lock(sc, txq);
1683 ath_tx_fill_desc(sc, bf, txq, 0);
1684 ath_tx_txqaddbuf(sc, txq, &bf_q, false);
1685 ath_txq_unlock(sc, txq);
1688 /********************/
1689 /* Queue Management */
1690 /********************/
1692 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
1694 struct ath_hw *ah = sc->sc_ah;
1695 struct ath9k_tx_queue_info qi;
1696 static const int subtype_txq_to_hwq[] = {
1697 [IEEE80211_AC_BE] = ATH_TXQ_AC_BE,
1698 [IEEE80211_AC_BK] = ATH_TXQ_AC_BK,
1699 [IEEE80211_AC_VI] = ATH_TXQ_AC_VI,
1700 [IEEE80211_AC_VO] = ATH_TXQ_AC_VO,
1704 memset(&qi, 0, sizeof(qi));
1705 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
1706 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
1707 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
1708 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
1709 qi.tqi_physCompBuf = 0;
1712 * Enable interrupts only for EOL and DESC conditions.
1713 * We mark tx descriptors to receive a DESC interrupt
1714 * when a tx queue gets deep; otherwise waiting for the
1715 * EOL to reap descriptors. Note that this is done to
1716 * reduce interrupt load and this only defers reaping
1717 * descriptors, never transmitting frames. Aside from
1718 * reducing interrupts this also permits more concurrency.
1719 * The only potential downside is if the tx queue backs
1720 * up in which case the top half of the kernel may backup
1721 * due to a lack of tx descriptors.
1723 * The UAPSD queue is an exception, since we take a desc-
1724 * based intr on the EOSP frames.
1726 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1727 qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
1729 if (qtype == ATH9K_TX_QUEUE_UAPSD)
1730 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
1732 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
1733 TXQ_FLAG_TXDESCINT_ENABLE;
1735 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
1736 if (axq_qnum == -1) {
1738 * NB: don't print a message, this happens
1739 * normally on parts with too few tx queues
1743 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
1744 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
1746 txq->axq_qnum = axq_qnum;
1747 txq->mac80211_qnum = -1;
1748 txq->axq_link = NULL;
1749 __skb_queue_head_init(&txq->complete_q);
1750 INIT_LIST_HEAD(&txq->axq_q);
1751 spin_lock_init(&txq->axq_lock);
1753 txq->axq_ampdu_depth = 0;
1754 txq->axq_tx_inprogress = false;
1755 sc->tx.txqsetup |= 1<<axq_qnum;
1757 txq->txq_headidx = txq->txq_tailidx = 0;
1758 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1759 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1761 return &sc->tx.txq[axq_qnum];
1764 int ath_txq_update(struct ath_softc *sc, int qnum,
1765 struct ath9k_tx_queue_info *qinfo)
1767 struct ath_hw *ah = sc->sc_ah;
1769 struct ath9k_tx_queue_info qi;
1771 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
1773 ath9k_hw_get_txq_props(ah, qnum, &qi);
1774 qi.tqi_aifs = qinfo->tqi_aifs;
1775 qi.tqi_cwmin = qinfo->tqi_cwmin;
1776 qi.tqi_cwmax = qinfo->tqi_cwmax;
1777 qi.tqi_burstTime = qinfo->tqi_burstTime;
1778 qi.tqi_readyTime = qinfo->tqi_readyTime;
1780 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
1781 ath_err(ath9k_hw_common(sc->sc_ah),
1782 "Unable to update hardware queue %u!\n", qnum);
1785 ath9k_hw_resettxqueue(ah, qnum);
1791 int ath_cabq_update(struct ath_softc *sc)
1793 struct ath9k_tx_queue_info qi;
1794 struct ath_beacon_config *cur_conf = &sc->cur_chan->beacon;
1795 int qnum = sc->beacon.cabq->axq_qnum;
1797 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1799 qi.tqi_readyTime = (TU_TO_USEC(cur_conf->beacon_interval) *
1800 ATH_CABQ_READY_TIME) / 100;
1801 ath_txq_update(sc, qnum, &qi);
1806 static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
1807 struct list_head *list)
1809 struct ath_buf *bf, *lastbf;
1810 struct list_head bf_head;
1811 struct ath_tx_status ts;
1813 memset(&ts, 0, sizeof(ts));
1814 ts.ts_status = ATH9K_TX_FLUSH;
1815 INIT_LIST_HEAD(&bf_head);
1817 while (!list_empty(list)) {
1818 bf = list_first_entry(list, struct ath_buf, list);
1820 if (bf->bf_state.stale) {
1821 list_del(&bf->list);
1823 ath_tx_return_buffer(sc, bf);
1827 lastbf = bf->bf_lastbf;
1828 list_cut_position(&bf_head, list, &lastbf->list);
1829 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
1834 * Drain a given TX queue (could be Beacon or Data)
1836 * This assumes output has been stopped and
1837 * we do not need to block ath_tx_tasklet.
1839 void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq)
1841 ath_txq_lock(sc, txq);
1843 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1844 int idx = txq->txq_tailidx;
1846 while (!list_empty(&txq->txq_fifo[idx])) {
1847 ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx]);
1849 INCR(idx, ATH_TXFIFO_DEPTH);
1851 txq->txq_tailidx = idx;
1854 txq->axq_link = NULL;
1855 txq->axq_tx_inprogress = false;
1856 ath_drain_txq_list(sc, txq, &txq->axq_q);
1858 ath_txq_unlock_complete(sc, txq);
1861 bool ath_drain_all_txq(struct ath_softc *sc)
1863 struct ath_hw *ah = sc->sc_ah;
1864 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1865 struct ath_txq *txq;
1869 if (test_bit(ATH_OP_INVALID, &common->op_flags))
1872 ath9k_hw_abort_tx_dma(ah);
1874 /* Check if any queue remains active */
1875 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1876 if (!ATH_TXQ_SETUP(sc, i))
1879 if (!sc->tx.txq[i].axq_depth)
1882 if (ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum))
1887 ath_err(common, "Failed to stop TX DMA, queues=0x%03x!\n", npend);
1889 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1890 if (!ATH_TXQ_SETUP(sc, i))
1894 * The caller will resume queues with ieee80211_wake_queues.
1895 * Mark the queue as not stopped to prevent ath_tx_complete
1896 * from waking the queue too early.
1898 txq = &sc->tx.txq[i];
1899 txq->stopped = false;
1900 ath_draintxq(sc, txq);
1906 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1908 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1909 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1912 /* For each acq entry, for each tid, try to schedule packets
1913 * for transmit until ampdu_depth has reached min Q depth.
1915 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1917 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1918 struct ath_atx_ac *ac, *last_ac;
1919 struct ath_atx_tid *tid, *last_tid;
1920 struct list_head *ac_list;
1923 if (txq->mac80211_qnum < 0)
1926 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
1929 spin_lock_bh(&sc->chan_lock);
1930 ac_list = &sc->cur_chan->acq[txq->mac80211_qnum];
1932 if (list_empty(ac_list)) {
1933 spin_unlock_bh(&sc->chan_lock);
1939 last_ac = list_entry(ac_list->prev, struct ath_atx_ac, list);
1940 while (!list_empty(ac_list)) {
1943 if (sc->cur_chan->stopped)
1946 ac = list_first_entry(ac_list, struct ath_atx_ac, list);
1947 last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
1948 list_del(&ac->list);
1951 while (!list_empty(&ac->tid_q)) {
1953 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
1955 list_del(&tid->list);
1958 if (ath_tx_sched_aggr(sc, txq, tid, &stop))
1962 * add tid to round-robin queue if more frames
1963 * are pending for the tid
1965 if (ath_tid_has_buffered(tid))
1966 ath_tx_queue_tid(sc, txq, tid);
1968 if (stop || tid == last_tid)
1972 if (!list_empty(&ac->tid_q) && !ac->sched) {
1974 list_add_tail(&ac->list, ac_list);
1980 if (ac == last_ac) {
1985 last_ac = list_entry(ac_list->prev,
1986 struct ath_atx_ac, list);
1991 spin_unlock_bh(&sc->chan_lock);
1994 void ath_txq_schedule_all(struct ath_softc *sc)
1996 struct ath_txq *txq;
1999 for (i = 0; i < IEEE80211_NUM_ACS; i++) {
2000 txq = sc->tx.txq_map[i];
2002 spin_lock_bh(&txq->axq_lock);
2003 ath_txq_schedule(sc, txq);
2004 spin_unlock_bh(&txq->axq_lock);
2013 * Insert a chain of ath_buf (descriptors) on a txq and
2014 * assume the descriptors are already chained together by caller.
2016 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
2017 struct list_head *head, bool internal)
2019 struct ath_hw *ah = sc->sc_ah;
2020 struct ath_common *common = ath9k_hw_common(ah);
2021 struct ath_buf *bf, *bf_last;
2022 bool puttxbuf = false;
2026 * Insert the frame on the outbound list and
2027 * pass it on to the hardware.
2030 if (list_empty(head))
2033 edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
2034 bf = list_first_entry(head, struct ath_buf, list);
2035 bf_last = list_entry(head->prev, struct ath_buf, list);
2037 ath_dbg(common, QUEUE, "qnum: %d, txq depth: %d\n",
2038 txq->axq_qnum, txq->axq_depth);
2040 if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
2041 list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
2042 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
2045 list_splice_tail_init(head, &txq->axq_q);
2047 if (txq->axq_link) {
2048 ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
2049 ath_dbg(common, XMIT, "link[%u] (%p)=%llx (%p)\n",
2050 txq->axq_qnum, txq->axq_link,
2051 ito64(bf->bf_daddr), bf->bf_desc);
2055 txq->axq_link = bf_last->bf_desc;
2059 TX_STAT_INC(txq->axq_qnum, puttxbuf);
2060 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
2061 ath_dbg(common, XMIT, "TXDP[%u] = %llx (%p)\n",
2062 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
2065 if (!edma || sc->tx99_state) {
2066 TX_STAT_INC(txq->axq_qnum, txstart);
2067 ath9k_hw_txstart(ah, txq->axq_qnum);
2073 if (bf_is_ampdu_not_probing(bf))
2074 txq->axq_ampdu_depth++;
2076 bf_last = bf->bf_lastbf;
2077 bf = bf_last->bf_next;
2078 bf_last->bf_next = NULL;
2083 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
2084 struct ath_atx_tid *tid, struct sk_buff *skb)
2086 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2087 struct ath_frame_info *fi = get_frame_info(skb);
2088 struct list_head bf_head;
2089 struct ath_buf *bf = fi->bf;
2091 INIT_LIST_HEAD(&bf_head);
2092 list_add_tail(&bf->list, &bf_head);
2093 bf->bf_state.bf_type = 0;
2094 if (tid && (tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
2095 bf->bf_state.bf_type = BUF_AMPDU;
2096 ath_tx_addto_baw(sc, tid, bf);
2101 ath_tx_fill_desc(sc, bf, txq, fi->framelen);
2102 ath_tx_txqaddbuf(sc, txq, &bf_head, false);
2103 TX_STAT_INC(txq->axq_qnum, queued);
2106 static void setup_frame_info(struct ieee80211_hw *hw,
2107 struct ieee80211_sta *sta,
2108 struct sk_buff *skb,
2111 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2112 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
2113 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2114 const struct ieee80211_rate *rate;
2115 struct ath_frame_info *fi = get_frame_info(skb);
2116 struct ath_node *an = NULL;
2117 enum ath9k_key_type keytype;
2118 bool short_preamble = false;
2122 * We check if Short Preamble is needed for the CTS rate by
2123 * checking the BSS's global flag.
2124 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
2126 if (tx_info->control.vif &&
2127 tx_info->control.vif->bss_conf.use_short_preamble)
2128 short_preamble = true;
2130 rate = ieee80211_get_rts_cts_rate(hw, tx_info);
2131 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
2134 an = (struct ath_node *) sta->drv_priv;
2136 if (tx_info->control.vif) {
2137 struct ieee80211_vif *vif = tx_info->control.vif;
2139 txpower = 2 * vif->bss_conf.txpower;
2141 struct ath_softc *sc = hw->priv;
2143 txpower = sc->cur_chan->cur_txpower;
2146 memset(fi, 0, sizeof(*fi));
2149 fi->keyix = hw_key->hw_key_idx;
2150 else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
2151 fi->keyix = an->ps_key;
2153 fi->keyix = ATH9K_TXKEYIX_INVALID;
2154 fi->keytype = keytype;
2155 fi->framelen = framelen;
2156 fi->tx_power = txpower;
2160 fi->rtscts_rate = rate->hw_value;
2162 fi->rtscts_rate |= rate->hw_value_short;
2165 u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
2167 struct ath_hw *ah = sc->sc_ah;
2168 struct ath9k_channel *curchan = ah->curchan;
2170 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && IS_CHAN_5GHZ(curchan) &&
2171 (chainmask == 0x7) && (rate < 0x90))
2173 else if (AR_SREV_9462(ah) && ath9k_hw_btcoex_is_enabled(ah) &&
2181 * Assign a descriptor (and sequence number if necessary,
2182 * and map buffer for DMA. Frees skb on error
2184 static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
2185 struct ath_txq *txq,
2186 struct ath_atx_tid *tid,
2187 struct sk_buff *skb)
2189 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2190 struct ath_frame_info *fi = get_frame_info(skb);
2191 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2196 bf = ath_tx_get_buffer(sc);
2198 ath_dbg(common, XMIT, "TX buffers are full\n");
2202 ATH_TXBUF_RESET(bf);
2204 if (tid && ieee80211_is_data_present(hdr->frame_control)) {
2205 fragno = le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG;
2206 seqno = tid->seq_next;
2207 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
2210 hdr->seq_ctrl |= cpu_to_le16(fragno);
2212 if (!ieee80211_has_morefrags(hdr->frame_control))
2213 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
2215 bf->bf_state.seqno = seqno;
2220 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
2221 skb->len, DMA_TO_DEVICE);
2222 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
2224 bf->bf_buf_addr = 0;
2225 ath_err(ath9k_hw_common(sc->sc_ah),
2226 "dma_mapping_error() on TX\n");
2227 ath_tx_return_buffer(sc, bf);
2236 void ath_assign_seq(struct ath_common *common, struct sk_buff *skb)
2238 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2239 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2240 struct ieee80211_vif *vif = info->control.vif;
2241 struct ath_vif *avp;
2243 if (!(info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ))
2249 avp = (struct ath_vif *)vif->drv_priv;
2251 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
2252 avp->seq_no += 0x10;
2254 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
2255 hdr->seq_ctrl |= cpu_to_le16(avp->seq_no);
2258 static int ath_tx_prepare(struct ieee80211_hw *hw, struct sk_buff *skb,
2259 struct ath_tx_control *txctl)
2261 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2262 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2263 struct ieee80211_sta *sta = txctl->sta;
2264 struct ieee80211_vif *vif = info->control.vif;
2265 struct ath_vif *avp;
2266 struct ath_softc *sc = hw->priv;
2267 int frmlen = skb->len + FCS_LEN;
2268 int padpos, padsize;
2270 /* NOTE: sta can be NULL according to net/mac80211.h */
2272 txctl->an = (struct ath_node *)sta->drv_priv;
2273 else if (vif && ieee80211_is_data(hdr->frame_control)) {
2274 avp = (void *)vif->drv_priv;
2275 txctl->an = &avp->mcast_node;
2278 if (info->control.hw_key)
2279 frmlen += info->control.hw_key->icv_len;
2281 ath_assign_seq(ath9k_hw_common(sc->sc_ah), skb);
2283 if ((vif && vif->type != NL80211_IFTYPE_AP &&
2284 vif->type != NL80211_IFTYPE_AP_VLAN) ||
2285 !ieee80211_is_data(hdr->frame_control))
2286 info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
2288 /* Add the padding after the header if this is not already done */
2289 padpos = ieee80211_hdrlen(hdr->frame_control);
2290 padsize = padpos & 3;
2291 if (padsize && skb->len > padpos) {
2292 if (skb_headroom(skb) < padsize)
2295 skb_push(skb, padsize);
2296 memmove(skb->data, skb->data + padsize, padpos);
2299 setup_frame_info(hw, sta, skb, frmlen);
2304 /* Upon failure caller should free skb */
2305 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
2306 struct ath_tx_control *txctl)
2308 struct ieee80211_hdr *hdr;
2309 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2310 struct ieee80211_sta *sta = txctl->sta;
2311 struct ieee80211_vif *vif = info->control.vif;
2312 struct ath_frame_info *fi = get_frame_info(skb);
2313 struct ath_vif *avp = NULL;
2314 struct ath_softc *sc = hw->priv;
2315 struct ath_txq *txq = txctl->txq;
2316 struct ath_atx_tid *tid = NULL;
2318 bool queue, skip_uapsd = false, ps_resp;
2322 avp = (void *)vif->drv_priv;
2324 if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
2325 txctl->force_channel = true;
2327 ps_resp = !!(info->control.flags & IEEE80211_TX_CTRL_PS_RESPONSE);
2329 ret = ath_tx_prepare(hw, skb, txctl);
2333 hdr = (struct ieee80211_hdr *) skb->data;
2335 * At this point, the vif, hw_key and sta pointers in the tx control
2336 * info are no longer valid (overwritten by the ath_frame_info data.
2339 q = skb_get_queue_mapping(skb);
2341 ath_txq_lock(sc, txq);
2342 if (txq == sc->tx.txq_map[q]) {
2344 if (++txq->pending_frames > sc->tx.txq_max_pending[q] &&
2346 if (ath9k_is_chanctx_enabled())
2347 ieee80211_stop_queue(sc->hw, info->hw_queue);
2349 ieee80211_stop_queue(sc->hw, q);
2350 txq->stopped = true;
2354 queue = ieee80211_is_data_present(hdr->frame_control);
2356 /* Force queueing of all frames that belong to a virtual interface on
2357 * a different channel context, to ensure that they are sent on the
2360 if (((avp && avp->chanctx != sc->cur_chan) ||
2361 sc->cur_chan->stopped) && !txctl->force_channel) {
2363 txctl->an = &avp->mcast_node;
2368 if (txctl->an && queue)
2369 tid = ath_get_skb_tid(sc, txctl->an, skb);
2371 if (!skip_uapsd && ps_resp) {
2372 ath_txq_unlock(sc, txq);
2373 txq = sc->tx.uapsdq;
2374 ath_txq_lock(sc, txq);
2375 } else if (txctl->an && queue) {
2376 WARN_ON(tid->ac->txq != txctl->txq);
2378 if (info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
2379 tid->ac->clear_ps_filter = true;
2382 * Add this frame to software queue for scheduling later
2385 TX_STAT_INC(txq->axq_qnum, a_queued_sw);
2386 __skb_queue_tail(&tid->buf_q, skb);
2387 if (!txctl->an->sleeping)
2388 ath_tx_queue_tid(sc, txq, tid);
2390 ath_txq_schedule(sc, txq);
2394 bf = ath_tx_setup_buffer(sc, txq, tid, skb);
2396 ath_txq_skb_done(sc, txq, skb);
2398 dev_kfree_skb_any(skb);
2400 ieee80211_free_txskb(sc->hw, skb);
2404 bf->bf_state.bfs_paprd = txctl->paprd;
2407 bf->bf_state.bfs_paprd_timestamp = jiffies;
2409 ath_set_rates(vif, sta, bf);
2410 ath_tx_send_normal(sc, txq, tid, skb);
2413 ath_txq_unlock(sc, txq);
2418 void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2419 struct sk_buff *skb)
2421 struct ath_softc *sc = hw->priv;
2422 struct ath_tx_control txctl = {
2423 .txq = sc->beacon.cabq
2425 struct ath_tx_info info = {};
2426 struct ieee80211_hdr *hdr;
2427 struct ath_buf *bf_tail = NULL;
2434 sc->cur_chan->beacon.beacon_interval * 1000 *
2435 sc->cur_chan->beacon.dtim_period / ATH_BCBUF;
2438 struct ath_frame_info *fi = get_frame_info(skb);
2440 if (ath_tx_prepare(hw, skb, &txctl))
2443 bf = ath_tx_setup_buffer(sc, txctl.txq, NULL, skb);
2448 ath_set_rates(vif, NULL, bf);
2449 ath_buf_set_rate(sc, bf, &info, fi->framelen, false);
2450 duration += info.rates[0].PktDuration;
2452 bf_tail->bf_next = bf;
2454 list_add_tail(&bf->list, &bf_q);
2458 if (duration > max_duration)
2461 skb = ieee80211_get_buffered_bc(hw, vif);
2465 ieee80211_free_txskb(hw, skb);
2467 if (list_empty(&bf_q))
2470 bf = list_first_entry(&bf_q, struct ath_buf, list);
2471 hdr = (struct ieee80211_hdr *) bf->bf_mpdu->data;
2473 if (hdr->frame_control & IEEE80211_FCTL_MOREDATA) {
2474 hdr->frame_control &= ~IEEE80211_FCTL_MOREDATA;
2475 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
2476 sizeof(*hdr), DMA_TO_DEVICE);
2479 ath_txq_lock(sc, txctl.txq);
2480 ath_tx_fill_desc(sc, bf, txctl.txq, 0);
2481 ath_tx_txqaddbuf(sc, txctl.txq, &bf_q, false);
2482 TX_STAT_INC(txctl.txq->axq_qnum, queued);
2483 ath_txq_unlock(sc, txctl.txq);
2490 static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
2491 int tx_flags, struct ath_txq *txq)
2493 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2494 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2495 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
2496 int padpos, padsize;
2497 unsigned long flags;
2499 ath_dbg(common, XMIT, "TX complete: skb: %p\n", skb);
2501 if (sc->sc_ah->caldata)
2502 set_bit(PAPRD_PACKET_SENT, &sc->sc_ah->caldata->cal_flags);
2504 if (!(tx_flags & ATH_TX_ERROR)) {
2505 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
2506 tx_info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
2508 tx_info->flags |= IEEE80211_TX_STAT_ACK;
2511 padpos = ieee80211_hdrlen(hdr->frame_control);
2512 padsize = padpos & 3;
2513 if (padsize && skb->len>padpos+padsize) {
2515 * Remove MAC header padding before giving the frame back to
2518 memmove(skb->data + padsize, skb->data, padpos);
2519 skb_pull(skb, padsize);
2522 spin_lock_irqsave(&sc->sc_pm_lock, flags);
2523 if ((sc->ps_flags & PS_WAIT_FOR_TX_ACK) && !txq->axq_depth) {
2524 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
2526 "Going back to sleep after having received TX status (0x%lx)\n",
2527 sc->ps_flags & (PS_WAIT_FOR_BEACON |
2529 PS_WAIT_FOR_PSPOLL_DATA |
2530 PS_WAIT_FOR_TX_ACK));
2532 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
2534 __skb_queue_tail(&txq->complete_q, skb);
2535 ath_txq_skb_done(sc, txq, skb);
2538 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
2539 struct ath_txq *txq, struct list_head *bf_q,
2540 struct ath_tx_status *ts, int txok)
2542 struct sk_buff *skb = bf->bf_mpdu;
2543 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2544 unsigned long flags;
2548 tx_flags |= ATH_TX_ERROR;
2550 if (ts->ts_status & ATH9K_TXERR_FILT)
2551 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
2553 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
2554 bf->bf_buf_addr = 0;
2556 goto skip_tx_complete;
2558 if (bf->bf_state.bfs_paprd) {
2559 if (time_after(jiffies,
2560 bf->bf_state.bfs_paprd_timestamp +
2561 msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
2562 dev_kfree_skb_any(skb);
2564 complete(&sc->paprd_complete);
2566 ath_debug_stat_tx(sc, bf, ts, txq, tx_flags);
2567 ath_tx_complete(sc, skb, tx_flags, txq);
2570 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
2571 * accidentally reference it later.
2576 * Return the list of ath_buf of this mpdu to free queue
2578 spin_lock_irqsave(&sc->tx.txbuflock, flags);
2579 list_splice_tail_init(bf_q, &sc->tx.txbuf);
2580 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
2583 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
2584 struct ath_tx_status *ts, int nframes, int nbad,
2587 struct sk_buff *skb = bf->bf_mpdu;
2588 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
2589 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
2590 struct ieee80211_hw *hw = sc->hw;
2591 struct ath_hw *ah = sc->sc_ah;
2595 tx_info->status.ack_signal = ts->ts_rssi;
2597 tx_rateindex = ts->ts_rateindex;
2598 WARN_ON(tx_rateindex >= hw->max_rates);
2600 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
2601 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
2603 BUG_ON(nbad > nframes);
2605 tx_info->status.ampdu_len = nframes;
2606 tx_info->status.ampdu_ack_len = nframes - nbad;
2608 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
2609 (tx_info->flags & IEEE80211_TX_CTL_NO_ACK) == 0) {
2611 * If an underrun error is seen assume it as an excessive
2612 * retry only if max frame trigger level has been reached
2613 * (2 KB for single stream, and 4 KB for dual stream).
2614 * Adjust the long retry as if the frame was tried
2615 * hw->max_rate_tries times to affect how rate control updates
2616 * PER for the failed rate.
2617 * In case of congestion on the bus penalizing this type of
2618 * underruns should help hardware actually transmit new frames
2619 * successfully by eventually preferring slower rates.
2620 * This itself should also alleviate congestion on the bus.
2622 if (unlikely(ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
2623 ATH9K_TX_DELIM_UNDERRUN)) &&
2624 ieee80211_is_data(hdr->frame_control) &&
2625 ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
2626 tx_info->status.rates[tx_rateindex].count =
2630 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
2631 tx_info->status.rates[i].count = 0;
2632 tx_info->status.rates[i].idx = -1;
2635 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
2638 static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
2640 struct ath_hw *ah = sc->sc_ah;
2641 struct ath_common *common = ath9k_hw_common(ah);
2642 struct ath_buf *bf, *lastbf, *bf_held = NULL;
2643 struct list_head bf_head;
2644 struct ath_desc *ds;
2645 struct ath_tx_status ts;
2648 ath_dbg(common, QUEUE, "tx queue %d (%x), link %p\n",
2649 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2652 ath_txq_lock(sc, txq);
2654 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
2657 if (list_empty(&txq->axq_q)) {
2658 txq->axq_link = NULL;
2659 ath_txq_schedule(sc, txq);
2662 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2665 * There is a race condition that a BH gets scheduled
2666 * after sw writes TxE and before hw re-load the last
2667 * descriptor to get the newly chained one.
2668 * Software must keep the last DONE descriptor as a
2669 * holding descriptor - software does so by marking
2670 * it with the STALE flag.
2673 if (bf->bf_state.stale) {
2675 if (list_is_last(&bf_held->list, &txq->axq_q))
2678 bf = list_entry(bf_held->list.next, struct ath_buf,
2682 lastbf = bf->bf_lastbf;
2683 ds = lastbf->bf_desc;
2685 memset(&ts, 0, sizeof(ts));
2686 status = ath9k_hw_txprocdesc(ah, ds, &ts);
2687 if (status == -EINPROGRESS)
2690 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2693 * Remove ath_buf's of the same transmit unit from txq,
2694 * however leave the last descriptor back as the holding
2695 * descriptor for hw.
2697 lastbf->bf_state.stale = true;
2698 INIT_LIST_HEAD(&bf_head);
2699 if (!list_is_singular(&lastbf->list))
2700 list_cut_position(&bf_head,
2701 &txq->axq_q, lastbf->list.prev);
2704 list_del(&bf_held->list);
2705 ath_tx_return_buffer(sc, bf_held);
2708 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2710 ath_txq_unlock_complete(sc, txq);
2713 void ath_tx_tasklet(struct ath_softc *sc)
2715 struct ath_hw *ah = sc->sc_ah;
2716 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1) & ah->intr_txqs;
2719 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2720 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2721 ath_tx_processq(sc, &sc->tx.txq[i]);
2725 void ath_tx_edma_tasklet(struct ath_softc *sc)
2727 struct ath_tx_status ts;
2728 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2729 struct ath_hw *ah = sc->sc_ah;
2730 struct ath_txq *txq;
2731 struct ath_buf *bf, *lastbf;
2732 struct list_head bf_head;
2733 struct list_head *fifo_list;
2737 if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
2740 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
2741 if (status == -EINPROGRESS)
2743 if (status == -EIO) {
2744 ath_dbg(common, XMIT, "Error processing tx status\n");
2748 /* Process beacon completions separately */
2749 if (ts.qid == sc->beacon.beaconq) {
2750 sc->beacon.tx_processed = true;
2751 sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
2753 if (ath9k_is_chanctx_enabled()) {
2754 ath_chanctx_event(sc, NULL,
2755 ATH_CHANCTX_EVENT_BEACON_SENT);
2758 ath9k_csa_update(sc);
2762 txq = &sc->tx.txq[ts.qid];
2764 ath_txq_lock(sc, txq);
2766 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2768 fifo_list = &txq->txq_fifo[txq->txq_tailidx];
2769 if (list_empty(fifo_list)) {
2770 ath_txq_unlock(sc, txq);
2774 bf = list_first_entry(fifo_list, struct ath_buf, list);
2775 if (bf->bf_state.stale) {
2776 list_del(&bf->list);
2777 ath_tx_return_buffer(sc, bf);
2778 bf = list_first_entry(fifo_list, struct ath_buf, list);
2781 lastbf = bf->bf_lastbf;
2783 INIT_LIST_HEAD(&bf_head);
2784 if (list_is_last(&lastbf->list, fifo_list)) {
2785 list_splice_tail_init(fifo_list, &bf_head);
2786 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2788 if (!list_empty(&txq->axq_q)) {
2789 struct list_head bf_q;
2791 INIT_LIST_HEAD(&bf_q);
2792 txq->axq_link = NULL;
2793 list_splice_tail_init(&txq->axq_q, &bf_q);
2794 ath_tx_txqaddbuf(sc, txq, &bf_q, true);
2797 lastbf->bf_state.stale = true;
2799 list_cut_position(&bf_head, fifo_list,
2803 ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
2804 ath_txq_unlock_complete(sc, txq);
2812 static int ath_txstatus_setup(struct ath_softc *sc, int size)
2814 struct ath_descdma *dd = &sc->txsdma;
2815 u8 txs_len = sc->sc_ah->caps.txs_len;
2817 dd->dd_desc_len = size * txs_len;
2818 dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
2819 &dd->dd_desc_paddr, GFP_KERNEL);
2826 static int ath_tx_edma_init(struct ath_softc *sc)
2830 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2832 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2833 sc->txsdma.dd_desc_paddr,
2834 ATH_TXSTATUS_RING_SIZE);
2839 int ath_tx_init(struct ath_softc *sc, int nbufs)
2841 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2844 spin_lock_init(&sc->tx.txbuflock);
2846 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2850 "Failed to allocate tx descriptors: %d\n", error);
2854 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2855 "beacon", ATH_BCBUF, 1, 1);
2858 "Failed to allocate beacon descriptors: %d\n", error);
2862 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2864 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2865 error = ath_tx_edma_init(sc);
2870 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2872 struct ath_atx_tid *tid;
2873 struct ath_atx_ac *ac;
2876 for (tidno = 0, tid = &an->tid[tidno];
2877 tidno < IEEE80211_NUM_TIDS;
2881 tid->seq_start = tid->seq_next = 0;
2882 tid->baw_size = WME_MAX_BA;
2883 tid->baw_head = tid->baw_tail = 0;
2885 tid->active = false;
2886 __skb_queue_head_init(&tid->buf_q);
2887 __skb_queue_head_init(&tid->retry_q);
2888 acno = TID_TO_WME_AC(tidno);
2889 tid->ac = &an->ac[acno];
2892 for (acno = 0, ac = &an->ac[acno];
2893 acno < IEEE80211_NUM_ACS; acno++, ac++) {
2895 ac->clear_ps_filter = true;
2896 ac->txq = sc->tx.txq_map[acno];
2897 INIT_LIST_HEAD(&ac->tid_q);
2901 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2903 struct ath_atx_ac *ac;
2904 struct ath_atx_tid *tid;
2905 struct ath_txq *txq;
2908 for (tidno = 0, tid = &an->tid[tidno];
2909 tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
2914 ath_txq_lock(sc, txq);
2917 list_del(&tid->list);
2922 list_del(&ac->list);
2923 tid->ac->sched = false;
2926 ath_tid_drain(sc, txq, tid);
2927 tid->active = false;
2929 ath_txq_unlock(sc, txq);
2933 #ifdef CONFIG_ATH9K_TX99
2935 int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
2936 struct ath_tx_control *txctl)
2938 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2939 struct ath_frame_info *fi = get_frame_info(skb);
2940 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2942 int padpos, padsize;
2944 padpos = ieee80211_hdrlen(hdr->frame_control);
2945 padsize = padpos & 3;
2947 if (padsize && skb->len > padpos) {
2948 if (skb_headroom(skb) < padsize) {
2949 ath_dbg(common, XMIT,
2950 "tx99 padding failed\n");
2954 skb_push(skb, padsize);
2955 memmove(skb->data, skb->data + padsize, padpos);
2958 fi->keyix = ATH9K_TXKEYIX_INVALID;
2959 fi->framelen = skb->len + FCS_LEN;
2960 fi->keytype = ATH9K_KEY_TYPE_CLEAR;
2962 bf = ath_tx_setup_buffer(sc, txctl->txq, NULL, skb);
2964 ath_dbg(common, XMIT, "tx99 buffer setup failed\n");
2968 ath_set_rates(sc->tx99_vif, NULL, bf);
2970 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, bf->bf_daddr);
2971 ath9k_hw_tx99_start(sc->sc_ah, txctl->txq->axq_qnum);
2973 ath_tx_send_normal(sc, txctl->txq, NULL, skb);
2978 #endif /* CONFIG_ATH9K_TX99 */