]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/XPEDITE5370.h
Merge branch 'master' of git://git.denx.de/u-boot-ti
[karo-tx-uboot.git] / include / configs / XPEDITE5370.h
1 /*
2  * Copyright 2008 Extreme Engineering Solutions, Inc.
3  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  */
23
24 /*
25  * xpedite5370 board configuration file
26  */
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29
30 /*
31  * High Level Configuration Options
32  */
33 #define CONFIG_BOOKE            1       /* BOOKE */
34 #define CONFIG_E500             1       /* BOOKE e500 family */
35 #define CONFIG_MPC85xx          1       /* MPC8540/60/55/41/48 */
36 #define CONFIG_MPC8572          1
37 #define CONFIG_XPEDITE5370      1
38 #define CONFIG_SYS_BOARD_NAME   "XPedite5370"
39 #define CONFIG_BOARD_EARLY_INIT_R       /* Call board_pre_init */
40
41 #define CONFIG_PCI              1       /* Enable PCI/PCIE */
42 #define CONFIG_PCI_PNP          1       /* do pci plug-and-play */
43 #define CONFIG_PCI_SCAN_SHOW    1       /* show pci devices on startup */
44 #define CONFIG_PCIE1            1       /* PCIE controler 1 */
45 #define CONFIG_PCIE2            1       /* PCIE controler 2 */
46 #define CONFIG_FSL_PCI_INIT     1       /* Use common FSL init code */
47 #define CONFIG_SYS_PCI_64BIT    1       /* enable 64-bit PCI resources */
48 #define CONFIG_FSL_PCIE_RESET   1       /* need PCIe reset errata */
49 #define CONFIG_FSL_LAW          1       /* Use common FSL init code */
50 #define CONFIG_FSL_ELBC         1
51
52 /*
53  * Multicore config
54  */
55 #define CONFIG_MP
56 #define CONFIG_BPTR_VIRT_ADDR   0xee000000      /* virt boot page address */
57 #define CONFIG_MPC8xxx_DISABLE_BPTR             /* Don't leave BPTR enabled */
58
59 /*
60  * DDR config
61  */
62 #define CONFIG_FSL_DDR2
63 #undef CONFIG_FSL_DDR_INTERACTIVE
64 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
65 #define CONFIG_DDR_SPD
66 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
67 #define SPD_EEPROM_ADDRESS1             0x54    /* Both channels use the */
68 #define SPD_EEPROM_ADDRESS2             0x54    /* same SPD data         */
69 #define SPD_EEPROM_OFFSET               0x200   /* OFFSET of SPD in EEPROM */
70 #define CONFIG_NUM_DDR_CONTROLLERS      2
71 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
72 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
73 #define CONFIG_DDR_ECC
74 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
75 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000 /* DDR is system memory*/
76 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
77 #define CONFIG_VERY_BIG_RAM
78
79 #ifndef __ASSEMBLY__
80 extern unsigned long get_board_sys_clk(unsigned long dummy);
81 extern unsigned long get_board_ddr_clk(unsigned long dummy);
82 #endif
83
84 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0) /* sysclk for MPC85xx */
85 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk(0) /* ddrclk for MPC85xx */
86
87 /*
88  * These can be toggled for performance analysis, otherwise use default.
89  */
90 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
91 #define CONFIG_BTB                      /* toggle branch predition */
92 #define CONFIG_ENABLE_36BIT_PHYS        1
93
94 /*
95  * Base addresses -- Note these are effective addresses where the
96  * actual resources get mapped (not physical addresses)
97  */
98 #define CONFIG_SYS_CCSRBAR_DEFAULT      0xff700000      /* CCSRBAR Default */
99 #define CONFIG_SYS_CCSRBAR              0xef000000      /* relocated CCSRBAR */
100 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR      /* physical addr of CCSRBAR */
101 #define CONFIG_SYS_IMMR         CONFIG_SYS_CCSRBAR      /* PQII uses CONFIG_SYS_IMMR */
102 #define CONFIG_SYS_PCIE1_ADDR           (CONFIG_SYS_CCSRBAR + 0xa000)
103 #define CONFIG_SYS_PCIE2_ADDR           (CONFIG_SYS_CCSRBAR + 0x9000)
104
105 /*
106  * Diagnostics
107  */
108 #define CONFIG_SYS_ALT_MEMTEST
109 #define CONFIG_SYS_MEMTEST_START        0x10000000
110 #define CONFIG_SYS_MEMTEST_END          0x20000000
111
112 /*
113  * Memory map
114  * 0x0000_0000  0x7fff_ffff     DDR                     2G Cacheable
115  * 0x8000_0000  0xbfff_ffff     PCIe1 Mem               1G non-cacheable
116  * 0xc000_0000  0xcfff_ffff     PCIe2 Mem               256M non-cacheable
117  * 0xe000_0000  0xe7ff_ffff     SRAM/SSRAM/L1 Cache     128M non-cacheable
118  * 0xe800_0000  0xe87f_ffff     PCIe1 IO                8M non-cacheable
119  * 0xe880_0000  0xe8ff_ffff     PCIe2 IO                8M non-cacheable
120  * 0xee00_0000  0xee00_ffff     Boot page translation   4K non-cacheable
121  * 0xef00_0000  0xef0f_ffff     CCSR/IMMR               1M non-cacheable
122  * 0xef80_0000  0xef8f_ffff     NAND Flash              1M non-cacheable
123  * 0xf000_0000  0xf7ff_ffff     NOR Flash 2             128M non-cacheable
124  * 0xf800_0000  0xffff_ffff     NOR Flash 1             128M non-cacheable
125  */
126
127 #define CONFIG_SYS_LBC_LCRR     (LCRR_CLKDIV_8 | LCRR_EADC_3)
128
129 /*
130  * NAND flash configuration
131  */
132 #define CONFIG_SYS_NAND_BASE            0xef800000
133 #define CONFIG_SYS_NAND_BASE2           0xef840000 /* Unused at this time */
134 #define CONFIG_SYS_NAND_BASE_LIST       {CONFIG_SYS_NAND_BASE, \
135                                          CONFIG_SYS_NAND_BASE2}
136 #define CONFIG_SYS_MAX_NAND_DEVICE      2
137 #define CONFIG_MTD_NAND_VERIFY_WRITE
138 #define CONFIG_SYS_NAND_QUIET_TEST      /* 2nd NAND flash not always populated */
139 #define CONFIG_NAND_FSL_ELBC
140
141 /*
142  * NOR flash configuration
143  */
144 #define CONFIG_SYS_FLASH_BASE           0xf8000000
145 #define CONFIG_SYS_FLASH_BASE2          0xf0000000
146 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
147 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
148 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
149 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
150 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
151 #define CONFIG_FLASH_CFI_DRIVER
152 #define CONFIG_SYS_FLASH_CFI
153 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
154 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST       { {0xfff40000, 0xc0000}, \
155                                                   {0xf7f40000, 0xc0000} }
156 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE       /* start of monitor */
157
158 /*
159  * Chip select configuration
160  */
161 /* NOR Flash 0 on CS0 */
162 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE  | \
163                                  BR_PS_16               | \
164                                  BR_V)
165 #define CONFIG_SYS_OR0_PRELIM   (OR_AM_128MB            | \
166                                  OR_GPCM_CSNT           | \
167                                  OR_GPCM_XACS           | \
168                                  OR_GPCM_ACS_DIV2       | \
169                                  OR_GPCM_SCY_8          | \
170                                  OR_GPCM_TRLX           | \
171                                  OR_GPCM_EHTR           | \
172                                  OR_GPCM_EAD)
173
174 /* NOR Flash 1 on CS1 */
175 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FLASH_BASE2 | \
176                                  BR_PS_16               | \
177                                  BR_V)
178 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_OR0_PRELIM
179
180 /* NAND flash on CS2 */
181 #define CONFIG_SYS_BR2_PRELIM   (CONFIG_SYS_NAND_BASE   | \
182                                  (2<<BR_DECC_SHIFT)     | \
183                                  BR_PS_8                | \
184                                  BR_MS_FCM              | \
185                                  BR_V)
186
187 /* NAND flash on CS2 */
188 #define CONFIG_SYS_OR2_PRELIM   (OR_AM_256KB    | \
189                                  OR_FCM_PGS     | \
190                                  OR_FCM_CSCT    | \
191                                  OR_FCM_CST     | \
192                                  OR_FCM_CHT     | \
193                                  OR_FCM_SCY_1   | \
194                                  OR_FCM_TRLX    | \
195                                  OR_FCM_EHTR)
196
197 /* NAND flash on CS3 */
198 #define CONFIG_SYS_BR3_PRELIM   (CONFIG_SYS_NAND_BASE2  | \
199                                  (2<<BR_DECC_SHIFT)     | \
200                                  BR_PS_8                | \
201                                  BR_MS_FCM              | \
202                                  BR_V)
203 #define CONFIG_SYS_OR3_PRELIM   CONFIG_SYS_OR2_PRELIM
204
205 /*
206  * Use L1 as initial stack
207  */
208 #define CONFIG_SYS_INIT_RAM_LOCK        1
209 #define CONFIG_SYS_INIT_RAM_ADDR        0xe0000000
210 #define CONFIG_SYS_INIT_RAM_END         0x00004000
211
212 #define CONFIG_SYS_GBL_DATA_SIZE        128     /* num bytes initial data */
213 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
214 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
215
216 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)    /* Reserve 512 KB for Mon */
217 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc */
218
219 /*
220  * Serial Port
221  */
222 #define CONFIG_CONS_INDEX               1
223 #define CONFIG_SYS_NS16550
224 #define CONFIG_SYS_NS16550_SERIAL
225 #define CONFIG_SYS_NS16550_REG_SIZE     1
226 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
227 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
228 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
229 #define CONFIG_SYS_BAUDRATE_TABLE       \
230         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
231 #define CONFIG_BAUDRATE                 115200
232 #define CONFIG_LOADS_ECHO               1       /* echo on for serial download */
233 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
234
235 /*
236  * Use the HUSH parser
237  */
238 #define CONFIG_SYS_HUSH_PARSER
239 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
240
241 /*
242  * Pass open firmware flat tree
243  */
244 #define CONFIG_OF_LIBFDT                1
245 #define CONFIG_OF_BOARD_SETUP           1
246 #define CONFIG_OF_STDOUT_VIA_ALIAS      1
247
248 /*
249  * I2C
250  */
251 #define CONFIG_FSL_I2C                          /* Use FSL common I2C driver */
252 #define CONFIG_HARD_I2C                         /* I2C with hardware support */
253 #define CONFIG_SYS_I2C_SPEED            400000  /* I2C speed and slave address */
254 #define CONFIG_SYS_I2C_SLAVE            0x7F
255 #define CONFIG_SYS_I2C_OFFSET           0x3000
256 #define CONFIG_SYS_I2C2_OFFSET          0x3100
257 #define CONFIG_I2C_MULTI_BUS
258
259 /* PEX8518 slave I2C interface */
260 #define CONFIG_SYS_I2C_PEX8518_ADDR     0x70
261
262 /* I2C DS1631 temperature sensor */
263 #define CONFIG_SYS_I2C_DS1621_ADDR      0x48
264 #define CONFIG_DTT_DS1621
265 #define CONFIG_DTT_SENSORS              { 0 }
266
267 /* I2C EEPROM - AT24C128B */
268 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x54
269 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
270 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6       /* 64 byte pages */
271 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10      /* take up to 10 msec */
272
273 /* I2C RTC */
274 #define CONFIG_RTC_M41T11               1
275 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
276 #define CONFIG_SYS_M41T11_BASE_YEAR     2000
277
278 /* GPIO/EEPROM/SRAM */
279 #define CONFIG_DS4510
280 #define CONFIG_SYS_I2C_DS4510_ADDR      0x51
281
282 /* GPIO */
283 #define CONFIG_PCA953X
284 #define CONFIG_SYS_I2C_PCA953X_ADDR0    0x18
285 #define CONFIG_SYS_I2C_PCA953X_ADDR1    0x1c
286 #define CONFIG_SYS_I2C_PCA953X_ADDR2    0x1e
287 #define CONFIG_SYS_I2C_PCA953X_ADDR3    0x1f
288 #define CONFIG_SYS_I2C_PCA953X_ADDR     CONFIG_SYS_I2C_PCA953X_ADDR0
289
290 /*
291  * PU = pulled high, PD = pulled low
292  * I = input, O = output, IO = input/output
293  */
294 /* PCA9557 @ 0x18*/
295 #define CONFIG_SYS_PCA953X_C0_SER0_EN           0x01 /* PU; UART0 enable (1: enabled) */
296 #define CONFIG_SYS_PCA953X_C0_SER0_MODE         0x02 /* PU; UART0 serial mode select */
297 #define CONFIG_SYS_PCA953X_C0_SER1_EN           0x04 /* PU; UART1 enable (1: enabled) */
298 #define CONFIG_SYS_PCA953X_C0_SER1_MODE         0x08 /* PU; UART1 serial mode select */
299 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS     0x10 /* PU; Boot flash CS select */
300 #define CONFIG_SYS_PCA953X_NVM_WP               0x20 /* PU; Set to 0 to enable NVM writing */
301 #define CONFIG_SYS_PCA953X_C0_VCORE_VID2        0x40 /* VID2 of ISL6262 */
302 #define CONFIG_SYS_PCA953X_C0_VCORE_VID3        0x80 /* VID3 of ISL6262 */
303
304 /* PCA9557 @ 0x1c*/
305 #define CONFIG_SYS_PCA953X_XMC0_ROOT0           0x01 /* PU; Low if XMC is RC */
306 #define CONFIG_SYS_PCA953X_XMC0_MVMR0           0x02 /* XMC EEPROM write protect */
307 #define CONFIG_SYS_PCA953X_XMC0_WAKE            0x04 /* PU; XMC wake */
308 #define CONFIG_SYS_PCA953X_XMC0_BIST            0x08 /* PU; XMC built in self test */
309 #define CONFIG_SYS_PCA953X_XMC_PRESENT          0x10 /* PU; Low if XMC module installed */
310 #define CONFIG_SYS_PCA953X_PMC_PRESENT          0x20 /* PU; Low if PMC module installed */
311 #define CONFIG_SYS_PCA953X_PMC0_MONARCH         0x40 /* PMC monarch mode enable */
312 #define CONFIG_SYS_PCA953X_PMC0_EREADY          0x80 /* PU; PMC PCI eready */
313
314 /* PCA9557 @ 0x1e*/
315 #define CONFIG_SYS_PCA953X_P0_GA0               0x01 /* PU; VPX Geographical address */
316 #define CONFIG_SYS_PCA953X_P0_GA1               0x02 /* PU; VPX Geographical address */
317 #define CONFIG_SYS_PCA953X_P0_GA2               0x04 /* PU; VPX Geographical address */
318 #define CONFIG_SYS_PCA953X_P0_GA3               0x08 /* PU; VPX Geographical address */
319 #define CONFIG_SYS_PCA953X_P0_GA4               0x10 /* PU; VPX Geographical address */
320 #define CONFIG_SYS_PCA953X_P0_GAP               0x20 /* PU; tied to VPX P0.GAP */
321 #define CONFIG_SYS_PCA953X_P1_SYSEN             0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
322
323 /* PCA9557 @ 0x1f */
324 #define CONFIG_SYS_PCA953X_GPIO_VPX0            0x01 /* PU */
325 #define CONFIG_SYS_PCA953X_GPIO_VPX1            0x02 /* PU */
326 #define CONFIG_SYS_PCA953X_GPIO_VPX2            0x04 /* PU */
327 #define CONFIG_SYS_PCA953X_GPIO_VPX3            0x08 /* PU */
328 #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL        0x10 /* PD; I2C master source for FRU SEEPROM */
329
330 /*
331  * General PCI
332  * Memory space is mapped 1-1, but I/O space must start from 0.
333  */
334 /* PCIE1 - VPX P1 */
335 #define CONFIG_SYS_PCIE1_MEM_BASE       0x80000000
336 #define CONFIG_SYS_PCIE1_MEM_PHYS       CONFIG_SYS_PCIE1_MEM_BASE
337 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x40000000      /* 1G */
338 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
339 #define CONFIG_SYS_PCIE1_IO_PHYS        0xe8000000
340 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000      /* 8M */
341
342 /* PCIE2 - PEX8518 */
343 #define CONFIG_SYS_PCIE2_MEM_BASE       0xc0000000
344 #define CONFIG_SYS_PCIE2_MEM_PHYS       CONFIG_SYS_PCIE2_MEM_BASE
345 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000      /* 256M */
346 #define CONFIG_SYS_PCIE2_IO_BASE        0x00000000
347 #define CONFIG_SYS_PCIE2_IO_PHYS        0xe8800000
348 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00800000      /* 8M */
349
350 /*
351  * Networking options
352  */
353 #define CONFIG_TSEC_ENET                /* tsec ethernet support */
354 #define CONFIG_PHY_GIGE         1       /* Include GbE speed/duplex detection */
355 #define CONFIG_NET_MULTI        1
356 #define CONFIG_TSEC_TBI
357 #define CONFIG_MII              1       /* MII PHY management */
358 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
359 #define CONFIG_ETHPRIME         "eTSEC2"
360
361 #define CONFIG_TSEC1            1
362 #define CONFIG_TSEC1_NAME       "eTSEC1"
363 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
364 #define TSEC1_PHY_ADDR          1
365 #define TSEC1_PHYIDX            0
366 #define CONFIG_HAS_ETH0
367
368 #define CONFIG_TSEC2            1
369 #define CONFIG_TSEC2_NAME       "eTSEC2"
370 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
371 #define TSEC2_PHY_ADDR          2
372 #define TSEC2_PHYIDX            0
373 #define CONFIG_HAS_ETH1
374
375 /*
376  * Command configuration.
377  */
378 #include <config_cmd_default.h>
379
380 #define CONFIG_CMD_ASKENV
381 #define CONFIG_CMD_DATE
382 #define CONFIG_CMD_DHCP
383 #define CONFIG_CMD_DS4510
384 #define CONFIG_CMD_DS4510_INFO
385 #define CONFIG_CMD_DTT
386 #define CONFIG_CMD_EEPROM
387 #define CONFIG_CMD_ELF
388 #define CONFIG_CMD_FLASH
389 #define CONFIG_CMD_I2C
390 #define CONFIG_CMD_JFFS2
391 #define CONFIG_CMD_MII
392 #define CONFIG_CMD_NAND
393 #define CONFIG_CMD_NET
394 #define CONFIG_CMD_PCA953X
395 #define CONFIG_CMD_PCA953X_INFO
396 #define CONFIG_CMD_PCI
397 #define CONFIG_CMD_PING
398 #define CONFIG_CMD_SAVEENV
399 #define CONFIG_CMD_SNTP
400 #define CONFIG_CMD_REGINFO
401
402 /*
403  * Miscellaneous configurable options
404  */
405 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
406 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
407 #define CONFIG_SYS_PROMPT       "=> "           /* Monitor Command Prompt */
408 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
409 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
410 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
411 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size */
412 #define CONFIG_SYS_HZ           1000            /* decrementer freq: 1ms ticks */
413 #define CONFIG_CMDLINE_EDITING  1               /* add command line history     */
414 #define CONFIG_LOADADDR         0x1000000       /* default location for tftp and bootm */
415 #define CONFIG_BOOTDELAY        3               /* -1 disables auto-boot */
416 #define CONFIG_PANIC_HANG                       /* do not reset board on panic */
417 #define CONFIG_PREBOOT                          /* enable preboot variable */
418 #define CONFIG_FIT              1
419 #define CONFIG_FIT_VERBOSE      1
420 #define CONFIG_INTEGRITY                        /* support booting INTEGRITY OS */
421
422 /*
423  * For booting Linux, the board info and command line data
424  * have to be in the first 16 MB of memory, since this is
425  * the maximum mapped by the Linux kernel during initialization.
426  */
427 #define CONFIG_SYS_BOOTMAPSZ    (16 << 20)      /* Initial Memory map for Linux*/
428 #define CONFIG_SYS_BOOTM_LEN    (16 << 20)      /* Increase max gunzip size */
429
430 /*
431  * Boot Flags
432  */
433 #define BOOTFLAG_COLD           0x01            /* Normal Power-On: Boot from FLASH */
434 #define BOOTFLAG_WARM           0x02            /* Software reboot */
435
436 /*
437  * Environment Configuration
438  */
439 #define CONFIG_ENV_IS_IN_FLASH  1
440 #define CONFIG_ENV_SECT_SIZE    0x20000         /* 128k (one sector) for env */
441 #define CONFIG_ENV_SIZE         0x8000
442 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
443
444 /*
445  * Flash memory map:
446  * fff80000 - ffffffff     Pri U-Boot (512 KB)
447  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
448  * fff00000 - fff3ffff     Pri FDT (256KB)
449  * fef00000 - ffefffff     Pri OS image (16MB)
450  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
451  *
452  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
453  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
454  * f7f00000 - f7f3ffff     Sec FDT (256KB)
455  * f6f00000 - f7efffff     Sec OS image (16MB)
456  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
457  */
458 #define CONFIG_UBOOT1_ENV_ADDR  MK_STR(0xfff80000)
459 #define CONFIG_UBOOT2_ENV_ADDR  MK_STR(0xf7f80000)
460 #define CONFIG_FDT1_ENV_ADDR    MK_STR(0xfff00000)
461 #define CONFIG_FDT2_ENV_ADDR    MK_STR(0xf7f00000)
462 #define CONFIG_OS1_ENV_ADDR     MK_STR(0xfef00000)
463 #define CONFIG_OS2_ENV_ADDR     MK_STR(0xf6f00000)
464
465 #define CONFIG_PROG_UBOOT1                                              \
466         "$download_cmd $loadaddr $ubootfile; "                          \
467         "if test $? -eq 0; then "                                       \
468                 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "         \
469                 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "               \
470                 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "       \
471                 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "          \
472                 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "      \
473                 "if test $? -ne 0; then "                               \
474                         "echo PROGRAM FAILED; "                         \
475                 "else; "                                                \
476                         "echo PROGRAM SUCCEEDED; "                      \
477                 "fi; "                                                  \
478         "else; "                                                        \
479                 "echo DOWNLOAD FAILED; "                                \
480         "fi;"
481
482 #define CONFIG_PROG_UBOOT2                                              \
483         "$download_cmd $loadaddr $ubootfile; "                          \
484         "if test $? -eq 0; then "                                       \
485                 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "         \
486                 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "               \
487                 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "       \
488                 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "          \
489                 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "      \
490                 "if test $? -ne 0; then "                               \
491                         "echo PROGRAM FAILED; "                         \
492                 "else; "                                                \
493                         "echo PROGRAM SUCCEEDED; "                      \
494                 "fi; "                                                  \
495         "else; "                                                        \
496                 "echo DOWNLOAD FAILED; "                                \
497         "fi;"
498
499 #define CONFIG_BOOT_OS_NET                                              \
500         "$download_cmd $osaddr $osfile; "                               \
501         "if test $? -eq 0; then "                                       \
502                 "if test -n $fdtaddr; then "                            \
503                         "$download_cmd $fdtaddr $fdtfile; "             \
504                         "if test $? -eq 0; then "                       \
505                                 "bootm $osaddr - $fdtaddr; "            \
506                         "else; "                                        \
507                                 "echo FDT DOWNLOAD FAILED; "            \
508                         "fi; "                                          \
509                 "else; "                                                \
510                         "bootm $osaddr; "                               \
511                 "fi; "                                                  \
512         "else; "                                                        \
513                 "echo OS DOWNLOAD FAILED; "                             \
514         "fi;"
515
516 #define CONFIG_PROG_OS1                                                 \
517         "$download_cmd $osaddr $osfile; "                               \
518         "if test $? -eq 0; then "                                       \
519                 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; "              \
520                 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "        \
521                 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "       \
522                 "if test $? -ne 0; then "                               \
523                         "echo OS PROGRAM FAILED; "                      \
524                 "else; "                                                \
525                         "echo OS PROGRAM SUCCEEDED; "                   \
526                 "fi; "                                                  \
527         "else; "                                                        \
528                 "echo OS DOWNLOAD FAILED; "                             \
529         "fi;"
530
531 #define CONFIG_PROG_OS2                                                 \
532         "$download_cmd $osaddr $osfile; "                               \
533         "if test $? -eq 0; then "                                       \
534                 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; "              \
535                 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "        \
536                 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "       \
537                 "if test $? -ne 0; then "                               \
538                         "echo OS PROGRAM FAILED; "                      \
539                 "else; "                                                \
540                         "echo OS PROGRAM SUCCEEDED; "                   \
541                 "fi; "                                                  \
542         "else; "                                                        \
543                 "echo OS DOWNLOAD FAILED; "                             \
544         "fi;"
545
546 #define CONFIG_PROG_FDT1                                                \
547         "$download_cmd $fdtaddr $fdtfile; "                             \
548         "if test $? -eq 0; then "                                       \
549                 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"              \
550                 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "      \
551                 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "     \
552                 "if test $? -ne 0; then "                               \
553                         "echo FDT PROGRAM FAILED; "                     \
554                 "else; "                                                \
555                         "echo FDT PROGRAM SUCCEEDED; "                  \
556                 "fi; "                                                  \
557         "else; "                                                        \
558                 "echo FDT DOWNLOAD FAILED; "                            \
559         "fi;"
560
561 #define CONFIG_PROG_FDT2                                                \
562         "$download_cmd $fdtaddr $fdtfile; "                             \
563         "if test $? -eq 0; then "                                       \
564                 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"              \
565                 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "      \
566                 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "     \
567                 "if test $? -ne 0; then "                               \
568                         "echo FDT PROGRAM FAILED; "                     \
569                 "else; "                                                \
570                         "echo FDT PROGRAM SUCCEEDED; "                  \
571                 "fi; "                                                  \
572         "else; "                                                        \
573                 "echo FDT DOWNLOAD FAILED; "                            \
574         "fi;"
575
576 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
577         "autoload=yes\0"                                                \
578         "download_cmd=tftp\0"                                           \
579         "console_args=console=ttyS0,115200\0"                           \
580         "root_args=root=/dev/nfs rw\0"                                  \
581         "misc_args=ip=on\0"                                             \
582         "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
583         "bootfile=/home/user/file\0"                                    \
584         "osfile=/home/user/uImage-XPedite5370\0"                        \
585         "fdtfile=/home/user/xpedite5370.dtb\0"                          \
586         "ubootfile=/home/user/u-boot.bin\0"                             \
587         "fdtaddr=c00000\0"                                              \
588         "osaddr=0x1000000\0"                                            \
589         "loadaddr=0x1000000\0"                                          \
590         "prog_uboot1="CONFIG_PROG_UBOOT1"\0"                            \
591         "prog_uboot2="CONFIG_PROG_UBOOT2"\0"                            \
592         "prog_os1="CONFIG_PROG_OS1"\0"                                  \
593         "prog_os2="CONFIG_PROG_OS2"\0"                                  \
594         "prog_fdt1="CONFIG_PROG_FDT1"\0"                                \
595         "prog_fdt2="CONFIG_PROG_FDT2"\0"                                \
596         "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"          \
597         "bootcmd_flash1=run set_bootargs; "                             \
598                 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
599         "bootcmd_flash2=run set_bootargs; "                             \
600                 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
601         "bootcmd=run bootcmd_flash1\0"
602 #endif  /* __CONFIG_H */