]> git.kernelconcepts.de Git - karo-tx-linux.git/commitdiff
clk: renesas: Add r8a7745 CPG Core Clock Definitions
authorSergei Shtylyov <sergei.shtylyov@cogentembedded.com>
Thu, 27 Oct 2016 20:42:51 +0000 (23:42 +0300)
committerGeert Uytterhoeven <geert+renesas@glider.be>
Mon, 7 Nov 2016 14:13:30 +0000 (15:13 +0100)
Add macros usable by the device tree sources to reference the R8A7745
CPG clocks by index. The data comes from Table 7.2c in revision 1.00 of
the RZ/G Series User's Manual.

Signed-off-by: Sergei Shtylyov <sergei.shtylyov@cogentembedded.com>
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
include/dt-bindings/clock/r8a7745-cpg-mssr.h [new file with mode: 0644]

diff --git a/include/dt-bindings/clock/r8a7745-cpg-mssr.h b/include/dt-bindings/clock/r8a7745-cpg-mssr.h
new file mode 100644 (file)
index 0000000..56ad6f0
--- /dev/null
@@ -0,0 +1,44 @@
+/*
+ * Copyright (C) 2016 Cogent Embedded Inc.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ */
+#ifndef __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
+#define __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__
+
+#include <dt-bindings/clock/renesas-cpg-mssr.h>
+
+/* r8a7745 CPG Core Clocks */
+#define R8A7745_CLK_Z2         0
+#define R8A7745_CLK_ZG         1
+#define R8A7745_CLK_ZTR                2
+#define R8A7745_CLK_ZTRD2      3
+#define R8A7745_CLK_ZT         4
+#define R8A7745_CLK_ZX         5
+#define R8A7745_CLK_ZS         6
+#define R8A7745_CLK_HP         7
+#define R8A7745_CLK_B          9
+#define R8A7745_CLK_LB         10
+#define R8A7745_CLK_P          11
+#define R8A7745_CLK_CL         12
+#define R8A7745_CLK_CP         13
+#define R8A7745_CLK_M2         14
+#define R8A7745_CLK_ZB3                16
+#define R8A7745_CLK_ZB3D2      17
+#define R8A7745_CLK_DDR                18
+#define R8A7745_CLK_SDH                19
+#define R8A7745_CLK_SD0                20
+#define R8A7745_CLK_SD2                21
+#define R8A7745_CLK_SD3                22
+#define R8A7745_CLK_MMC0       23
+#define R8A7745_CLK_MP         24
+#define R8A7745_CLK_QSPI       25
+#define R8A7745_CLK_CPEX       26
+#define R8A7745_CLK_RCAN       27
+#define R8A7745_CLK_R          28
+#define R8A7745_CLK_OSC                29
+
+#endif /* __DT_BINDINGS_CLOCK_R8A7745_CPG_MSSR_H__ */