]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/armada-370.dtsi
Merge branch 'for-linville' of git://github.com/kvalo/ath
[karo-tx-linux.git] / arch / arm / boot / dts / armada-370.dtsi
1 /*
2  * Device Tree Include file for Marvell Armada 370 family SoC
3  *
4  * Copyright (C) 2012 Marvell
5  *
6  * Lior Amsalem <alior@marvell.com>
7  * Gregory CLEMENT <gregory.clement@free-electrons.com>
8  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9  *
10  * This file is licensed under the terms of the GNU General Public
11  * License version 2.  This program is licensed "as is" without any
12  * warranty of any kind, whether express or implied.
13  *
14  * Contains definitions specific to the Armada 370 SoC that are not
15  * common to all Armada SoCs.
16  */
17
18 #include "armada-370-xp.dtsi"
19 /include/ "skeleton.dtsi"
20
21 / {
22         model = "Marvell Armada 370 family SoC";
23         compatible = "marvell,armada370", "marvell,armada-370-xp";
24
25         aliases {
26                 gpio0 = &gpio0;
27                 gpio1 = &gpio1;
28                 gpio2 = &gpio2;
29         };
30
31         soc {
32                 compatible = "marvell,armada370-mbus", "simple-bus";
33
34                 bootrom {
35                         compatible = "marvell,bootrom";
36                         reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>;
37                 };
38
39                 pcie-controller {
40                         compatible = "marvell,armada-370-pcie";
41                         status = "disabled";
42                         device_type = "pci";
43
44                         #address-cells = <3>;
45                         #size-cells = <2>;
46
47                         bus-range = <0x00 0xff>;
48
49                         ranges =
50                                <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
51                                 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000
52                                 0x82000000 0x1 0     MBUS_ID(0x04, 0xe8) 0       1 0 /* Port 0.0 MEM */
53                                 0x81000000 0x1 0     MBUS_ID(0x04, 0xe0) 0       1 0 /* Port 0.0 IO  */
54                                 0x82000000 0x2 0     MBUS_ID(0x08, 0xe8) 0       1 0 /* Port 1.0 MEM */
55                                 0x81000000 0x2 0     MBUS_ID(0x08, 0xe0) 0       1 0 /* Port 1.0 IO  */>;
56
57                         pcie@1,0 {
58                                 device_type = "pci";
59                                 assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
60                                 reg = <0x0800 0 0 0 0>;
61                                 #address-cells = <3>;
62                                 #size-cells = <2>;
63                                 #interrupt-cells = <1>;
64                                 ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
65                                           0x81000000 0 0 0x81000000 0x1 0 1 0>;
66                                 interrupt-map-mask = <0 0 0 0>;
67                                 interrupt-map = <0 0 0 0 &mpic 58>;
68                                 marvell,pcie-port = <0>;
69                                 marvell,pcie-lane = <0>;
70                                 clocks = <&gateclk 5>;
71                                 status = "disabled";
72                         };
73
74                         pcie@2,0 {
75                                 device_type = "pci";
76                                 assigned-addresses = <0x82002800 0 0x80000 0 0x2000>;
77                                 reg = <0x1000 0 0 0 0>;
78                                 #address-cells = <3>;
79                                 #size-cells = <2>;
80                                 #interrupt-cells = <1>;
81                                 ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0
82                                           0x81000000 0 0 0x81000000 0x2 0 1 0>;
83                                 interrupt-map-mask = <0 0 0 0>;
84                                 interrupt-map = <0 0 0 0 &mpic 62>;
85                                 marvell,pcie-port = <1>;
86                                 marvell,pcie-lane = <0>;
87                                 clocks = <&gateclk 9>;
88                                 status = "disabled";
89                         };
90                 };
91
92                 internal-regs {
93                         system-controller@18200 {
94                                 compatible = "marvell,armada-370-xp-system-controller";
95                                 reg = <0x18200 0x100>;
96                         };
97
98                         L2: l2-cache {
99                                 compatible = "marvell,aurora-outer-cache";
100                                 reg = <0x08000 0x1000>;
101                                 cache-id-part = <0x100>;
102                                 wt-override;
103                         };
104
105                         interrupt-controller@20000 {
106                                 reg = <0x20a00 0x1d0>, <0x21870 0x58>;
107                         };
108
109                         pinctrl {
110                                 compatible = "marvell,mv88f6710-pinctrl";
111                                 reg = <0x18000 0x38>;
112
113                                 sdio_pins1: sdio-pins1 {
114                                         marvell,pins = "mpp9",  "mpp11", "mpp12",
115                                                         "mpp13", "mpp14", "mpp15";
116                                         marvell,function = "sd0";
117                                 };
118
119                                 sdio_pins2: sdio-pins2 {
120                                         marvell,pins = "mpp47", "mpp48", "mpp49",
121                                                         "mpp50", "mpp51", "mpp52";
122                                         marvell,function = "sd0";
123                                 };
124
125                                 sdio_pins3: sdio-pins3 {
126                                         marvell,pins = "mpp48", "mpp49", "mpp50",
127                                                         "mpp51", "mpp52", "mpp53";
128                                         marvell,function = "sd0";
129                                 };
130                         };
131
132                         gpio0: gpio@18100 {
133                                 compatible = "marvell,orion-gpio";
134                                 reg = <0x18100 0x40>;
135                                 ngpios = <32>;
136                                 gpio-controller;
137                                 #gpio-cells = <2>;
138                                 interrupt-controller;
139                                 #interrupt-cells = <2>;
140                                 interrupts = <82>, <83>, <84>, <85>;
141                         };
142
143                         gpio1: gpio@18140 {
144                                 compatible = "marvell,orion-gpio";
145                                 reg = <0x18140 0x40>;
146                                 ngpios = <32>;
147                                 gpio-controller;
148                                 #gpio-cells = <2>;
149                                 interrupt-controller;
150                                 #interrupt-cells = <2>;
151                                 interrupts = <87>, <88>, <89>, <90>;
152                         };
153
154                         gpio2: gpio@18180 {
155                                 compatible = "marvell,orion-gpio";
156                                 reg = <0x18180 0x40>;
157                                 ngpios = <2>;
158                                 gpio-controller;
159                                 #gpio-cells = <2>;
160                                 interrupt-controller;
161                                 #interrupt-cells = <2>;
162                                 interrupts = <91>;
163                         };
164
165                         timer@20300 {
166                                 compatible = "marvell,armada-370-timer";
167                                 clocks = <&coreclk 2>;
168                         };
169
170                         coreclk: mvebu-sar@18230 {
171                                 compatible = "marvell,armada-370-core-clock";
172                                 reg = <0x18230 0x08>;
173                                 #clock-cells = <1>;
174                         };
175
176                         gateclk: clock-gating-control@18220 {
177                                 compatible = "marvell,armada-370-gating-clock";
178                                 reg = <0x18220 0x4>;
179                                 clocks = <&coreclk 0>;
180                                 #clock-cells = <1>;
181                         };
182
183                         xor@60800 {
184                                 compatible = "marvell,orion-xor";
185                                 reg = <0x60800 0x100
186                                        0x60A00 0x100>;
187                                 status = "okay";
188
189                                 xor00 {
190                                         interrupts = <51>;
191                                         dmacap,memcpy;
192                                         dmacap,xor;
193                                 };
194                                 xor01 {
195                                         interrupts = <52>;
196                                         dmacap,memcpy;
197                                         dmacap,xor;
198                                         dmacap,memset;
199                                 };
200                         };
201
202                         xor@60900 {
203                                 compatible = "marvell,orion-xor";
204                                 reg = <0x60900 0x100
205                                        0x60b00 0x100>;
206                                 status = "okay";
207
208                                 xor10 {
209                                         interrupts = <94>;
210                                         dmacap,memcpy;
211                                         dmacap,xor;
212                                 };
213                                 xor11 {
214                                         interrupts = <95>;
215                                         dmacap,memcpy;
216                                         dmacap,xor;
217                                         dmacap,memset;
218                                 };
219                         };
220
221                         usb@50000 {
222                                 clocks = <&coreclk 0>;
223                         };
224
225                         usb@51000 {
226                                 clocks = <&coreclk 0>;
227                         };
228
229                         thermal@18300 {
230                                 compatible = "marvell,armada370-thermal";
231                                 reg = <0x18300 0x4
232                                         0x18304 0x4>;
233                                 status = "okay";
234                         };
235                 };
236         };
237 };