]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/imx7d-sdb.dts
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mszeredi...
[karo-tx-linux.git] / arch / arm / boot / dts / imx7d-sdb.dts
1 /*
2  * Copyright (C) 2015 Freescale Semiconductor, Inc.
3  *
4  * This file is dual-licensed: you can use it either under the terms
5  * of the GPL or the X11 license, at your option. Note that this dual
6  * licensing only applies to this file, and not this project as a
7  * whole.
8  *
9  *  a) This file is free software; you can redistribute it and/or
10  *     modify it under the terms of the GNU General Public License as
11  *     published by the Free Software Foundation; either version 2 of the
12  *     License, or (at your option) any later version.
13  *
14  *     This file is distributed in the hope that it will be useful,
15  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  *     GNU General Public License for more details.
18  *
19  * Or, alternatively,
20  *
21  *  b) Permission is hereby granted, free of charge, to any person
22  *     obtaining a copy of this software and associated documentation
23  *     files (the "Software"), to deal in the Software without
24  *     restriction, including without limitation the rights to use,
25  *     copy, modify, merge, publish, distribute, sublicense, and/or
26  *     sell copies of the Software, and to permit persons to whom the
27  *     Software is furnished to do so, subject to the following
28  *     conditions:
29  *
30  *     The above copyright notice and this permission notice shall be
31  *     included in all copies or substantial portions of the Software.
32  *
33  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40  *     OTHER DEALINGS IN THE SOFTWARE.
41  */
42
43 /dts-v1/;
44
45 #include "imx7d.dtsi"
46
47 / {
48         model = "Freescale i.MX7 SabreSD Board";
49         compatible = "fsl,imx7d-sdb", "fsl,imx7d";
50
51         memory {
52                 reg = <0x80000000 0x80000000>;
53         };
54
55         spi4 {
56                 compatible = "spi-gpio";
57                 pinctrl-names = "default";
58                 pinctrl-0 = <&pinctrl_spi4>;
59                 gpio-sck = <&gpio1 13 GPIO_ACTIVE_HIGH>;
60                 gpio-mosi = <&gpio1 9 GPIO_ACTIVE_HIGH>;
61                 cs-gpios = <&gpio1 12 GPIO_ACTIVE_HIGH>;
62                 num-chipselects = <1>;
63                 #address-cells = <1>;
64                 #size-cells = <0>;
65
66                 extended_io: gpio-expander@0 {
67                         compatible = "fairchild,74hc595";
68                         gpio-controller;
69                         #gpio-cells = <2>;
70                         reg = <0>;
71                         registers-number = <1>;
72                         spi-max-frequency = <100000>;
73                 };
74         };
75
76         reg_usb_otg1_vbus: regulator-usb-otg1-vbus {
77                 compatible = "regulator-fixed";
78                 regulator-name = "usb_otg1_vbus";
79                 regulator-min-microvolt = <5000000>;
80                 regulator-max-microvolt = <5000000>;
81                 gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
82                 enable-active-high;
83         };
84
85         reg_usb_otg2_vbus: regulator-usb-otg1-vbus {
86                 compatible = "regulator-fixed";
87                 regulator-name = "usb_otg2_vbus";
88                 regulator-min-microvolt = <5000000>;
89                 regulator-max-microvolt = <5000000>;
90                 gpio = <&gpio4 7 GPIO_ACTIVE_HIGH>;
91                 enable-active-high;
92         };
93
94         reg_can2_3v3: regulator-can2-3v3 {
95                 compatible = "regulator-fixed";
96                 regulator-name = "can2-3v3";
97                 regulator-min-microvolt = <3300000>;
98                 regulator-max-microvolt = <3300000>;
99                 gpio = <&gpio1 7 GPIO_ACTIVE_LOW>;
100         };
101
102         reg_vref_1v8: regulator-vref-1v8 {
103                 compatible = "regulator-fixed";
104                 regulator-name = "vref-1v8";
105                 regulator-min-microvolt = <1800000>;
106                 regulator-max-microvolt = <1800000>;
107         };
108
109         reg_brcm: regulator-brcm {
110                 compatible = "regulator-fixed";
111                 gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>;
112                 enable-active-high;
113                 regulator-name = "brcm_reg";
114                 pinctrl-names = "default";
115                 pinctrl-0 = <&pinctrl_brcm_reg>;
116                 regulator-min-microvolt = <3300000>;
117                 regulator-max-microvolt = <3300000>;
118                 startup-delay-us = <200000>;
119         };
120 };
121
122 &adc1 {
123         vref-supply = <&reg_vref_1v8>;
124         status = "okay";
125 };
126
127 &adc2 {
128         vref-supply = <&reg_vref_1v8>;
129         status = "okay";
130 };
131
132 &cpu0 {
133         arm-supply = <&sw1a_reg>;
134 };
135
136 &ecspi3 {
137         pinctrl-names = "default";
138         pinctrl-0 = <&pinctrl_ecspi3>;
139         cs-gpios = <&gpio5 9 GPIO_ACTIVE_HIGH>;
140         status = "okay";
141
142         tsc2046@0 {
143                 compatible = "ti,tsc2046";
144                 reg = <0>;
145                 spi-max-frequency = <1000000>;
146                 pinctrl-names ="default";
147                 pinctrl-0 = <&pinctrl_tsc2046_pendown>;
148                 interrupt-parent = <&gpio2>;
149                 interrupts = <29 0>;
150                 pendown-gpio = <&gpio2 29 GPIO_ACTIVE_HIGH>;
151                 ti,x-min = /bits/ 16 <0>;
152                 ti,x-max = /bits/ 16 <0>;
153                 ti,y-min = /bits/ 16 <0>;
154                 ti,y-max = /bits/ 16 <0>;
155                 ti,pressure-max = /bits/ 16 <0>;
156                 ti,x-plate-ohms = /bits/ 16 <400>;
157                 wakeup-source;
158         };
159 };
160
161 &fec1 {
162         pinctrl-names = "default";
163         pinctrl-0 = <&pinctrl_enet1>;
164         assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
165                           <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
166         assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
167         assigned-clock-rates = <0>, <100000000>;
168         phy-mode = "rgmii";
169         phy-handle = <&ethphy0>;
170         fsl,magic-packet;
171         status = "okay";
172
173         mdio {
174                 #address-cells = <1>;
175                 #size-cells = <0>;
176
177                 ethphy0: ethernet-phy@0 {
178                         reg = <0>;
179                 };
180
181                 ethphy1: ethernet-phy@1 {
182                         reg = <1>;
183                 };
184         };
185 };
186
187 &fec2 {
188         pinctrl-names = "default";
189         pinctrl-0 = <&pinctrl_enet2>;
190         assigned-clocks = <&clks IMX7D_ENET2_TIME_ROOT_SRC>,
191                           <&clks IMX7D_ENET2_TIME_ROOT_CLK>;
192         assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
193         assigned-clock-rates = <0>, <100000000>;
194         phy-mode = "rgmii";
195         phy-handle = <&ethphy1>;
196         fsl,magic-packet;
197         status = "okay";
198 };
199
200 &i2c1 {
201         pinctrl-names = "default";
202         pinctrl-0 = <&pinctrl_i2c1>;
203         status = "okay";
204
205         pmic: pfuze3000@08 {
206                 compatible = "fsl,pfuze3000";
207                 reg = <0x08>;
208
209                 regulators {
210                         sw1a_reg: sw1a {
211                                 regulator-min-microvolt = <700000>;
212                                 regulator-max-microvolt = <1475000>;
213                                 regulator-boot-on;
214                                 regulator-always-on;
215                                 regulator-ramp-delay = <6250>;
216                         };
217
218                         /* use sw1c_reg to align with pfuze100/pfuze200 */
219                         sw1c_reg: sw1b {
220                                 regulator-min-microvolt = <700000>;
221                                 regulator-max-microvolt = <1475000>;
222                                 regulator-boot-on;
223                                 regulator-always-on;
224                                 regulator-ramp-delay = <6250>;
225                         };
226
227                         sw2_reg: sw2 {
228                                 regulator-min-microvolt = <1500000>;
229                                 regulator-max-microvolt = <1850000>;
230                                 regulator-boot-on;
231                                 regulator-always-on;
232                         };
233
234                         sw3a_reg: sw3 {
235                                 regulator-min-microvolt = <900000>;
236                                 regulator-max-microvolt = <1650000>;
237                                 regulator-boot-on;
238                                 regulator-always-on;
239                         };
240
241                         swbst_reg: swbst {
242                                 regulator-min-microvolt = <5000000>;
243                                 regulator-max-microvolt = <5150000>;
244                         };
245
246                         snvs_reg: vsnvs {
247                                 regulator-min-microvolt = <1000000>;
248                                 regulator-max-microvolt = <3000000>;
249                                 regulator-boot-on;
250                                 regulator-always-on;
251                         };
252
253                         vref_reg: vrefddr {
254                                 regulator-boot-on;
255                                 regulator-always-on;
256                         };
257
258                         vgen1_reg: vldo1 {
259                                 regulator-min-microvolt = <1800000>;
260                                 regulator-max-microvolt = <3300000>;
261                                 regulator-always-on;
262                         };
263
264                         vgen2_reg: vldo2 {
265                                 regulator-min-microvolt = <800000>;
266                                 regulator-max-microvolt = <1550000>;
267                         };
268
269                         vgen3_reg: vccsd {
270                                 regulator-min-microvolt = <2850000>;
271                                 regulator-max-microvolt = <3300000>;
272                                 regulator-always-on;
273                         };
274
275                         vgen4_reg: v33 {
276                                 regulator-min-microvolt = <2850000>;
277                                 regulator-max-microvolt = <3300000>;
278                                 regulator-always-on;
279                         };
280
281                         vgen5_reg: vldo3 {
282                                 regulator-min-microvolt = <1800000>;
283                                 regulator-max-microvolt = <3300000>;
284                                 regulator-always-on;
285                         };
286
287                         vgen6_reg: vldo4 {
288                                 regulator-min-microvolt = <1800000>;
289                                 regulator-max-microvolt = <3300000>;
290                                 regulator-always-on;
291                         };
292                 };
293         };
294 };
295
296 &i2c2 {
297         pinctrl-names = "default";
298         pinctrl-0 = <&pinctrl_i2c2>;
299         status = "okay";
300 };
301
302 &i2c3 {
303         pinctrl-names = "default";
304         pinctrl-0 = <&pinctrl_i2c3>;
305         status = "okay";
306 };
307
308 &i2c4 {
309         pinctrl-names = "default";
310         pinctrl-0 = <&pinctrl_i2c4>;
311         status = "okay";
312
313         codec: wm8960@1a {
314                 compatible = "wlf,wm8960";
315                 reg = <0x1a>;
316                 clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_CLK>;
317                 clock-names = "mclk";
318                 wlf,shared-lrclk;
319         };
320 };
321
322 &lcdif {
323         pinctrl-names = "default";
324         pinctrl-0 = <&pinctrl_lcdif>;
325         display = <&display0>;
326         status = "okay";
327
328         display0: display {
329                 bits-per-pixel = <16>;
330                 bus-width = <24>;
331
332                 display-timings {
333                         native-mode = <&timing0>;
334
335                         timing0: timing0 {
336                                 clock-frequency = <9200000>;
337                                 hactive = <480>;
338                                 vactive = <272>;
339                                 hfront-porch = <8>;
340                                 hback-porch = <4>;
341                                 hsync-len = <41>;
342                                 vback-porch = <2>;
343                                 vfront-porch = <4>;
344                                 vsync-len = <10>;
345                                 hsync-active = <0>;
346                                 vsync-active = <0>;
347                                 de-active = <1>;
348                                 pixelclk-active = <0>;
349                         };
350                 };
351         };
352 };
353
354 &pcie {
355         reset-gpio = <&extended_io 1 GPIO_ACTIVE_LOW>;
356         status = "okay";
357 };
358
359 &pwm1 {
360         pinctrl-names = "default";
361         pinctrl-0 = <&pinctrl_pwm1>;
362         status = "okay";
363 };
364
365 &uart1 {
366         pinctrl-names = "default";
367         pinctrl-0 = <&pinctrl_uart1>;
368         assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
369         assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
370         status = "okay";
371 };
372
373 &uart6 {
374         pinctrl-names = "default";
375         pinctrl-0 = <&pinctrl_uart6>;
376         assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
377         assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
378         uart-has-rtscts;
379         status = "okay";
380 };
381
382 &usbotg1 {
383         vbus-supply = <&reg_usb_otg1_vbus>;
384         status = "okay";
385 };
386
387 &usbotg2 {
388         vbus-supply = <&reg_usb_otg2_vbus>;
389         dr_mode = "host";
390         status = "okay";
391 };
392
393 &usdhc1 {
394         pinctrl-names = "default";
395         pinctrl-0 = <&pinctrl_usdhc1>;
396         cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
397         wp-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
398         wakeup-source;
399         keep-power-in-suspend;
400         status = "okay";
401 };
402
403 &usdhc2 {
404         pinctrl-names = "default", "state_100mhz", "state_200mhz";
405         pinctrl-0 = <&pinctrl_usdhc2>;
406         pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
407         pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
408         wakeup-source;
409         keep-power-in-suspend;
410         non-removable;
411         vmmc-supply = <&reg_brcm>;
412         fsl,tuning-step = <2>;
413         status = "okay";
414 };
415
416 &usdhc3 {
417         pinctrl-names = "default", "state_100mhz", "state_200mhz";
418         pinctrl-0 = <&pinctrl_usdhc3>;
419         pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
420         pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
421         assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
422         assigned-clock-rates = <400000000>;
423         bus-width = <8>;
424         fsl,tuning-step = <2>;
425         non-removable;
426         status = "okay";
427 };
428
429 &wdog1 {
430         pinctrl-names = "default";
431         pinctrl-0 = <&pinctrl_wdog>;
432         fsl,ext-reset-output;
433 };
434
435 &iomuxc {
436         pinctrl-names = "default";
437         pinctrl-0 = <&pinctrl_hog>;
438
439         imx7d-sdb {
440                 pinctrl_brcm_reg: brcmreggrp {
441                         fsl,pins = <
442                                 MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21        0x14
443                         >;
444                 };
445
446                 pinctrl_ecspi3: ecspi3grp {
447                         fsl,pins = <
448                                 MX7D_PAD_SAI2_TX_SYNC__ECSPI3_MISO      0x2
449                                 MX7D_PAD_SAI2_TX_BCLK__ECSPI3_MOSI      0x2
450                                 MX7D_PAD_SAI2_RX_DATA__ECSPI3_SCLK      0x2
451                                 MX7D_PAD_SD2_CD_B__GPIO5_IO9            0x59
452                         >;
453                 };
454
455                 pinctrl_enet1: enet1grp {
456                         fsl,pins = <
457                                 MX7D_PAD_GPIO1_IO10__ENET1_MDIO                 0x3
458                                 MX7D_PAD_GPIO1_IO11__ENET1_MDC                  0x3
459                                 MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC       0x1
460                                 MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0       0x1
461                                 MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1       0x1
462                                 MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2       0x1
463                                 MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3       0x1
464                                 MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL 0x1
465                                 MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC       0x1
466                                 MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0       0x1
467                                 MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1       0x1
468                                 MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2       0x1
469                                 MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3       0x1
470                                 MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL 0x1
471                         >;
472                 };
473
474                 pinctrl_enet2: enet2grp {
475                         fsl,pins = <
476                                 MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC             0x1
477                                 MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0            0x1
478                                 MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1            0x1
479                                 MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2            0x1
480                                 MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3             0x1
481                                 MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL          0x1
482                                 MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC            0x1
483                                 MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0            0x1
484                                 MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1             0x1
485                                 MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2             0x1
486                                 MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3            0x1
487                                 MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL         0x1
488                         >;
489                 };
490
491                 pinctrl_hog: hoggrp {
492                         fsl,pins = <
493                                 MX7D_PAD_UART3_CTS_B__GPIO4_IO7         0x14
494                                 MX7D_PAD_ECSPI2_SS0__GPIO4_IO23         0x34  /* bt reg on */
495                         >;
496                 };
497
498                 pinctrl_i2c1: i2c1grp {
499                         fsl,pins = <
500                                 MX7D_PAD_I2C1_SDA__I2C1_SDA             0x4000007f
501                                 MX7D_PAD_I2C1_SCL__I2C1_SCL             0x4000007f
502                         >;
503                 };
504
505                 pinctrl_i2c2: i2c2grp {
506                         fsl,pins = <
507                                 MX7D_PAD_I2C2_SDA__I2C2_SDA             0x4000007f
508                                 MX7D_PAD_I2C2_SCL__I2C2_SCL             0x4000007f
509                         >;
510                 };
511
512                 pinctrl_i2c3: i2c3grp {
513                         fsl,pins = <
514                                 MX7D_PAD_I2C3_SDA__I2C3_SDA             0x4000007f
515                                 MX7D_PAD_I2C3_SCL__I2C3_SCL             0x4000007f
516                         >;
517                 };
518
519                 pinctrl_i2c4: i2c4grp {
520                         fsl,pins = <
521                                 MX7D_PAD_SAI1_RX_BCLK__I2C4_SDA         0x4000007f
522                                 MX7D_PAD_SAI1_RX_SYNC__I2C4_SCL         0x4000007f
523                         >;
524                 };
525
526                 pinctrl_lcdif: lcdifgrp {
527                         fsl,pins = <
528                                 MX7D_PAD_LCD_DATA00__LCD_DATA0          0x79
529                                 MX7D_PAD_LCD_DATA01__LCD_DATA1          0x79
530                                 MX7D_PAD_LCD_DATA02__LCD_DATA2          0x79
531                                 MX7D_PAD_LCD_DATA03__LCD_DATA3          0x79
532                                 MX7D_PAD_LCD_DATA04__LCD_DATA4          0x79
533                                 MX7D_PAD_LCD_DATA05__LCD_DATA5          0x79
534                                 MX7D_PAD_LCD_DATA06__LCD_DATA6          0x79
535                                 MX7D_PAD_LCD_DATA07__LCD_DATA7          0x79
536                                 MX7D_PAD_LCD_DATA08__LCD_DATA8          0x79
537                                 MX7D_PAD_LCD_DATA09__LCD_DATA9          0x79
538                                 MX7D_PAD_LCD_DATA10__LCD_DATA10         0x79
539                                 MX7D_PAD_LCD_DATA11__LCD_DATA11         0x79
540                                 MX7D_PAD_LCD_DATA12__LCD_DATA12         0x79
541                                 MX7D_PAD_LCD_DATA13__LCD_DATA13         0x79
542                                 MX7D_PAD_LCD_DATA14__LCD_DATA14         0x79
543                                 MX7D_PAD_LCD_DATA15__LCD_DATA15         0x79
544                                 MX7D_PAD_LCD_DATA16__LCD_DATA16         0x79
545                                 MX7D_PAD_LCD_DATA17__LCD_DATA17         0x79
546                                 MX7D_PAD_LCD_DATA18__LCD_DATA18         0x79
547                                 MX7D_PAD_LCD_DATA19__LCD_DATA19         0x79
548                                 MX7D_PAD_LCD_DATA20__LCD_DATA20         0x79
549                                 MX7D_PAD_LCD_DATA21__LCD_DATA21         0x79
550                                 MX7D_PAD_LCD_DATA22__LCD_DATA22         0x79
551                                 MX7D_PAD_LCD_DATA23__LCD_DATA23         0x79
552                                 MX7D_PAD_LCD_CLK__LCD_CLK               0x79
553                                 MX7D_PAD_LCD_ENABLE__LCD_ENABLE         0x79
554                                 MX7D_PAD_LCD_VSYNC__LCD_VSYNC           0x79
555                                 MX7D_PAD_LCD_HSYNC__LCD_HSYNC           0x79
556                                 MX7D_PAD_LCD_RESET__LCD_RESET           0x79
557                         >;
558                 };
559
560                 pinctrl_tsc2046_pendown: tsc2046_pendown {
561                         fsl,pins = <
562                                 MX7D_PAD_EPDC_BDR1__GPIO2_IO29          0x59
563                         >;
564                 };
565
566                 pinctrl_uart1: uart1grp {
567                         fsl,pins = <
568                                 MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX    0x79
569                                 MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX    0x79
570                         >;
571                 };
572
573                 pinctrl_uart5: uart5grp {
574                         fsl,pins = <
575                                 MX7D_PAD_SAI1_TX_BCLK__UART5_DCE_TX     0x79
576                                 MX7D_PAD_SAI1_RX_DATA__UART5_DCE_RX     0x79
577                                 MX7D_PAD_SAI1_TX_SYNC__UART5_DCE_CTS    0x79
578                                 MX7D_PAD_SAI1_TX_DATA__UART5_DCE_RTS    0x79
579                         >;
580                 };
581
582                 pinctrl_uart6: uart6grp {
583                         fsl,pins = <
584                                 MX7D_PAD_ECSPI1_MOSI__UART6_DCE_TX      0x79
585                                 MX7D_PAD_ECSPI1_SCLK__UART6_DCE_RX      0x79
586                                 MX7D_PAD_ECSPI1_SS0__UART6_DCE_CTS      0x79
587                                 MX7D_PAD_ECSPI1_MISO__UART6_DCE_RTS     0x79
588                         >;
589                 };
590
591                 pinctrl_usdhc1: usdhc1grp {
592                         fsl,pins = <
593                                 MX7D_PAD_SD1_CMD__SD1_CMD               0x59
594                                 MX7D_PAD_SD1_CLK__SD1_CLK               0x19
595                                 MX7D_PAD_SD1_DATA0__SD1_DATA0           0x59
596                                 MX7D_PAD_SD1_DATA1__SD1_DATA1           0x59
597                                 MX7D_PAD_SD1_DATA2__SD1_DATA2           0x59
598                                 MX7D_PAD_SD1_DATA3__SD1_DATA3           0x59
599                                 MX7D_PAD_SD1_CD_B__GPIO5_IO0            0x59 /* CD */
600                                 MX7D_PAD_SD1_WP__GPIO5_IO1              0x59 /* WP */
601                                 MX7D_PAD_SD1_RESET_B__GPIO5_IO2         0x59 /* vmmc */
602                         >;
603                 };
604
605                 pinctrl_usdhc2: usdhc2grp {
606                         fsl,pins = <
607                                 MX7D_PAD_SD2_CMD__SD2_CMD               0x59
608                                 MX7D_PAD_SD2_CLK__SD2_CLK               0x19
609                                 MX7D_PAD_SD2_DATA0__SD2_DATA0           0x59
610                                 MX7D_PAD_SD2_DATA1__SD2_DATA1           0x59
611                                 MX7D_PAD_SD2_DATA2__SD2_DATA2           0x59
612                                 MX7D_PAD_SD2_DATA3__SD2_DATA3           0x59
613                         >;
614                 };
615
616                 pinctrl_usdhc2_100mhz: usdhc2grp_100mhz {
617                         fsl,pins = <
618                                 MX7D_PAD_SD2_CMD__SD2_CMD               0x5a
619                                 MX7D_PAD_SD2_CLK__SD2_CLK               0x1a
620                                 MX7D_PAD_SD2_DATA0__SD2_DATA0           0x5a
621                                 MX7D_PAD_SD2_DATA1__SD2_DATA1           0x5a
622                                 MX7D_PAD_SD2_DATA2__SD2_DATA2           0x5a
623                                 MX7D_PAD_SD2_DATA3__SD2_DATA3           0x5a
624                         >;
625                 };
626
627                 pinctrl_usdhc2_200mhz: usdhc2grp_200mhz {
628                         fsl,pins = <
629                                 MX7D_PAD_SD2_CMD__SD2_CMD               0x5b
630                                 MX7D_PAD_SD2_CLK__SD2_CLK               0x1b
631                                 MX7D_PAD_SD2_DATA0__SD2_DATA0           0x5b
632                                 MX7D_PAD_SD2_DATA1__SD2_DATA1           0x5b
633                                 MX7D_PAD_SD2_DATA2__SD2_DATA2           0x5b
634                                 MX7D_PAD_SD2_DATA3__SD2_DATA3           0x5b
635                         >;
636                 };
637
638
639                 pinctrl_usdhc3: usdhc3grp {
640                         fsl,pins = <
641                                 MX7D_PAD_SD3_CMD__SD3_CMD               0x59
642                                 MX7D_PAD_SD3_CLK__SD3_CLK               0x19
643                                 MX7D_PAD_SD3_DATA0__SD3_DATA0           0x59
644                                 MX7D_PAD_SD3_DATA1__SD3_DATA1           0x59
645                                 MX7D_PAD_SD3_DATA2__SD3_DATA2           0x59
646                                 MX7D_PAD_SD3_DATA3__SD3_DATA3           0x59
647                                 MX7D_PAD_SD3_DATA4__SD3_DATA4           0x59
648                                 MX7D_PAD_SD3_DATA5__SD3_DATA5           0x59
649                                 MX7D_PAD_SD3_DATA6__SD3_DATA6           0x59
650                                 MX7D_PAD_SD3_DATA7__SD3_DATA7           0x59
651                                 MX7D_PAD_SD3_STROBE__SD3_STROBE         0x19
652                         >;
653                 };
654
655                 pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
656                         fsl,pins = <
657                                 MX7D_PAD_SD3_CMD__SD3_CMD               0x5a
658                                 MX7D_PAD_SD3_CLK__SD3_CLK               0x1a
659                                 MX7D_PAD_SD3_DATA0__SD3_DATA0           0x5a
660                                 MX7D_PAD_SD3_DATA1__SD3_DATA1           0x5a
661                                 MX7D_PAD_SD3_DATA2__SD3_DATA2           0x5a
662                                 MX7D_PAD_SD3_DATA3__SD3_DATA3           0x5a
663                                 MX7D_PAD_SD3_DATA4__SD3_DATA4           0x5a
664                                 MX7D_PAD_SD3_DATA5__SD3_DATA5           0x5a
665                                 MX7D_PAD_SD3_DATA6__SD3_DATA6           0x5a
666                                 MX7D_PAD_SD3_DATA7__SD3_DATA7           0x5a
667                                 MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1a
668                         >;
669                 };
670
671                 pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
672                         fsl,pins = <
673                                 MX7D_PAD_SD3_CMD__SD3_CMD               0x5b
674                                 MX7D_PAD_SD3_CLK__SD3_CLK               0x1b
675                                 MX7D_PAD_SD3_DATA0__SD3_DATA0           0x5b
676                                 MX7D_PAD_SD3_DATA1__SD3_DATA1           0x5b
677                                 MX7D_PAD_SD3_DATA2__SD3_DATA2           0x5b
678                                 MX7D_PAD_SD3_DATA3__SD3_DATA3           0x5b
679                                 MX7D_PAD_SD3_DATA4__SD3_DATA4           0x5b
680                                 MX7D_PAD_SD3_DATA5__SD3_DATA5           0x5b
681                                 MX7D_PAD_SD3_DATA6__SD3_DATA6           0x5b
682                                 MX7D_PAD_SD3_DATA7__SD3_DATA7           0x5b
683                                 MX7D_PAD_SD3_STROBE__SD3_STROBE         0x1b
684                         >;
685                 };
686         };
687 };
688
689 &iomuxc_lpsr {
690         pinctrl_wdog: wdoggrp {
691                 fsl,pins = <
692                         MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B          0x74
693                 >;
694         };
695
696         pinctrl_pwm1: pwm1grp {
697                 fsl,pins = <
698                         MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT              0x110b0
699                 >;
700
701                 pinctrl_spi4: spi4grp {
702                         fsl,pins = <
703                                 MX7D_PAD_GPIO1_IO09__GPIO1_IO9  0x59
704                                 MX7D_PAD_GPIO1_IO12__GPIO1_IO12 0x59
705                                 MX7D_PAD_GPIO1_IO13__GPIO1_IO13 0x59
706                         >;
707                 };
708         };
709 };