]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/net/ethernet/ti/cpsw.c
Merge git://git.kernel.org/pub/scm/linux/kernel/git/davem/net
[karo-tx-linux.git] / drivers / net / ethernet / ti / cpsw.c
1 /*
2  * Texas Instruments Ethernet Switch Driver
3  *
4  * Copyright (C) 2012 Texas Instruments
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License as
8  * published by the Free Software Foundation version 2.
9  *
10  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11  * kind, whether express or implied; without even the implied warranty
12  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  */
15
16 #include <linux/kernel.h>
17 #include <linux/io.h>
18 #include <linux/clk.h>
19 #include <linux/timer.h>
20 #include <linux/module.h>
21 #include <linux/platform_device.h>
22 #include <linux/irqreturn.h>
23 #include <linux/interrupt.h>
24 #include <linux/if_ether.h>
25 #include <linux/etherdevice.h>
26 #include <linux/netdevice.h>
27 #include <linux/net_tstamp.h>
28 #include <linux/phy.h>
29 #include <linux/workqueue.h>
30 #include <linux/delay.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/of.h>
33 #include <linux/of_net.h>
34 #include <linux/of_device.h>
35 #include <linux/if_vlan.h>
36
37 #include <linux/pinctrl/consumer.h>
38
39 #include "cpsw.h"
40 #include "cpsw_ale.h"
41 #include "cpts.h"
42 #include "davinci_cpdma.h"
43
44 #define CPSW_DEBUG      (NETIF_MSG_HW           | NETIF_MSG_WOL         | \
45                          NETIF_MSG_DRV          | NETIF_MSG_LINK        | \
46                          NETIF_MSG_IFUP         | NETIF_MSG_INTR        | \
47                          NETIF_MSG_PROBE        | NETIF_MSG_TIMER       | \
48                          NETIF_MSG_IFDOWN       | NETIF_MSG_RX_ERR      | \
49                          NETIF_MSG_TX_ERR       | NETIF_MSG_TX_DONE     | \
50                          NETIF_MSG_PKTDATA      | NETIF_MSG_TX_QUEUED   | \
51                          NETIF_MSG_RX_STATUS)
52
53 #define cpsw_info(priv, type, format, ...)              \
54 do {                                                            \
55         if (netif_msg_##type(priv) && net_ratelimit())          \
56                 dev_info(priv->dev, format, ## __VA_ARGS__);    \
57 } while (0)
58
59 #define cpsw_err(priv, type, format, ...)               \
60 do {                                                            \
61         if (netif_msg_##type(priv) && net_ratelimit())          \
62                 dev_err(priv->dev, format, ## __VA_ARGS__);     \
63 } while (0)
64
65 #define cpsw_dbg(priv, type, format, ...)               \
66 do {                                                            \
67         if (netif_msg_##type(priv) && net_ratelimit())          \
68                 dev_dbg(priv->dev, format, ## __VA_ARGS__);     \
69 } while (0)
70
71 #define cpsw_notice(priv, type, format, ...)            \
72 do {                                                            \
73         if (netif_msg_##type(priv) && net_ratelimit())          \
74                 dev_notice(priv->dev, format, ## __VA_ARGS__);  \
75 } while (0)
76
77 #define ALE_ALL_PORTS           0x7
78
79 #define CPSW_MAJOR_VERSION(reg)         (reg >> 8 & 0x7)
80 #define CPSW_MINOR_VERSION(reg)         (reg & 0xff)
81 #define CPSW_RTL_VERSION(reg)           ((reg >> 11) & 0x1f)
82
83 #define CPSW_VERSION_1          0x19010a
84 #define CPSW_VERSION_2          0x19010c
85 #define CPSW_VERSION_3          0x19010f
86 #define CPSW_VERSION_4          0x190112
87
88 #define HOST_PORT_NUM           0
89 #define SLIVER_SIZE             0x40
90
91 #define CPSW1_HOST_PORT_OFFSET  0x028
92 #define CPSW1_SLAVE_OFFSET      0x050
93 #define CPSW1_SLAVE_SIZE        0x040
94 #define CPSW1_CPDMA_OFFSET      0x100
95 #define CPSW1_STATERAM_OFFSET   0x200
96 #define CPSW1_HW_STATS          0x400
97 #define CPSW1_CPTS_OFFSET       0x500
98 #define CPSW1_ALE_OFFSET        0x600
99 #define CPSW1_SLIVER_OFFSET     0x700
100
101 #define CPSW2_HOST_PORT_OFFSET  0x108
102 #define CPSW2_SLAVE_OFFSET      0x200
103 #define CPSW2_SLAVE_SIZE        0x100
104 #define CPSW2_CPDMA_OFFSET      0x800
105 #define CPSW2_HW_STATS          0x900
106 #define CPSW2_STATERAM_OFFSET   0xa00
107 #define CPSW2_CPTS_OFFSET       0xc00
108 #define CPSW2_ALE_OFFSET        0xd00
109 #define CPSW2_SLIVER_OFFSET     0xd80
110 #define CPSW2_BD_OFFSET         0x2000
111
112 #define CPDMA_RXTHRESH          0x0c0
113 #define CPDMA_RXFREE            0x0e0
114 #define CPDMA_TXHDP             0x00
115 #define CPDMA_RXHDP             0x20
116 #define CPDMA_TXCP              0x40
117 #define CPDMA_RXCP              0x60
118
119 #define CPSW_POLL_WEIGHT        64
120 #define CPSW_MIN_PACKET_SIZE    60
121 #define CPSW_MAX_PACKET_SIZE    (1500 + 14 + 4 + 4)
122
123 #define RX_PRIORITY_MAPPING     0x76543210
124 #define TX_PRIORITY_MAPPING     0x33221100
125 #define CPDMA_TX_PRIORITY_MAP   0x76543210
126
127 #define CPSW_VLAN_AWARE         BIT(1)
128 #define CPSW_ALE_VLAN_AWARE     1
129
130 #define CPSW_FIFO_NORMAL_MODE           (0 << 15)
131 #define CPSW_FIFO_DUAL_MAC_MODE         (1 << 15)
132 #define CPSW_FIFO_RATE_LIMIT_MODE       (2 << 15)
133
134 #define CPSW_INTPACEEN          (0x3f << 16)
135 #define CPSW_INTPRESCALE_MASK   (0x7FF << 0)
136 #define CPSW_CMINTMAX_CNT       63
137 #define CPSW_CMINTMIN_CNT       2
138 #define CPSW_CMINTMAX_INTVL     (1000 / CPSW_CMINTMIN_CNT)
139 #define CPSW_CMINTMIN_INTVL     ((1000 / CPSW_CMINTMAX_CNT) + 1)
140
141 #define cpsw_enable_irq(priv)   \
142         do {                    \
143                 u32 i;          \
144                 for (i = 0; i < priv->num_irqs; i++) \
145                         enable_irq(priv->irqs_table[i]); \
146         } while (0);
147 #define cpsw_disable_irq(priv)  \
148         do {                    \
149                 u32 i;          \
150                 for (i = 0; i < priv->num_irqs; i++) \
151                         disable_irq_nosync(priv->irqs_table[i]); \
152         } while (0);
153
154 #define cpsw_slave_index(priv)                          \
155                 ((priv->data.dual_emac) ? priv->emac_port :     \
156                 priv->data.active_slave)
157
158 static int debug_level;
159 module_param(debug_level, int, 0);
160 MODULE_PARM_DESC(debug_level, "cpsw debug level (NETIF_MSG bits)");
161
162 static int ale_ageout = 10;
163 module_param(ale_ageout, int, 0);
164 MODULE_PARM_DESC(ale_ageout, "cpsw ale ageout interval (seconds)");
165
166 static int rx_packet_max = CPSW_MAX_PACKET_SIZE;
167 module_param(rx_packet_max, int, 0);
168 MODULE_PARM_DESC(rx_packet_max, "maximum receive packet size (bytes)");
169
170 struct cpsw_wr_regs {
171         u32     id_ver;
172         u32     soft_reset;
173         u32     control;
174         u32     int_control;
175         u32     rx_thresh_en;
176         u32     rx_en;
177         u32     tx_en;
178         u32     misc_en;
179         u32     mem_allign1[8];
180         u32     rx_thresh_stat;
181         u32     rx_stat;
182         u32     tx_stat;
183         u32     misc_stat;
184         u32     mem_allign2[8];
185         u32     rx_imax;
186         u32     tx_imax;
187
188 };
189
190 struct cpsw_ss_regs {
191         u32     id_ver;
192         u32     control;
193         u32     soft_reset;
194         u32     stat_port_en;
195         u32     ptype;
196         u32     soft_idle;
197         u32     thru_rate;
198         u32     gap_thresh;
199         u32     tx_start_wds;
200         u32     flow_control;
201         u32     vlan_ltype;
202         u32     ts_ltype;
203         u32     dlr_ltype;
204 };
205
206 /* CPSW_PORT_V1 */
207 #define CPSW1_MAX_BLKS      0x00 /* Maximum FIFO Blocks */
208 #define CPSW1_BLK_CNT       0x04 /* FIFO Block Usage Count (Read Only) */
209 #define CPSW1_TX_IN_CTL     0x08 /* Transmit FIFO Control */
210 #define CPSW1_PORT_VLAN     0x0c /* VLAN Register */
211 #define CPSW1_TX_PRI_MAP    0x10 /* Tx Header Priority to Switch Pri Mapping */
212 #define CPSW1_TS_CTL        0x14 /* Time Sync Control */
213 #define CPSW1_TS_SEQ_LTYPE  0x18 /* Time Sync Sequence ID Offset and Msg Type */
214 #define CPSW1_TS_VLAN       0x1c /* Time Sync VLAN1 and VLAN2 */
215
216 /* CPSW_PORT_V2 */
217 #define CPSW2_CONTROL       0x00 /* Control Register */
218 #define CPSW2_MAX_BLKS      0x08 /* Maximum FIFO Blocks */
219 #define CPSW2_BLK_CNT       0x0c /* FIFO Block Usage Count (Read Only) */
220 #define CPSW2_TX_IN_CTL     0x10 /* Transmit FIFO Control */
221 #define CPSW2_PORT_VLAN     0x14 /* VLAN Register */
222 #define CPSW2_TX_PRI_MAP    0x18 /* Tx Header Priority to Switch Pri Mapping */
223 #define CPSW2_TS_SEQ_MTYPE  0x1c /* Time Sync Sequence ID Offset and Msg Type */
224
225 /* CPSW_PORT_V1 and V2 */
226 #define SA_LO               0x20 /* CPGMAC_SL Source Address Low */
227 #define SA_HI               0x24 /* CPGMAC_SL Source Address High */
228 #define SEND_PERCENT        0x28 /* Transmit Queue Send Percentages */
229
230 /* CPSW_PORT_V2 only */
231 #define RX_DSCP_PRI_MAP0    0x30 /* Rx DSCP Priority to Rx Packet Mapping */
232 #define RX_DSCP_PRI_MAP1    0x34 /* Rx DSCP Priority to Rx Packet Mapping */
233 #define RX_DSCP_PRI_MAP2    0x38 /* Rx DSCP Priority to Rx Packet Mapping */
234 #define RX_DSCP_PRI_MAP3    0x3c /* Rx DSCP Priority to Rx Packet Mapping */
235 #define RX_DSCP_PRI_MAP4    0x40 /* Rx DSCP Priority to Rx Packet Mapping */
236 #define RX_DSCP_PRI_MAP5    0x44 /* Rx DSCP Priority to Rx Packet Mapping */
237 #define RX_DSCP_PRI_MAP6    0x48 /* Rx DSCP Priority to Rx Packet Mapping */
238 #define RX_DSCP_PRI_MAP7    0x4c /* Rx DSCP Priority to Rx Packet Mapping */
239
240 /* Bit definitions for the CPSW2_CONTROL register */
241 #define PASS_PRI_TAGGED     (1<<24) /* Pass Priority Tagged */
242 #define VLAN_LTYPE2_EN      (1<<21) /* VLAN LTYPE 2 enable */
243 #define VLAN_LTYPE1_EN      (1<<20) /* VLAN LTYPE 1 enable */
244 #define DSCP_PRI_EN         (1<<16) /* DSCP Priority Enable */
245 #define TS_320              (1<<14) /* Time Sync Dest Port 320 enable */
246 #define TS_319              (1<<13) /* Time Sync Dest Port 319 enable */
247 #define TS_132              (1<<12) /* Time Sync Dest IP Addr 132 enable */
248 #define TS_131              (1<<11) /* Time Sync Dest IP Addr 131 enable */
249 #define TS_130              (1<<10) /* Time Sync Dest IP Addr 130 enable */
250 #define TS_129              (1<<9)  /* Time Sync Dest IP Addr 129 enable */
251 #define TS_BIT8             (1<<8)  /* ts_ttl_nonzero? */
252 #define TS_ANNEX_D_EN       (1<<4)  /* Time Sync Annex D enable */
253 #define TS_LTYPE2_EN        (1<<3)  /* Time Sync LTYPE 2 enable */
254 #define TS_LTYPE1_EN        (1<<2)  /* Time Sync LTYPE 1 enable */
255 #define TS_TX_EN            (1<<1)  /* Time Sync Transmit Enable */
256 #define TS_RX_EN            (1<<0)  /* Time Sync Receive Enable */
257
258 #define CTRL_TS_BITS \
259         (TS_320 | TS_319 | TS_132 | TS_131 | TS_130 | TS_129 | TS_BIT8 | \
260          TS_ANNEX_D_EN | TS_LTYPE1_EN)
261
262 #define CTRL_ALL_TS_MASK (CTRL_TS_BITS | TS_TX_EN | TS_RX_EN)
263 #define CTRL_TX_TS_BITS  (CTRL_TS_BITS | TS_TX_EN)
264 #define CTRL_RX_TS_BITS  (CTRL_TS_BITS | TS_RX_EN)
265
266 /* Bit definitions for the CPSW2_TS_SEQ_MTYPE register */
267 #define TS_SEQ_ID_OFFSET_SHIFT   (16)    /* Time Sync Sequence ID Offset */
268 #define TS_SEQ_ID_OFFSET_MASK    (0x3f)
269 #define TS_MSG_TYPE_EN_SHIFT     (0)     /* Time Sync Message Type Enable */
270 #define TS_MSG_TYPE_EN_MASK      (0xffff)
271
272 /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
273 #define EVENT_MSG_BITS ((1<<0) | (1<<1) | (1<<2) | (1<<3))
274
275 /* Bit definitions for the CPSW1_TS_CTL register */
276 #define CPSW_V1_TS_RX_EN                BIT(0)
277 #define CPSW_V1_TS_TX_EN                BIT(4)
278 #define CPSW_V1_MSG_TYPE_OFS            16
279
280 /* Bit definitions for the CPSW1_TS_SEQ_LTYPE register */
281 #define CPSW_V1_SEQ_ID_OFS_SHIFT        16
282
283 struct cpsw_host_regs {
284         u32     max_blks;
285         u32     blk_cnt;
286         u32     tx_in_ctl;
287         u32     port_vlan;
288         u32     tx_pri_map;
289         u32     cpdma_tx_pri_map;
290         u32     cpdma_rx_chan_map;
291 };
292
293 struct cpsw_sliver_regs {
294         u32     id_ver;
295         u32     mac_control;
296         u32     mac_status;
297         u32     soft_reset;
298         u32     rx_maxlen;
299         u32     __reserved_0;
300         u32     rx_pause;
301         u32     tx_pause;
302         u32     __reserved_1;
303         u32     rx_pri_map;
304 };
305
306 struct cpsw_hw_stats {
307         u32     rxgoodframes;
308         u32     rxbroadcastframes;
309         u32     rxmulticastframes;
310         u32     rxpauseframes;
311         u32     rxcrcerrors;
312         u32     rxaligncodeerrors;
313         u32     rxoversizedframes;
314         u32     rxjabberframes;
315         u32     rxundersizedframes;
316         u32     rxfragments;
317         u32     __pad_0[2];
318         u32     rxoctets;
319         u32     txgoodframes;
320         u32     txbroadcastframes;
321         u32     txmulticastframes;
322         u32     txpauseframes;
323         u32     txdeferredframes;
324         u32     txcollisionframes;
325         u32     txsinglecollframes;
326         u32     txmultcollframes;
327         u32     txexcessivecollisions;
328         u32     txlatecollisions;
329         u32     txunderrun;
330         u32     txcarriersenseerrors;
331         u32     txoctets;
332         u32     octetframes64;
333         u32     octetframes65t127;
334         u32     octetframes128t255;
335         u32     octetframes256t511;
336         u32     octetframes512t1023;
337         u32     octetframes1024tup;
338         u32     netoctets;
339         u32     rxsofoverruns;
340         u32     rxmofoverruns;
341         u32     rxdmaoverruns;
342 };
343
344 struct cpsw_slave {
345         void __iomem                    *regs;
346         struct cpsw_sliver_regs __iomem *sliver;
347         int                             slave_num;
348         u32                             mac_control;
349         struct cpsw_slave_data          *data;
350         struct phy_device               *phy;
351         struct net_device               *ndev;
352         u32                             port_vlan;
353         u32                             open_stat;
354 };
355
356 static inline u32 slave_read(struct cpsw_slave *slave, u32 offset)
357 {
358         return __raw_readl(slave->regs + offset);
359 }
360
361 static inline void slave_write(struct cpsw_slave *slave, u32 val, u32 offset)
362 {
363         __raw_writel(val, slave->regs + offset);
364 }
365
366 struct cpsw_priv {
367         spinlock_t                      lock;
368         struct platform_device          *pdev;
369         struct net_device               *ndev;
370         struct napi_struct              napi;
371         struct device                   *dev;
372         struct cpsw_platform_data       data;
373         struct cpsw_ss_regs __iomem     *regs;
374         struct cpsw_wr_regs __iomem     *wr_regs;
375         u8 __iomem                      *hw_stats;
376         struct cpsw_host_regs __iomem   *host_port_regs;
377         u32                             msg_enable;
378         u32                             version;
379         u32                             coal_intvl;
380         u32                             bus_freq_mhz;
381         struct net_device_stats         stats;
382         int                             rx_packet_max;
383         int                             host_port;
384         struct clk                      *clk;
385         u8                              mac_addr[ETH_ALEN];
386         struct cpsw_slave               *slaves;
387         struct cpdma_ctlr               *dma;
388         struct cpdma_chan               *txch, *rxch;
389         struct cpsw_ale                 *ale;
390         /* snapshot of IRQ numbers */
391         u32 irqs_table[4];
392         u32 num_irqs;
393         bool irq_enabled;
394         struct cpts *cpts;
395         u32 emac_port;
396 };
397
398 struct cpsw_stats {
399         char stat_string[ETH_GSTRING_LEN];
400         int type;
401         int sizeof_stat;
402         int stat_offset;
403 };
404
405 enum {
406         CPSW_STATS,
407         CPDMA_RX_STATS,
408         CPDMA_TX_STATS,
409 };
410
411 #define CPSW_STAT(m)            CPSW_STATS,                             \
412                                 sizeof(((struct cpsw_hw_stats *)0)->m), \
413                                 offsetof(struct cpsw_hw_stats, m)
414 #define CPDMA_RX_STAT(m)        CPDMA_RX_STATS,                            \
415                                 sizeof(((struct cpdma_chan_stats *)0)->m), \
416                                 offsetof(struct cpdma_chan_stats, m)
417 #define CPDMA_TX_STAT(m)        CPDMA_TX_STATS,                            \
418                                 sizeof(((struct cpdma_chan_stats *)0)->m), \
419                                 offsetof(struct cpdma_chan_stats, m)
420
421 static const struct cpsw_stats cpsw_gstrings_stats[] = {
422         { "Good Rx Frames", CPSW_STAT(rxgoodframes) },
423         { "Broadcast Rx Frames", CPSW_STAT(rxbroadcastframes) },
424         { "Multicast Rx Frames", CPSW_STAT(rxmulticastframes) },
425         { "Pause Rx Frames", CPSW_STAT(rxpauseframes) },
426         { "Rx CRC Errors", CPSW_STAT(rxcrcerrors) },
427         { "Rx Align/Code Errors", CPSW_STAT(rxaligncodeerrors) },
428         { "Oversize Rx Frames", CPSW_STAT(rxoversizedframes) },
429         { "Rx Jabbers", CPSW_STAT(rxjabberframes) },
430         { "Undersize (Short) Rx Frames", CPSW_STAT(rxundersizedframes) },
431         { "Rx Fragments", CPSW_STAT(rxfragments) },
432         { "Rx Octets", CPSW_STAT(rxoctets) },
433         { "Good Tx Frames", CPSW_STAT(txgoodframes) },
434         { "Broadcast Tx Frames", CPSW_STAT(txbroadcastframes) },
435         { "Multicast Tx Frames", CPSW_STAT(txmulticastframes) },
436         { "Pause Tx Frames", CPSW_STAT(txpauseframes) },
437         { "Deferred Tx Frames", CPSW_STAT(txdeferredframes) },
438         { "Collisions", CPSW_STAT(txcollisionframes) },
439         { "Single Collision Tx Frames", CPSW_STAT(txsinglecollframes) },
440         { "Multiple Collision Tx Frames", CPSW_STAT(txmultcollframes) },
441         { "Excessive Collisions", CPSW_STAT(txexcessivecollisions) },
442         { "Late Collisions", CPSW_STAT(txlatecollisions) },
443         { "Tx Underrun", CPSW_STAT(txunderrun) },
444         { "Carrier Sense Errors", CPSW_STAT(txcarriersenseerrors) },
445         { "Tx Octets", CPSW_STAT(txoctets) },
446         { "Rx + Tx 64 Octet Frames", CPSW_STAT(octetframes64) },
447         { "Rx + Tx 65-127 Octet Frames", CPSW_STAT(octetframes65t127) },
448         { "Rx + Tx 128-255 Octet Frames", CPSW_STAT(octetframes128t255) },
449         { "Rx + Tx 256-511 Octet Frames", CPSW_STAT(octetframes256t511) },
450         { "Rx + Tx 512-1023 Octet Frames", CPSW_STAT(octetframes512t1023) },
451         { "Rx + Tx 1024-Up Octet Frames", CPSW_STAT(octetframes1024tup) },
452         { "Net Octets", CPSW_STAT(netoctets) },
453         { "Rx Start of Frame Overruns", CPSW_STAT(rxsofoverruns) },
454         { "Rx Middle of Frame Overruns", CPSW_STAT(rxmofoverruns) },
455         { "Rx DMA Overruns", CPSW_STAT(rxdmaoverruns) },
456         { "Rx DMA chan: head_enqueue", CPDMA_RX_STAT(head_enqueue) },
457         { "Rx DMA chan: tail_enqueue", CPDMA_RX_STAT(tail_enqueue) },
458         { "Rx DMA chan: pad_enqueue", CPDMA_RX_STAT(pad_enqueue) },
459         { "Rx DMA chan: misqueued", CPDMA_RX_STAT(misqueued) },
460         { "Rx DMA chan: desc_alloc_fail", CPDMA_RX_STAT(desc_alloc_fail) },
461         { "Rx DMA chan: pad_alloc_fail", CPDMA_RX_STAT(pad_alloc_fail) },
462         { "Rx DMA chan: runt_receive_buf", CPDMA_RX_STAT(runt_receive_buff) },
463         { "Rx DMA chan: runt_transmit_buf", CPDMA_RX_STAT(runt_transmit_buff) },
464         { "Rx DMA chan: empty_dequeue", CPDMA_RX_STAT(empty_dequeue) },
465         { "Rx DMA chan: busy_dequeue", CPDMA_RX_STAT(busy_dequeue) },
466         { "Rx DMA chan: good_dequeue", CPDMA_RX_STAT(good_dequeue) },
467         { "Rx DMA chan: requeue", CPDMA_RX_STAT(requeue) },
468         { "Rx DMA chan: teardown_dequeue", CPDMA_RX_STAT(teardown_dequeue) },
469         { "Tx DMA chan: head_enqueue", CPDMA_TX_STAT(head_enqueue) },
470         { "Tx DMA chan: tail_enqueue", CPDMA_TX_STAT(tail_enqueue) },
471         { "Tx DMA chan: pad_enqueue", CPDMA_TX_STAT(pad_enqueue) },
472         { "Tx DMA chan: misqueued", CPDMA_TX_STAT(misqueued) },
473         { "Tx DMA chan: desc_alloc_fail", CPDMA_TX_STAT(desc_alloc_fail) },
474         { "Tx DMA chan: pad_alloc_fail", CPDMA_TX_STAT(pad_alloc_fail) },
475         { "Tx DMA chan: runt_receive_buf", CPDMA_TX_STAT(runt_receive_buff) },
476         { "Tx DMA chan: runt_transmit_buf", CPDMA_TX_STAT(runt_transmit_buff) },
477         { "Tx DMA chan: empty_dequeue", CPDMA_TX_STAT(empty_dequeue) },
478         { "Tx DMA chan: busy_dequeue", CPDMA_TX_STAT(busy_dequeue) },
479         { "Tx DMA chan: good_dequeue", CPDMA_TX_STAT(good_dequeue) },
480         { "Tx DMA chan: requeue", CPDMA_TX_STAT(requeue) },
481         { "Tx DMA chan: teardown_dequeue", CPDMA_TX_STAT(teardown_dequeue) },
482 };
483
484 #define CPSW_STATS_LEN  ARRAY_SIZE(cpsw_gstrings_stats)
485
486 #define napi_to_priv(napi)      container_of(napi, struct cpsw_priv, napi)
487 #define for_each_slave(priv, func, arg...)                              \
488         do {                                                            \
489                 struct cpsw_slave *slave;                               \
490                 int n;                                                  \
491                 if (priv->data.dual_emac)                               \
492                         (func)((priv)->slaves + priv->emac_port, ##arg);\
493                 else                                                    \
494                         for (n = (priv)->data.slaves,                   \
495                                         slave = (priv)->slaves;         \
496                                         n; n--)                         \
497                                 (func)(slave++, ##arg);                 \
498         } while (0)
499 #define cpsw_get_slave_ndev(priv, __slave_no__)                         \
500         (priv->slaves[__slave_no__].ndev)
501 #define cpsw_get_slave_priv(priv, __slave_no__)                         \
502         ((priv->slaves[__slave_no__].ndev) ?                            \
503                 netdev_priv(priv->slaves[__slave_no__].ndev) : NULL)    \
504
505 #define cpsw_dual_emac_src_port_detect(status, priv, ndev, skb)         \
506         do {                                                            \
507                 if (!priv->data.dual_emac)                              \
508                         break;                                          \
509                 if (CPDMA_RX_SOURCE_PORT(status) == 1) {                \
510                         ndev = cpsw_get_slave_ndev(priv, 0);            \
511                         priv = netdev_priv(ndev);                       \
512                         skb->dev = ndev;                                \
513                 } else if (CPDMA_RX_SOURCE_PORT(status) == 2) {         \
514                         ndev = cpsw_get_slave_ndev(priv, 1);            \
515                         priv = netdev_priv(ndev);                       \
516                         skb->dev = ndev;                                \
517                 }                                                       \
518         } while (0)
519 #define cpsw_add_mcast(priv, addr)                                      \
520         do {                                                            \
521                 if (priv->data.dual_emac) {                             \
522                         struct cpsw_slave *slave = priv->slaves +       \
523                                                 priv->emac_port;        \
524                         int slave_port = cpsw_get_slave_port(priv,      \
525                                                 slave->slave_num);      \
526                         cpsw_ale_add_mcast(priv->ale, addr,             \
527                                 1 << slave_port | 1 << priv->host_port, \
528                                 ALE_VLAN, slave->port_vlan, 0);         \
529                 } else {                                                \
530                         cpsw_ale_add_mcast(priv->ale, addr,             \
531                                 ALE_ALL_PORTS << priv->host_port,       \
532                                 0, 0, 0);                               \
533                 }                                                       \
534         } while (0)
535
536 static inline int cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
537 {
538         if (priv->host_port == 0)
539                 return slave_num + 1;
540         else
541                 return slave_num;
542 }
543
544 static void cpsw_ndo_set_rx_mode(struct net_device *ndev)
545 {
546         struct cpsw_priv *priv = netdev_priv(ndev);
547
548         if (ndev->flags & IFF_PROMISC) {
549                 /* Enable promiscuous mode */
550                 dev_err(priv->dev, "Ignoring Promiscuous mode\n");
551                 return;
552         }
553
554         /* Clear all mcast from ALE */
555         cpsw_ale_flush_multicast(priv->ale, ALE_ALL_PORTS << priv->host_port);
556
557         if (!netdev_mc_empty(ndev)) {
558                 struct netdev_hw_addr *ha;
559
560                 /* program multicast address list into ALE register */
561                 netdev_for_each_mc_addr(ha, ndev) {
562                         cpsw_add_mcast(priv, (u8 *)ha->addr);
563                 }
564         }
565 }
566
567 static void cpsw_intr_enable(struct cpsw_priv *priv)
568 {
569         __raw_writel(0xFF, &priv->wr_regs->tx_en);
570         __raw_writel(0xFF, &priv->wr_regs->rx_en);
571
572         cpdma_ctlr_int_ctrl(priv->dma, true);
573         return;
574 }
575
576 static void cpsw_intr_disable(struct cpsw_priv *priv)
577 {
578         __raw_writel(0, &priv->wr_regs->tx_en);
579         __raw_writel(0, &priv->wr_regs->rx_en);
580
581         cpdma_ctlr_int_ctrl(priv->dma, false);
582         return;
583 }
584
585 void cpsw_tx_handler(void *token, int len, int status)
586 {
587         struct sk_buff          *skb = token;
588         struct net_device       *ndev = skb->dev;
589         struct cpsw_priv        *priv = netdev_priv(ndev);
590
591         /* Check whether the queue is stopped due to stalled tx dma, if the
592          * queue is stopped then start the queue as we have free desc for tx
593          */
594         if (unlikely(netif_queue_stopped(ndev)))
595                 netif_wake_queue(ndev);
596         cpts_tx_timestamp(priv->cpts, skb);
597         priv->stats.tx_packets++;
598         priv->stats.tx_bytes += len;
599         dev_kfree_skb_any(skb);
600 }
601
602 void cpsw_rx_handler(void *token, int len, int status)
603 {
604         struct sk_buff          *skb = token;
605         struct sk_buff          *new_skb;
606         struct net_device       *ndev = skb->dev;
607         struct cpsw_priv        *priv = netdev_priv(ndev);
608         int                     ret = 0;
609
610         cpsw_dual_emac_src_port_detect(status, priv, ndev, skb);
611
612         if (unlikely(status < 0)) {
613                 /* the interface is going down, skbs are purged */
614                 dev_kfree_skb_any(skb);
615                 return;
616         }
617
618         new_skb = netdev_alloc_skb_ip_align(ndev, priv->rx_packet_max);
619         if (new_skb) {
620                 skb_put(skb, len);
621                 cpts_rx_timestamp(priv->cpts, skb);
622                 skb->protocol = eth_type_trans(skb, ndev);
623                 netif_receive_skb(skb);
624                 priv->stats.rx_bytes += len;
625                 priv->stats.rx_packets++;
626         } else {
627                 priv->stats.rx_dropped++;
628                 new_skb = skb;
629         }
630
631         ret = cpdma_chan_submit(priv->rxch, new_skb, new_skb->data,
632                         skb_tailroom(new_skb), 0);
633         if (WARN_ON(ret < 0))
634                 dev_kfree_skb_any(new_skb);
635 }
636
637 static irqreturn_t cpsw_interrupt(int irq, void *dev_id)
638 {
639         struct cpsw_priv *priv = dev_id;
640
641         cpsw_intr_disable(priv);
642         if (priv->irq_enabled == true) {
643                 cpsw_disable_irq(priv);
644                 priv->irq_enabled = false;
645         }
646
647         if (netif_running(priv->ndev)) {
648                 napi_schedule(&priv->napi);
649                 return IRQ_HANDLED;
650         }
651
652         priv = cpsw_get_slave_priv(priv, 1);
653         if (!priv)
654                 return IRQ_NONE;
655
656         if (netif_running(priv->ndev)) {
657                 napi_schedule(&priv->napi);
658                 return IRQ_HANDLED;
659         }
660         return IRQ_NONE;
661 }
662
663 static int cpsw_poll(struct napi_struct *napi, int budget)
664 {
665         struct cpsw_priv        *priv = napi_to_priv(napi);
666         int                     num_tx, num_rx;
667
668         num_tx = cpdma_chan_process(priv->txch, 128);
669         if (num_tx)
670                 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
671
672         num_rx = cpdma_chan_process(priv->rxch, budget);
673         if (num_rx < budget) {
674                 struct cpsw_priv *prim_cpsw;
675
676                 napi_complete(napi);
677                 cpsw_intr_enable(priv);
678                 cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
679                 prim_cpsw = cpsw_get_slave_priv(priv, 0);
680                 if (prim_cpsw->irq_enabled == false) {
681                         prim_cpsw->irq_enabled = true;
682                         cpsw_enable_irq(priv);
683                 }
684         }
685
686         if (num_rx || num_tx)
687                 cpsw_dbg(priv, intr, "poll %d rx, %d tx pkts\n",
688                          num_rx, num_tx);
689
690         return num_rx;
691 }
692
693 static inline void soft_reset(const char *module, void __iomem *reg)
694 {
695         unsigned long timeout = jiffies + HZ;
696
697         __raw_writel(1, reg);
698         do {
699                 cpu_relax();
700         } while ((__raw_readl(reg) & 1) && time_after(timeout, jiffies));
701
702         WARN(__raw_readl(reg) & 1, "failed to soft-reset %s\n", module);
703 }
704
705 #define mac_hi(mac)     (((mac)[0] << 0) | ((mac)[1] << 8) |    \
706                          ((mac)[2] << 16) | ((mac)[3] << 24))
707 #define mac_lo(mac)     (((mac)[4] << 0) | ((mac)[5] << 8))
708
709 static void cpsw_set_slave_mac(struct cpsw_slave *slave,
710                                struct cpsw_priv *priv)
711 {
712         slave_write(slave, mac_hi(priv->mac_addr), SA_HI);
713         slave_write(slave, mac_lo(priv->mac_addr), SA_LO);
714 }
715
716 static void _cpsw_adjust_link(struct cpsw_slave *slave,
717                               struct cpsw_priv *priv, bool *link)
718 {
719         struct phy_device       *phy = slave->phy;
720         u32                     mac_control = 0;
721         u32                     slave_port;
722
723         if (!phy)
724                 return;
725
726         slave_port = cpsw_get_slave_port(priv, slave->slave_num);
727
728         if (phy->link) {
729                 mac_control = priv->data.mac_control;
730
731                 /* enable forwarding */
732                 cpsw_ale_control_set(priv->ale, slave_port,
733                                      ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
734
735                 if (phy->speed == 1000)
736                         mac_control |= BIT(7);  /* GIGABITEN    */
737                 if (phy->duplex)
738                         mac_control |= BIT(0);  /* FULLDUPLEXEN */
739
740                 /* set speed_in input in case RMII mode is used in 100Mbps */
741                 if (phy->speed == 100)
742                         mac_control |= BIT(15);
743
744                 *link = true;
745         } else {
746                 mac_control = 0;
747                 /* disable forwarding */
748                 cpsw_ale_control_set(priv->ale, slave_port,
749                                      ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
750         }
751
752         if (mac_control != slave->mac_control) {
753                 phy_print_status(phy);
754                 __raw_writel(mac_control, &slave->sliver->mac_control);
755         }
756
757         slave->mac_control = mac_control;
758 }
759
760 static void cpsw_adjust_link(struct net_device *ndev)
761 {
762         struct cpsw_priv        *priv = netdev_priv(ndev);
763         bool                    link = false;
764
765         for_each_slave(priv, _cpsw_adjust_link, priv, &link);
766
767         if (link) {
768                 netif_carrier_on(ndev);
769                 if (netif_running(ndev))
770                         netif_wake_queue(ndev);
771         } else {
772                 netif_carrier_off(ndev);
773                 netif_stop_queue(ndev);
774         }
775 }
776
777 static int cpsw_get_coalesce(struct net_device *ndev,
778                                 struct ethtool_coalesce *coal)
779 {
780         struct cpsw_priv *priv = netdev_priv(ndev);
781
782         coal->rx_coalesce_usecs = priv->coal_intvl;
783         return 0;
784 }
785
786 static int cpsw_set_coalesce(struct net_device *ndev,
787                                 struct ethtool_coalesce *coal)
788 {
789         struct cpsw_priv *priv = netdev_priv(ndev);
790         u32 int_ctrl;
791         u32 num_interrupts = 0;
792         u32 prescale = 0;
793         u32 addnl_dvdr = 1;
794         u32 coal_intvl = 0;
795
796         if (!coal->rx_coalesce_usecs)
797                 return -EINVAL;
798
799         coal_intvl = coal->rx_coalesce_usecs;
800
801         int_ctrl =  readl(&priv->wr_regs->int_control);
802         prescale = priv->bus_freq_mhz * 4;
803
804         if (coal_intvl < CPSW_CMINTMIN_INTVL)
805                 coal_intvl = CPSW_CMINTMIN_INTVL;
806
807         if (coal_intvl > CPSW_CMINTMAX_INTVL) {
808                 /* Interrupt pacer works with 4us Pulse, we can
809                  * throttle further by dilating the 4us pulse.
810                  */
811                 addnl_dvdr = CPSW_INTPRESCALE_MASK / prescale;
812
813                 if (addnl_dvdr > 1) {
814                         prescale *= addnl_dvdr;
815                         if (coal_intvl > (CPSW_CMINTMAX_INTVL * addnl_dvdr))
816                                 coal_intvl = (CPSW_CMINTMAX_INTVL
817                                                 * addnl_dvdr);
818                 } else {
819                         addnl_dvdr = 1;
820                         coal_intvl = CPSW_CMINTMAX_INTVL;
821                 }
822         }
823
824         num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
825         writel(num_interrupts, &priv->wr_regs->rx_imax);
826         writel(num_interrupts, &priv->wr_regs->tx_imax);
827
828         int_ctrl |= CPSW_INTPACEEN;
829         int_ctrl &= (~CPSW_INTPRESCALE_MASK);
830         int_ctrl |= (prescale & CPSW_INTPRESCALE_MASK);
831         writel(int_ctrl, &priv->wr_regs->int_control);
832
833         cpsw_notice(priv, timer, "Set coalesce to %d usecs.\n", coal_intvl);
834         if (priv->data.dual_emac) {
835                 int i;
836
837                 for (i = 0; i < priv->data.slaves; i++) {
838                         priv = netdev_priv(priv->slaves[i].ndev);
839                         priv->coal_intvl = coal_intvl;
840                 }
841         } else {
842                 priv->coal_intvl = coal_intvl;
843         }
844
845         return 0;
846 }
847
848 static int cpsw_get_sset_count(struct net_device *ndev, int sset)
849 {
850         switch (sset) {
851         case ETH_SS_STATS:
852                 return CPSW_STATS_LEN;
853         default:
854                 return -EOPNOTSUPP;
855         }
856 }
857
858 static void cpsw_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
859 {
860         u8 *p = data;
861         int i;
862
863         switch (stringset) {
864         case ETH_SS_STATS:
865                 for (i = 0; i < CPSW_STATS_LEN; i++) {
866                         memcpy(p, cpsw_gstrings_stats[i].stat_string,
867                                ETH_GSTRING_LEN);
868                         p += ETH_GSTRING_LEN;
869                 }
870                 break;
871         }
872 }
873
874 static void cpsw_get_ethtool_stats(struct net_device *ndev,
875                                     struct ethtool_stats *stats, u64 *data)
876 {
877         struct cpsw_priv *priv = netdev_priv(ndev);
878         struct cpdma_chan_stats rx_stats;
879         struct cpdma_chan_stats tx_stats;
880         u32 val;
881         u8 *p;
882         int i;
883
884         /* Collect Davinci CPDMA stats for Rx and Tx Channel */
885         cpdma_chan_get_stats(priv->rxch, &rx_stats);
886         cpdma_chan_get_stats(priv->txch, &tx_stats);
887
888         for (i = 0; i < CPSW_STATS_LEN; i++) {
889                 switch (cpsw_gstrings_stats[i].type) {
890                 case CPSW_STATS:
891                         val = readl(priv->hw_stats +
892                                     cpsw_gstrings_stats[i].stat_offset);
893                         data[i] = val;
894                         break;
895
896                 case CPDMA_RX_STATS:
897                         p = (u8 *)&rx_stats +
898                                 cpsw_gstrings_stats[i].stat_offset;
899                         data[i] = *(u32 *)p;
900                         break;
901
902                 case CPDMA_TX_STATS:
903                         p = (u8 *)&tx_stats +
904                                 cpsw_gstrings_stats[i].stat_offset;
905                         data[i] = *(u32 *)p;
906                         break;
907                 }
908         }
909 }
910
911 static inline int __show_stat(char *buf, int maxlen, const char *name, u32 val)
912 {
913         static char *leader = "........................................";
914
915         if (!val)
916                 return 0;
917         else
918                 return snprintf(buf, maxlen, "%s %s %10d\n", name,
919                                 leader + strlen(name), val);
920 }
921
922 static int cpsw_common_res_usage_state(struct cpsw_priv *priv)
923 {
924         u32 i;
925         u32 usage_count = 0;
926
927         if (!priv->data.dual_emac)
928                 return 0;
929
930         for (i = 0; i < priv->data.slaves; i++)
931                 if (priv->slaves[i].open_stat)
932                         usage_count++;
933
934         return usage_count;
935 }
936
937 static inline int cpsw_tx_packet_submit(struct net_device *ndev,
938                         struct cpsw_priv *priv, struct sk_buff *skb)
939 {
940         if (!priv->data.dual_emac)
941                 return cpdma_chan_submit(priv->txch, skb, skb->data,
942                                   skb->len, 0);
943
944         if (ndev == cpsw_get_slave_ndev(priv, 0))
945                 return cpdma_chan_submit(priv->txch, skb, skb->data,
946                                   skb->len, 1);
947         else
948                 return cpdma_chan_submit(priv->txch, skb, skb->data,
949                                   skb->len, 2);
950 }
951
952 static inline void cpsw_add_dual_emac_def_ale_entries(
953                 struct cpsw_priv *priv, struct cpsw_slave *slave,
954                 u32 slave_port)
955 {
956         u32 port_mask = 1 << slave_port | 1 << priv->host_port;
957
958         if (priv->version == CPSW_VERSION_1)
959                 slave_write(slave, slave->port_vlan, CPSW1_PORT_VLAN);
960         else
961                 slave_write(slave, slave->port_vlan, CPSW2_PORT_VLAN);
962         cpsw_ale_add_vlan(priv->ale, slave->port_vlan, port_mask,
963                           port_mask, port_mask, 0);
964         cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
965                            port_mask, ALE_VLAN, slave->port_vlan, 0);
966         cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
967                 priv->host_port, ALE_VLAN, slave->port_vlan);
968 }
969
970 static void cpsw_slave_open(struct cpsw_slave *slave, struct cpsw_priv *priv)
971 {
972         char name[32];
973         u32 slave_port;
974
975         sprintf(name, "slave-%d", slave->slave_num);
976
977         soft_reset(name, &slave->sliver->soft_reset);
978
979         /* setup priority mapping */
980         __raw_writel(RX_PRIORITY_MAPPING, &slave->sliver->rx_pri_map);
981
982         switch (priv->version) {
983         case CPSW_VERSION_1:
984                 slave_write(slave, TX_PRIORITY_MAPPING, CPSW1_TX_PRI_MAP);
985                 break;
986         case CPSW_VERSION_2:
987         case CPSW_VERSION_3:
988         case CPSW_VERSION_4:
989                 slave_write(slave, TX_PRIORITY_MAPPING, CPSW2_TX_PRI_MAP);
990                 break;
991         }
992
993         /* setup max packet size, and mac address */
994         __raw_writel(priv->rx_packet_max, &slave->sliver->rx_maxlen);
995         cpsw_set_slave_mac(slave, priv);
996
997         slave->mac_control = 0; /* no link yet */
998
999         slave_port = cpsw_get_slave_port(priv, slave->slave_num);
1000
1001         if (priv->data.dual_emac)
1002                 cpsw_add_dual_emac_def_ale_entries(priv, slave, slave_port);
1003         else
1004                 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1005                                    1 << slave_port, 0, 0, ALE_MCAST_FWD_2);
1006
1007         slave->phy = phy_connect(priv->ndev, slave->data->phy_id,
1008                                  &cpsw_adjust_link, slave->data->phy_if);
1009         if (IS_ERR(slave->phy)) {
1010                 dev_err(priv->dev, "phy %s not found on slave %d\n",
1011                         slave->data->phy_id, slave->slave_num);
1012                 slave->phy = NULL;
1013         } else {
1014                 dev_info(priv->dev, "phy found : id is : 0x%x\n",
1015                          slave->phy->phy_id);
1016                 phy_start(slave->phy);
1017
1018                 /* Configure GMII_SEL register */
1019                 cpsw_phy_sel(&priv->pdev->dev, slave->phy->interface,
1020                              slave->slave_num);
1021         }
1022 }
1023
1024 static inline void cpsw_add_default_vlan(struct cpsw_priv *priv)
1025 {
1026         const int vlan = priv->data.default_vlan;
1027         const int port = priv->host_port;
1028         u32 reg;
1029         int i;
1030
1031         reg = (priv->version == CPSW_VERSION_1) ? CPSW1_PORT_VLAN :
1032                CPSW2_PORT_VLAN;
1033
1034         writel(vlan, &priv->host_port_regs->port_vlan);
1035
1036         for (i = 0; i < priv->data.slaves; i++)
1037                 slave_write(priv->slaves + i, vlan, reg);
1038
1039         cpsw_ale_add_vlan(priv->ale, vlan, ALE_ALL_PORTS << port,
1040                           ALE_ALL_PORTS << port, ALE_ALL_PORTS << port,
1041                           (ALE_PORT_1 | ALE_PORT_2) << port);
1042 }
1043
1044 static void cpsw_init_host_port(struct cpsw_priv *priv)
1045 {
1046         u32 control_reg;
1047         u32 fifo_mode;
1048
1049         /* soft reset the controller and initialize ale */
1050         soft_reset("cpsw", &priv->regs->soft_reset);
1051         cpsw_ale_start(priv->ale);
1052
1053         /* switch to vlan unaware mode */
1054         cpsw_ale_control_set(priv->ale, priv->host_port, ALE_VLAN_AWARE,
1055                              CPSW_ALE_VLAN_AWARE);
1056         control_reg = readl(&priv->regs->control);
1057         control_reg |= CPSW_VLAN_AWARE;
1058         writel(control_reg, &priv->regs->control);
1059         fifo_mode = (priv->data.dual_emac) ? CPSW_FIFO_DUAL_MAC_MODE :
1060                      CPSW_FIFO_NORMAL_MODE;
1061         writel(fifo_mode, &priv->host_port_regs->tx_in_ctl);
1062
1063         /* setup host port priority mapping */
1064         __raw_writel(CPDMA_TX_PRIORITY_MAP,
1065                      &priv->host_port_regs->cpdma_tx_pri_map);
1066         __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
1067
1068         cpsw_ale_control_set(priv->ale, priv->host_port,
1069                              ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
1070
1071         if (!priv->data.dual_emac) {
1072                 cpsw_ale_add_ucast(priv->ale, priv->mac_addr, priv->host_port,
1073                                    0, 0);
1074                 cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1075                                    1 << priv->host_port, 0, 0, ALE_MCAST_FWD_2);
1076         }
1077 }
1078
1079 static void cpsw_slave_stop(struct cpsw_slave *slave, struct cpsw_priv *priv)
1080 {
1081         if (!slave->phy)
1082                 return;
1083         phy_stop(slave->phy);
1084         phy_disconnect(slave->phy);
1085         slave->phy = NULL;
1086 }
1087
1088 static int cpsw_ndo_open(struct net_device *ndev)
1089 {
1090         struct cpsw_priv *priv = netdev_priv(ndev);
1091         struct cpsw_priv *prim_cpsw;
1092         int i, ret;
1093         u32 reg;
1094
1095         if (!cpsw_common_res_usage_state(priv))
1096                 cpsw_intr_disable(priv);
1097         netif_carrier_off(ndev);
1098
1099         pm_runtime_get_sync(&priv->pdev->dev);
1100
1101         reg = priv->version;
1102
1103         dev_info(priv->dev, "initializing cpsw version %d.%d (%d)\n",
1104                  CPSW_MAJOR_VERSION(reg), CPSW_MINOR_VERSION(reg),
1105                  CPSW_RTL_VERSION(reg));
1106
1107         /* initialize host and slave ports */
1108         if (!cpsw_common_res_usage_state(priv))
1109                 cpsw_init_host_port(priv);
1110         for_each_slave(priv, cpsw_slave_open, priv);
1111
1112         /* Add default VLAN */
1113         if (!priv->data.dual_emac)
1114                 cpsw_add_default_vlan(priv);
1115
1116         if (!cpsw_common_res_usage_state(priv)) {
1117                 /* setup tx dma to fixed prio and zero offset */
1118                 cpdma_control_set(priv->dma, CPDMA_TX_PRIO_FIXED, 1);
1119                 cpdma_control_set(priv->dma, CPDMA_RX_BUFFER_OFFSET, 0);
1120
1121                 /* disable priority elevation */
1122                 __raw_writel(0, &priv->regs->ptype);
1123
1124                 /* enable statistics collection only on all ports */
1125                 __raw_writel(0x7, &priv->regs->stat_port_en);
1126
1127                 if (WARN_ON(!priv->data.rx_descs))
1128                         priv->data.rx_descs = 128;
1129
1130                 for (i = 0; i < priv->data.rx_descs; i++) {
1131                         struct sk_buff *skb;
1132
1133                         ret = -ENOMEM;
1134                         skb = __netdev_alloc_skb_ip_align(priv->ndev,
1135                                         priv->rx_packet_max, GFP_KERNEL);
1136                         if (!skb)
1137                                 goto err_cleanup;
1138                         ret = cpdma_chan_submit(priv->rxch, skb, skb->data,
1139                                         skb_tailroom(skb), 0);
1140                         if (ret < 0) {
1141                                 kfree_skb(skb);
1142                                 goto err_cleanup;
1143                         }
1144                 }
1145                 /* continue even if we didn't manage to submit all
1146                  * receive descs
1147                  */
1148                 cpsw_info(priv, ifup, "submitted %d rx descriptors\n", i);
1149         }
1150
1151         /* Enable Interrupt pacing if configured */
1152         if (priv->coal_intvl != 0) {
1153                 struct ethtool_coalesce coal;
1154
1155                 coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1156                 cpsw_set_coalesce(ndev, &coal);
1157         }
1158
1159         prim_cpsw = cpsw_get_slave_priv(priv, 0);
1160         if (prim_cpsw->irq_enabled == false) {
1161                 if ((priv == prim_cpsw) || !netif_running(prim_cpsw->ndev)) {
1162                         prim_cpsw->irq_enabled = true;
1163                         cpsw_enable_irq(prim_cpsw);
1164                 }
1165         }
1166
1167         napi_enable(&priv->napi);
1168         cpdma_ctlr_start(priv->dma);
1169         cpsw_intr_enable(priv);
1170         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1171         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1172
1173         if (priv->data.dual_emac)
1174                 priv->slaves[priv->emac_port].open_stat = true;
1175         return 0;
1176
1177 err_cleanup:
1178         cpdma_ctlr_stop(priv->dma);
1179         for_each_slave(priv, cpsw_slave_stop, priv);
1180         pm_runtime_put_sync(&priv->pdev->dev);
1181         netif_carrier_off(priv->ndev);
1182         return ret;
1183 }
1184
1185 static int cpsw_ndo_stop(struct net_device *ndev)
1186 {
1187         struct cpsw_priv *priv = netdev_priv(ndev);
1188
1189         cpsw_info(priv, ifdown, "shutting down cpsw device\n");
1190         netif_stop_queue(priv->ndev);
1191         napi_disable(&priv->napi);
1192         netif_carrier_off(priv->ndev);
1193
1194         if (cpsw_common_res_usage_state(priv) <= 1) {
1195                 cpsw_intr_disable(priv);
1196                 cpdma_ctlr_int_ctrl(priv->dma, false);
1197                 cpdma_ctlr_stop(priv->dma);
1198                 cpsw_ale_stop(priv->ale);
1199         }
1200         for_each_slave(priv, cpsw_slave_stop, priv);
1201         pm_runtime_put_sync(&priv->pdev->dev);
1202         if (priv->data.dual_emac)
1203                 priv->slaves[priv->emac_port].open_stat = false;
1204         return 0;
1205 }
1206
1207 static netdev_tx_t cpsw_ndo_start_xmit(struct sk_buff *skb,
1208                                        struct net_device *ndev)
1209 {
1210         struct cpsw_priv *priv = netdev_priv(ndev);
1211         int ret;
1212
1213         ndev->trans_start = jiffies;
1214
1215         if (skb_padto(skb, CPSW_MIN_PACKET_SIZE)) {
1216                 cpsw_err(priv, tx_err, "packet pad failed\n");
1217                 priv->stats.tx_dropped++;
1218                 return NETDEV_TX_OK;
1219         }
1220
1221         if (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP &&
1222                                 priv->cpts->tx_enable)
1223                 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1224
1225         skb_tx_timestamp(skb);
1226
1227         ret = cpsw_tx_packet_submit(ndev, priv, skb);
1228         if (unlikely(ret != 0)) {
1229                 cpsw_err(priv, tx_err, "desc submit failed\n");
1230                 goto fail;
1231         }
1232
1233         /* If there is no more tx desc left free then we need to
1234          * tell the kernel to stop sending us tx frames.
1235          */
1236         if (unlikely(!cpdma_check_free_tx_desc(priv->txch)))
1237                 netif_stop_queue(ndev);
1238
1239         return NETDEV_TX_OK;
1240 fail:
1241         priv->stats.tx_dropped++;
1242         netif_stop_queue(ndev);
1243         return NETDEV_TX_BUSY;
1244 }
1245
1246 static void cpsw_ndo_change_rx_flags(struct net_device *ndev, int flags)
1247 {
1248         /*
1249          * The switch cannot operate in promiscuous mode without substantial
1250          * headache.  For promiscuous mode to work, we would need to put the
1251          * ALE in bypass mode and route all traffic to the host port.
1252          * Subsequently, the host will need to operate as a "bridge", learn,
1253          * and flood as needed.  For now, we simply complain here and
1254          * do nothing about it :-)
1255          */
1256         if ((flags & IFF_PROMISC) && (ndev->flags & IFF_PROMISC))
1257                 dev_err(&ndev->dev, "promiscuity ignored!\n");
1258
1259         /*
1260          * The switch cannot filter multicast traffic unless it is configured
1261          * in "VLAN Aware" mode.  Unfortunately, VLAN awareness requires a
1262          * whole bunch of additional logic that this driver does not implement
1263          * at present.
1264          */
1265         if ((flags & IFF_ALLMULTI) && !(ndev->flags & IFF_ALLMULTI))
1266                 dev_err(&ndev->dev, "multicast traffic cannot be filtered!\n");
1267 }
1268
1269 #ifdef CONFIG_TI_CPTS
1270
1271 static void cpsw_hwtstamp_v1(struct cpsw_priv *priv)
1272 {
1273         struct cpsw_slave *slave = &priv->slaves[priv->data.active_slave];
1274         u32 ts_en, seq_id;
1275
1276         if (!priv->cpts->tx_enable && !priv->cpts->rx_enable) {
1277                 slave_write(slave, 0, CPSW1_TS_CTL);
1278                 return;
1279         }
1280
1281         seq_id = (30 << CPSW_V1_SEQ_ID_OFS_SHIFT) | ETH_P_1588;
1282         ts_en = EVENT_MSG_BITS << CPSW_V1_MSG_TYPE_OFS;
1283
1284         if (priv->cpts->tx_enable)
1285                 ts_en |= CPSW_V1_TS_TX_EN;
1286
1287         if (priv->cpts->rx_enable)
1288                 ts_en |= CPSW_V1_TS_RX_EN;
1289
1290         slave_write(slave, ts_en, CPSW1_TS_CTL);
1291         slave_write(slave, seq_id, CPSW1_TS_SEQ_LTYPE);
1292 }
1293
1294 static void cpsw_hwtstamp_v2(struct cpsw_priv *priv)
1295 {
1296         struct cpsw_slave *slave;
1297         u32 ctrl, mtype;
1298
1299         if (priv->data.dual_emac)
1300                 slave = &priv->slaves[priv->emac_port];
1301         else
1302                 slave = &priv->slaves[priv->data.active_slave];
1303
1304         ctrl = slave_read(slave, CPSW2_CONTROL);
1305         ctrl &= ~CTRL_ALL_TS_MASK;
1306
1307         if (priv->cpts->tx_enable)
1308                 ctrl |= CTRL_TX_TS_BITS;
1309
1310         if (priv->cpts->rx_enable)
1311                 ctrl |= CTRL_RX_TS_BITS;
1312
1313         mtype = (30 << TS_SEQ_ID_OFFSET_SHIFT) | EVENT_MSG_BITS;
1314
1315         slave_write(slave, mtype, CPSW2_TS_SEQ_MTYPE);
1316         slave_write(slave, ctrl, CPSW2_CONTROL);
1317         __raw_writel(ETH_P_1588, &priv->regs->ts_ltype);
1318 }
1319
1320 static int cpsw_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
1321 {
1322         struct cpsw_priv *priv = netdev_priv(dev);
1323         struct cpts *cpts = priv->cpts;
1324         struct hwtstamp_config cfg;
1325
1326         if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1327                 return -EFAULT;
1328
1329         /* reserved for future extensions */
1330         if (cfg.flags)
1331                 return -EINVAL;
1332
1333         switch (cfg.tx_type) {
1334         case HWTSTAMP_TX_OFF:
1335                 cpts->tx_enable = 0;
1336                 break;
1337         case HWTSTAMP_TX_ON:
1338                 cpts->tx_enable = 1;
1339                 break;
1340         default:
1341                 return -ERANGE;
1342         }
1343
1344         switch (cfg.rx_filter) {
1345         case HWTSTAMP_FILTER_NONE:
1346                 cpts->rx_enable = 0;
1347                 break;
1348         case HWTSTAMP_FILTER_ALL:
1349         case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1350         case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1351         case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1352                 return -ERANGE;
1353         case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1354         case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1355         case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1356         case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1357         case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1358         case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1359         case HWTSTAMP_FILTER_PTP_V2_EVENT:
1360         case HWTSTAMP_FILTER_PTP_V2_SYNC:
1361         case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1362                 cpts->rx_enable = 1;
1363                 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1364                 break;
1365         default:
1366                 return -ERANGE;
1367         }
1368
1369         switch (priv->version) {
1370         case CPSW_VERSION_1:
1371                 cpsw_hwtstamp_v1(priv);
1372                 break;
1373         case CPSW_VERSION_2:
1374                 cpsw_hwtstamp_v2(priv);
1375                 break;
1376         default:
1377                 return -ENOTSUPP;
1378         }
1379
1380         return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1381 }
1382
1383 #endif /*CONFIG_TI_CPTS*/
1384
1385 static int cpsw_ndo_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
1386 {
1387         struct cpsw_priv *priv = netdev_priv(dev);
1388         struct mii_ioctl_data *data = if_mii(req);
1389         int slave_no = cpsw_slave_index(priv);
1390
1391         if (!netif_running(dev))
1392                 return -EINVAL;
1393
1394         switch (cmd) {
1395 #ifdef CONFIG_TI_CPTS
1396         case SIOCSHWTSTAMP:
1397                 return cpsw_hwtstamp_ioctl(dev, req);
1398 #endif
1399         case SIOCGMIIPHY:
1400                 data->phy_id = priv->slaves[slave_no].phy->addr;
1401                 break;
1402         default:
1403                 return -ENOTSUPP;
1404         }
1405
1406         return 0;
1407 }
1408
1409 static void cpsw_ndo_tx_timeout(struct net_device *ndev)
1410 {
1411         struct cpsw_priv *priv = netdev_priv(ndev);
1412
1413         cpsw_err(priv, tx_err, "transmit timeout, restarting dma\n");
1414         priv->stats.tx_errors++;
1415         cpsw_intr_disable(priv);
1416         cpdma_ctlr_int_ctrl(priv->dma, false);
1417         cpdma_chan_stop(priv->txch);
1418         cpdma_chan_start(priv->txch);
1419         cpdma_ctlr_int_ctrl(priv->dma, true);
1420         cpsw_intr_enable(priv);
1421         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1422         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1423
1424 }
1425
1426 static int cpsw_ndo_set_mac_address(struct net_device *ndev, void *p)
1427 {
1428         struct cpsw_priv *priv = netdev_priv(ndev);
1429         struct sockaddr *addr = (struct sockaddr *)p;
1430         int flags = 0;
1431         u16 vid = 0;
1432
1433         if (!is_valid_ether_addr(addr->sa_data))
1434                 return -EADDRNOTAVAIL;
1435
1436         if (priv->data.dual_emac) {
1437                 vid = priv->slaves[priv->emac_port].port_vlan;
1438                 flags = ALE_VLAN;
1439         }
1440
1441         cpsw_ale_del_ucast(priv->ale, priv->mac_addr, priv->host_port,
1442                            flags, vid);
1443         cpsw_ale_add_ucast(priv->ale, addr->sa_data, priv->host_port,
1444                            flags, vid);
1445
1446         memcpy(priv->mac_addr, addr->sa_data, ETH_ALEN);
1447         memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1448         for_each_slave(priv, cpsw_set_slave_mac, priv);
1449
1450         return 0;
1451 }
1452
1453 static struct net_device_stats *cpsw_ndo_get_stats(struct net_device *ndev)
1454 {
1455         struct cpsw_priv *priv = netdev_priv(ndev);
1456         return &priv->stats;
1457 }
1458
1459 #ifdef CONFIG_NET_POLL_CONTROLLER
1460 static void cpsw_ndo_poll_controller(struct net_device *ndev)
1461 {
1462         struct cpsw_priv *priv = netdev_priv(ndev);
1463
1464         cpsw_intr_disable(priv);
1465         cpdma_ctlr_int_ctrl(priv->dma, false);
1466         cpsw_interrupt(ndev->irq, priv);
1467         cpdma_ctlr_int_ctrl(priv->dma, true);
1468         cpsw_intr_enable(priv);
1469         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_RX);
1470         cpdma_ctlr_eoi(priv->dma, CPDMA_EOI_TX);
1471
1472 }
1473 #endif
1474
1475 static inline int cpsw_add_vlan_ale_entry(struct cpsw_priv *priv,
1476                                 unsigned short vid)
1477 {
1478         int ret;
1479
1480         ret = cpsw_ale_add_vlan(priv->ale, vid,
1481                                 ALE_ALL_PORTS << priv->host_port,
1482                                 0, ALE_ALL_PORTS << priv->host_port,
1483                                 (ALE_PORT_1 | ALE_PORT_2) << priv->host_port);
1484         if (ret != 0)
1485                 return ret;
1486
1487         ret = cpsw_ale_add_ucast(priv->ale, priv->mac_addr,
1488                                  priv->host_port, ALE_VLAN, vid);
1489         if (ret != 0)
1490                 goto clean_vid;
1491
1492         ret = cpsw_ale_add_mcast(priv->ale, priv->ndev->broadcast,
1493                                  ALE_ALL_PORTS << priv->host_port,
1494                                  ALE_VLAN, vid, 0);
1495         if (ret != 0)
1496                 goto clean_vlan_ucast;
1497         return 0;
1498
1499 clean_vlan_ucast:
1500         cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1501                             priv->host_port, ALE_VLAN, vid);
1502 clean_vid:
1503         cpsw_ale_del_vlan(priv->ale, vid, 0);
1504         return ret;
1505 }
1506
1507 static int cpsw_ndo_vlan_rx_add_vid(struct net_device *ndev,
1508                                     __be16 proto, u16 vid)
1509 {
1510         struct cpsw_priv *priv = netdev_priv(ndev);
1511
1512         if (vid == priv->data.default_vlan)
1513                 return 0;
1514
1515         dev_info(priv->dev, "Adding vlanid %d to vlan filter\n", vid);
1516         return cpsw_add_vlan_ale_entry(priv, vid);
1517 }
1518
1519 static int cpsw_ndo_vlan_rx_kill_vid(struct net_device *ndev,
1520                                      __be16 proto, u16 vid)
1521 {
1522         struct cpsw_priv *priv = netdev_priv(ndev);
1523         int ret;
1524
1525         if (vid == priv->data.default_vlan)
1526                 return 0;
1527
1528         dev_info(priv->dev, "removing vlanid %d from vlan filter\n", vid);
1529         ret = cpsw_ale_del_vlan(priv->ale, vid, 0);
1530         if (ret != 0)
1531                 return ret;
1532
1533         ret = cpsw_ale_del_ucast(priv->ale, priv->mac_addr,
1534                                  priv->host_port, ALE_VLAN, vid);
1535         if (ret != 0)
1536                 return ret;
1537
1538         return cpsw_ale_del_mcast(priv->ale, priv->ndev->broadcast,
1539                                   0, ALE_VLAN, vid);
1540 }
1541
1542 static const struct net_device_ops cpsw_netdev_ops = {
1543         .ndo_open               = cpsw_ndo_open,
1544         .ndo_stop               = cpsw_ndo_stop,
1545         .ndo_start_xmit         = cpsw_ndo_start_xmit,
1546         .ndo_change_rx_flags    = cpsw_ndo_change_rx_flags,
1547         .ndo_set_mac_address    = cpsw_ndo_set_mac_address,
1548         .ndo_do_ioctl           = cpsw_ndo_ioctl,
1549         .ndo_validate_addr      = eth_validate_addr,
1550         .ndo_change_mtu         = eth_change_mtu,
1551         .ndo_tx_timeout         = cpsw_ndo_tx_timeout,
1552         .ndo_get_stats          = cpsw_ndo_get_stats,
1553         .ndo_set_rx_mode        = cpsw_ndo_set_rx_mode,
1554 #ifdef CONFIG_NET_POLL_CONTROLLER
1555         .ndo_poll_controller    = cpsw_ndo_poll_controller,
1556 #endif
1557         .ndo_vlan_rx_add_vid    = cpsw_ndo_vlan_rx_add_vid,
1558         .ndo_vlan_rx_kill_vid   = cpsw_ndo_vlan_rx_kill_vid,
1559 };
1560
1561 static void cpsw_get_drvinfo(struct net_device *ndev,
1562                              struct ethtool_drvinfo *info)
1563 {
1564         struct cpsw_priv *priv = netdev_priv(ndev);
1565
1566         strlcpy(info->driver, "TI CPSW Driver v1.0", sizeof(info->driver));
1567         strlcpy(info->version, "1.0", sizeof(info->version));
1568         strlcpy(info->bus_info, priv->pdev->name, sizeof(info->bus_info));
1569 }
1570
1571 static u32 cpsw_get_msglevel(struct net_device *ndev)
1572 {
1573         struct cpsw_priv *priv = netdev_priv(ndev);
1574         return priv->msg_enable;
1575 }
1576
1577 static void cpsw_set_msglevel(struct net_device *ndev, u32 value)
1578 {
1579         struct cpsw_priv *priv = netdev_priv(ndev);
1580         priv->msg_enable = value;
1581 }
1582
1583 static int cpsw_get_ts_info(struct net_device *ndev,
1584                             struct ethtool_ts_info *info)
1585 {
1586 #ifdef CONFIG_TI_CPTS
1587         struct cpsw_priv *priv = netdev_priv(ndev);
1588
1589         info->so_timestamping =
1590                 SOF_TIMESTAMPING_TX_HARDWARE |
1591                 SOF_TIMESTAMPING_TX_SOFTWARE |
1592                 SOF_TIMESTAMPING_RX_HARDWARE |
1593                 SOF_TIMESTAMPING_RX_SOFTWARE |
1594                 SOF_TIMESTAMPING_SOFTWARE |
1595                 SOF_TIMESTAMPING_RAW_HARDWARE;
1596         info->phc_index = priv->cpts->phc_index;
1597         info->tx_types =
1598                 (1 << HWTSTAMP_TX_OFF) |
1599                 (1 << HWTSTAMP_TX_ON);
1600         info->rx_filters =
1601                 (1 << HWTSTAMP_FILTER_NONE) |
1602                 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1603 #else
1604         info->so_timestamping =
1605                 SOF_TIMESTAMPING_TX_SOFTWARE |
1606                 SOF_TIMESTAMPING_RX_SOFTWARE |
1607                 SOF_TIMESTAMPING_SOFTWARE;
1608         info->phc_index = -1;
1609         info->tx_types = 0;
1610         info->rx_filters = 0;
1611 #endif
1612         return 0;
1613 }
1614
1615 static int cpsw_get_settings(struct net_device *ndev,
1616                              struct ethtool_cmd *ecmd)
1617 {
1618         struct cpsw_priv *priv = netdev_priv(ndev);
1619         int slave_no = cpsw_slave_index(priv);
1620
1621         if (priv->slaves[slave_no].phy)
1622                 return phy_ethtool_gset(priv->slaves[slave_no].phy, ecmd);
1623         else
1624                 return -EOPNOTSUPP;
1625 }
1626
1627 static int cpsw_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1628 {
1629         struct cpsw_priv *priv = netdev_priv(ndev);
1630         int slave_no = cpsw_slave_index(priv);
1631
1632         if (priv->slaves[slave_no].phy)
1633                 return phy_ethtool_sset(priv->slaves[slave_no].phy, ecmd);
1634         else
1635                 return -EOPNOTSUPP;
1636 }
1637
1638 static void cpsw_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1639 {
1640         struct cpsw_priv *priv = netdev_priv(ndev);
1641         int slave_no = cpsw_slave_index(priv);
1642
1643         wol->supported = 0;
1644         wol->wolopts = 0;
1645
1646         if (priv->slaves[slave_no].phy)
1647                 phy_ethtool_get_wol(priv->slaves[slave_no].phy, wol);
1648 }
1649
1650 static int cpsw_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
1651 {
1652         struct cpsw_priv *priv = netdev_priv(ndev);
1653         int slave_no = cpsw_slave_index(priv);
1654
1655         if (priv->slaves[slave_no].phy)
1656                 return phy_ethtool_set_wol(priv->slaves[slave_no].phy, wol);
1657         else
1658                 return -EOPNOTSUPP;
1659 }
1660
1661 static const struct ethtool_ops cpsw_ethtool_ops = {
1662         .get_drvinfo    = cpsw_get_drvinfo,
1663         .get_msglevel   = cpsw_get_msglevel,
1664         .set_msglevel   = cpsw_set_msglevel,
1665         .get_link       = ethtool_op_get_link,
1666         .get_ts_info    = cpsw_get_ts_info,
1667         .get_settings   = cpsw_get_settings,
1668         .set_settings   = cpsw_set_settings,
1669         .get_coalesce   = cpsw_get_coalesce,
1670         .set_coalesce   = cpsw_set_coalesce,
1671         .get_sset_count         = cpsw_get_sset_count,
1672         .get_strings            = cpsw_get_strings,
1673         .get_ethtool_stats      = cpsw_get_ethtool_stats,
1674         .get_wol        = cpsw_get_wol,
1675         .set_wol        = cpsw_set_wol,
1676 };
1677
1678 static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv,
1679                             u32 slave_reg_ofs, u32 sliver_reg_ofs)
1680 {
1681         void __iomem            *regs = priv->regs;
1682         int                     slave_num = slave->slave_num;
1683         struct cpsw_slave_data  *data = priv->data.slave_data + slave_num;
1684
1685         slave->data     = data;
1686         slave->regs     = regs + slave_reg_ofs;
1687         slave->sliver   = regs + sliver_reg_ofs;
1688         slave->port_vlan = data->dual_emac_res_vlan;
1689 }
1690
1691 static int cpsw_probe_dt(struct cpsw_platform_data *data,
1692                          struct platform_device *pdev)
1693 {
1694         struct device_node *node = pdev->dev.of_node;
1695         struct device_node *slave_node;
1696         int i = 0, ret;
1697         u32 prop;
1698
1699         if (!node)
1700                 return -EINVAL;
1701
1702         if (of_property_read_u32(node, "slaves", &prop)) {
1703                 pr_err("Missing slaves property in the DT.\n");
1704                 return -EINVAL;
1705         }
1706         data->slaves = prop;
1707
1708         if (of_property_read_u32(node, "active_slave", &prop)) {
1709                 pr_err("Missing active_slave property in the DT.\n");
1710                 return -EINVAL;
1711         }
1712         data->active_slave = prop;
1713
1714         if (of_property_read_u32(node, "cpts_clock_mult", &prop)) {
1715                 pr_err("Missing cpts_clock_mult property in the DT.\n");
1716                 return -EINVAL;
1717         }
1718         data->cpts_clock_mult = prop;
1719
1720         if (of_property_read_u32(node, "cpts_clock_shift", &prop)) {
1721                 pr_err("Missing cpts_clock_shift property in the DT.\n");
1722                 return -EINVAL;
1723         }
1724         data->cpts_clock_shift = prop;
1725
1726         data->slave_data = devm_kzalloc(&pdev->dev, data->slaves
1727                                         * sizeof(struct cpsw_slave_data),
1728                                         GFP_KERNEL);
1729         if (!data->slave_data)
1730                 return -ENOMEM;
1731
1732         if (of_property_read_u32(node, "cpdma_channels", &prop)) {
1733                 pr_err("Missing cpdma_channels property in the DT.\n");
1734                 return -EINVAL;
1735         }
1736         data->channels = prop;
1737
1738         if (of_property_read_u32(node, "ale_entries", &prop)) {
1739                 pr_err("Missing ale_entries property in the DT.\n");
1740                 return -EINVAL;
1741         }
1742         data->ale_entries = prop;
1743
1744         if (of_property_read_u32(node, "bd_ram_size", &prop)) {
1745                 pr_err("Missing bd_ram_size property in the DT.\n");
1746                 return -EINVAL;
1747         }
1748         data->bd_ram_size = prop;
1749
1750         if (of_property_read_u32(node, "rx_descs", &prop)) {
1751                 pr_err("Missing rx_descs property in the DT.\n");
1752                 return -EINVAL;
1753         }
1754         data->rx_descs = prop;
1755
1756         if (of_property_read_u32(node, "mac_control", &prop)) {
1757                 pr_err("Missing mac_control property in the DT.\n");
1758                 return -EINVAL;
1759         }
1760         data->mac_control = prop;
1761
1762         if (of_property_read_bool(node, "dual_emac"))
1763                 data->dual_emac = 1;
1764
1765         /*
1766          * Populate all the child nodes here...
1767          */
1768         ret = of_platform_populate(node, NULL, NULL, &pdev->dev);
1769         /* We do not want to force this, as in some cases may not have child */
1770         if (ret)
1771                 pr_warn("Doesn't have any child node\n");
1772
1773         for_each_child_of_node(node, slave_node) {
1774                 struct cpsw_slave_data *slave_data = data->slave_data + i;
1775                 const void *mac_addr = NULL;
1776                 u32 phyid;
1777                 int lenp;
1778                 const __be32 *parp;
1779                 struct device_node *mdio_node;
1780                 struct platform_device *mdio;
1781
1782                 /* This is no slave child node, continue */
1783                 if (strcmp(slave_node->name, "slave"))
1784                         continue;
1785
1786                 parp = of_get_property(slave_node, "phy_id", &lenp);
1787                 if ((parp == NULL) || (lenp != (sizeof(void *) * 2))) {
1788                         pr_err("Missing slave[%d] phy_id property\n", i);
1789                         return -EINVAL;
1790                 }
1791                 mdio_node = of_find_node_by_phandle(be32_to_cpup(parp));
1792                 phyid = be32_to_cpup(parp+1);
1793                 mdio = of_find_device_by_node(mdio_node);
1794                 snprintf(slave_data->phy_id, sizeof(slave_data->phy_id),
1795                          PHY_ID_FMT, mdio->name, phyid);
1796
1797                 mac_addr = of_get_mac_address(slave_node);
1798                 if (mac_addr)
1799                         memcpy(slave_data->mac_addr, mac_addr, ETH_ALEN);
1800
1801                 slave_data->phy_if = of_get_phy_mode(slave_node);
1802
1803                 if (data->dual_emac) {
1804                         if (of_property_read_u32(slave_node, "dual_emac_res_vlan",
1805                                                  &prop)) {
1806                                 pr_err("Missing dual_emac_res_vlan in DT.\n");
1807                                 slave_data->dual_emac_res_vlan = i+1;
1808                                 pr_err("Using %d as Reserved VLAN for %d slave\n",
1809                                        slave_data->dual_emac_res_vlan, i);
1810                         } else {
1811                                 slave_data->dual_emac_res_vlan = prop;
1812                         }
1813                 }
1814
1815                 i++;
1816         }
1817
1818         return 0;
1819 }
1820
1821 static int cpsw_probe_dual_emac(struct platform_device *pdev,
1822                                 struct cpsw_priv *priv)
1823 {
1824         struct cpsw_platform_data       *data = &priv->data;
1825         struct net_device               *ndev;
1826         struct cpsw_priv                *priv_sl2;
1827         int ret = 0, i;
1828
1829         ndev = alloc_etherdev(sizeof(struct cpsw_priv));
1830         if (!ndev) {
1831                 pr_err("cpsw: error allocating net_device\n");
1832                 return -ENOMEM;
1833         }
1834
1835         priv_sl2 = netdev_priv(ndev);
1836         spin_lock_init(&priv_sl2->lock);
1837         priv_sl2->data = *data;
1838         priv_sl2->pdev = pdev;
1839         priv_sl2->ndev = ndev;
1840         priv_sl2->dev  = &ndev->dev;
1841         priv_sl2->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
1842         priv_sl2->rx_packet_max = max(rx_packet_max, 128);
1843
1844         if (is_valid_ether_addr(data->slave_data[1].mac_addr)) {
1845                 memcpy(priv_sl2->mac_addr, data->slave_data[1].mac_addr,
1846                         ETH_ALEN);
1847                 pr_info("cpsw: Detected MACID = %pM\n", priv_sl2->mac_addr);
1848         } else {
1849                 random_ether_addr(priv_sl2->mac_addr);
1850                 pr_info("cpsw: Random MACID = %pM\n", priv_sl2->mac_addr);
1851         }
1852         memcpy(ndev->dev_addr, priv_sl2->mac_addr, ETH_ALEN);
1853
1854         priv_sl2->slaves = priv->slaves;
1855         priv_sl2->clk = priv->clk;
1856
1857         priv_sl2->coal_intvl = 0;
1858         priv_sl2->bus_freq_mhz = priv->bus_freq_mhz;
1859
1860         priv_sl2->regs = priv->regs;
1861         priv_sl2->host_port = priv->host_port;
1862         priv_sl2->host_port_regs = priv->host_port_regs;
1863         priv_sl2->wr_regs = priv->wr_regs;
1864         priv_sl2->hw_stats = priv->hw_stats;
1865         priv_sl2->dma = priv->dma;
1866         priv_sl2->txch = priv->txch;
1867         priv_sl2->rxch = priv->rxch;
1868         priv_sl2->ale = priv->ale;
1869         priv_sl2->emac_port = 1;
1870         priv->slaves[1].ndev = ndev;
1871         priv_sl2->cpts = priv->cpts;
1872         priv_sl2->version = priv->version;
1873
1874         for (i = 0; i < priv->num_irqs; i++) {
1875                 priv_sl2->irqs_table[i] = priv->irqs_table[i];
1876                 priv_sl2->num_irqs = priv->num_irqs;
1877         }
1878         ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
1879
1880         ndev->netdev_ops = &cpsw_netdev_ops;
1881         SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops);
1882         netif_napi_add(ndev, &priv_sl2->napi, cpsw_poll, CPSW_POLL_WEIGHT);
1883
1884         /* register the network device */
1885         SET_NETDEV_DEV(ndev, &pdev->dev);
1886         ret = register_netdev(ndev);
1887         if (ret) {
1888                 pr_err("cpsw: error registering net device\n");
1889                 free_netdev(ndev);
1890                 ret = -ENODEV;
1891         }
1892
1893         return ret;
1894 }
1895
1896 static int cpsw_probe(struct platform_device *pdev)
1897 {
1898         struct cpsw_platform_data       *data;
1899         struct net_device               *ndev;
1900         struct cpsw_priv                *priv;
1901         struct cpdma_params             dma_params;
1902         struct cpsw_ale_params          ale_params;
1903         void __iomem                    *ss_regs;
1904         struct resource                 *res, *ss_res;
1905         u32 slave_offset, sliver_offset, slave_size;
1906         int ret = 0, i, k = 0;
1907
1908         ndev = alloc_etherdev(sizeof(struct cpsw_priv));
1909         if (!ndev) {
1910                 pr_err("error allocating net_device\n");
1911                 return -ENOMEM;
1912         }
1913
1914         platform_set_drvdata(pdev, ndev);
1915         priv = netdev_priv(ndev);
1916         spin_lock_init(&priv->lock);
1917         priv->pdev = pdev;
1918         priv->ndev = ndev;
1919         priv->dev  = &ndev->dev;
1920         priv->msg_enable = netif_msg_init(debug_level, CPSW_DEBUG);
1921         priv->rx_packet_max = max(rx_packet_max, 128);
1922         priv->cpts = devm_kzalloc(&pdev->dev, sizeof(struct cpts), GFP_KERNEL);
1923         priv->irq_enabled = true;
1924         if (!priv->cpts) {
1925                 pr_err("error allocating cpts\n");
1926                 goto clean_ndev_ret;
1927         }
1928
1929         /*
1930          * This may be required here for child devices.
1931          */
1932         pm_runtime_enable(&pdev->dev);
1933
1934         /* Select default pin state */
1935         pinctrl_pm_select_default_state(&pdev->dev);
1936
1937         if (cpsw_probe_dt(&priv->data, pdev)) {
1938                 pr_err("cpsw: platform data missing\n");
1939                 ret = -ENODEV;
1940                 goto clean_runtime_disable_ret;
1941         }
1942         data = &priv->data;
1943
1944         if (is_valid_ether_addr(data->slave_data[0].mac_addr)) {
1945                 memcpy(priv->mac_addr, data->slave_data[0].mac_addr, ETH_ALEN);
1946                 pr_info("Detected MACID = %pM\n", priv->mac_addr);
1947         } else {
1948                 eth_random_addr(priv->mac_addr);
1949                 pr_info("Random MACID = %pM\n", priv->mac_addr);
1950         }
1951
1952         memcpy(ndev->dev_addr, priv->mac_addr, ETH_ALEN);
1953
1954         priv->slaves = devm_kzalloc(&pdev->dev,
1955                                     sizeof(struct cpsw_slave) * data->slaves,
1956                                     GFP_KERNEL);
1957         if (!priv->slaves) {
1958                 ret = -ENOMEM;
1959                 goto clean_runtime_disable_ret;
1960         }
1961         for (i = 0; i < data->slaves; i++)
1962                 priv->slaves[i].slave_num = i;
1963
1964         priv->slaves[0].ndev = ndev;
1965         priv->emac_port = 0;
1966
1967         priv->clk = devm_clk_get(&pdev->dev, "fck");
1968         if (IS_ERR(priv->clk)) {
1969                 dev_err(priv->dev, "fck is not found\n");
1970                 ret = -ENODEV;
1971                 goto clean_runtime_disable_ret;
1972         }
1973         priv->coal_intvl = 0;
1974         priv->bus_freq_mhz = clk_get_rate(priv->clk) / 1000000;
1975
1976         ss_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1977         ss_regs = devm_ioremap_resource(&pdev->dev, ss_res);
1978         if (IS_ERR(ss_regs)) {
1979                 ret = PTR_ERR(ss_regs);
1980                 goto clean_runtime_disable_ret;
1981         }
1982         priv->regs = ss_regs;
1983         priv->version = __raw_readl(&priv->regs->id_ver);
1984         priv->host_port = HOST_PORT_NUM;
1985
1986         res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1987         priv->wr_regs = devm_ioremap_resource(&pdev->dev, res);
1988         if (IS_ERR(priv->wr_regs)) {
1989                 ret = PTR_ERR(priv->wr_regs);
1990                 goto clean_runtime_disable_ret;
1991         }
1992
1993         memset(&dma_params, 0, sizeof(dma_params));
1994         memset(&ale_params, 0, sizeof(ale_params));
1995
1996         switch (priv->version) {
1997         case CPSW_VERSION_1:
1998                 priv->host_port_regs = ss_regs + CPSW1_HOST_PORT_OFFSET;
1999                 priv->cpts->reg      = ss_regs + CPSW1_CPTS_OFFSET;
2000                 priv->hw_stats       = ss_regs + CPSW1_HW_STATS;
2001                 dma_params.dmaregs   = ss_regs + CPSW1_CPDMA_OFFSET;
2002                 dma_params.txhdp     = ss_regs + CPSW1_STATERAM_OFFSET;
2003                 ale_params.ale_regs  = ss_regs + CPSW1_ALE_OFFSET;
2004                 slave_offset         = CPSW1_SLAVE_OFFSET;
2005                 slave_size           = CPSW1_SLAVE_SIZE;
2006                 sliver_offset        = CPSW1_SLIVER_OFFSET;
2007                 dma_params.desc_mem_phys = 0;
2008                 break;
2009         case CPSW_VERSION_2:
2010         case CPSW_VERSION_3:
2011         case CPSW_VERSION_4:
2012                 priv->host_port_regs = ss_regs + CPSW2_HOST_PORT_OFFSET;
2013                 priv->cpts->reg      = ss_regs + CPSW2_CPTS_OFFSET;
2014                 priv->hw_stats       = ss_regs + CPSW2_HW_STATS;
2015                 dma_params.dmaregs   = ss_regs + CPSW2_CPDMA_OFFSET;
2016                 dma_params.txhdp     = ss_regs + CPSW2_STATERAM_OFFSET;
2017                 ale_params.ale_regs  = ss_regs + CPSW2_ALE_OFFSET;
2018                 slave_offset         = CPSW2_SLAVE_OFFSET;
2019                 slave_size           = CPSW2_SLAVE_SIZE;
2020                 sliver_offset        = CPSW2_SLIVER_OFFSET;
2021                 dma_params.desc_mem_phys =
2022                         (u32 __force) ss_res->start + CPSW2_BD_OFFSET;
2023                 break;
2024         default:
2025                 dev_err(priv->dev, "unknown version 0x%08x\n", priv->version);
2026                 ret = -ENODEV;
2027                 goto clean_runtime_disable_ret;
2028         }
2029         for (i = 0; i < priv->data.slaves; i++) {
2030                 struct cpsw_slave *slave = &priv->slaves[i];
2031                 cpsw_slave_init(slave, priv, slave_offset, sliver_offset);
2032                 slave_offset  += slave_size;
2033                 sliver_offset += SLIVER_SIZE;
2034         }
2035
2036         dma_params.dev          = &pdev->dev;
2037         dma_params.rxthresh     = dma_params.dmaregs + CPDMA_RXTHRESH;
2038         dma_params.rxfree       = dma_params.dmaregs + CPDMA_RXFREE;
2039         dma_params.rxhdp        = dma_params.txhdp + CPDMA_RXHDP;
2040         dma_params.txcp         = dma_params.txhdp + CPDMA_TXCP;
2041         dma_params.rxcp         = dma_params.txhdp + CPDMA_RXCP;
2042
2043         dma_params.num_chan             = data->channels;
2044         dma_params.has_soft_reset       = true;
2045         dma_params.min_packet_size      = CPSW_MIN_PACKET_SIZE;
2046         dma_params.desc_mem_size        = data->bd_ram_size;
2047         dma_params.desc_align           = 16;
2048         dma_params.has_ext_regs         = true;
2049         dma_params.desc_hw_addr         = dma_params.desc_mem_phys;
2050
2051         priv->dma = cpdma_ctlr_create(&dma_params);
2052         if (!priv->dma) {
2053                 dev_err(priv->dev, "error initializing dma\n");
2054                 ret = -ENOMEM;
2055                 goto clean_runtime_disable_ret;
2056         }
2057
2058         priv->txch = cpdma_chan_create(priv->dma, tx_chan_num(0),
2059                                        cpsw_tx_handler);
2060         priv->rxch = cpdma_chan_create(priv->dma, rx_chan_num(0),
2061                                        cpsw_rx_handler);
2062
2063         if (WARN_ON(!priv->txch || !priv->rxch)) {
2064                 dev_err(priv->dev, "error initializing dma channels\n");
2065                 ret = -ENOMEM;
2066                 goto clean_dma_ret;
2067         }
2068
2069         ale_params.dev                  = &ndev->dev;
2070         ale_params.ale_ageout           = ale_ageout;
2071         ale_params.ale_entries          = data->ale_entries;
2072         ale_params.ale_ports            = data->slaves;
2073
2074         priv->ale = cpsw_ale_create(&ale_params);
2075         if (!priv->ale) {
2076                 dev_err(priv->dev, "error initializing ale engine\n");
2077                 ret = -ENODEV;
2078                 goto clean_dma_ret;
2079         }
2080
2081         ndev->irq = platform_get_irq(pdev, 0);
2082         if (ndev->irq < 0) {
2083                 dev_err(priv->dev, "error getting irq resource\n");
2084                 ret = -ENOENT;
2085                 goto clean_ale_ret;
2086         }
2087
2088         while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, k))) {
2089                 for (i = res->start; i <= res->end; i++) {
2090                         if (devm_request_irq(&pdev->dev, i, cpsw_interrupt, 0,
2091                                              dev_name(priv->dev), priv)) {
2092                                 dev_err(priv->dev, "error attaching irq\n");
2093                                 goto clean_ale_ret;
2094                         }
2095                         priv->irqs_table[k] = i;
2096                         priv->num_irqs = k + 1;
2097                 }
2098                 k++;
2099         }
2100
2101         ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
2102
2103         ndev->netdev_ops = &cpsw_netdev_ops;
2104         SET_ETHTOOL_OPS(ndev, &cpsw_ethtool_ops);
2105         netif_napi_add(ndev, &priv->napi, cpsw_poll, CPSW_POLL_WEIGHT);
2106
2107         /* register the network device */
2108         SET_NETDEV_DEV(ndev, &pdev->dev);
2109         ret = register_netdev(ndev);
2110         if (ret) {
2111                 dev_err(priv->dev, "error registering net device\n");
2112                 ret = -ENODEV;
2113                 goto clean_ale_ret;
2114         }
2115
2116         if (cpts_register(&pdev->dev, priv->cpts,
2117                           data->cpts_clock_mult, data->cpts_clock_shift))
2118                 dev_err(priv->dev, "error registering cpts device\n");
2119
2120         cpsw_notice(priv, probe, "initialized device (regs %x, irq %d)\n",
2121                     ss_res->start, ndev->irq);
2122
2123         if (priv->data.dual_emac) {
2124                 ret = cpsw_probe_dual_emac(pdev, priv);
2125                 if (ret) {
2126                         cpsw_err(priv, probe, "error probe slave 2 emac interface\n");
2127                         goto clean_ale_ret;
2128                 }
2129         }
2130
2131         return 0;
2132
2133 clean_ale_ret:
2134         cpsw_ale_destroy(priv->ale);
2135 clean_dma_ret:
2136         cpdma_chan_destroy(priv->txch);
2137         cpdma_chan_destroy(priv->rxch);
2138         cpdma_ctlr_destroy(priv->dma);
2139 clean_runtime_disable_ret:
2140         pm_runtime_disable(&pdev->dev);
2141 clean_ndev_ret:
2142         free_netdev(priv->ndev);
2143         return ret;
2144 }
2145
2146 static int cpsw_remove(struct platform_device *pdev)
2147 {
2148         struct net_device *ndev = platform_get_drvdata(pdev);
2149         struct cpsw_priv *priv = netdev_priv(ndev);
2150
2151         if (priv->data.dual_emac)
2152                 unregister_netdev(cpsw_get_slave_ndev(priv, 1));
2153         unregister_netdev(ndev);
2154
2155         cpts_unregister(priv->cpts);
2156
2157         cpsw_ale_destroy(priv->ale);
2158         cpdma_chan_destroy(priv->txch);
2159         cpdma_chan_destroy(priv->rxch);
2160         cpdma_ctlr_destroy(priv->dma);
2161         pm_runtime_disable(&pdev->dev);
2162         if (priv->data.dual_emac)
2163                 free_netdev(cpsw_get_slave_ndev(priv, 1));
2164         free_netdev(ndev);
2165         return 0;
2166 }
2167
2168 static int cpsw_suspend(struct device *dev)
2169 {
2170         struct platform_device  *pdev = to_platform_device(dev);
2171         struct net_device       *ndev = platform_get_drvdata(pdev);
2172         struct cpsw_priv        *priv = netdev_priv(ndev);
2173
2174         if (netif_running(ndev))
2175                 cpsw_ndo_stop(ndev);
2176         soft_reset("sliver 0", &priv->slaves[0].sliver->soft_reset);
2177         soft_reset("sliver 1", &priv->slaves[1].sliver->soft_reset);
2178         pm_runtime_put_sync(&pdev->dev);
2179
2180         /* Select sleep pin state */
2181         pinctrl_pm_select_sleep_state(&pdev->dev);
2182
2183         return 0;
2184 }
2185
2186 static int cpsw_resume(struct device *dev)
2187 {
2188         struct platform_device  *pdev = to_platform_device(dev);
2189         struct net_device       *ndev = platform_get_drvdata(pdev);
2190
2191         pm_runtime_get_sync(&pdev->dev);
2192
2193         /* Select default pin state */
2194         pinctrl_pm_select_default_state(&pdev->dev);
2195
2196         if (netif_running(ndev))
2197                 cpsw_ndo_open(ndev);
2198         return 0;
2199 }
2200
2201 static const struct dev_pm_ops cpsw_pm_ops = {
2202         .suspend        = cpsw_suspend,
2203         .resume         = cpsw_resume,
2204 };
2205
2206 static const struct of_device_id cpsw_of_mtable[] = {
2207         { .compatible = "ti,cpsw", },
2208         { /* sentinel */ },
2209 };
2210 MODULE_DEVICE_TABLE(of, cpsw_of_mtable);
2211
2212 static struct platform_driver cpsw_driver = {
2213         .driver = {
2214                 .name    = "cpsw",
2215                 .owner   = THIS_MODULE,
2216                 .pm      = &cpsw_pm_ops,
2217                 .of_match_table = cpsw_of_mtable,
2218         },
2219         .probe = cpsw_probe,
2220         .remove = cpsw_remove,
2221 };
2222
2223 static int __init cpsw_init(void)
2224 {
2225         return platform_driver_register(&cpsw_driver);
2226 }
2227 late_initcall(cpsw_init);
2228
2229 static void __exit cpsw_exit(void)
2230 {
2231         platform_driver_unregister(&cpsw_driver);
2232 }
2233 module_exit(cpsw_exit);
2234
2235 MODULE_LICENSE("GPL");
2236 MODULE_AUTHOR("Cyril Chemparathy <cyril@ti.com>");
2237 MODULE_AUTHOR("Mugunthan V N <mugunthanvnm@ti.com>");
2238 MODULE_DESCRIPTION("TI CPSW Ethernet driver");