]> git.kernelconcepts.de Git - karo-tx-redboot.git/blob - packages/devs/ipu/arm/imx/v1_0/include/ipuv3d_reg_def.h
TX51 pre-release
[karo-tx-redboot.git] / packages / devs / ipu / arm / imx / v1_0 / include / ipuv3d_reg_def.h
1 //==========================================================================
2 //
3 //      IPUV3D_REG_DEF.h
4 //
5 //      regs definitions of IPUv3d 
6 //
7 //==========================================================================
8 //#####DESCRIPTIONBEGIN####
9 //
10 // Author(s):       Ray Sun <Yanfei.Sun@freescale.com> 
11 // Create Date: 2008-07-31
12 //
13 //####DESCRIPTIONEND####
14 //
15 //==========================================================================
16
17 #ifndef _IPUV3D_REG_DEF_H_
18 #define _IPUV3D_REG_DEF_H_
19
20 // part before __ means register name, while part after __ 
21 //means the property or bit fields of this reg.
22 #define IPU_IPU_CONF__ADDR             0x1E000000
23 #define IPU_IPU_CONF__EMPTY            0x1E000000,0x00000000
24 #define IPU_IPU_CONF__FULL             0x1E000000,0xffffffff
25 #define IPU_IPU_CONF__IC_DMFC_SYNC     0x1E000000,0x04000000
26 #define IPU_IPU_CONF__IC_DMFC_SEL      0x1E000000,0x02000000
27 #define IPU_IPU_CONF__IDMAC_DISABLE    0x1E000000,0x00400000
28 #define IPU_IPU_CONF__IPU_DIAGBUS_ON   0x1E000000,0x00200000
29 #define IPU_IPU_CONF__IPU_DIAGBUS_MODE 0x1E000000,0x001F0000
30 #define IPU_IPU_CONF__DMFC_EN          0x1E000000,0x00000400
31 #define IPU_IPU_CONF__DC_EN            0x1E000000,0x00000200
32 #define IPU_IPU_CONF__DI1_EN           0x1E000000,0x00000080
33 #define IPU_IPU_CONF__DI0_EN           0x1E000000,0x00000040
34 #define IPU_IPU_CONF__DP_EN            0x1E000000,0x00000020
35 #define IPU_IPU_CONF__IRT_EN           0x1E000000,0x00000008
36 #define IPU_IPU_CONF__IC_EN            0x1E000000,0x00000004
37
38 #define IPU_IPU_INT_CTRL_1__ADDR            0x1E00003C
39 #define IPU_IPU_INT_CTRL_1__EMPTY           0x1E00003C,0x00000000
40 #define IPU_IPU_INT_CTRL_1__FULL            0x1E00003C,0xffffffff
41 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_31 0x1E00003C,0x80000000
42 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_29 0x1E00003C,0x20000000
43 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_28 0x1E00003C,0x10000000
44 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_27 0x1E00003C,0x08000000
45 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_24 0x1E00003C,0x01000000
46 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_23 0x1E00003C,0x00800000
47 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_22 0x1E00003C,0x00400000
48 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_21 0x1E00003C,0x00200000
49 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_20 0x1E00003C,0x00100000
50 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_18 0x1E00003C,0x00040000
51 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_17 0x1E00003C,0x00020000
52 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_15 0x1E00003C,0x00008000
53 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_14 0x1E00003C,0x00004000
54 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_12 0x1E00003C,0x00001000
55 #define IPU_IPU_INT_CTRL_1__IDMAC_EOF_EN_11 0x1E00003C,0x00000800
56
57 #define IPU_IPU_INT_CTRL_2__ADDR            0x1E000040
58 #define IPU_IPU_INT_CTRL_2__EMPTY           0x1E000040,0x00000000
59 #define IPU_IPU_INT_CTRL_2__FULL            0x1E000040,0xffffffff
60 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_52 0x1E000040,0x00100000
61 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_51 0x1E000040,0x00080000
62 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_50 0x1E000040,0x00040000
63 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_49 0x1E000040,0x00020000
64 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_48 0x1E000040,0x00010000
65 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_47 0x1E000040,0x00008000
66 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_46 0x1E000040,0x00004000
67 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_45 0x1E000040,0x00002000
68 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_44 0x1E000040,0x00001000
69 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_43 0x1E000040,0x00000800
70 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_42 0x1E000040,0x00000400
71 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_41 0x1E000040,0x00000200
72 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_40 0x1E000040,0x00000100
73 #define IPU_IPU_INT_CTRL_2__IDMAC_EOF_EN_33 0x1E000040,0x00000002
74
75 #define IPU_IPU_INT_CTRL_3__ADDR              0x1E000044
76 #define IPU_IPU_INT_CTRL_3__EMPTY             0x1E000044,0x00000000
77 #define IPU_IPU_INT_CTRL_3__FULL              0x1E000044,0xffffffff
78 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_31 0x1E000044,0x80000000
79 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_29 0x1E000044,0x20000000
80 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_28 0x1E000044,0x10000000
81 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_27 0x1E000044,0x08000000
82 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_24 0x1E000044,0x01000000
83 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_23 0x1E000044,0x00800000
84 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_22 0x1E000044,0x00400000
85 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_21 0x1E000044,0x00200000
86 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_20 0x1E000044,0x00100000
87 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_18 0x1E000044,0x00040000
88 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_17 0x1E000044,0x00020000
89 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_15 0x1E000044,0x00008000
90 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_14 0x1E000044,0x00004000
91 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_12 0x1E000044,0x00001000
92 #define IPU_IPU_INT_CTRL_3__IDMAC_NFACK_EN_11 0x1E000044,0x00000800
93
94 #define IPU_IPU_INT_CTRL_4__ADDR              0x1E000048
95 #define IPU_IPU_INT_CTRL_4__EMPTY             0x1E000048,0x00000000
96 #define IPU_IPU_INT_CTRL_4__FULL              0x1E000048,0xffffffff
97 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_52 0x1E000048,0x00100000
98 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_51 0x1E000048,0x00080000
99 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_50 0x1E000048,0x00040000
100 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_49 0x1E000048,0x00020000
101 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_48 0x1E000048,0x00010000
102 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_47 0x1E000048,0x00008000
103 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_46 0x1E000048,0x00004000
104 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_45 0x1E000048,0x00002000
105 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_44 0x1E000048,0x00001000
106 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_43 0x1E000048,0x00000800
107 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_42 0x1E000048,0x00000400
108 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_41 0x1E000048,0x00000200
109 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_40 0x1E000048,0x00000100
110 #define IPU_IPU_INT_CTRL_4__IDMAC_NFACK_EN_33 0x1E000048,0x00000002
111
112 #define IPU_IPU_INT_CTRL_5__ADDR                0x1E00004C
113 #define IPU_IPU_INT_CTRL_5__EMPTY               0x1E00004C,0x00000000
114 #define IPU_IPU_INT_CTRL_5__FULL                0x1E00004C,0xffffffff
115 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_31 0x1E00004C,0x80000000
116 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_29 0x1E00004C,0x20000000
117 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_28 0x1E00004C,0x10000000
118 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_27 0x1E00004C,0x08000000
119 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_24 0x1E00004C,0x01000000
120 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_23 0x1E00004C,0x00800000
121 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_22 0x1E00004C,0x00400000
122 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_21 0x1E00004C,0x00200000
123 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_20 0x1E00004C,0x00100000
124 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_18 0x1E00004C,0x00040000
125 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_17 0x1E00004C,0x00020000
126 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_15 0x1E00004C,0x00008000
127 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_14 0x1E00004C,0x00004000
128 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_12 0x1E00004C,0x00001000
129 #define IPU_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_11 0x1E00004C,0x00000800
130
131 #define IPU_IPU_INT_CTRL_6__ADDR                0x1E000050
132 #define IPU_IPU_INT_CTRL_6__EMPTY               0x1E000050,0x00000000
133 #define IPU_IPU_INT_CTRL_6__FULL                0x1E000050,0xffffffff
134 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_52 0x1E000050,0x00100000
135 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_51 0x1E000050,0x00080000
136 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_50 0x1E000050,0x00040000
137 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_49 0x1E000050,0x00020000
138 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_48 0x1E000050,0x00010000
139 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_47 0x1E000050,0x00008000
140 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_46 0x1E000050,0x00004000
141 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_45 0x1E000050,0x00002000
142 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_44 0x1E000050,0x00001000
143 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_43 0x1E000050,0x00000800
144 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_42 0x1E000050,0x00000400
145 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_41 0x1E000050,0x00000200
146 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_40 0x1E000050,0x00000100
147 #define IPU_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_33 0x1E000050,0x00000002
148
149 #define IPU_IPU_INT_CTRL_7__ADDR            0x1E000054
150 #define IPU_IPU_INT_CTRL_7__EMPTY           0x1E000054,0x00000000
151 #define IPU_IPU_INT_CTRL_7__FULL            0x1E000054,0xffffffff
152 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_31 0x1E000054,0x80000000
153 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_29 0x1E000054,0x20000000
154 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_28 0x1E000054,0x10000000
155 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_27 0x1E000054,0x08000000
156 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_24 0x1E000054,0x01000000
157 #define IPU_IPU_INT_CTRL_7__IDMAC_EOS_EN_23 0x1E000054,0x00800000
158
159 #define IPU_IPU_INT_CTRL_8__ADDR            0x1E000058
160 #define IPU_IPU_INT_CTRL_8__EMPTY           0x1E000058,0x00000000
161 #define IPU_IPU_INT_CTRL_8__FULL            0x1E000058,0xffffffff
162 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_52 0x1E000058,0x00100000
163 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_51 0x1E000058,0x00080000
164 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_44 0x1E000058,0x00001000
165 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_43 0x1E000058,0x00000800
166 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_42 0x1E000058,0x00000400
167 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_41 0x1E000058,0x00000200
168 #define IPU_IPU_INT_CTRL_8__IDMAC_EOS_EN_33 0x1E000058,0x00000002
169
170 #define IPU_IPU_INT_CTRL_10__ADDR                      0x1E000060
171 #define IPU_IPU_INT_CTRL_10__EMPTY                     0x1E000060,0x00000000
172 #define IPU_IPU_INT_CTRL_10__FULL                      0x1E000060,0xffffffff
173 #define IPU_IPU_INT_CTRL_10__AXIR_ERR_EN               0x1E000060,0x40000000
174 #define IPU_IPU_INT_CTRL_10__AXIW_ERR_EN               0x1E000060,0x20000000
175 #define IPU_IPU_INT_CTRL_10__NON_PRIVILEGED_ACC_ERR_EN 0x1E000060,0x10000000
176 #define IPU_IPU_INT_CTRL_10__IC_BAYER_FRM_LOST_ERR_EN  0x1E000060,0x04000000
177 #define IPU_IPU_INT_CTRL_10__IC_ENC_FRM_LOST_ERR_EN    0x1E000060,0x02000000
178 #define IPU_IPU_INT_CTRL_10__IC_VF_FRM_LOST_ERR_EN     0x1E000060,0x01000000
179 #define IPU_IPU_INT_CTRL_10__DI1_TIME_OUT_ERR_EN       0x1E000060,0x00400000
180 #define IPU_IPU_INT_CTRL_10__DI0_TIME_OUT_ERR_EN       0x1E000060,0x00200000
181 #define IPU_IPU_INT_CTRL_10__DI1_SYNC_DISP_ERR_EN      0x1E000060,0x00100000
182 #define IPU_IPU_INT_CTRL_10__DI0_SYNC_DISP_ERR_EN      0x1E000060,0x00080000
183 #define IPU_IPU_INT_CTRL_10__DC_TEARING_ERR_6_EN       0x1E000060,0x00040000
184 #define IPU_IPU_INT_CTRL_10__DC_TEARING_ERR_2_EN       0x1E000060,0x00020000
185 #define IPU_IPU_INT_CTRL_10__DC_TEARING_ERR_1_EN       0x1E000060,0x00010000
186
187 #define IPU_IPU_INT_CTRL_11__ADDR              0x1E000064
188 #define IPU_IPU_INT_CTRL_11__EMPTY             0x1E000064,0x00000000
189 #define IPU_IPU_INT_CTRL_11__FULL              0x1E000064,0xffffffff
190 #define IPU_IPU_INT_CTRL_11__IDMAC_EOBND_EN_22 0x1E000064,0x00400000
191 #define IPU_IPU_INT_CTRL_11__IDMAC_EOBND_EN_21 0x1E000064,0x00200000
192 #define IPU_IPU_INT_CTRL_11__IDMAC_EOBND_EN_20 0x1E000064,0x00100000
193 #define IPU_IPU_INT_CTRL_11__IDMAC_EOBND_EN_12 0x1E000064,0x00001000
194 #define IPU_IPU_INT_CTRL_11__IDMAC_EOBND_EN_11 0x1E000064,0x00000800
195
196 #define IPU_IPU_INT_CTRL_12__ADDR              0x1E000068
197 #define IPU_IPU_INT_CTRL_12__EMPTY             0x1E000068,0x00000000
198 #define IPU_IPU_INT_CTRL_12__FULL              0x1E000068,0xffffffff
199 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_50 0x1E000068,0x00040000
200 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_49 0x1E000068,0x00020000
201 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_48 0x1E000068,0x00010000
202 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_47 0x1E000068,0x00008000
203 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_46 0x1E000068,0x00004000
204 #define IPU_IPU_INT_CTRL_12__IDMAC_EOBND_EN_45 0x1E000068,0x00002000
205
206 #define IPU_IPU_INT_CTRL_13__ADDR           0x1E00006C
207 #define IPU_IPU_INT_CTRL_13__EMPTY          0x1E00006C,0x00000000
208 #define IPU_IPU_INT_CTRL_13__FULL           0x1E00006C,0xffffffff
209 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_31 0x1E00006C,0x80000000
210 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_29 0x1E00006C,0x20000000
211 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_28 0x1E00006C,0x10000000
212 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_27 0x1E00006C,0x08000000
213 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_24 0x1E00006C,0x01000000
214 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_23 0x1E00006C,0x00800000
215 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_22 0x1E00006C,0x00400000
216 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_21 0x1E00006C,0x00200000
217 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_20 0x1E00006C,0x00100000
218 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_18 0x1E00006C,0x00040000
219 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_17 0x1E00006C,0x00020000
220 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_15 0x1E00006C,0x00008000
221 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_14 0x1E00006C,0x00004000
222 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_12 0x1E00006C,0x00001000
223 #define IPU_IPU_INT_CTRL_13__IDMAC_TH_EN_11 0x1E00006C,0x00000800
224
225 #define IPU_IPU_INT_CTRL_14__ADDR           0x1E000070
226 #define IPU_IPU_INT_CTRL_14__EMPTY          0x1E000070,0x00000000
227 #define IPU_IPU_INT_CTRL_14__FULL           0x1E000070,0xffffffff
228 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_52 0x1E000070,0x00100000
229 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_51 0x1E000070,0x00080000
230 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_50 0x1E000070,0x00040000
231 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_49 0x1E000070,0x00020000
232 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_48 0x1E000070,0x00010000
233 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_47 0x1E000070,0x00008000
234 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_46 0x1E000070,0x00004000
235 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_45 0x1E000070,0x00002000
236 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_44 0x1E000070,0x00001000
237 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_43 0x1E000070,0x00000800
238 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_42 0x1E000070,0x00000400
239 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_41 0x1E000070,0x00000200
240 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_40 0x1E000070,0x00000100
241 #define IPU_IPU_INT_CTRL_14__IDMAC_TH_EN_33 0x1E000070,0x00000002
242
243 #define IPU_IPU_INT_CTRL_15__ADDR                   0x1E000074
244 #define IPU_IPU_INT_CTRL_15__EMPTY                  0x1E000074,0x00000000
245 #define IPU_IPU_INT_CTRL_15__FULL                   0x1E000074,0xffffffff
246 #define IPU_IPU_INT_CTRL_15__DI1_CNT_EN_PRE_8_EN    0x1E000074,0x80000000
247 #define IPU_IPU_INT_CTRL_15__DI1_CNT_EN_PRE_3_EN    0x1E000074,0x40000000
248 #define IPU_IPU_INT_CTRL_15__DI1_DISP_CLK_EN_PRE_EN 0x1E000074,0x20000000
249 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_10_EN   0x1E000074,0x10000000
250 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_9_EN    0x1E000074,0x08000000
251 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_8_EN    0x1E000074,0x04000000
252 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_7_EN    0x1E000074,0x02000000
253 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_6_EN    0x1E000074,0x01000000
254 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_5_EN    0x1E000074,0x00800000
255 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_4_EN    0x1E000074,0x00400000
256 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_3_EN    0x1E000074,0x00200000
257 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_2_EN    0x1E000074,0x00100000
258 #define IPU_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_1_EN    0x1E000074,0x00080000
259 #define IPU_IPU_INT_CTRL_15__DI0_DISP_CLK_EN_PRE_EN 0x1E000074,0x00040000
260 #define IPU_IPU_INT_CTRL_15__DC_ASYNC_STOP_EN       0x1E000074,0x00020000
261 #define IPU_IPU_INT_CTRL_15__DC_DP_START_EN         0x1E000074,0x00010000
262 #define IPU_IPU_INT_CTRL_15__DI_VSYNC_PRE_1_EN      0x1E000074,0x00008000
263 #define IPU_IPU_INT_CTRL_15__DI_VSYNC_PRE_0_EN      0x1E000074,0x00004000
264 #define IPU_IPU_INT_CTRL_15__DC_FC_6_EN             0x1E000074,0x00002000
265 #define IPU_IPU_INT_CTRL_15__DC_FC_4_EN             0x1E000074,0x00001000
266 #define IPU_IPU_INT_CTRL_15__DC_FC_3_EN             0x1E000074,0x00000800
267 #define IPU_IPU_INT_CTRL_15__DC_FC_2_EN             0x1E000074,0x00000400
268 #define IPU_IPU_INT_CTRL_15__DC_FC_1_EN             0x1E000074,0x00000200
269 #define IPU_IPU_INT_CTRL_15__DC_FC_0_EN             0x1E000074,0x00000100
270 #define IPU_IPU_INT_CTRL_15__DP_ASF_BRAKE_EN        0x1E000074,0x00000080
271 #define IPU_IPU_INT_CTRL_15__DP_SF_BRAKE_EN         0x1E000074,0x00000040
272 #define IPU_IPU_INT_CTRL_15__DP_ASF_END_EN          0x1E000074,0x00000020
273 #define IPU_IPU_INT_CTRL_15__DP_ASF_START_EN        0x1E000074,0x00000010
274 #define IPU_IPU_INT_CTRL_15__DP_SF_END_EN           0x1E000074,0x00000008
275 #define IPU_IPU_INT_CTRL_15__DP_SF_START_EN         0x1E000074,0x00000004
276 #define IPU_IPU_INT_CTRL_15__IPU_SNOOPING2_INT_EN   0x1E000074,0x00000002
277 #define IPU_IPU_INT_CTRL_15__IPU_SNOOPING1_INT_EN   0x1E000074,0x00000001
278
279 #define IPU_IPU_SDMA_EVENT_1__ADDR                 0x1E000078
280 #define IPU_IPU_SDMA_EVENT_1__EMPTY                0x1E000078,0x00000000
281 #define IPU_IPU_SDMA_EVENT_1__FULL                 0x1E000078,0xffffffff
282 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_31 0x1E000078,0x80000000
283 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_29 0x1E000078,0x20000000
284 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_28 0x1E000078,0x10000000
285 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_27 0x1E000078,0x08000000
286 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_24 0x1E000078,0x01000000
287 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_23 0x1E000078,0x00800000
288 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_22 0x1E000078,0x00400000
289 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_21 0x1E000078,0x00200000
290 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_20 0x1E000078,0x00100000
291 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_18 0x1E000078,0x00040000
292 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_17 0x1E000078,0x00020000
293 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_15 0x1E000078,0x00008000
294 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_14 0x1E000078,0x00004000
295 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_12 0x1E000078,0x00001000
296 #define IPU_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_11 0x1E000078,0x00000800
297
298 #define IPU_IPU_SDMA_EVENT_2__ADDR                 0x1E00007C
299 #define IPU_IPU_SDMA_EVENT_2__EMPTY                0x1E00007C,0x00000000
300 #define IPU_IPU_SDMA_EVENT_2__FULL                 0x1E00007C,0xffffffff
301 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_52 0x1E00007C,0x00100000
302 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_51 0x1E00007C,0x00080000
303 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_50 0x1E00007C,0x00040000
304 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_49 0x1E00007C,0x00020000
305 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_48 0x1E00007C,0x00010000
306 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_47 0x1E00007C,0x00008000
307 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_46 0x1E00007C,0x00004000
308 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_45 0x1E00007C,0x00002000
309 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_44 0x1E00007C,0x00001000
310 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_43 0x1E00007C,0x00000800
311 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_42 0x1E00007C,0x00000400
312 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_41 0x1E00007C,0x00000200
313 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_40 0x1E00007C,0x00000100
314 #define IPU_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_33 0x1E00007C,0x00000002
315
316 #define IPU_IPU_SDMA_EVENT_3__ADDR                   0x1E000080
317 #define IPU_IPU_SDMA_EVENT_3__EMPTY                  0x1E000080,0x00000000
318 #define IPU_IPU_SDMA_EVENT_3__FULL                   0x1E000080,0xffffffff
319 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_31 0x1E000080,0x80000000
320 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_29 0x1E000080,0x20000000
321 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_28 0x1E000080,0x10000000
322 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_27 0x1E000080,0x08000000
323 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_24 0x1E000080,0x01000000
324 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_23 0x1E000080,0x00800000
325 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_22 0x1E000080,0x00400000
326 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_21 0x1E000080,0x00200000
327 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_20 0x1E000080,0x00100000
328 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_18 0x1E000080,0x00040000
329 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_17 0x1E000080,0x00020000
330 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_15 0x1E000080,0x00008000
331 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_14 0x1E000080,0x00004000
332 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_12 0x1E000080,0x00001000
333 #define IPU_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_11 0x1E000080,0x00000800
334
335 #define IPU_IPU_SDMA_EVENT_4__ADDR                   0x1E000084
336 #define IPU_IPU_SDMA_EVENT_4__EMPTY                  0x1E000084,0x00000000
337 #define IPU_IPU_SDMA_EVENT_4__FULL                   0x1E000084,0xffffffff
338 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_52 0x1E000084,0x00100000
339 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_51 0x1E000084,0x00080000
340 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_50 0x1E000084,0x00040000
341 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_49 0x1E000084,0x00020000
342 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_48 0x1E000084,0x00010000
343 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_47 0x1E000084,0x00008000
344 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_46 0x1E000084,0x00004000
345 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_45 0x1E000084,0x00002000
346 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_44 0x1E000084,0x00001000
347 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_43 0x1E000084,0x00000800
348 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_42 0x1E000084,0x00000400
349 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_41 0x1E000084,0x00000200
350 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_40 0x1E000084,0x00000100
351 #define IPU_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_33 0x1E000084,0x00000002
352
353 #define IPU_IPU_SDMA_EVENT_7__ADDR                 0x1E000088
354 #define IPU_IPU_SDMA_EVENT_7__EMPTY                0x1E000088,0x00000000
355 #define IPU_IPU_SDMA_EVENT_7__FULL                 0x1E000088,0xffffffff
356 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_31 0x1E000088,0x80000000
357 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_29 0x1E000088,0x20000000
358 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_28 0x1E000088,0x10000000
359 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_27 0x1E000088,0x08000000
360 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_24 0x1E000088,0x01000000
361 #define IPU_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_23 0x1E000088,0x00800000
362
363 #define IPU_IPU_SDMA_EVENT_8__ADDR                 0x1E00008C
364 #define IPU_IPU_SDMA_EVENT_8__EMPTY                0x1E00008C,0x00000000
365 #define IPU_IPU_SDMA_EVENT_8__FULL                 0x1E00008C,0xffffffff
366 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_52 0x1E00008C,0x00100000
367 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_51 0x1E00008C,0x00080000
368 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_44 0x1E00008C,0x00001000
369 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_43 0x1E00008C,0x00000800
370 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_42 0x1E00008C,0x00000400
371 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_41 0x1E00008C,0x00000200
372 #define IPU_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_32 0x1E00008C,0x00000002
373
374 #define IPU_IPU_SDMA_EVENT_11__ADDR                   0x1E000090
375 #define IPU_IPU_SDMA_EVENT_11__EMPTY                  0x1E000090,0x00000000
376 #define IPU_IPU_SDMA_EVENT_11__FULL                   0x1E000090,0xffffffff
377 #define IPU_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_22 0x1E000090,0x00400000
378 #define IPU_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_21 0x1E000090,0x00200000
379 #define IPU_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_20 0x1E000090,0x00100000
380 #define IPU_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_12 0x1E000090,0x00001000
381 #define IPU_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_11 0x1E000090,0x00000800
382
383 #define IPU_IPU_SDMA_EVENT_12__ADDR                   0x1E000094
384 #define IPU_IPU_SDMA_EVENT_12__EMPTY                  0x1E000094,0x00000000
385 #define IPU_IPU_SDMA_EVENT_12__FULL                   0x1E000094,0xffffffff
386 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_50 0x1E000094,0x00040000
387 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_49 0x1E000094,0x00020000
388 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_48 0x1E000094,0x00010000
389 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_47 0x1E000094,0x00008000
390 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_46 0x1E000094,0x00004000
391 #define IPU_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_45 0x1E000094,0x00002000
392
393 #define IPU_IPU_SDMA_EVENT_13__ADDR                0x1E000098
394 #define IPU_IPU_SDMA_EVENT_13__EMPTY               0x1E000098,0x00000000
395 #define IPU_IPU_SDMA_EVENT_13__FULL                0x1E000098,0xffffffff
396 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_31 0x1E000098,0x80000000
397 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_29 0x1E000098,0x20000000
398 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_28 0x1E000098,0x10000000
399 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_27 0x1E000098,0x08000000
400 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_24 0x1E000098,0x01000000
401 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_23 0x1E000098,0x00800000
402 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_22 0x1E000098,0x00400000
403 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_21 0x1E000098,0x00200000
404 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_20 0x1E000098,0x00100000
405 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_18 0x1E000098,0x00040000
406 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_17 0x1E000098,0x00020000
407 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_15 0x1E000098,0x00008000
408 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_14 0x1E000098,0x00004000
409 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_12 0x1E000098,0x00001000
410 #define IPU_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_11 0x1E000098,0x00000800
411
412 #define IPU_IPU_SDMA_EVENT_14__ADDR                0x1E00009C
413 #define IPU_IPU_SDMA_EVENT_14__EMPTY               0x1E00009C,0x00000000
414 #define IPU_IPU_SDMA_EVENT_14__FULL                0x1E00009C,0xffffffff
415 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_52 0x1E00009C,0x00100000
416 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_51 0x1E00009C,0x00080000
417 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_50 0x1E00009C,0x00040000
418 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_49 0x1E00009C,0x00020000
419 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_48 0x1E00009C,0x00010000
420 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_47 0x1E00009C,0x00008000
421 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_46 0x1E00009C,0x00004000
422 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_45 0x1E00009C,0x00002000
423 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_44 0x1E00009C,0x00001000
424 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_43 0x1E00009C,0x00000800
425 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_42 0x1E00009C,0x00000400
426 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_41 0x1E00009C,0x00000200
427 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_40 0x1E00009C,0x00000100
428 #define IPU_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_33 0x1E00009C,0x00000002
429
430 #define IPU_IPU_SRM_PRI2__ADDR           0x1E0000A4
431 #define IPU_IPU_SRM_PRI2__EMPTY          0x1E0000A4,0x00000000
432 #define IPU_IPU_SRM_PRI2__FULL           0x1E0000A4,0xffffffff
433 #define IPU_IPU_SRM_PRI2__DI1_SRM_MODE   0x1E0000A4,0x18000000
434 #define IPU_IPU_SRM_PRI2__DI1_SRM_PRI    0x1E0000A4,0x07000000
435 #define IPU_IPU_SRM_PRI2__DI0_SRM_MODE   0x1E0000A4,0x00180000
436 #define IPU_IPU_SRM_PRI2__DI0_SRM_PRI    0x1E0000A4,0x00070000
437 #define IPU_IPU_SRM_PRI2__DC_6_SRM_MODE  0x1E0000A4,0x0000C000
438 #define IPU_IPU_SRM_PRI2__DC_2_SRM_MODE  0x1E0000A4,0x00003000
439 #define IPU_IPU_SRM_PRI2__DC_SRM_PRI     0x1E0000A4,0x00000E00
440 #define IPU_IPU_SRM_PRI2__DP_A1_SRM_MODE 0x1E0000A4,0x00000180
441 #define IPU_IPU_SRM_PRI2__DP_A0_SRM_MODE 0x1E0000A4,0x00000060
442 #define IPU_IPU_SRM_PRI2__DP_S_SRM_MODE  0x1E0000A4,0x00000018
443 #define IPU_IPU_SRM_PRI2__DP_SRM_PRI     0x1E0000A4,0x00000007
444
445 #define IPU_IPU_FS_PROC_FLOW1__ADDR               0x1E0000A8
446 #define IPU_IPU_FS_PROC_FLOW1__EMPTY              0x1E0000A8,0x00000000
447 #define IPU_IPU_FS_PROC_FLOW1__FULL               0x1E0000A8,0xffffffff
448 #define IPU_IPU_FS_PROC_FLOW1__VF_IN_VALID        0x1E0000A8,0x80000000
449 #define IPU_IPU_FS_PROC_FLOW1__ENC_IN_VALID       0x1E0000A8,0x40000000
450 #define IPU_IPU_FS_PROC_FLOW1__PRP_SRC_SEL        0x1E0000A8,0x0F000000
451 #define IPU_IPU_FS_PROC_FLOW1__PP_ROT_SRC_SEL     0x1E0000A8,0x000F0000
452 #define IPU_IPU_FS_PROC_FLOW1__PP_SRC_SEL         0x1E0000A8,0x0000F000
453 #define IPU_IPU_FS_PROC_FLOW1__PRPVF_ROT_SRC_SEL  0x1E0000A8,0x00000F00
454 #define IPU_IPU_FS_PROC_FLOW1__PRPENC_ROT_SRC_SEL 0x1E0000A8,0x0000000F
455
456 #define IPU_IPU_FS_PROC_FLOW2__ADDR                0x1E0000AC
457 #define IPU_IPU_FS_PROC_FLOW2__EMPTY               0x1E0000AC,0x00000000
458 #define IPU_IPU_FS_PROC_FLOW2__FULL                0x1E0000AC,0xffffffff
459 #define IPU_IPU_FS_PROC_FLOW2__PRPENC_ROT_DEST_SEL 0x1E0000AC,0x00F00000
460 #define IPU_IPU_FS_PROC_FLOW2__PP_ROT_DEST_SEL     0x1E0000AC,0x000F0000
461 #define IPU_IPU_FS_PROC_FLOW2__PP_DEST_SEL         0x1E0000AC,0x0000F000
462 #define IPU_IPU_FS_PROC_FLOW2__PRPVF_ROT_DEST_SEL  0x1E0000AC,0x00000F00
463 #define IPU_IPU_FS_PROC_FLOW2__PRPVF_DEST_SEL      0x1E0000AC,0x000000F0
464 #define IPU_IPU_FS_PROC_FLOW2__PRP_ENC_DEST_SEL    0x1E0000AC,0x0000000F
465
466 #define IPU_IPU_FS_DISP_FLOW1__ADDR              0x1E0000B4
467 #define IPU_IPU_FS_DISP_FLOW1__EMPTY             0x1E0000B4,0x00000000
468 #define IPU_IPU_FS_DISP_FLOW1__FULL              0x1E0000B4,0xffffffff
469 #define IPU_IPU_FS_DISP_FLOW1__DC1_SRC_SEL       0x1E0000B4,0x00F00000
470 #define IPU_IPU_FS_DISP_FLOW1__DC2_SRC_SEL       0x1E0000B4,0x000F0000
471 #define IPU_IPU_FS_DISP_FLOW1__DP_ASYNC1_SRC_SEL 0x1E0000B4,0x0000F000
472 #define IPU_IPU_FS_DISP_FLOW1__DP_ASYNC0_SRC_SEL 0x1E0000B4,0x00000F00
473 #define IPU_IPU_FS_DISP_FLOW1__DP_SYNC1_SRC_SEL  0x1E0000B4,0x000000F0
474 #define IPU_IPU_FS_DISP_FLOW1__DP_SYNC0_SRC_SEL  0x1E0000B4,0x0000000F
475
476 #define IPU_IPU_FS_DISP_FLOW2__ADDR                  0x1E0000B8
477 #define IPU_IPU_FS_DISP_FLOW2__EMPTY                 0x1E0000B8,0x00000000
478 #define IPU_IPU_FS_DISP_FLOW2__FULL                  0x1E0000B8,0xffffffff
479 #define IPU_IPU_FS_DISP_FLOW2__DC2_ALT_SRC_SEL       0x1E0000B8,0x000F0000
480 #define IPU_IPU_FS_DISP_FLOW2__DP_ASYNC0_ALT_SRC_SEL 0x1E0000B8,0x000000F0
481 #define IPU_IPU_FS_DISP_FLOW2__DP_ASYNC1_ALT_SRC_SEL 0x1E0000B8,0x0000000F
482
483 #define IPU_IPU_DISP_GEN__ADDR                 0x1E0000C4
484 #define IPU_IPU_DISP_GEN__EMPTY                0x1E0000C4,0x00000000
485 #define IPU_IPU_DISP_GEN__FULL                 0x1E0000C4,0xffffffff
486 #define IPU_IPU_DISP_GEN__DI1_COUNTER_RELEASE  0x1E0000C4,0x02000000
487 #define IPU_IPU_DISP_GEN__DI0_COUNTER_RELEASE  0x1E0000C4,0x01000000
488 #define IPU_IPU_DISP_GEN__MCU_MAX_BURST_STOP   0x1E0000C4,0x00400000
489 #define IPU_IPU_DISP_GEN__MCU_T                0x1E0000C4,0x003C0000
490 #define IPU_IPU_DISP_GEN__MCU_DI_ID_9          0x1E0000C4,0x00020000
491 #define IPU_IPU_DISP_GEN__MCU_DI_ID_8          0x1E0000C4,0x00010000
492 #define IPU_IPU_DISP_GEN__DP_PIPE_CLR          0x1E0000C4,0x00000040
493 #define IPU_IPU_DISP_GEN__DP_FG_EN_ASYNC1      0x1E0000C4,0x00000020
494 #define IPU_IPU_DISP_GEN__DP_FG_EN_ASYNC0      0x1E0000C4,0x00000010
495 #define IPU_IPU_DISP_GEN__DP_ASYNC_DOUBLE_FLOW 0x1E0000C4,0x00000008
496 #define IPU_IPU_DISP_GEN__DC2_DOUBLE_FLOW      0x1E0000C4,0x00000004
497 #define IPU_IPU_DISP_GEN__DI1_DUAL_MODE        0x1E0000C4,0x00000002
498 #define IPU_IPU_DISP_GEN__DI0_DUAL_MODE        0x1E0000C4,0x00000001
499
500 #define IPU_IPU_DISP_ALT1__ADDR                  0x1E0000C8
501 #define IPU_IPU_DISP_ALT1__EMPTY                 0x1E0000C8,0x00000000
502 #define IPU_IPU_DISP_ALT1__FULL                  0x1E0000C8,0xffffffff
503 #define IPU_IPU_DISP_ALT1__SEL_ALT_0             0x1E0000C8,0xF0000000
504 #define IPU_IPU_DISP_ALT1__STEP_REPEAT_ALT_0     0x1E0000C8,0x0FFF0000
505 #define IPU_IPU_DISP_ALT1__CNT_AUTO_RELOAD_ALT_0 0x1E0000C8,0x00008000
506 #define IPU_IPU_DISP_ALT1__CNT_CLR_SEL_ALT_0     0x1E0000C8,0x00007000
507 #define IPU_IPU_DISP_ALT1__RUN_VALUE_M1_ALT_0    0x1E0000C8,0x00000FFF
508
509 #define IPU_IPU_DISP_ALT2__ADDR                    0x1E0000CC
510 #define IPU_IPU_DISP_ALT2__EMPTY                   0x1E0000CC,0x00000000
511 #define IPU_IPU_DISP_ALT2__FULL                    0x1E0000CC,0xffffffff
512 #define IPU_IPU_DISP_ALT2__RUN_RESOLUTION_ALT_0    0x1E0000CC,0x00070000
513 #define IPU_IPU_DISP_ALT2__OFFSET_RESOLUTION_ALT_0 0x1E0000CC,0x00007000
514 #define IPU_IPU_DISP_ALT2__OFFSET_VALUE_ALT_0      0x1E0000CC,0x00000FFF
515
516 #define IPU_IPU_DISP_ALT3__ADDR                  0x1E0000D0
517 #define IPU_IPU_DISP_ALT3__EMPTY                 0x1E0000D0,0x00000000
518 #define IPU_IPU_DISP_ALT3__FULL                  0x1E0000D0,0xffffffff
519 #define IPU_IPU_DISP_ALT3__SEL_ALT_1             0x1E0000D0,0xF0000000
520 #define IPU_IPU_DISP_ALT3__STEP_REPEAT_ALT_1     0x1E0000D0,0x0FFF0000
521 #define IPU_IPU_DISP_ALT3__CNT_AUTO_RELOAD_ALT_1 0x1E0000D0,0x00008000
522 #define IPU_IPU_DISP_ALT3__CNT_CLR_SEL_ALT_1     0x1E0000D0,0x00007000
523 #define IPU_IPU_DISP_ALT3__RUN_VALUE_M1_ALT_1    0x1E0000D0,0x00000FFF
524
525 #define IPU_IPU_DISP_ALT4__ADDR                    0x1E0000D4
526 #define IPU_IPU_DISP_ALT4__EMPTY                   0x1E0000D4,0x00000000
527 #define IPU_IPU_DISP_ALT4__FULL                    0x1E0000D4,0xffffffff
528 #define IPU_IPU_DISP_ALT4__RUN_RESOLUTION_ALT_1    0x1E0000D4,0x00070000
529 #define IPU_IPU_DISP_ALT4__OFFSET_RESOLUTION_ALT_1 0x1E0000D4,0x00007000
530 #define IPU_IPU_DISP_ALT4__OFFSET_VALUE_ALT_1      0x1E0000D4,0x00000FFF
531
532 #define IPU_IPU_SNOOP__ADDR            0x1E0000D8
533 #define IPU_IPU_SNOOP__EMPTY           0x1E0000D8,0x00000000
534 #define IPU_IPU_SNOOP__FULL            0x1E0000D8,0xffffffff
535 #define IPU_IPU_SNOOP__SNOOP2_SYNC_BYP 0x1E0000D8,0x00010000
536 #define IPU_IPU_SNOOP__AUTOREF_PER     0x1E0000D8,0x000003FF
537
538 #define IPU_IPU_MEM_RST__ADDR          0x1E0000DC
539 #define IPU_IPU_MEM_RST__EMPTY         0x1E0000DC,0x00000000
540 #define IPU_IPU_MEM_RST__FULL          0x1E0000DC,0xffffffff
541 #define IPU_IPU_MEM_RST__RST_MEM_START 0x1E0000DC,0x80000000
542 #define IPU_IPU_MEM_RST__RST_MEM_EN    0x1E0000DC,0x007FFFFF
543
544 #define IPU_IPU_PM__ADDR                      0x1E0000E0
545 #define IPU_IPU_PM__EMPTY                     0x1E0000E0,0x00000000
546 #define IPU_IPU_PM__FULL                      0x1E0000E0,0xffffffff
547 #define IPU_IPU_PM__LPSR_MODE                 0x1E0000E0,0x80000000
548 #define IPU_IPU_PM__DI1_SRM_CLOCK_CHANGE_MODE 0x1E0000E0,0x40000000
549 #define IPU_IPU_PM__DI1_CLK_PERIOD_1          0x1E0000E0,0x3F800000
550 #define IPU_IPU_PM__DI1_CLK_PERIOD_0          0x1E0000E0,0x007F0000
551 #define IPU_IPU_PM__CLOCK_MODE_STAT           0x1E0000E0,0x00008000
552 #define IPU_IPU_PM__DI0_SRM_CLOCK_CHANGE_MODE 0x1E0000E0,0x00004000
553 #define IPU_IPU_PM__DI0_CLK_PERIOD_1          0x1E0000E0,0x00003F80
554 #define IPU_IPU_PM__DI0_CLK_PERIOD_0          0x1E0000E0,0x0000007F
555
556 #define IPU_IPU_GPR__ADDR                     0x1E0000E4
557 #define IPU_IPU_GPR__EMPTY                    0x1E0000E4,0x00000000
558 #define IPU_IPU_GPR__FULL                     0x1E0000E4,0xffffffff
559 #define IPU_IPU_GPR__IPU_CH_BUF1_RDY1_CLR     0x1E0000E4,0x80000000
560 #define IPU_IPU_GPR__IPU_CH_BUF1_RDY0_CLR     0x1E0000E4,0x40000000
561 #define IPU_IPU_GPR__IPU_CH_BUF0_RDY1_CLR     0x1E0000E4,0x20000000
562 #define IPU_IPU_GPR__IPU_CH_BUF0_RDY0_CLR     0x1E0000E4,0x10000000
563 #define IPU_IPU_GPR__IPU_ALT_CH_BUF1_RDY1_CLR 0x1E0000E4,0x08000000
564 #define IPU_IPU_GPR__IPU_ALT_CH_BUF1_RDY0_CLR 0x1E0000E4,0x04000000
565 #define IPU_IPU_GPR__IPU_ALT_CH_BUF0_RDY1_CLR 0x1E0000E4,0x02000000
566 #define IPU_IPU_GPR__IPU_ALT_CH_BUF0_RDY0_CLR 0x1E0000E4,0x01000000
567 #define IPU_IPU_GPR__IPU_DI1_CLK_CHANGE_ACK_DIS 0x1E0000E4,0x00800000
568 #define IPU_IPU_GPR__IPU_DI0_CLK_CHANGE_ACK_DIS 0x1E0000E4,0x00400000
569 #define IPU_IPU_GPR__IPU_GP21                 0x1E0000E4,0x00200000
570 #define IPU_IPU_GPR__IPU_GP20                 0x1E0000E4,0x00100000
571 #define IPU_IPU_GPR__IPU_GP19                 0x1E0000E4,0x00080000
572 #define IPU_IPU_GPR__IPU_GP18                 0x1E0000E4,0x00040000
573 #define IPU_IPU_GPR__IPU_GP17                 0x1E0000E4,0x00020000
574 #define IPU_IPU_GPR__IPU_GP16                 0x1E0000E4,0x00010000
575 #define IPU_IPU_GPR__IPU_GP15                 0x1E0000E4,0x00008000
576 #define IPU_IPU_GPR__IPU_GP14                 0x1E0000E4,0x00004000
577 #define IPU_IPU_GPR__IPU_GP13                 0x1E0000E4,0x00002000
578 #define IPU_IPU_GPR__IPU_GP12                 0x1E0000E4,0x00001000
579 #define IPU_IPU_GPR__IPU_GP11                 0x1E0000E4,0x00000800
580 #define IPU_IPU_GPR__IPU_GP10                 0x1E0000E4,0x00000400
581 #define IPU_IPU_GPR__IPU_GP9                  0x1E0000E4,0x00000200
582 #define IPU_IPU_GPR__IPU_GP8                  0x1E0000E4,0x00000100
583 #define IPU_IPU_GPR__IPU_GP7                  0x1E0000E4,0x00000080
584 #define IPU_IPU_GPR__IPU_GP6                  0x1E0000E4,0x00000040
585 #define IPU_IPU_GPR__IPU_GP5                  0x1E0000E4,0x00000020
586 #define IPU_IPU_GPR__IPU_GP4                  0x1E0000E4,0x00000010
587 #define IPU_IPU_GPR__IPU_GP3                  0x1E0000E4,0x00000008
588 #define IPU_IPU_GPR__IPU_GP2                  0x1E0000E4,0x00000004
589 #define IPU_IPU_GPR__IPU_GP1                  0x1E0000E4,0x00000002
590 #define IPU_IPU_GPR__IPU_GP0                  0x1E0000E4,0x00000001
591
592 #define IPU_IPU_INT_STAT_1__ADDR         0x1E0000E8
593 #define IPU_IPU_INT_STAT_1__EMPTY        0x1E0000E8,0x00000000
594 #define IPU_IPU_INT_STAT_1__FULL         0x1E0000E8,0xffffffff
595 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_31 0x1E0000E8,0x80000000
596 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_29 0x1E0000E8,0x20000000
597 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_28 0x1E0000E8,0x10000000
598 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_27 0x1E0000E8,0x08000000
599 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_24 0x1E0000E8,0x01000000
600 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_23 0x1E0000E8,0x00800000
601 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_22 0x1E0000E8,0x00400000
602 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_21 0x1E0000E8,0x00200000
603 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_20 0x1E0000E8,0x00100000
604 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_18 0x1E0000E8,0x00040000
605 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_17 0x1E0000E8,0x00020000
606 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_15 0x1E0000E8,0x00008000
607 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_14 0x1E0000E8,0x00004000
608 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_12 0x1E0000E8,0x00001000
609 #define IPU_IPU_INT_STAT_1__IDMAC_EOF_11 0x1E0000E8,0x00000800
610
611 #define IPU_IPU_INT_STAT_2__ADDR         0x1E0000EC
612 #define IPU_IPU_INT_STAT_2__EMPTY        0x1E0000EC,0x00000000
613 #define IPU_IPU_INT_STAT_2__FULL         0x1E0000EC,0xffffffff
614 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_52 0x1E0000EC,0x00100000
615 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_51 0x1E0000EC,0x00080000
616 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_50 0x1E0000EC,0x00040000
617 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_49 0x1E0000EC,0x00020000
618 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_48 0x1E0000EC,0x00010000
619 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_47 0x1E0000EC,0x00008000
620 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_46 0x1E0000EC,0x00004000
621 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_45 0x1E0000EC,0x00002000
622 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_44 0x1E0000EC,0x00001000
623 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_43 0x1E0000EC,0x00000800
624 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_42 0x1E0000EC,0x00000400
625 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_41 0x1E0000EC,0x00000200
626 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_40 0x1E0000EC,0x00000100
627 #define IPU_IPU_INT_STAT_2__IDMAC_EOF_33 0x1E0000EC,0x00000002
628
629 #define IPU_IPU_INT_STAT_3__ADDR           0x1E0000F0
630 #define IPU_IPU_INT_STAT_3__EMPTY          0x1E0000F0,0x00000000
631 #define IPU_IPU_INT_STAT_3__FULL           0x1E0000F0,0xffffffff
632 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_31 0x1E0000F0,0x80000000
633 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_29 0x1E0000F0,0x20000000
634 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_28 0x1E0000F0,0x10000000
635 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_27 0x1E0000F0,0x08000000
636 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_24 0x1E0000F0,0x01000000
637 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_23 0x1E0000F0,0x00800000
638 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_22 0x1E0000F0,0x00400000
639 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_21 0x1E0000F0,0x00200000
640 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_20 0x1E0000F0,0x00100000
641 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_18 0x1E0000F0,0x00040000
642 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_17 0x1E0000F0,0x00020000
643 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_15 0x1E0000F0,0x00008000
644 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_14 0x1E0000F0,0x00004000
645 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_12 0x1E0000F0,0x00001000
646 #define IPU_IPU_INT_STAT_3__IDMAC_NFACK_11 0x1E0000F0,0x00000800
647
648 #define IPU_IPU_INT_STAT_4__ADDR           0x1E0000F4
649 #define IPU_IPU_INT_STAT_4__EMPTY          0x1E0000F4,0x00000000
650 #define IPU_IPU_INT_STAT_4__FULL           0x1E0000F4,0xffffffff
651 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_52 0x1E0000F4,0x00100000
652 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_51 0x1E0000F4,0x00080000
653 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_50 0x1E0000F4,0x00040000
654 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_49 0x1E0000F4,0x00020000
655 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_48 0x1E0000F4,0x00010000
656 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_47 0x1E0000F4,0x00008000
657 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_46 0x1E0000F4,0x00004000
658 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_45 0x1E0000F4,0x00002000
659 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_44 0x1E0000F4,0x00001000
660 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_43 0x1E0000F4,0x00000800
661 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_42 0x1E0000F4,0x00000400
662 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_41 0x1E0000F4,0x00000200
663 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_40 0x1E0000F4,0x00000100
664 #define IPU_IPU_INT_STAT_4__IDMAC_NFACK_33 0x1E0000F4,0x00000002
665
666 #define IPU_IPU_INT_STAT_5__ADDR                 0x1E0000F8
667 #define IPU_IPU_INT_STAT_5__EMPTY                0x1E0000F8,0x00000000
668 #define IPU_IPU_INT_STAT_5__FULL                 0x1E0000F8,0xffffffff
669 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_31 0x1E0000F8,0x80000000
670 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_29 0x1E0000F8,0x20000000
671 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_28 0x1E0000F8,0x10000000
672 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_27 0x1E0000F8,0x08000000
673 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_24 0x1E0000F8,0x01000000
674 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_23 0x1E0000F8,0x00800000
675 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_22 0x1E0000F8,0x00400000
676 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_21 0x1E0000F8,0x00200000
677 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_20 0x1E0000F8,0x00100000
678 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_18 0x1E0000F8,0x00040000
679 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_17 0x1E0000F8,0x00020000
680 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_15 0x1E0000F8,0x00008000
681 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_14 0x1E0000F8,0x00004000
682 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_12 0x1E0000F8,0x00001000
683 #define IPU_IPU_INT_STAT_5__IDMAC_NFB4EOF_ERR_11 0x1E0000F8,0x00000800
684
685 #define IPU_IPU_INT_STAT_6__ADDR                 0x1E0000FC
686 #define IPU_IPU_INT_STAT_6__EMPTY                0x1E0000FC,0x00000000
687 #define IPU_IPU_INT_STAT_6__FULL                 0x1E0000FC,0xffffffff
688 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_52 0x1E0000FC,0x00100000
689 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_51 0x1E0000FC,0x00080000
690 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_50 0x1E0000FC,0x00040000
691 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_49 0x1E0000FC,0x00020000
692 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_48 0x1E0000FC,0x00010000
693 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_47 0x1E0000FC,0x00008000
694 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_46 0x1E0000FC,0x00004000
695 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_45 0x1E0000FC,0x00002000
696 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_44 0x1E0000FC,0x00001000
697 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_43 0x1E0000FC,0x00000800
698 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_42 0x1E0000FC,0x00000400
699 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_41 0x1E0000FC,0x00000200
700 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_40 0x1E0000FC,0x00000100
701 #define IPU_IPU_INT_STAT_6__IDMAC_NFB4EOF_ERR_33 0x1E0000FC,0x00000002
702
703 #define IPU_IPU_INT_STAT_7__ADDR         0x1E000100
704 #define IPU_IPU_INT_STAT_7__EMPTY        0x1E000100,0x00000000
705 #define IPU_IPU_INT_STAT_7__FULL         0x1E000100,0xffffffff
706 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_31 0x1E000100,0x80000000
707 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_29 0x1E000100,0x20000000
708 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_28 0x1E000100,0x10000000
709 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_27 0x1E000100,0x08000000
710 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_24 0x1E000100,0x01000000
711 #define IPU_IPU_INT_STAT_7__IDMAC_EOS_23 0x1E000100,0x00800000
712
713 #define IPU_IPU_INT_STAT_8__ADDR         0x1E000104
714 #define IPU_IPU_INT_STAT_8__EMPTY        0x1E000104,0x00000000
715 #define IPU_IPU_INT_STAT_8__FULL         0x1E000104,0xffffffff
716 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_52 0x1E000104,0x00100000
717 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_51 0x1E000104,0x00080000
718 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_44 0x1E000104,0x00001000
719 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_43 0x1E000104,0x00000800
720 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_42 0x1E000104,0x00000400
721 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_41 0x1E000104,0x00000200
722 #define IPU_IPU_INT_STAT_8__IDMAC_EOS_32 0x1E000104,0x00000002
723
724 #define IPU_IPU_INT_STAT_10__ADDR                   0x1E00010C
725 #define IPU_IPU_INT_STAT_10__EMPTY                  0x1E00010C,0x00000000
726 #define IPU_IPU_INT_STAT_10__FULL                   0x1E00010C,0xffffffff
727 #define IPU_IPU_INT_STAT_10__AXIR_ERR               0x1E00010C,0x40000000
728 #define IPU_IPU_INT_STAT_10__AXIW_ERR               0x1E00010C,0x20000000
729 #define IPU_IPU_INT_STAT_10__NON_PRIVILEGED_ACC_ERR 0x1E00010C,0x10000000
730 #define IPU_IPU_INT_STAT_10__IC_BAYER_FRM_LOST_ERR  0x1E00010C,0x04000000
731 #define IPU_IPU_INT_STAT_10__IC_ENC_FRM_LOST_ERR    0x1E00010C,0x02000000
732 #define IPU_IPU_INT_STAT_10__IC_VF_FRM_LOST_ERR     0x1E00010C,0x01000000
733 #define IPU_IPU_INT_STAT_10__DI1_TIME_OUT_ERR       0x1E00010C,0x00400000
734 #define IPU_IPU_INT_STAT_10__DI0_TIME_OUT_ERR       0x1E00010C,0x00200000
735 #define IPU_IPU_INT_STAT_10__DI1_SYNC_DISP_ERR      0x1E00010C,0x00100000
736 #define IPU_IPU_INT_STAT_10__DI0_SYNC_DISP_ERR      0x1E00010C,0x00080000
737 #define IPU_IPU_INT_STAT_10__DC_TEARING_ERR_6       0x1E00010C,0x00040000
738 #define IPU_IPU_INT_STAT_10__DC_TEARING_ERR_2       0x1E00010C,0x00020000
739 #define IPU_IPU_INT_STAT_10__DC_TEARING_ERR_1       0x1E00010C,0x00010000
740
741 #define IPU_IPU_INT_STAT_11__ADDR           0x1E000110
742 #define IPU_IPU_INT_STAT_11__EMPTY          0x1E000110,0x00000000
743 #define IPU_IPU_INT_STAT_11__FULL           0x1E000110,0xffffffff
744 #define IPU_IPU_INT_STAT_11__IDMAC_EOBND_22 0x1E000110,0x00400000
745 #define IPU_IPU_INT_STAT_11__IDMAC_EOBND_21 0x1E000110,0x00200000
746 #define IPU_IPU_INT_STAT_11__IDMAC_EOBND_20 0x1E000110,0x00100000
747 #define IPU_IPU_INT_STAT_11__IDMAC_EOBND_12 0x1E000110,0x00001000
748 #define IPU_IPU_INT_STAT_11__IDMAC_EOBND_11 0x1E000110,0x00000800
749
750 #define IPU_IPU_INT_STAT_12__ADDR           0x1E000114
751 #define IPU_IPU_INT_STAT_12__EMPTY          0x1E000114,0x00000000
752 #define IPU_IPU_INT_STAT_12__FULL           0x1E000114,0xffffffff
753 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_50 0x1E000114,0x00040000
754 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_49 0x1E000114,0x00020000
755 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_48 0x1E000114,0x00010000
756 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_47 0x1E000114,0x00008000
757 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_46 0x1E000114,0x00004000
758 #define IPU_IPU_INT_STAT_12__IDMAC_EOBND_45 0x1E000114,0x00002000
759
760 #define IPU_IPU_INT_STAT_13__ADDR        0x1E000118
761 #define IPU_IPU_INT_STAT_13__EMPTY       0x1E000118,0x00000000
762 #define IPU_IPU_INT_STAT_13__FULL        0x1E000118,0xffffffff
763 #define IPU_IPU_INT_STAT_13__IDMAC_TH_31 0x1E000118,0x80000000
764 #define IPU_IPU_INT_STAT_13__IDMAC_TH_29 0x1E000118,0x20000000
765 #define IPU_IPU_INT_STAT_13__IDMAC_TH_28 0x1E000118,0x10000000
766 #define IPU_IPU_INT_STAT_13__IDMAC_TH_27 0x1E000118,0x08000000
767 #define IPU_IPU_INT_STAT_13__IDMAC_TH_24 0x1E000118,0x01000000
768 #define IPU_IPU_INT_STAT_13__IDMAC_TH_23 0x1E000118,0x00800000
769 #define IPU_IPU_INT_STAT_13__IDMAC_TH_22 0x1E000118,0x00400000
770 #define IPU_IPU_INT_STAT_13__IDMAC_TH_21 0x1E000118,0x00200000
771 #define IPU_IPU_INT_STAT_13__IDMAC_TH_20 0x1E000118,0x00100000
772 #define IPU_IPU_INT_STAT_13__IDMAC_TH_18 0x1E000118,0x00040000
773 #define IPU_IPU_INT_STAT_13__IDMAC_TH_17 0x1E000118,0x00020000
774 #define IPU_IPU_INT_STAT_13__IDMAC_TH_15 0x1E000118,0x00008000
775 #define IPU_IPU_INT_STAT_13__IDMAC_TH_14 0x1E000118,0x00004000
776 #define IPU_IPU_INT_STAT_13__IDMAC_TH_12 0x1E000118,0x00001000
777 #define IPU_IPU_INT_STAT_13__IDMAC_TH_11 0x1E000118,0x00000800
778
779 #define IPU_IPU_INT_STAT_14__ADDR        0x1E00011C
780 #define IPU_IPU_INT_STAT_14__EMPTY       0x1E00011C,0x00000000
781 #define IPU_IPU_INT_STAT_14__FULL        0x1E00011C,0xffffffff
782 #define IPU_IPU_INT_STAT_14__IDMAC_TH_52 0x1E00011C,0x00100000
783 #define IPU_IPU_INT_STAT_14__IDMAC_TH_51 0x1E00011C,0x00080000
784 #define IPU_IPU_INT_STAT_14__IDMAC_TH_50 0x1E00011C,0x00040000
785 #define IPU_IPU_INT_STAT_14__IDMAC_TH_49 0x1E00011C,0x00020000
786 #define IPU_IPU_INT_STAT_14__IDMAC_TH_48 0x1E00011C,0x00010000
787 #define IPU_IPU_INT_STAT_14__IDMAC_TH_47 0x1E00011C,0x00008000
788 #define IPU_IPU_INT_STAT_14__IDMAC_TH_46 0x1E00011C,0x00004000
789 #define IPU_IPU_INT_STAT_14__IDMAC_TH_45 0x1E00011C,0x00002000
790 #define IPU_IPU_INT_STAT_14__IDMAC_TH_44 0x1E00011C,0x00001000
791 #define IPU_IPU_INT_STAT_14__IDMAC_TH_43 0x1E00011C,0x00000800
792 #define IPU_IPU_INT_STAT_14__IDMAC_TH_42 0x1E00011C,0x00000400
793 #define IPU_IPU_INT_STAT_14__IDMAC_TH_41 0x1E00011C,0x00000200
794 #define IPU_IPU_INT_STAT_14__IDMAC_TH_40 0x1E00011C,0x00000100
795 #define IPU_IPU_INT_STAT_14__IDMAC_TH_33 0x1E00011C,0x00000002
796
797 #define IPU_IPU_INT_STAT_15__ADDR                0x1E000120
798 #define IPU_IPU_INT_STAT_15__EMPTY               0x1E000120,0x00000000
799 #define IPU_IPU_INT_STAT_15__FULL                0x1E000120,0xffffffff
800 #define IPU_IPU_INT_STAT_15__DI1_CNT_EN_PRE_8    0x1E000120,0x80000000
801 #define IPU_IPU_INT_STAT_15__DI1_CNT_EN_PRE_3    0x1E000120,0x40000000
802 #define IPU_IPU_INT_STAT_15__DI1_DISP_CLK_EN_PRE 0x1E000120,0x20000000
803 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_10   0x1E000120,0x10000000
804 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_9    0x1E000120,0x08000000
805 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_8    0x1E000120,0x04000000
806 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_7    0x1E000120,0x02000000
807 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_6    0x1E000120,0x01000000
808 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_5    0x1E000120,0x00800000
809 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_4    0x1E000120,0x00400000
810 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_3    0x1E000120,0x00200000
811 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_2    0x1E000120,0x00100000
812 #define IPU_IPU_INT_STAT_15__DI0_CNT_EN_PRE_1    0x1E000120,0x00080000
813 #define IPU_IPU_INT_STAT_15__DI0_DISP_CLK_EN_PRE 0x1E000120,0x00040000
814 #define IPU_IPU_INT_STAT_15__DC_ASYNC_STOP       0x1E000120,0x00020000
815 #define IPU_IPU_INT_STAT_15__DC_DP_START         0x1E000120,0x00010000
816 #define IPU_IPU_INT_STAT_15__DI_VSYNC_PRE_1      0x1E000120,0x00008000
817 #define IPU_IPU_INT_STAT_15__DI_VSYNC_PRE_0      0x1E000120,0x00004000
818 #define IPU_IPU_INT_STAT_15__DC_FC_6             0x1E000120,0x00002000
819 #define IPU_IPU_INT_STAT_15__DC_FC_4             0x1E000120,0x00001000
820 #define IPU_IPU_INT_STAT_15__DC_FC_3             0x1E000120,0x00000800
821 #define IPU_IPU_INT_STAT_15__DC_FC_2             0x1E000120,0x00000400
822 #define IPU_IPU_INT_STAT_15__DC_FC_1             0x1E000120,0x00000200
823 #define IPU_IPU_INT_STAT_15__DC_FC_0             0x1E000120,0x00000100
824 #define IPU_IPU_INT_STAT_15__DP_ASF_BRAKE        0x1E000120,0x00000080
825 #define IPU_IPU_INT_STAT_15__DP_SF_BRAKE         0x1E000120,0x00000040
826 #define IPU_IPU_INT_STAT_15__DP_ASF_END          0x1E000120,0x00000020
827 #define IPU_IPU_INT_STAT_15__DP_ASF_START        0x1E000120,0x00000010
828 #define IPU_IPU_INT_STAT_15__DP_SF_END           0x1E000120,0x00000008
829 #define IPU_IPU_INT_STAT_15__DP_SF_START         0x1E000120,0x00000004
830 #define IPU_IPU_INT_STAT_15__IPU_SNOOPING2_INT   0x1E000120,0x00000002
831 #define IPU_IPU_INT_STAT_15__IPU_SNOOPING1_INT   0x1E000120,0x00000001
832
833 #define IPU_IPU_CUR_BUF_0__ADDR              0x1E000124
834 #define IPU_IPU_CUR_BUF_0__EMPTY             0x1E000124,0x00000000
835 #define IPU_IPU_CUR_BUF_0__FULL              0x1E000124,0xffffffff
836 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_31 0x1E000124,0x80000000
837 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_29 0x1E000124,0x20000000
838 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_28 0x1E000124,0x10000000
839 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_27 0x1E000124,0x08000000
840 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_24 0x1E000124,0x01000000
841 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_23 0x1E000124,0x00800000
842 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_22 0x1E000124,0x00400000
843 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_21 0x1E000124,0x00200000
844 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_20 0x1E000124,0x00100000
845 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_18 0x1E000124,0x00040000
846 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_17 0x1E000124,0x00020000
847 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_15 0x1E000124,0x00008000
848 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_14 0x1E000124,0x00004000
849 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_12 0x1E000124,0x00001000
850 #define IPU_IPU_CUR_BUF_0__DMA_CH_CUR_BUF_11 0x1E000124,0x00000800
851
852 #define IPU_IPU_CUR_BUF_1__ADDR              0x1E000128
853 #define IPU_IPU_CUR_BUF_1__EMPTY             0x1E000128,0x00000000
854 #define IPU_IPU_CUR_BUF_1__FULL              0x1E000128,0xffffffff
855 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_52 0x1E000128,0x00100000
856 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_51 0x1E000128,0x00080000
857 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_50 0x1E000128,0x00040000
858 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_49 0x1E000128,0x00020000
859 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_48 0x1E000128,0x00010000
860 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_47 0x1E000128,0x00008000
861 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_46 0x1E000128,0x00004000
862 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_45 0x1E000128,0x00002000
863 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_44 0x1E000128,0x00001000
864 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_43 0x1E000128,0x00000800
865 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_42 0x1E000128,0x00000400
866 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_41 0x1E000128,0x00000200
867 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_40 0x1E000128,0x00000100
868 #define IPU_IPU_CUR_BUF_1__DMA_CH_CUR_BUF_33 0x1E000128,0x00000002
869
870 #define IPU_IPU_ALT_CUR_BUF_0__ADDR                  0x1E00012C
871 #define IPU_IPU_ALT_CUR_BUF_0__EMPTY                 0x1E00012C,0x00000000
872 #define IPU_IPU_ALT_CUR_BUF_0__FULL                  0x1E00012C,0xffffffff
873 #define IPU_IPU_ALT_CUR_BUF_0__DMA_CH_ALT_CUR_BUF_29 0x1E00012C,0x20000000
874 #define IPU_IPU_ALT_CUR_BUF_0__DMA_CH_ALT_CUR_BUF_24 0x1E00012C,0x01000000
875
876 #define IPU_IPU_ALT_CUR_BUF_1__ADDR                  0x1E000130
877 #define IPU_IPU_ALT_CUR_BUF_1__EMPTY                 0x1E000130,0x00000000
878 #define IPU_IPU_ALT_CUR_BUF_1__FULL                  0x1E000130,0xffffffff
879 #define IPU_IPU_ALT_CUR_BUF_1__DMA_CH_ALT_CUR_BUF_52 0x1E000130,0x00100000
880 #define IPU_IPU_ALT_CUR_BUF_1__DMA_CH_ALT_CUR_BUF_41 0x1E000130,0x00000200
881 #define IPU_IPU_ALT_CUR_BUF_1__DMA_CH_ALT_CUR_BUF_33 0x1E000130,0x00000002
882
883 #define IPU_IPU_SRM_STAT__ADDR           0x1E000134
884 #define IPU_IPU_SRM_STAT__EMPTY          0x1E000134,0x00000000
885 #define IPU_IPU_SRM_STAT__FULL           0x1E000134,0xffffffff
886 #define IPU_IPU_SRM_STAT__DI1_SRM_STAT   0x1E000134,0x00000200
887 #define IPU_IPU_SRM_STAT__DI0_SRM_STAT   0x1E000134,0x00000100
888 #define IPU_IPU_SRM_STAT__DC_6_SRM_STAT  0x1E000134,0x00000020
889 #define IPU_IPU_SRM_STAT__DC_2_SRM_STAT  0x1E000134,0x00000010
890 #define IPU_IPU_SRM_STAT__DP_A1_SRM_STAT 0x1E000134,0x00000004
891 #define IPU_IPU_SRM_STAT__DP_A0_SRM_STAT 0x1E000134,0x00000002
892 #define IPU_IPU_SRM_STAT__DP_S_SRM_STAT  0x1E000134,0x00000001
893
894 #define IPU_IPU_DISP_TASKS_STAT__ADDR               0x1E00013C
895 #define IPU_IPU_DISP_TASKS_STAT__EMPTY              0x1E00013C,0x00000000
896 #define IPU_IPU_DISP_TASKS_STAT__FULL               0x1E00013C,0xffffffff
897 #define IPU_IPU_DISP_TASKS_STAT__DC_ASYNC1_CUR_FLOW 0x1E00013C,0x00000800
898 #define IPU_IPU_DISP_TASKS_STAT__DC_ASYNC1_TSTAT    0x1E00013C,0x00000700
899 #define IPU_IPU_DISP_TASKS_STAT__DC_ASYNC0_TSTAT    0x1E00013C,0x00000030
900 #define IPU_IPU_DISP_TASKS_STAT__DP_ASYNC_CUR_FLOW  0x1E00013C,0x00000008
901 #define IPU_IPU_DISP_TASKS_STAT__DP_ASYNC_TSTAT     0x1E00013C,0x00000007
902
903 #define IPU_IPU_CH_BUF0_RDY0__ADDR               0x1E000140
904 #define IPU_IPU_CH_BUF0_RDY0__EMPTY              0x1E000140,0x00000000
905 #define IPU_IPU_CH_BUF0_RDY0__FULL               0x1E000140,0xffffffff
906 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_31 0x1E000140,0x80000000
907 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_29 0x1E000140,0x20000000
908 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_28 0x1E000140,0x10000000
909 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_27 0x1E000140,0x08000000
910 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_24 0x1E000140,0x01000000
911 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_23 0x1E000140,0x00800000
912 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_22 0x1E000140,0x00400000
913 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_21 0x1E000140,0x00200000
914 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_20 0x1E000140,0x00100000
915 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_18 0x1E000140,0x00040000
916 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_17 0x1E000140,0x00020000
917 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_15 0x1E000140,0x00008000
918 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_14 0x1E000140,0x00004000
919 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_12 0x1E000140,0x00001000
920 #define IPU_IPU_CH_BUF0_RDY0__DMA_CH_BUF0_RDY_11 0x1E000140,0x00000800
921
922 #define IPU_IPU_CH_BUF0_RDY1__ADDR               0x1E000144
923 #define IPU_IPU_CH_BUF0_RDY1__EMPTY              0x1E000144,0x00000000
924 #define IPU_IPU_CH_BUF0_RDY1__FULL               0x1E000144,0xffffffff
925 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_52 0x1E000144,0x00100000
926 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_51 0x1E000144,0x00080000
927 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_50 0x1E000144,0x00040000
928 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_49 0x1E000144,0x00020000
929 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_48 0x1E000144,0x00010000
930 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_47 0x1E000144,0x00008000
931 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_46 0x1E000144,0x00004000
932 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_45 0x1E000144,0x00002000
933 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_44 0x1E000144,0x00001000
934 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_43 0x1E000144,0x00000800
935 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_42 0x1E000144,0x00000400
936 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_41 0x1E000144,0x00000200
937 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_40 0x1E000144,0x00000100
938 #define IPU_IPU_CH_BUF0_RDY1__DMA_CH_BUF0_RDY_33 0x1E000144,0x00000002
939
940 #define IPU_IPU_CH_BUF1_RDY0__ADDR               0x1E000148
941 #define IPU_IPU_CH_BUF1_RDY0__EMPTY              0x1E000148,0x00000000
942 #define IPU_IPU_CH_BUF1_RDY0__FULL               0x1E000148,0xffffffff
943 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_31 0x1E000148,0x80000000
944 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_29 0x1E000148,0x20000000
945 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_28 0x1E000148,0x10000000
946 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_27 0x1E000148,0x08000000
947 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_24 0x1E000148,0x01000000
948 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_23 0x1E000148,0x00800000
949 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_22 0x1E000148,0x00400000
950 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_21 0x1E000148,0x00200000
951 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_20 0x1E000148,0x00100000
952 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_18 0x1E000148,0x00040000
953 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_17 0x1E000148,0x00020000
954 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_15 0x1E000148,0x00008000
955 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_14 0x1E000148,0x00004000
956 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_12 0x1E000148,0x00001000
957 #define IPU_IPU_CH_BUF1_RDY0__DMA_CH_BUF1_RDY_11 0x1E000148,0x00000800
958
959 #define IPU_IPU_CH_BUF1_RDY1__ADDR               0x1E00014C
960 #define IPU_IPU_CH_BUF1_RDY1__EMPTY              0x1E00014C,0x00000000
961 #define IPU_IPU_CH_BUF1_RDY1__FULL               0x1E00014C,0xffffffff
962 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_52 0x1E00014C,0x00100000
963 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_51 0x1E00014C,0x00080000
964 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_50 0x1E00014C,0x00040000
965 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_49 0x1E00014C,0x00020000
966 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_48 0x1E00014C,0x00010000
967 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_47 0x1E00014C,0x00008000
968 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_46 0x1E00014C,0x00004000
969 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_45 0x1E00014C,0x00002000
970 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_44 0x1E00014C,0x00001000
971 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_43 0x1E00014C,0x00000800
972 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_42 0x1E00014C,0x00000400
973 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_41 0x1E00014C,0x00000200
974 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_40 0x1E00014C,0x00000100
975 #define IPU_IPU_CH_BUF1_RDY1__DMA_CH_BUF1_RDY_33 0x1E00014C,0x00000002
976
977 #define IPU_IPU_CH_DB_MODE_SEL_0__ADDR                  0x1E000150
978 #define IPU_IPU_CH_DB_MODE_SEL_0__EMPTY                 0x1E000150,0x00000000
979 #define IPU_IPU_CH_DB_MODE_SEL_0__FULL                  0x1E000150,0xffffffff
980 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_31 0x1E000150,0x80000000
981 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_29 0x1E000150,0x20000000
982 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_28 0x1E000150,0x10000000
983 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_27 0x1E000150,0x08000000
984 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_24 0x1E000150,0x01000000
985 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_23 0x1E000150,0x00800000
986 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_22 0x1E000150,0x00400000
987 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_21 0x1E000150,0x00200000
988 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_20 0x1E000150,0x00100000
989 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_18 0x1E000150,0x00040000
990 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_17 0x1E000150,0x00020000
991 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_15 0x1E000150,0x00008000
992 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_14 0x1E000150,0x00004000
993 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_12 0x1E000150,0x00001000
994 #define IPU_IPU_CH_DB_MODE_SEL_0__DMA_CH_DB_MODE_SEL_11 0x1E000150,0x00000800
995
996 #define IPU_IPU_CH_DB_MODE_SEL_1__ADDR                  0x1E000154
997 #define IPU_IPU_CH_DB_MODE_SEL_1__EMPTY                 0x1E000154,0x00000000
998 #define IPU_IPU_CH_DB_MODE_SEL_1__FULL                  0x1E000154,0xffffffff
999 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_52 0x1E000154,0x00100000
1000 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_51 0x1E000154,0x00080000
1001 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_50 0x1E000154,0x00040000
1002 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_49 0x1E000154,0x00020000
1003 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_48 0x1E000154,0x00010000
1004 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_47 0x1E000154,0x00008000
1005 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_46 0x1E000154,0x00004000
1006 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_45 0x1E000154,0x00002000
1007 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_44 0x1E000154,0x00001000
1008 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_43 0x1E000154,0x00000800
1009 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_42 0x1E000154,0x00000400
1010 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_41 0x1E000154,0x00000200
1011 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_40 0x1E000154,0x00000100
1012 #define IPU_IPU_CH_DB_MODE_SEL_1__DMA_CH_DB_MODE_SEL_33 0x1E000154,0x00000002
1013
1014 #define IPU_IPU_ALT_CH_BUF0_RDY0__ADDR                   0x1E000158
1015 #define IPU_IPU_ALT_CH_BUF0_RDY0__EMPTY                  0x1E000158,0x00000000
1016 #define IPU_IPU_ALT_CH_BUF0_RDY0__FULL                   0x1E000158,0xffffffff
1017 #define IPU_IPU_ALT_CH_BUF0_RDY0__DMA_CH_ALT_BUF0_RDY_29 0x1E000158,0x20000000
1018 #define IPU_IPU_ALT_CH_BUF0_RDY0__DMA_CH_ALT_BUF0_RDY_24 0x1E000158,0x01000000
1019
1020 #define IPU_IPU_ALT_CH_BUF0_RDY1__ADDR                   0x1E00015C
1021 #define IPU_IPU_ALT_CH_BUF0_RDY1__EMPTY                  0x1E00015C,0x00000000
1022 #define IPU_IPU_ALT_CH_BUF0_RDY1__FULL                   0x1E00015C,0xffffffff
1023 #define IPU_IPU_ALT_CH_BUF0_RDY1__DMA_CH_ALT_BUF0_RDY_52 0x1E00015C,0x00100000
1024 #define IPU_IPU_ALT_CH_BUF0_RDY1__DMA_CH_ALT_BUF0_RDY_41 0x1E00015C,0x00000200
1025 #define IPU_IPU_ALT_CH_BUF0_RDY1__DMA_CH_ALT_BUF0_RDY_33 0x1E00015C,0x00000002
1026
1027 #define IPU_IPU_ALT_CH_BUF1_RDY0__ADDR                   0x1E000160
1028 #define IPU_IPU_ALT_CH_BUF1_RDY0__EMPTY                  0x1E000160,0x00000000
1029 #define IPU_IPU_ALT_CH_BUF1_RDY0__FULL                   0x1E000160,0xffffffff
1030 #define IPU_IPU_ALT_CH_BUF1_RDY0__DMA_CH_ALT_BUF1_RDY_29 0x1E000160,0x20000000
1031 #define IPU_IPU_ALT_CH_BUF1_RDY0__DMA_CH_ALT_BUF1_RDY_24 0x1E000160,0x01000000
1032
1033 #define IPU_IPU_ALT_CH_BUF1_RDY1__ADDR                   0x1E000164
1034 #define IPU_IPU_ALT_CH_BUF1_RDY1__EMPTY                  0x1E000164,0x00000000
1035 #define IPU_IPU_ALT_CH_BUF1_RDY1__FULL                   0x1E000164,0xffffffff
1036 #define IPU_IPU_ALT_CH_BUF1_RDY1__DMA_CH_ALT_BUF1_RDY_52 0x1E000164,0x00100000
1037 #define IPU_IPU_ALT_CH_BUF1_RDY1__DMA_CH_ALT_BUF1_RDY_41 0x1E000164,0x00000200
1038 #define IPU_IPU_ALT_CH_BUF1_RDY1__DMA_CH_ALT_BUF1_RDY_33 0x1E000164,0x00000002
1039
1040 #define IPU_IPU_ALT_CH_DB_MODE_SEL_0__ADDR                      0x1E000168
1041 #define IPU_IPU_ALT_CH_DB_MODE_SEL_0__EMPTY                     0x1E000168,0x00000000
1042 #define IPU_IPU_ALT_CH_DB_MODE_SEL_0__FULL                      0x1E000168,0xffffffff
1043 #define IPU_IPU_ALT_CH_DB_MODE_SEL_0__DMA_CH_ALT_DB_MODE_SEL_29 0x1E000168,0x20000000
1044 #define IPU_IPU_ALT_CH_DB_MODE_SEL_0__DMA_CH_ALT_DB_MODE_SEL_24 0x1E000168,0x01000000
1045
1046 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__ADDR                      0x1E00016C
1047 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__EMPTY                     0x1E00016C,0x00000000
1048 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__FULL                      0x1E00016C,0xffffffff
1049 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__DMA_CH_ALT_DB_MODE_SEL_52 0x1E00016C,0x00100000
1050 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__DMA_CH_ALT_DB_MODE_SEL_41 0x1E00016C,0x00000200
1051 #define IPU_IPU_ALT_CH_DB_MODE_SEL_1__DMA_CH_ALT_DB_MODE_SEL_33 0x1E00016C,0x00000002
1052
1053 #define IPU_IDMAC_CONF__ADDR         0x1E008000
1054 #define IPU_IDMAC_CONF__EMPTY        0x1E008000,0x00000000
1055 #define IPU_IDMAC_CONF__FULL         0x1E008000,0xffffffff
1056 #define IPU_IDMAC_CONF__P_ENDIAN     0x1E008000,0x00010000
1057 #define IPU_IDMAC_CONF__WIDPT        0x1E008000,0x00000018
1058 #define IPU_IDMAC_CONF__MAX_REQ_READ 0x1E008000,0x00000007
1059
1060 #define IPU_IDMAC_CH_EN_1__ADDR           0x1E008004
1061 #define IPU_IDMAC_CH_EN_1__EMPTY          0x1E008004,0x00000000
1062 #define IPU_IDMAC_CH_EN_1__FULL           0x1E008004,0xffffffff
1063 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_31 0x1E008004,0x80000000
1064 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_29 0x1E008004,0x20000000
1065 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_28 0x1E008004,0x10000000
1066 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_27 0x1E008004,0x08000000
1067 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_24 0x1E008004,0x01000000
1068 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_23 0x1E008004,0x00800000
1069 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_22 0x1E008004,0x00400000
1070 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_21 0x1E008004,0x00200000
1071 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_20 0x1E008004,0x00100000
1072 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_18 0x1E008004,0x00040000
1073 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_17 0x1E008004,0x00020000
1074 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_15 0x1E008004,0x00008000
1075 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_14 0x1E008004,0x00004000
1076 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_12 0x1E008004,0x00001000
1077 #define IPU_IDMAC_CH_EN_1__IDMAC_CH_EN_11 0x1E008004,0x00000800
1078
1079 #define IPU_IDMAC_CH_EN_2__ADDR           0x1E008008
1080 #define IPU_IDMAC_CH_EN_2__EMPTY          0x1E008008,0x00000000
1081 #define IPU_IDMAC_CH_EN_2__FULL           0x1E008008,0xffffffff
1082 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_52 0x1E008008,0x00100000
1083 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_51 0x1E008008,0x00080000
1084 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_50 0x1E008008,0x00040000
1085 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_49 0x1E008008,0x00020000
1086 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_48 0x1E008008,0x00010000
1087 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_47 0x1E008008,0x00008000
1088 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_46 0x1E008008,0x00004000
1089 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_45 0x1E008008,0x00002000
1090 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_44 0x1E008008,0x00001000
1091 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_43 0x1E008008,0x00000800
1092 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_42 0x1E008008,0x00000400
1093 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_41 0x1E008008,0x00000200
1094 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_40 0x1E008008,0x00000100
1095 #define IPU_IDMAC_CH_EN_2__IDMAC_CH_EN_33 0x1E008008,0x00000002
1096
1097 #define IPU_IDMAC_SEP_ALPHA__ADDR            0x1E00800C
1098 #define IPU_IDMAC_SEP_ALPHA__EMPTY           0x1E00800C,0x00000000
1099 #define IPU_IDMAC_SEP_ALPHA__FULL            0x1E00800C,0xffffffff
1100 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_29 0x1E00800C,0x20000000
1101 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_27 0x1E00800C,0x08000000
1102 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_24 0x1E00800C,0x01000000
1103 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_23 0x1E00800C,0x00800000
1104 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_15 0x1E00800C,0x00008000
1105 #define IPU_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_14 0x1E00800C,0x00004000
1106
1107 #define IPU_IDMAC_ALT_SEP_ALPHA__ADDR                0x1E008010
1108 #define IPU_IDMAC_ALT_SEP_ALPHA__EMPTY               0x1E008010,0x00000000
1109 #define IPU_IDMAC_ALT_SEP_ALPHA__FULL                0x1E008010,0xffffffff
1110 #define IPU_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_29 0x1E008010,0x20000000
1111 #define IPU_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_24 0x1E008010,0x01000000
1112 #define IPU_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_23 0x1E008010,0x00800000
1113
1114 #define IPU_IDMAC_CH_PRI_1__ADDR            0x1E008014
1115 #define IPU_IDMAC_CH_PRI_1__EMPTY           0x1E008014,0x00000000
1116 #define IPU_IDMAC_CH_PRI_1__FULL            0x1E008014,0xffffffff
1117 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_29 0x1E008014,0x20000000
1118 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_28 0x1E008014,0x10000000
1119 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_27 0x1E008014,0x08000000
1120 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_24 0x1E008014,0x01000000
1121 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_23 0x1E008014,0x00800000
1122 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_22 0x1E008014,0x00400000
1123 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_21 0x1E008014,0x00200000
1124 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_20 0x1E008014,0x00100000
1125 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_15 0x1E008014,0x00008000
1126 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_14 0x1E008014,0x00004000
1127 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_12 0x1E008014,0x00001000
1128 #define IPU_IDMAC_CH_PRI_1__IDMAC_CH_PRI_11 0x1E008014,0x00000800
1129
1130 #define IPU_IDMAC_CH_PRI_2__ADDR            0x1E008018
1131 #define IPU_IDMAC_CH_PRI_2__EMPTY           0x1E008018,0x00000000
1132 #define IPU_IDMAC_CH_PRI_2__FULL            0x1E008018,0xffffffff
1133 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_50 0x1E008018,0x00040000
1134 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_49 0x1E008018,0x00020000
1135 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_48 0x1E008018,0x00010000
1136 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_47 0x1E008018,0x00008000
1137 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_46 0x1E008018,0x00004000
1138 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_45 0x1E008018,0x00002000
1139 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_44 0x1E008018,0x00001000
1140 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_43 0x1E008018,0x00000800
1141 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_42 0x1E008018,0x00000400
1142 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_41 0x1E008018,0x00000200
1143 #define IPU_IDMAC_CH_PRI_2__IDMAC_CH_PRI_40 0x1E008018,0x00000100
1144
1145 #define IPU_IDMAC_WM_EN_1__ADDR           0x1E00801C
1146 #define IPU_IDMAC_WM_EN_1__EMPTY          0x1E00801C,0x00000000
1147 #define IPU_IDMAC_WM_EN_1__FULL           0x1E00801C,0xffffffff
1148 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_29 0x1E00801C,0x20000000
1149 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_28 0x1E00801C,0x10000000
1150 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_27 0x1E00801C,0x08000000
1151 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_24 0x1E00801C,0x01000000
1152 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_23 0x1E00801C,0x00800000
1153 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_14 0x1E00801C,0x00004000
1154 #define IPU_IDMAC_WM_EN_1__IDMAC_WM_EN_12 0x1E00801C,0x00001000
1155
1156 #define IPU_IDMAC_WM_EN_2__ADDR           0x1E008020
1157 #define IPU_IDMAC_WM_EN_2__EMPTY          0x1E008020,0x00000000
1158 #define IPU_IDMAC_WM_EN_2__FULL           0x1E008020,0xffffffff
1159 #define IPU_IDMAC_WM_EN_2__IDMAC_WM_EN_44 0x1E008020,0x00001000
1160 #define IPU_IDMAC_WM_EN_2__IDMAC_WM_EN_43 0x1E008020,0x00000800
1161 #define IPU_IDMAC_WM_EN_2__IDMAC_WM_EN_42 0x1E008020,0x00000400
1162 #define IPU_IDMAC_WM_EN_2__IDMAC_WM_EN_41 0x1E008020,0x00000200
1163 #define IPU_IDMAC_WM_EN_2__IDMAC_WM_EN_40 0x1E008020,0x00000100
1164
1165 #define IPU_IDMAC_LOCK_EN_2__ADDR             0x1E008024
1166 #define IPU_IDMAC_LOCK_EN_2__EMPTY            0x1E008024,0x00000000
1167 #define IPU_IDMAC_LOCK_EN_2__FULL             0x1E008024,0xffffffff
1168 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_50 0x1E008024,0x00040000
1169 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_49 0x1E008024,0x00020000
1170 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_48 0x1E008024,0x00010000
1171 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_47 0x1E008024,0x00008000
1172 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_46 0x1E008024,0x00004000
1173 #define IPU_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_45 0x1E008024,0x00002000
1174
1175 #define IPU_IDMAC_SUB_ADDR_1__ADDR              0x1E00802C
1176 #define IPU_IDMAC_SUB_ADDR_1__EMPTY             0x1E00802C,0x00000000
1177 #define IPU_IDMAC_SUB_ADDR_1__FULL              0x1E00802C,0xffffffff
1178 #define IPU_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_33 0x1E00802C,0x7F000000
1179 #define IPU_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_29 0x1E00802C,0x007F0000
1180 #define IPU_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_24 0x1E00802C,0x00007F00
1181 #define IPU_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_23 0x1E00802C,0x0000007F
1182
1183 #define IPU_IDMAC_SUB_ADDR_2__ADDR              0x1E008030
1184 #define IPU_IDMAC_SUB_ADDR_2__EMPTY             0x1E008030,0x00000000
1185 #define IPU_IDMAC_SUB_ADDR_2__FULL              0x1E008030,0xffffffff
1186 #define IPU_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_52 0x1E008030,0x007F0000
1187 #define IPU_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_51 0x1E008030,0x00007F00
1188 #define IPU_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_41 0x1E008030,0x0000007F
1189
1190 #define IPU_IDMAC_BNDM_EN_1__ADDR             0x1E008034
1191 #define IPU_IDMAC_BNDM_EN_1__EMPTY            0x1E008034,0x00000000
1192 #define IPU_IDMAC_BNDM_EN_1__FULL             0x1E008034,0xffffffff
1193 #define IPU_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_22 0x1E008034,0x00400000
1194 #define IPU_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_21 0x1E008034,0x00200000
1195 #define IPU_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_20 0x1E008034,0x00100000
1196 #define IPU_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_12 0x1E008034,0x00001000
1197 #define IPU_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_11 0x1E008034,0x00000800
1198
1199 #define IPU_IDMAC_BNDM_EN_2__ADDR             0x1E008038
1200 #define IPU_IDMAC_BNDM_EN_2__EMPTY            0x1E008038,0x00000000
1201 #define IPU_IDMAC_BNDM_EN_2__FULL             0x1E008038,0xffffffff
1202 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_50 0x1E008038,0x00040000
1203 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_49 0x1E008038,0x00020000
1204 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_48 0x1E008038,0x00010000
1205 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_47 0x1E008038,0x00008000
1206 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_46 0x1E008038,0x00004000
1207 #define IPU_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_45 0x1E008038,0x00002000
1208
1209 #define IPU_IDMAC_SC_CORD__ADDR  0x1E00803C
1210 #define IPU_IDMAC_SC_CORD__EMPTY 0x1E00803C,0x00000000
1211 #define IPU_IDMAC_SC_CORD__FULL  0x1E00803C,0xffffffff
1212 #define IPU_IDMAC_SC_CORD__SX0   0x1E00803C,0x0FFF0000
1213 #define IPU_IDMAC_SC_CORD__SY0   0x1E00803C,0x000007FF
1214
1215 #define IPU_IDMAC_CH_BUSY_1__ADDR             0x1E008040
1216 #define IPU_IDMAC_CH_BUSY_1__EMPTY            0x1E008040,0x00000000
1217 #define IPU_IDMAC_CH_BUSY_1__FULL             0x1E008040,0xffffffff
1218 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_31 0x1E008040,0x80000000
1219 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_29 0x1E008040,0x20000000
1220 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_28 0x1E008040,0x10000000
1221 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_27 0x1E008040,0x08000000
1222 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_24 0x1E008040,0x01000000
1223 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_23 0x1E008040,0x00800000
1224 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_22 0x1E008040,0x00400000
1225 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_21 0x1E008040,0x00200000
1226 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_20 0x1E008040,0x00100000
1227 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_18 0x1E008040,0x00040000
1228 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_17 0x1E008040,0x00020000
1229 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_15 0x1E008040,0x00008000
1230 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_14 0x1E008040,0x00004000
1231 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_12 0x1E008040,0x00001000
1232 #define IPU_IDMAC_CH_BUSY_1__IDMAC_CH_BUSY_11 0x1E008040,0x00000800
1233
1234 #define IPU_IDMAC_CH_BUSY_2__ADDR             0x1E008044
1235 #define IPU_IDMAC_CH_BUSY_2__EMPTY            0x1E008044,0x00000000
1236 #define IPU_IDMAC_CH_BUSY_2__FULL             0x1E008044,0xffffffff
1237 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_52 0x1E008044,0x00100000
1238 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_51 0x1E008044,0x00080000
1239 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_50 0x1E008044,0x00040000
1240 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_49 0x1E008044,0x00020000
1241 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_48 0x1E008044,0x00010000
1242 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_47 0x1E008044,0x00008000
1243 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_46 0x1E008044,0x00004000
1244 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_45 0x1E008044,0x00002000
1245 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_44 0x1E008044,0x00001000
1246 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_43 0x1E008044,0x00000800
1247 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_42 0x1E008044,0x00000400
1248 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_41 0x1E008044,0x00000200
1249 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_40 0x1E008044,0x00000100
1250 #define IPU_IDMAC_CH_BUSY_2__IDMAC_CH_BUSY_33 0x1E008044,0x00000002
1251
1252 #define IPU_DP_COM_CONF_SYNC__ADDR                     0x1E018000
1253 #define IPU_DP_COM_CONF_SYNC__EMPTY                    0x1E018000,0x00000000
1254 #define IPU_DP_COM_CONF_SYNC__FULL                     0x1E018000,0xffffffff
1255 #define IPU_DP_COM_CONF_SYNC__DP_GAMMA_YUV_EN_SYNC     0x1E018000,0x00002000
1256 #define IPU_DP_COM_CONF_SYNC__DP_GAMMA_EN_SYNC         0x1E018000,0x00001000
1257 #define IPU_DP_COM_CONF_SYNC__DP_CSC_YUV_SAT_MODE_SYNC 0x1E018000,0x00000800
1258 #define IPU_DP_COM_CONF_SYNC__DP_CSC_GAMUT_SAT_EN_SYNC 0x1E018000,0x00000400
1259 #define IPU_DP_COM_CONF_SYNC__DP_CSC_DEF_SYNC          0x1E018000,0x00000300
1260 #define IPU_DP_COM_CONF_SYNC__DP_COC_SYNC              0x1E018000,0x00000070
1261 #define IPU_DP_COM_CONF_SYNC__DP_GWCKE_SYNC            0x1E018000,0x00000008
1262 #define IPU_DP_COM_CONF_SYNC__DP_GWAM_SYNC             0x1E018000,0x00000004
1263 #define IPU_DP_COM_CONF_SYNC__DP_GWSEL_SYNC            0x1E018000,0x00000002
1264 #define IPU_DP_COM_CONF_SYNC__DP_FG_EN_SYNC            0x1E018000,0x00000001
1265
1266 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__ADDR          0x1E018004
1267 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__EMPTY         0x1E018004,0x00000000
1268 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__FULL          0x1E018004,0xffffffff
1269 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__DP_GWAV_SYNC  0x1E018004,0xFF000000
1270 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKR_SYNC 0x1E018004,0x00FF0000
1271 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKG_SYNC 0x1E018004,0x0000FF00
1272 #define IPU_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKB_SYNC 0x1E018004,0x000000FF
1273
1274 #define IPU_DP_FG_POS_SYNC__ADDR         0x1E018008
1275 #define IPU_DP_FG_POS_SYNC__EMPTY        0x1E018008,0x00000000
1276 #define IPU_DP_FG_POS_SYNC__FULL         0x1E018008,0xffffffff
1277 #define IPU_DP_FG_POS_SYNC__DP_FGXP_SYNC 0x1E018008,0x07FF0000
1278 #define IPU_DP_FG_POS_SYNC__DP_FGYP_SYNC 0x1E018008,0x000007FF
1279
1280 #define IPU_DP_CUR_POS_SYNC__ADDR        0x1E01800C
1281 #define IPU_DP_CUR_POS_SYNC__EMPTY       0x1E01800C,0x00000000
1282 #define IPU_DP_CUR_POS_SYNC__FULL        0x1E01800C,0xffffffff
1283 #define IPU_DP_CUR_POS_SYNC__DP_CXW_SYNC 0x1E01800C,0xF8000000
1284 #define IPU_DP_CUR_POS_SYNC__DP_CXP_SYNC 0x1E01800C,0x07FF0000
1285 #define IPU_DP_CUR_POS_SYNC__DP_CYH_SYNC 0x1E01800C,0x0000F800
1286 #define IPU_DP_CUR_POS_SYNC__DP_CYP_SYNC 0x1E01800C,0x000007FF
1287
1288 #define IPU_DP_CUR_MAP_SYNC__ADDR              0x1E018010
1289 #define IPU_DP_CUR_MAP_SYNC__EMPTY             0x1E018010,0x00000000
1290 #define IPU_DP_CUR_MAP_SYNC__FULL              0x1E018010,0xffffffff
1291 #define IPU_DP_CUR_MAP_SYNC__DP_CUR_COL_R_SYNC 0x1E018010,0x00FF0000
1292 #define IPU_DP_CUR_MAP_SYNC__DP_CUR_COL_G_SYNC 0x1E018010,0x0000FF00
1293 #define IPU_DP_CUR_MAP_SYNC__DP_CUR_COL_B_SYNC 0x1E018010,0x000000FF
1294
1295 #define IPU_DP_GAMMA_C_SYNC_0__ADDR              0x1E018014
1296 #define IPU_DP_GAMMA_C_SYNC_0__EMPTY             0x1E018014,0x00000000
1297 #define IPU_DP_GAMMA_C_SYNC_0__FULL              0x1E018014,0xffffffff
1298 #define IPU_DP_GAMMA_C_SYNC_0__DP_GAMMA_C_SYNC_1 0x1E018014,0x01FF0000
1299 #define IPU_DP_GAMMA_C_SYNC_0__DP_GAMMA_C_SYNC_0 0x1E018014,0x000001FF
1300
1301 #define IPU_DP_GAMMA_C_SYNC_1__ADDR              0x1E018018
1302 #define IPU_DP_GAMMA_C_SYNC_1__EMPTY             0x1E018018,0x00000000
1303 #define IPU_DP_GAMMA_C_SYNC_1__FULL              0x1E018018,0xffffffff
1304 #define IPU_DP_GAMMA_C_SYNC_1__DP_GAMMA_C_SYNC_3 0x1E018018,0x01FF0000
1305 #define IPU_DP_GAMMA_C_SYNC_1__DP_GAMMA_C_SYNC_2 0x1E018018,0x000001FF
1306
1307 #define IPU_DP_GAMMA_C_SYNC_2__ADDR              0x1E01801C
1308 #define IPU_DP_GAMMA_C_SYNC_2__EMPTY             0x1E01801C,0x00000000
1309 #define IPU_DP_GAMMA_C_SYNC_2__FULL              0x1E01801C,0xffffffff
1310 #define IPU_DP_GAMMA_C_SYNC_2__DP_GAMMA_C_SYNC_5 0x1E01801C,0x01FF0000
1311 #define IPU_DP_GAMMA_C_SYNC_2__DP_GAMMA_C_SYNC_4 0x1E01801C,0x000001FF
1312
1313 #define IPU_DP_GAMMA_C_SYNC_3__ADDR              0x1E018020
1314 #define IPU_DP_GAMMA_C_SYNC_3__EMPTY             0x1E018020,0x00000000
1315 #define IPU_DP_GAMMA_C_SYNC_3__FULL              0x1E018020,0xffffffff
1316 #define IPU_DP_GAMMA_C_SYNC_3__DP_GAMMA_C_SYNC_7 0x1E018020,0x01FF0000
1317 #define IPU_DP_GAMMA_C_SYNC_3__DP_GAMMA_C_SYNC_6 0x1E018020,0x000001FF
1318
1319 #define IPU_DP_GAMMA_C_SYNC_4__ADDR              0x1E018024
1320 #define IPU_DP_GAMMA_C_SYNC_4__EMPTY             0x1E018024,0x00000000
1321 #define IPU_DP_GAMMA_C_SYNC_4__FULL              0x1E018024,0xffffffff
1322 #define IPU_DP_GAMMA_C_SYNC_4__DP_GAMMA_C_SYNC_9 0x1E018024,0x01FF0000
1323 #define IPU_DP_GAMMA_C_SYNC_4__DP_GAMMA_C_SYNC_8 0x1E018024,0x000001FF
1324
1325 #define IPU_DP_GAMMA_C_SYNC_5__ADDR               0x1E018028
1326 #define IPU_DP_GAMMA_C_SYNC_5__EMPTY              0x1E018028,0x00000000
1327 #define IPU_DP_GAMMA_C_SYNC_5__FULL               0x1E018028,0xffffffff
1328 #define IPU_DP_GAMMA_C_SYNC_5__DP_GAMMA_C_SYNC_11 0x1E018028,0x01FF0000
1329 #define IPU_DP_GAMMA_C_SYNC_5__DP_GAMMA_C_SYNC_10 0x1E018028,0x000001FF
1330
1331 #define IPU_DP_GAMMA_C_SYNC_6__ADDR               0x1E01802C
1332 #define IPU_DP_GAMMA_C_SYNC_6__EMPTY              0x1E01802C,0x00000000
1333 #define IPU_DP_GAMMA_C_SYNC_6__FULL               0x1E01802C,0xffffffff
1334 #define IPU_DP_GAMMA_C_SYNC_6__DP_GAMMA_C_SYNC_13 0x1E01802C,0x01FF0000
1335 #define IPU_DP_GAMMA_C_SYNC_6__DP_GAMMA_C_SYNC_12 0x1E01802C,0x000001FF
1336
1337 #define IPU_DP_GAMMA_C_SYNC_7__ADDR               0x1E018030
1338 #define IPU_DP_GAMMA_C_SYNC_7__EMPTY              0x1E018030,0x00000000
1339 #define IPU_DP_GAMMA_C_SYNC_7__FULL               0x1E018030,0xffffffff
1340 #define IPU_DP_GAMMA_C_SYNC_7__DP_GAMMA_C_SYNC_15 0x1E018030,0x01FF0000
1341 #define IPU_DP_GAMMA_C_SYNC_7__DP_GAMMA_C_SYNC_14 0x1E018030,0x000001FF
1342
1343 #define IPU_DP_GAMMA_S_SYNC_0__ADDR              0x1E018034
1344 #define IPU_DP_GAMMA_S_SYNC_0__EMPTY             0x1E018034,0x00000000
1345 #define IPU_DP_GAMMA_S_SYNC_0__FULL              0x1E018034,0xffffffff
1346 #define IPU_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_3 0x1E018034,0xFF000000
1347 #define IPU_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_2 0x1E018034,0x00FF0000
1348 #define IPU_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_1 0x1E018034,0x0000FF00
1349 #define IPU_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_0 0x1E018034,0x000000FF
1350
1351 #define IPU_DP_GAMMA_S_SYNC_1__ADDR              0x1E018038
1352 #define IPU_DP_GAMMA_S_SYNC_1__EMPTY             0x1E018038,0x00000000
1353 #define IPU_DP_GAMMA_S_SYNC_1__FULL              0x1E018038,0xffffffff
1354 #define IPU_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_7 0x1E018038,0xFF000000
1355 #define IPU_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_6 0x1E018038,0x00FF0000
1356 #define IPU_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_5 0x1E018038,0x0000FF00
1357 #define IPU_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_4 0x1E018038,0x000000FF
1358
1359 #define IPU_DP_GAMMA_S_SYNC_2__ADDR               0x1E01803C
1360 #define IPU_DP_GAMMA_S_SYNC_2__EMPTY              0x1E01803C,0x00000000
1361 #define IPU_DP_GAMMA_S_SYNC_2__FULL               0x1E01803C,0xffffffff
1362 #define IPU_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_11 0x1E01803C,0xFF000000
1363 #define IPU_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_10 0x1E01803C,0x00FF0000
1364 #define IPU_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_9  0x1E01803C,0x0000FF00
1365 #define IPU_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_8  0x1E01803C,0x000000FF
1366
1367 #define IPU_DP_GAMMA_S_SYNC_3__ADDR               0x1E018040
1368 #define IPU_DP_GAMMA_S_SYNC_3__EMPTY              0x1E018040,0x00000000
1369 #define IPU_DP_GAMMA_S_SYNC_3__FULL               0x1E018040,0xffffffff
1370 #define IPU_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_15 0x1E018040,0xFF000000
1371 #define IPU_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_14 0x1E018040,0x00FF0000
1372 #define IPU_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_13 0x1E018040,0x0000FF00
1373 #define IPU_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_12 0x1E018040,0x000000FF
1374
1375 #define IPU_DP_CSCA_SYNC_0__ADDR            0x1E018044
1376 #define IPU_DP_CSCA_SYNC_0__EMPTY           0x1E018044,0x00000000
1377 #define IPU_DP_CSCA_SYNC_0__FULL            0x1E018044,0xffffffff
1378 #define IPU_DP_CSCA_SYNC_0__DP_CSC_A_SYNC_1 0x1E018044,0x03FF0000
1379 #define IPU_DP_CSCA_SYNC_0__DP_CSC_A_SYNC_0 0x1E018044,0x000003FF
1380
1381 #define IPU_DP_CSCA_SYNC_1__ADDR            0x1E018048
1382 #define IPU_DP_CSCA_SYNC_1__EMPTY           0x1E018048,0x00000000
1383 #define IPU_DP_CSCA_SYNC_1__FULL            0x1E018048,0xffffffff
1384 #define IPU_DP_CSCA_SYNC_1__DP_CSC_A_SYNC_3 0x1E018048,0x03FF0000
1385 #define IPU_DP_CSCA_SYNC_1__DP_CSC_A_SYNC_2 0x1E018048,0x000003FF
1386
1387 #define IPU_DP_CSCA_SYNC_2__ADDR            0x1E01804C
1388 #define IPU_DP_CSCA_SYNC_2__EMPTY           0x1E01804C,0x00000000
1389 #define IPU_DP_CSCA_SYNC_2__FULL            0x1E01804C,0xffffffff
1390 #define IPU_DP_CSCA_SYNC_2__DP_CSC_A_SYNC_5 0x1E01804C,0x03FF0000
1391 #define IPU_DP_CSCA_SYNC_2__DP_CSC_A_SYNC_4 0x1E01804C,0x000003FF
1392
1393 #define IPU_DP_CSCA_SYNC_3__ADDR            0x1E018050
1394 #define IPU_DP_CSCA_SYNC_3__EMPTY           0x1E018050,0x00000000
1395 #define IPU_DP_CSCA_SYNC_3__FULL            0x1E018050,0xffffffff
1396 #define IPU_DP_CSCA_SYNC_3__DP_CSC_A_SYNC_7 0x1E018050,0x03FF0000
1397 #define IPU_DP_CSCA_SYNC_3__DP_CSC_A_SYNC_6 0x1E018050,0x000003FF
1398
1399 #define IPU_DP_CSC_SYNC_0__ADDR           0x1E018054
1400 #define IPU_DP_CSC_SYNC_0__EMPTY          0x1E018054,0x00000000
1401 #define IPU_DP_CSC_SYNC_0__FULL           0x1E018054,0xffffffff
1402 #define IPU_DP_CSC_SYNC_0__DP_CSC_S0_SYNC 0x1E018054,0xC0000000
1403 #define IPU_DP_CSC_SYNC_0__DP_CSC_B0_SYNC 0x1E018054,0x3FFF0000
1404 #define IPU_DP_CSC_SYNC_0__DP_CSC_A8_SYNC 0x1E018054,0x000003FF
1405
1406 #define IPU_DP_CSC_SYNC_1__ADDR           0x1E018058
1407 #define IPU_DP_CSC_SYNC_1__EMPTY          0x1E018058,0x00000000
1408 #define IPU_DP_CSC_SYNC_1__FULL           0x1E018058,0xffffffff
1409 #define IPU_DP_CSC_SYNC_1__DP_CSC_S2_SYNC 0x1E018058,0xC0000000
1410 #define IPU_DP_CSC_SYNC_1__DP_CSC_B2_SYNC 0x1E018058,0x3FFF0000
1411 #define IPU_DP_CSC_SYNC_1__DP_CSC_S1_SYNC 0x1E018058,0x0000C000
1412 #define IPU_DP_CSC_SYNC_1__DP_CSC_B1_SYNC 0x1E018058,0x00003FFF
1413
1414 #define IPU_DP_CUR_POS_ALT__ADDR            0x1E01805C
1415 #define IPU_DP_CUR_POS_ALT__EMPTY           0x1E01805C,0x00000000
1416 #define IPU_DP_CUR_POS_ALT__FULL            0x1E01805C,0xffffffff
1417 #define IPU_DP_CUR_POS_ALT__DP_CXW_SYNC_ALT 0x1E01805C,0xF8000000
1418 #define IPU_DP_CUR_POS_ALT__DP_CXP_SYNC_ALT 0x1E01805C,0x07FF0000
1419 #define IPU_DP_CUR_POS_ALT__DP_CYH_SYNC_ALT 0x1E01805C,0x0000F800
1420 #define IPU_DP_CUR_POS_ALT__DP_CYP_SYNC_ALT 0x1E01805C,0x000007FF
1421
1422 #define IPU_DP_COM_CONF_ASYNC__ADDR                       0x1E018060
1423 #define IPU_DP_COM_CONF_ASYNC__EMPTY                      0x1E018060,0x00000000
1424 #define IPU_DP_COM_CONF_ASYNC__FULL                       0x1E018060,0xffffffff
1425 #define IPU_DP_COM_CONF_ASYNC__DP_GAMMA_YUV_EN_ASYNC      0x1E018060,0x00002000
1426 #define IPU_DP_COM_CONF_ASYNC__DP_GAMMA_EN_ASYNC         0x1E018060,0x00001000
1427 #define IPU_DP_COM_CONF_ASYNC__DP_CSC_YUV_SAT_MODE_ASYNC 0x1E018060,0x00000800
1428 #define IPU_DP_COM_CONF_ASYNC__DP_CSC_GAMUT_SAT_EN_ASYNC 0x1E018060,0x00000400
1429 #define IPU_DP_COM_CONF_ASYNC__DP_CSC_DEF_ASYNC          0x1E018060,0x00000300
1430 #define IPU_DP_COM_CONF_ASYNC__DP_COC_ASYNC              0x1E018060,0x00000070
1431 #define IPU_DP_COM_CONF_ASYNC__DP_GWCKE_ASYNC            0x1E018060,0x00000008
1432 #define IPU_DP_COM_CONF_ASYNC__DP_GWAM_ASYNC             0x1E018060,0x00000004
1433 #define IPU_DP_COM_CONF_ASYNC__DP_GWSEL_ASYNC            0x1E018060,0x00000002
1434 #define IPU_DP_COM_CONF_ASYNC__DP_FG_EN_ASYNC            0x1E018060,0x00000001
1435
1436 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__ADDR            0x1E018064
1437 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__EMPTY           0x1E018064,0x00000000
1438 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__FULL            0x1E018064,0xffffffff
1439 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__DP_GWAV_ASYNC  0x1E018064,0xFF000000
1440 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__DP_GWCKR_ASYNC 0x1E018064,0x00FF0000
1441 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__DP_GWCKG_ASYNC 0x1E018064,0x0000FF00
1442 #define IPU_DP_GRAPH_WIND_CTRL_ASYNC__DP_GWCKB_ASYNC 0x1E018064,0x000000FF
1443
1444 #define IPU_DP_FG_POS_ASYNC__ADDR           0x1E018068
1445 #define IPU_DP_FG_POS_ASYNC__EMPTY          0x1E018068,0x00000000
1446 #define IPU_DP_FG_POS_ASYNC__FULL           0x1E018068,0xffffffff
1447 #define IPU_DP_FG_POS_ASYNC__DP_FGXP_ASYNC 0x1E018068,0x07FF0000
1448 #define IPU_DP_FG_POS_ASYNC__DP_FGYP_ASYNC 0x1E018068,0x000007FF
1449
1450 #define IPU_DP_CUR_POS_ASYNC__ADDR          0x1E01806C
1451 #define IPU_DP_CUR_POS_ASYNC__EMPTY         0x1E01806C,0x00000000
1452 #define IPU_DP_CUR_POS_ASYNC__FULL          0x1E01806C,0xffffffff
1453 #define IPU_DP_CUR_POS_ASYNC__DP_CXW_ASYNC 0x1E01806C,0xF8000000
1454 #define IPU_DP_CUR_POS_ASYNC__DP_CXP_ASYNC 0x1E01806C,0x07FF0000
1455 #define IPU_DP_CUR_POS_ASYNC__DP_CYH_ASYNC 0x1E01806C,0x0000F800
1456 #define IPU_DP_CUR_POS_ASYNC__DP_CYP_ASYNC 0x1E01806C,0x000007FF
1457
1458 #define IPU_DP_CUR_MAP_ASYNC__ADDR             0x1E018070
1459 #define IPU_DP_CUR_MAP_ASYNC__EMPTY            0x1E018070,0x00000000
1460 #define IPU_DP_CUR_MAP_ASYNC__FULL             0x1E018070,0xffffffff
1461 #define IPU_DP_CUR_MAP_ASYNC__CUR_COL_R_ASYNC 0x1E018070,0x00FF0000
1462 #define IPU_DP_CUR_MAP_ASYNC__CUR_COL_G_ASYNC 0x1E018070,0x0000FF00
1463 #define IPU_DP_CUR_MAP_ASYNC__CUR_COL_B_ASYNC 0x1E018070,0x000000FF
1464
1465 #define IPU_DP_GAMMA_C_ASYNC_0__ADDR                0x1E018074
1466 #define IPU_DP_GAMMA_C_ASYNC_0__EMPTY               0x1E018074,0x00000000
1467 #define IPU_DP_GAMMA_C_ASYNC_0__FULL                0x1E018074,0xffffffff
1468 #define IPU_DP_GAMMA_C_ASYNC_0__DP_GAMMA_C_ASYNC_1 0x1E018074,0x01FF0000
1469 #define IPU_DP_GAMMA_C_ASYNC_0__DP_GAMMA_C_ASYNC_0 0x1E018074,0x000001FF
1470
1471 #define IPU_DP_GAMMA_C_ASYNC_1__ADDR                0x1E018078
1472 #define IPU_DP_GAMMA_C_ASYNC_1__EMPTY               0x1E018078,0x00000000
1473 #define IPU_DP_GAMMA_C_ASYNC_1__FULL                0x1E018078,0xffffffff
1474 #define IPU_DP_GAMMA_C_ASYNC_1__DP_GAMMA_C_ASYNC_3 0x1E018078,0x01FF0000
1475 #define IPU_DP_GAMMA_C_ASYNC_1__DP_GAMMA_C_ASYNC_2 0x1E018078,0x000001FF
1476
1477 #define IPU_DP_GAMMA_C_ASYNC_2__ADDR                0x1E01807C
1478 #define IPU_DP_GAMMA_C_ASYNC_2__EMPTY               0x1E01807C,0x00000000
1479 #define IPU_DP_GAMMA_C_ASYNC_2__FULL                0x1E01807C,0xffffffff
1480 #define IPU_DP_GAMMA_C_ASYNC_2__DP_GAMMA_C_ASYNC_5 0x1E01807C,0x01FF0000
1481 #define IPU_DP_GAMMA_C_ASYNC_2__DP_GAMMA_C_ASYNC_4 0x1E01807C,0x000001FF
1482
1483 #define IPU_DP_GAMMA_C_ASYNC_3__ADDR                0x1E018080
1484 #define IPU_DP_GAMMA_C_ASYNC_3__EMPTY               0x1E018080,0x00000000
1485 #define IPU_DP_GAMMA_C_ASYNC_3__FULL                0x1E018080,0xffffffff
1486 #define IPU_DP_GAMMA_C_ASYNC_3__DP_GAMMA_C_ASYNC_7 0x1E018080,0x01FF0000
1487 #define IPU_DP_GAMMA_C_ASYNC_3__DP_GAMMA_C_ASYNC_6 0x1E018080,0x000001FF
1488
1489 #define IPU_DP_GAMMA_C_ASYNC_4__ADDR                0x1E018084
1490 #define IPU_DP_GAMMA_C_ASYNC_4__EMPTY               0x1E018084,0x00000000
1491 #define IPU_DP_GAMMA_C_ASYNC_4__FULL                0x1E018084,0xffffffff
1492 #define IPU_DP_GAMMA_C_ASYNC_4__DP_GAMMA_C_ASYNC_9 0x1E018084,0x01FF0000
1493 #define IPU_DP_GAMMA_C_ASYNC_4__DP_GAMMA_C_ASYNC_8 0x1E018084,0x000001FF
1494
1495 #define IPU_DP_GAMMA_C_ASYNC_5__ADDR                 0x1E018088
1496 #define IPU_DP_GAMMA_C_ASYNC_5__EMPTY                0x1E018088,0x00000000
1497 #define IPU_DP_GAMMA_C_ASYNC_5__FULL                 0x1E018088,0xffffffff
1498 #define IPU_DP_GAMMA_C_ASYNC_5__DP_GAMMA_C_ASYNC_11 0x1E018088,0x01FF0000
1499 #define IPU_DP_GAMMA_C_ASYNC_5__DP_GAMMA_C_ASYNC_10 0x1E018088,0x000001FF
1500
1501 #define IPU_DP_GAMMA_C_ASYNC_6__ADDR                 0x1E01808C
1502 #define IPU_DP_GAMMA_C_ASYNC_6__EMPTY                0x1E01808C,0x00000000
1503 #define IPU_DP_GAMMA_C_ASYNC_6__FULL                 0x1E01808C,0xffffffff
1504 #define IPU_DP_GAMMA_C_ASYNC_6__DP_GAMMA_C_ASYNC_13 0x1E01808C,0x01FF0000
1505 #define IPU_DP_GAMMA_C_ASYNC_6__DP_GAMMA_C_ASYNC_12 0x1E01808C,0x000001FF
1506
1507 #define IPU_DP_GAMMA_C_ASYNC_7__ADDR                 0x1E018090
1508 #define IPU_DP_GAMMA_C_ASYNC_7__EMPTY                0x1E018090,0x00000000
1509 #define IPU_DP_GAMMA_C_ASYNC_7__FULL                 0x1E018090,0xffffffff
1510 #define IPU_DP_GAMMA_C_ASYNC_7__DP_GAMMA_C_ASYNC_15 0x1E018090,0x01FF0000
1511 #define IPU_DP_GAMMA_C_ASYNC_7__DP_GAMMA_C_ASYNC_14 0x1E018090,0x000001FF
1512
1513 #define IPU_DP_GAMMA_S_ASYNC_0__ADDR                0x1E018094
1514 #define IPU_DP_GAMMA_S_ASYNC_0__EMPTY               0x1E018094,0x00000000
1515 #define IPU_DP_GAMMA_S_ASYNC_0__FULL                0x1E018094,0xffffffff
1516 #define IPU_DP_GAMMA_S_ASYNC_0__DP_GAMMA_S_ASYNC_3 0x1E018094,0xFF000000
1517 #define IPU_DP_GAMMA_S_ASYNC_0__DP_GAMMA_S_ASYNC_2 0x1E018094,0x00FF0000
1518 #define IPU_DP_GAMMA_S_ASYNC_0__DP_GAMMA_S_ASYNC_1 0x1E018094,0x0000FF04
1519 #define IPU_DP_GAMMA_S_ASYNC_0__DP_GAMMA_S_ASYNC_0 0x1E018094,0x00000103
1520
1521 #define IPU_DP_GAMMA_S_ASYNC_1__ADDR                0x1E018098
1522 #define IPU_DP_GAMMA_S_ASYNC_1__EMPTY               0x1E018098,0x00000000
1523 #define IPU_DP_GAMMA_S_ASYNC_1__FULL                0x1E018098,0xffffffff
1524 #define IPU_DP_GAMMA_S_ASYNC_1__DP_GAMMA_S_ASYNC_7 0x1E018098,0xFF000000
1525 #define IPU_DP_GAMMA_S_ASYNC_1__DP_GAMMA_S_ASYNC_6 0x1E018098,0x00FF0000
1526 #define IPU_DP_GAMMA_S_ASYNC_1__DP_GAMMA_S_ASYNC_5 0x1E018098,0x0000FF00
1527 #define IPU_DP_GAMMA_S_ASYNC_1__DP_GAMMA_S_ASYNC_4 0x1E018098,0x000000FF
1528
1529 #define IPU_DP_GAMMA_S_ASYNC_2__ADDR                 0x1E01809C
1530 #define IPU_DP_GAMMA_S_ASYNC_2__EMPTY                0x1E01809C,0x00000000
1531 #define IPU_DP_GAMMA_S_ASYNC_2__FULL                 0x1E01809C,0xffffffff
1532 #define IPU_DP_GAMMA_S_ASYNC_2__DP_GAMMA_S_ASYNC_11 0x1E01809C,0xFF000000
1533 #define IPU_DP_GAMMA_S_ASYNC_2__DP_GAMMA_S_ASYNC_10 0x1E01809C,0x00FF0000
1534 #define IPU_DP_GAMMA_S_ASYNC_2__DP_GAMMA_S_ASYNC_9  0x1E01809C,0x0000FF00
1535 #define IPU_DP_GAMMA_S_ASYNC_2__DP_GAMMA_S_ASYNC_8  0x1E01809C,0x000000FF
1536
1537 #define IPU_DP_GAMMA_S_ASYNC_3__ADDR                 0x1E0180A0
1538 #define IPU_DP_GAMMA_S_ASYNC_3__EMPTY                0x1E0180A0,0x00000000
1539 #define IPU_DP_GAMMA_S_ASYNC_3__FULL                 0x1E0180A0,0xffffffff
1540 #define IPU_DP_GAMMA_S_ASYNC_3__DP_GAMMA_S_ASYNC_15 0x1E0180A0,0xFF000000
1541 #define IPU_DP_GAMMA_S_ASYNC_3__DP_GAMMA_S_ASYNC_14 0x1E0180A0,0x00FF0000
1542 #define IPU_DP_GAMMA_S_ASYNC_3__DP_GAMMA_S_ASYNC_13 0x1E0180A0,0x0000FF00
1543 #define IPU_DP_GAMMA_S_ASYNC_3__DP_GAMMA_S_ASYNC_12 0x1E0180A0,0x000000FF
1544
1545 #define IPU_DP_CSCA_ASYNC_0__ADDR              0x1E0180A4
1546 #define IPU_DP_CSCA_ASYNC_0__EMPTY             0x1E0180A4,0x00000000
1547 #define IPU_DP_CSCA_ASYNC_0__FULL              0x1E0180A4,0xffffffff
1548 #define IPU_DP_CSCA_ASYNC_0__DP_CSC_A_ASYNC_1 0x1E0180A4,0x03FF0000
1549 #define IPU_DP_CSCA_ASYNC_0__DP_CSC_A_ASYNC_0 0x1E0180A4,0x000003FF
1550
1551 #define IPU_DP_CSCA_ASYNC_1__ADDR              0x1E0180A8
1552 #define IPU_DP_CSCA_ASYNC_1__EMPTY             0x1E0180A8,0x00000000
1553 #define IPU_DP_CSCA_ASYNC_1__FULL              0x1E0180A8,0xffffffff
1554 #define IPU_DP_CSCA_ASYNC_1__DP_CSC_A_ASYNC_3 0x1E0180A8,0x03FF0000
1555 #define IPU_DP_CSCA_ASYNC_1__DP_CSC_A_ASYNC_2 0x1E0180A8,0x000003FF
1556
1557 #define IPU_DP_CSCA_ASYNC_2__ADDR              0x1E0180AC
1558 #define IPU_DP_CSCA_ASYNC_2__EMPTY             0x1E0180AC,0x00000000
1559 #define IPU_DP_CSCA_ASYNC_2__FULL              0x1E0180AC,0xffffffff
1560 #define IPU_DP_CSCA_ASYNC_2__DP_CSC_A_ASYNC_5 0x1E0180AC,0x03FF0000
1561 #define IPU_DP_CSCA_ASYNC_2__DP_CSC_A_ASYNC_4 0x1E0180AC,0x000003FF
1562
1563 #define IPU_DP_CSCA_ASYNC_3__ADDR              0x1E0180B0
1564 #define IPU_DP_CSCA_ASYNC_3__EMPTY             0x1E0180B0,0x00000000
1565 #define IPU_DP_CSCA_ASYNC_3__FULL              0x1E0180B0,0xffffffff
1566 #define IPU_DP_CSCA_ASYNC_3__DP_CSC_A_ASYNC_7 0x1E0180B0,0x03FF0000
1567 #define IPU_DP_CSCA_ASYNC_3__DP_CSC_A_ASYNC_6 0x1E0180B0,0x000003FF
1568
1569 #define IPU_DP_CSC_ASYNC_0__ADDR             0x1E0180B4
1570 #define IPU_DP_CSC_ASYNC_0__EMPTY            0x1E0180B4,0x00000000
1571 #define IPU_DP_CSC_ASYNC_0__FULL             0x1E0180B4,0xffffffff
1572 #define IPU_DP_CSC_ASYNC_0__DP_CSC_S0_ASYNC 0x1E0180B4,0xC0000000
1573 #define IPU_DP_CSC_ASYNC_0__DP_CSC_B0_ASYNC 0x1E0180B4,0x3FFF0000
1574 #define IPU_DP_CSC_ASYNC_0__DP_CSC_A8_ASYNC 0x1E0180B4,0x00000403
1575
1576 #define IPU_DP_CSC_ASYNC_1__ADDR             0x1E0180B8
1577 #define IPU_DP_CSC_ASYNC_1__EMPTY            0x1E0180B8,0x00000000
1578 #define IPU_DP_CSC_ASYNC_1__FULL             0x1E0180B8,0xffffffff
1579 #define IPU_DP_CSC_ASYNC_1__DP_CSC_S2_ASYNC 0x1E0180B8,0xC0000000
1580 #define IPU_DP_CSC_ASYNC_1__DP_CSC_B2_ASYNC 0x1E0180B8,0x3FFF0000
1581 #define IPU_DP_CSC_ASYNC_1__DP_CSC_S1_ASYNC 0x1E0180B8,0x0000C000
1582 #define IPU_DP_CSC_ASYNC_1__DP_CSC_B1_ASYNC 0x1E0180B8,0x00003FFF
1583
1584 #define IPU_DP_DEBUG_CNT__ADDR              0x1E0180BC
1585 #define IPU_DP_DEBUG_CNT__EMPTY             0x1E0180BC,0x00000000
1586 #define IPU_DP_DEBUG_CNT__FULL              0x1E0180BC,0xffffffff
1587 #define IPU_DP_DEBUG_CNT__BRAKE_CNT_1       0x1E0180BC,0x000000E0
1588 #define IPU_DP_DEBUG_CNT__BRAKE_STATUS_EN_1 0x1E0180BC,0x00000010
1589 #define IPU_DP_DEBUG_CNT__BRAKE_CNT_0       0x1E0180BC,0x0000000E
1590 #define IPU_DP_DEBUG_CNT__BRAKE_STATUS_EN_0 0x1E0180BC,0x00000001
1591
1592 #define IPU_DP_DEBUG_STAT__ADDR            0x1E0180C0
1593 #define IPU_DP_DEBUG_STAT__EMPTY           0x1E0180C0,0x00000000
1594 #define IPU_DP_DEBUG_STAT__FULL            0x1E0180C0,0xffffffff
1595 #define IPU_DP_DEBUG_STAT__CYP_EN_OLD_1    0x1E0180C0,0x20000000
1596 #define IPU_DP_DEBUG_STAT__COMBYP_EN_OLD_1 0x1E0180C0,0x10000000
1597 #define IPU_DP_DEBUG_STAT__FG_ACTIVE_1     0x1E0180C0,0x08000000
1598 #define IPU_DP_DEBUG_STAT__V_CNT_OLD_1     0x1E0180C0,0x07FF0000
1599 #define IPU_DP_DEBUG_STAT__CYP_EN_OLD_0    0x1E0180C0,0x00002000
1600 #define IPU_DP_DEBUG_STAT__COMBYP_EN_OLD_0 0x1E0180C0,0x00001000
1601 #define IPU_DP_DEBUG_STAT__FG_ACTIVE_0     0x1E0180C0,0x00000800
1602 #define IPU_DP_DEBUG_STAT__V_CNT_OLD_0     0x1E0180C0,0x000007FF
1603
1604 #define IPU_IC_CONF__ADDR            0x1E020000
1605 #define IPU_IC_CONF__EMPTY           0x1E020000,0x00000000
1606 #define IPU_IC_CONF__FULL            0x1E020000,0xffffffff
1607 #define IPU_IC_CONF__CSI_MEM_WR_EN   0x1E020000,0x80000000
1608 #define IPU_IC_CONF__RWS_EN          0x1E020000,0x40000000
1609 #define IPU_IC_CONF__IC_KEY_COLOR_EN 0x1E020000,0x20000000
1610 #define IPU_IC_CONF__IC_GLB_LOC_A    0x1E020000,0x10000000
1611 #define IPU_IC_CONF__PP_ROT_EN       0x1E020000,0x00100000
1612 #define IPU_IC_CONF__PP_CMB          0x1E020000,0x00080000
1613 #define IPU_IC_CONF__PP_CSC2         0x1E020000,0x00040000
1614 #define IPU_IC_CONF__PP_CSC1         0x1E020000,0x00020000
1615 #define IPU_IC_CONF__PP_EN           0x1E020000,0x00010000
1616 #define IPU_IC_CONF__PRPVF_ROT_EN    0x1E020000,0x00001000
1617 #define IPU_IC_CONF__PRPVF_CMB       0x1E020000,0x00000800
1618 #define IPU_IC_CONF__PRPVF_CSC2      0x1E020000,0x00000400
1619 #define IPU_IC_CONF__PRPVF_CSC1      0x1E020000,0x00000200
1620 #define IPU_IC_CONF__PRPVF_EN        0x1E020000,0x00000100
1621 #define IPU_IC_CONF__PRPENC_ROT_EN   0x1E020000,0x00000004
1622 #define IPU_IC_CONF__PRPENC_CSC1     0x1E020000,0x00000002
1623 #define IPU_IC_CONF__PRPENC_EN       0x1E020000,0x00000001
1624
1625 #define IPU_IC_PRP_ENC_RSC__ADDR          0x1E020004
1626 #define IPU_IC_PRP_ENC_RSC__EMPTY         0x1E020004,0x00000000
1627 #define IPU_IC_PRP_ENC_RSC__FULL          0x1E020004,0xffffffff
1628 #define IPU_IC_PRP_ENC_RSC__PRPENC_DS_R_V 0x1E020004,0xC0000000
1629 #define IPU_IC_PRP_ENC_RSC__PRPENC_RS_R_V 0x1E020004,0x3FFF0000
1630 #define IPU_IC_PRP_ENC_RSC__PRPENC_DS_R_H 0x1E020004,0x0000C000
1631 #define IPU_IC_PRP_ENC_RSC__PRPENC_RS_R_H 0x1E020004,0x00003FFF
1632
1633 #define IPU_IC_PRP_VF_RSC__ADDR         0x1E020008
1634 #define IPU_IC_PRP_VF_RSC__EMPTY        0x1E020008,0x00000000
1635 #define IPU_IC_PRP_VF_RSC__FULL         0x1E020008,0xffffffff
1636 #define IPU_IC_PRP_VF_RSC__PRPVF_DS_R_V 0x1E020008,0xC0000000
1637 #define IPU_IC_PRP_VF_RSC__PRPVF_RS_R_V 0x1E020008,0x3FFF0000
1638 #define IPU_IC_PRP_VF_RSC__PRPVF_DS_R_H 0x1E020008,0x0000C000
1639 #define IPU_IC_PRP_VF_RSC__PRPVF_RS_R_H 0x1E020008,0x00003FFF
1640
1641 #define IPU_IC_PP_RSC__ADDR      0x1E02000C
1642 #define IPU_IC_PP_RSC__EMPTY     0x1E02000C,0x00000000
1643 #define IPU_IC_PP_RSC__FULL      0x1E02000C,0xffffffff
1644 #define IPU_IC_PP_RSC__PP_DS_R_V 0x1E02000C,0xC0000000
1645 #define IPU_IC_PP_RSC__PP_RS_R_V 0x1E02000C,0x3FFF0000
1646 #define IPU_IC_PP_RSC__PP_DS_R_H 0x1E02000C,0x0000C000
1647 #define IPU_IC_PP_RSC__PP_RS_R_H 0x1E02000C,0x00003FFF
1648
1649 #define IPU_IC_CMBP_1__ADDR             0x1E020010
1650 #define IPU_IC_CMBP_1__EMPTY            0x1E020010,0x00000000
1651 #define IPU_IC_CMBP_1__FULL             0x1E020010,0xffffffff
1652 #define IPU_IC_CMBP_1__IC_PP_ALPHA_V    0x1E020010,0x0000FF00
1653 #define IPU_IC_CMBP_1__IC_PRPVF_ALPHA_V 0x1E020010,0x000000FF
1654
1655 #define IPU_IC_CMBP_2__ADDR           0x1E020014
1656 #define IPU_IC_CMBP_2__EMPTY          0x1E020014,0x00000000
1657 #define IPU_IC_CMBP_2__FULL           0x1E020014,0xffffffff
1658 #define IPU_IC_CMBP_2__IC_KEY_COLOR_R 0x1E020014,0x00FF0000
1659 #define IPU_IC_CMBP_2__IC_KEY_COLOR_G 0x1E020014,0x0000FF00
1660 #define IPU_IC_CMBP_2__IC_KEY_COLOR_B 0x1E020014,0x000000FF
1661
1662 #define IPU_IC_IDMAC_1__ADDR             0x1E020018
1663 #define IPU_IC_IDMAC_1__EMPTY            0x1E020018,0x00000000
1664 #define IPU_IC_IDMAC_1__FULL             0x1E020018,0xffffffff
1665 #define IPU_IC_IDMAC_1__ALT_CB7_BURST_16 0x1E020018,0x02000000
1666 #define IPU_IC_IDMAC_1__ALT_CB6_BURST_16 0x1E020018,0x01000000
1667 #define IPU_IC_IDMAC_1__T3_FLIP_UD       0x1E020018,0x00080000
1668 #define IPU_IC_IDMAC_1__T3_FLIP_LR       0x1E020018,0x00040000
1669 #define IPU_IC_IDMAC_1__T3_ROT           0x1E020018,0x00020000
1670 #define IPU_IC_IDMAC_1__T2_FLIP_UD       0x1E020018,0x00010000
1671 #define IPU_IC_IDMAC_1__T2_FLIP_LR       0x1E020018,0x00008000
1672 #define IPU_IC_IDMAC_1__T2_ROT           0x1E020018,0x00004000
1673 #define IPU_IC_IDMAC_1__T1_FLIP_UD       0x1E020018,0x00002000
1674 #define IPU_IC_IDMAC_1__T1_FLIP_LR       0x1E020018,0x00001000
1675 #define IPU_IC_IDMAC_1__T1_ROT           0x1E020018,0x00000800
1676 #define IPU_IC_IDMAC_1__CB7_BURST_16     0x1E020018,0x00000080
1677 #define IPU_IC_IDMAC_1__CB6_BURST_16     0x1E020018,0x00000040
1678 #define IPU_IC_IDMAC_1__CB5_BURST_16     0x1E020018,0x00000020
1679 #define IPU_IC_IDMAC_1__CB4_BURST_16     0x1E020018,0x00000010
1680 #define IPU_IC_IDMAC_1__CB3_BURST_16     0x1E020018,0x00000008
1681 #define IPU_IC_IDMAC_1__CB2_BURST_16     0x1E020018,0x00000004
1682 #define IPU_IC_IDMAC_1__CB1_BURST_16     0x1E020018,0x00000002
1683 #define IPU_IC_IDMAC_1__CB0_BURST_16     0x1E020018,0x00000001
1684
1685 #define IPU_IC_IDMAC_2__ADDR         0x1E02001C
1686 #define IPU_IC_IDMAC_2__EMPTY        0x1E02001C,0x00000000
1687 #define IPU_IC_IDMAC_2__FULL         0x1E02001C,0xffffffff
1688 #define IPU_IC_IDMAC_2__T3_FR_HEIGHT 0x1E02001C,0x3FF00000
1689 #define IPU_IC_IDMAC_2__T2_FR_HEIGHT 0x1E02001C,0x000FFC00
1690 #define IPU_IC_IDMAC_2__T1_FR_HEIGHT 0x1E02001C,0x000003FF
1691
1692 #define IPU_IC_IDMAC_3__ADDR        0x1E020020
1693 #define IPU_IC_IDMAC_3__EMPTY       0x1E020020,0x00000000
1694 #define IPU_IC_IDMAC_3__FULL        0x1E020020,0xffffffff
1695 #define IPU_IC_IDMAC_3__T3_FR_WIDTH 0x1E020020,0x3FF00000
1696 #define IPU_IC_IDMAC_3__T2_FR_WIDTH 0x1E020020,0x000FFC00
1697 #define IPU_IC_IDMAC_3__T1_FR_WIDTH 0x1E020020,0x000003FF
1698
1699 #define IPU_IC_IDMAC_4__ADDR                 0x1E020024
1700 #define IPU_IC_IDMAC_4__EMPTY                0x1E020024,0x00000000
1701 #define IPU_IC_IDMAC_4__FULL                 0x1E020024,0xffffffff
1702 #define IPU_IC_IDMAC_4__RM_BRDG_MAX_RQ       0x1E020024,0x0000F000
1703 #define IPU_IC_IDMAC_4__IBM_BRDG_MAX_RQ      0x1E020024,0x00000F00
1704 #define IPU_IC_IDMAC_4__MPM_DMFC_BRDG_MAX_RQ 0x1E020024,0x000000F0
1705 #define IPU_IC_IDMAC_4__MPM_RW_BRDG_MAX_RQ   0x1E020024,0x0000000F
1706
1707 #define IPU_DI0_GENERAL__ADDR                  0x1E040000
1708 #define IPU_DI0_GENERAL__EMPTY                 0x1E040000,0x00000000
1709 #define IPU_DI0_GENERAL__FULL                  0x1E040000,0xffffffff
1710 #define IPU_DI0_GENERAL__DI0_DISP_Y_SEL        0x1E040000,0x70000000
1711 #define IPU_DI0_GENERAL__DI0_CLOCK_STOP_MODE   0x1E040000,0x0F000000
1712 #define IPU_DI0_GENERAL__DI0_DISP_CLOCK_INIT   0x1E040000,0x00800000
1713 #define IPU_DI0_GENERAL__DI0_MASK_SEL          0x1E040000,0x00400000
1714 #define IPU_DI0_GENERAL__DI0_VSYNC_EXT         0x1E040000,0x00200000
1715 #define IPU_DI0_GENERAL__DI0_CLK_EXT           0x1E040000,0x00100000
1716 #define IPU_DI0_GENERAL__DI0_WATCHDOG_MODE     0x1E040000,0x000C0000
1717 #define IPU_DI0_GENERAL__DI0_POLARITY_DISP_CLK 0x1E040000,0x00020000
1718 #define IPU_DI0_GENERAL__DI0_SYNC_COUNT_SEL    0x1E040000,0x0000F000
1719 #define IPU_DI0_GENERAL__DI0_ERR_TREATMENT     0x1E040000,0x00000800
1720 #define IPU_DI0_GENERAL__DI0_ERM_VSYNC_SEL     0x1E040000,0x00000400
1721 #define IPU_DI0_GENERAL__DI0_POLARITY_CS1      0x1E040000,0x00000200
1722 #define IPU_DI0_GENERAL__DI0_POLARITY_CS0      0x1E040000,0x00000100
1723 #define IPU_DI0_GENERAL__DI0_POLARITY_8        0x1E040000,0x00000080
1724 #define IPU_DI0_GENERAL__DI0_POLARITY_7        0x1E040000,0x00000040
1725 #define IPU_DI0_GENERAL__DI0_POLARITY_6        0x1E040000,0x00000020
1726 #define IPU_DI0_GENERAL__DI0_POLARITY_5        0x1E040000,0x00000010
1727 #define IPU_DI0_GENERAL__DI0_POLARITY_4        0x1E040000,0x00000008
1728 #define IPU_DI0_GENERAL__DI0_POLARITY_3        0x1E040000,0x00000004
1729 #define IPU_DI0_GENERAL__DI0_POLARITY_2        0x1E040000,0x00000002
1730 #define IPU_DI0_GENERAL__DI0_POLARITY_1        0x1E040000,0x00000001
1731
1732 #define IPU_DI0_BS_CLKGEN0__ADDR                0x1E040004
1733 #define IPU_DI0_BS_CLKGEN0__EMPTY               0x1E040004,0x00000000
1734 #define IPU_DI0_BS_CLKGEN0__FULL                0x1E040004,0xffffffff
1735 #define IPU_DI0_BS_CLKGEN0__DI0_DISP_CLK_OFFSET 0x1E040004,0x01FF0000
1736 #define IPU_DI0_BS_CLKGEN0__DI0_DISP_CLK_PERIOD 0x1E040004,0x00000FFF
1737
1738 #define IPU_DI0_BS_CLKGEN1__ADDR              0x1E040008
1739 #define IPU_DI0_BS_CLKGEN1__EMPTY             0x1E040008,0x00000000
1740 #define IPU_DI0_BS_CLKGEN1__FULL              0x1E040008,0xffffffff
1741 #define IPU_DI0_BS_CLKGEN1__DI0_DISP_CLK_DOWN 0x1E040008,0x01FF0000
1742 #define IPU_DI0_BS_CLKGEN1__DI0_DISP_CLK_UP   0x1E040008,0x000001FF
1743
1744 #define DI_SWGEN0_ADDR(di, pointer)                                                     (IPU_DI0_GENERAL__ADDR + \
1745                                                                                                                                                                                         di *0x8000 + \
1746                                                                                                                                                                                         (pointer-1) * 0x4 + 0x000C)
1747 #define DI_SWGEN0_EMPTY(di, pointer)                                            DI_SWGEN0_ADDR(di, pointer), 0x00000000
1748 #define DI_SWGEN0_FULL(di, pointer)                                                     DI_SWGEN0_ADDR(di, pointer), 0xFFFFFFFF
1749
1750 #define DI_SWGEN0_RUN_VALUE_M1(di, pointer)             DI_SWGEN0_ADDR(di, pointer), 0x7FF80000
1751 #define DI_SWGEN0_RUN_RESOL(di, pointer)                                DI_SWGEN0_ADDR(di, pointer), 0x00070000
1752 #define DI_SWGEN0_OFFSET_VALUE(di, pointer)                     DI_SWGEN0_ADDR(di, pointer), 0x00007FF8
1753 #define DI_SWGEN0_OFFSET_RESOL(di, pointer)                     DI_SWGEN0_ADDR(di, pointer), 0x00000007
1754
1755 #define DI_SWGEN1_ADDR(di, pointer)                                                     (IPU_DI0_GENERAL__ADDR + \
1756                                                                                                                                                                                         di *0x8000 + \
1757                                                                                                                                                                                         (pointer-1) * 0x4 + 0x0030)
1758 #define DI_SWGEN1_EMPTY(di, pointer)                                            DI_SWGEN1_ADDR(di, pointer), 0x00000000
1759 #define DI_SWGEN1_FULL(di, pointer)                                                     DI_SWGEN1_ADDR(di, pointer), 0xFFFFFFFF
1760
1761 #define DI_SWGEN1_CNT_POL_GEN_EN(di, pointer)   DI_SWGEN1_ADDR(di, pointer), 0x60000000
1762 #define DI_SWGEN1_CNT_AUTOLOAD(di, pointer)             DI_SWGEN1_ADDR(di, pointer), 0x10000000
1763 #define DI_SWGEN1_CNT_CLR_SEL(di, pointer)                      DI_SWGEN1_ADDR(di, pointer), 0x0E000000
1764 #define DI_SWGEN1_CNT_DOW(di, pointer)                                  DI_SWGEN1_ADDR(di, pointer), 0x01FF0000
1765 #define DI_SWGEN1_CNT_POL_TRIG_SEL(di, pointer) DI_SWGEN1_ADDR(di, pointer), 0x00007000
1766 #define DI_SWGEN1_CNT_POL_CLR_SEL(di, pointer)  DI_SWGEN1_ADDR(di, pointer), 0x00000E00
1767 #define DI_SWGEN1_CNT_CNT_UP(di, pointer)                               DI_SWGEN1_ADDR(di, pointer), 0x000001FF
1768
1769 /*sync waveform generator 9 is special*/
1770 #define IPU_DI0_SW_GEN0_9__ADDR                    0x1E04002C
1771 #define IPU_DI0_SW_GEN0_9__EMPTY                   0x1E04002C,0x00000000
1772 #define IPU_DI0_SW_GEN0_9__FULL                    0x1E04002C,0xffffffff
1773 #define IPU_DI0_SW_GEN0_9__DI0_RUN_VALUE_M1_9      0x1E04002C,0x7FF80000
1774 #define IPU_DI0_SW_GEN0_9__DI0_RUN_RESOLUTION_9    0x1E04002C,0x00070000
1775 #define IPU_DI0_SW_GEN0_9__DI0_OFFSET_VALUE_9      0x1E04002C,0x00007FF8
1776 #define IPU_DI0_SW_GEN0_9__DI0_OFFSET_RESOLUTION_9 0x1E04002C,0x00000007
1777
1778 #define IPU_DI0_SW_GEN1_9__ADDR                  0x1E040050
1779 #define IPU_DI0_SW_GEN1_9__EMPTY                 0x1E040050,0x00000000
1780 #define IPU_DI0_SW_GEN1_9__FULL                  0x1E040050,0xffffffff
1781 #define IPU_DI0_SW_GEN1_9__DI0_GENTIME_SEL_9     0x1E040050,0xE0000000
1782 #define IPU_DI0_SW_GEN1_9__DI0_CNT_AUTO_RELOAD_9 0x1E040050,0x10000000
1783 #define IPU_DI0_SW_GEN1_9__DI0_CNT_CLR_SEL_9     0x1E040050,0x0E000000
1784 #define IPU_DI0_SW_GEN1_9__DI0_CNT_DOWN_9        0x1E040050,0x01FF0000
1785 #define IPU_DI0_SW_GEN1_9__DI0_TAG_SEL_9         0x1E040050,0x00008000
1786 #define IPU_DI0_SW_GEN1_9__DI0_CNT_UP_9          0x1E040050,0x000001FF
1787
1788 #define IPU_DI0_SYNC_AS_GEN__ADDR              0x1E040054
1789 #define IPU_DI0_SYNC_AS_GEN__EMPTY             0x1E040054,0x00000000
1790 #define IPU_DI0_SYNC_AS_GEN__FULL              0x1E040054,0xffffffff
1791 #define IPU_DI0_SYNC_AS_GEN__DI0_SYNC_START_EN 0x1E040054,0x10000000
1792 #define IPU_DI0_SYNC_AS_GEN__DI0_VSYNC_SEL     0x1E040054,0x0000E000
1793 #define IPU_DI0_SYNC_AS_GEN__DI0_SYNC_START    0x1E040054,0x00000FFF
1794
1795 #define IPU_DI0_DW_GEN_0__ADDR                  0x1E040058
1796 #define IPU_DI0_DW_GEN_0__EMPTY                 0x1E040058,0x00000000
1797 #define IPU_DI0_DW_GEN_0__FULL                  0x1E040058,0xffffffff
1798 #define IPU_DI0_DW_GEN_0__DI0_ACCESS_SIZE_0     0x1E040058,0xFF000000
1799 #define IPU_DI0_DW_GEN_0__DI0_COMPONNENT_SIZE_0 0x1E040058,0x00FF0000
1800 #define IPU_DI0_DW_GEN_0__DI0_CST_0             0x1E040058,0x0000C000
1801 #define IPU_DI0_DW_GEN_0__DI0_PT_6_0            0x1E040058,0x00003000
1802 #define IPU_DI0_DW_GEN_0__DI0_PT_5_0            0x1E040058,0x00000C00
1803 #define IPU_DI0_DW_GEN_0__DI0_PT_4_0            0x1E040058,0x00000300
1804 #define IPU_DI0_DW_GEN_0__DI0_PT_3_0            0x1E040058,0x000000C0
1805 #define IPU_DI0_DW_GEN_0__DI0_PT_2_0            0x1E040058,0x00000030
1806 #define IPU_DI0_DW_GEN_0__DI0_PT_1_0            0x1E040058,0x0000000C
1807 #define IPU_DI0_DW_GEN_0__DI0_PT_0_0            0x1E040058,0x00000003
1808
1809 #define IPU_DI0_DW_GEN_0__ADDR                    0x1E040058
1810 #define IPU_DI0_DW_GEN_0__EMPTY                   0x1E040058,0x00000000
1811 #define IPU_DI0_DW_GEN_0__FULL                    0x1E040058,0xffffffff
1812 #define IPU_DI0_DW_GEN_0__DI0_SERIAL_PERIOD_0     0x1E040058,0xFF000000
1813 #define IPU_DI0_DW_GEN_0__DI0_START_PERIOD_0      0x1E040058,0x00FF0000
1814 #define IPU_DI0_DW_GEN_0__DI0_CST_0               0x1E040058,0x0000C000
1815 #define IPU_DI0_DW_GEN_0__DI0_SERIAL_VALID_BITS_0 0x1E040058,0x000001F0
1816 #define IPU_DI0_DW_GEN_0__DI0_SERIAL_RS_0         0x1E040058,0x0000000C
1817 #define IPU_DI0_DW_GEN_0__DI0_SERIAL_CLK_0        0x1E040058,0x00000003
1818
1819 #define IPU_DI0_DW_GEN_1__ADDR                  0x1E04005C
1820 #define IPU_DI0_DW_GEN_1__EMPTY                 0x1E04005C,0x00000000
1821 #define IPU_DI0_DW_GEN_1__FULL                  0x1E04005C,0xffffffff
1822 #define IPU_DI0_DW_GEN_1__DI0_ACCESS_SIZE_1     0x1E04005C,0xFF000000
1823 #define IPU_DI0_DW_GEN_1__DI0_COMPONNENT_SIZE_1 0x1E04005C,0x00FF0000
1824 #define IPU_DI0_DW_GEN_1__DI0_CST_1             0x1E04005C,0x0000C000
1825 #define IPU_DI0_DW_GEN_1__DI0_PT_6_1            0x1E04005C,0x00003000
1826 #define IPU_DI0_DW_GEN_1__DI0_PT_5_1            0x1E04005C,0x00000C00
1827 #define IPU_DI0_DW_GEN_1__DI0_PT_4_1            0x1E04005C,0x00000300
1828 #define IPU_DI0_DW_GEN_1__DI0_PT_3_1            0x1E04005C,0x000000C0
1829 #define IPU_DI0_DW_GEN_1__DI0_PT_2_1            0x1E04005C,0x00000030
1830 #define IPU_DI0_DW_GEN_1__DI0_PT_1_1            0x1E04005C,0x0000000C
1831 #define IPU_DI0_DW_GEN_1__DI0_PT_0_1            0x1E04005C,0x00000003
1832
1833 #define IPU_DI0_DW_GEN_1__ADDR                    0x1E04005C
1834 #define IPU_DI0_DW_GEN_1__EMPTY                   0x1E04005C,0x00000000
1835 #define IPU_DI0_DW_GEN_1__FULL                    0x1E04005C,0xffffffff
1836 #define IPU_DI0_DW_GEN_1__DI0_SERIAL_PERIOD_1     0x1E04005C,0xFF000000
1837 #define IPU_DI0_DW_GEN_1__DI0_START_PERIOD_1      0x1E04005C,0x00FF0000
1838 #define IPU_DI0_DW_GEN_1__DI0_CST_1               0x1E04005C,0x0000C000
1839 #define IPU_DI0_DW_GEN_1__DI0_SERIAL_VALID_BITS_1 0x1E04005C,0x000001F0
1840 #define IPU_DI0_DW_GEN_1__DI0_SERIAL_RS_1         0x1E04005C,0x0000000C
1841 #define IPU_DI0_DW_GEN_1__DI0_SERIAL_CLK_1        0x1E04005C,0x00000003
1842
1843 #define IPU_DI0_DW_GEN_2__ADDR                  0x1E040060
1844 #define IPU_DI0_DW_GEN_2__EMPTY                 0x1E040060,0x00000000
1845 #define IPU_DI0_DW_GEN_2__FULL                  0x1E040060,0xffffffff
1846 #define IPU_DI0_DW_GEN_2__DI0_ACCESS_SIZE_2     0x1E040060,0xFF000000
1847 #define IPU_DI0_DW_GEN_2__DI0_COMPONNENT_SIZE_2 0x1E040060,0x00FF0000
1848 #define IPU_DI0_DW_GEN_2__DI0_CST_2             0x1E040060,0x0000C000
1849 #define IPU_DI0_DW_GEN_2__DI0_PT_6_2            0x1E040060,0x00003000
1850 #define IPU_DI0_DW_GEN_2__DI0_PT_5_2            0x1E040060,0x00000C00
1851 #define IPU_DI0_DW_GEN_2__DI0_PT_4_2            0x1E040060,0x00000300
1852 #define IPU_DI0_DW_GEN_2__DI0_PT_3_2            0x1E040060,0x000000C0
1853 #define IPU_DI0_DW_GEN_2__DI0_PT_2_2            0x1E040060,0x00000030
1854 #define IPU_DI0_DW_GEN_2__DI0_PT_1_2            0x1E040060,0x0000000C
1855 #define IPU_DI0_DW_GEN_2__DI0_PT_0_2            0x1E040060,0x00000003
1856
1857 #define IPU_DI0_DW_GEN_2__ADDR                    0x1E040060
1858 #define IPU_DI0_DW_GEN_2__EMPTY                   0x1E040060,0x00000000
1859 #define IPU_DI0_DW_GEN_2__FULL                    0x1E040060,0xffffffff
1860 #define IPU_DI0_DW_GEN_2__DI0_SERIAL_PERIOD_2     0x1E040060,0xFF000000
1861 #define IPU_DI0_DW_GEN_2__DI0_START_PERIOD_2      0x1E040060,0x00FF0000
1862 #define IPU_DI0_DW_GEN_2__DI0_CST_2               0x1E040060,0x0000C000
1863 #define IPU_DI0_DW_GEN_2__DI0_SERIAL_VALID_BITS_2 0x1E040060,0x000001F0
1864 #define IPU_DI0_DW_GEN_2__DI0_SERIAL_RS_2         0x1E040060,0x0000000C
1865 #define IPU_DI0_DW_GEN_2__DI0_SERIAL_CLK_2        0x1E040060,0x00000003
1866
1867 #define IPU_DI0_DW_GEN_3__ADDR                  0x1E040064
1868 #define IPU_DI0_DW_GEN_3__EMPTY                 0x1E040064,0x00000000
1869 #define IPU_DI0_DW_GEN_3__FULL                  0x1E040064,0xffffffff
1870 #define IPU_DI0_DW_GEN_3__DI0_ACCESS_SIZE_3     0x1E040064,0xFF000000
1871 #define IPU_DI0_DW_GEN_3__DI0_COMPONNENT_SIZE_3 0x1E040064,0x00FF0000
1872 #define IPU_DI0_DW_GEN_3__DI0_CST_3             0x1E040064,0x0000C000
1873 #define IPU_DI0_DW_GEN_3__DI0_PT_6_3            0x1E040064,0x00003000
1874 #define IPU_DI0_DW_GEN_3__DI0_PT_5_3            0x1E040064,0x00000C00
1875 #define IPU_DI0_DW_GEN_3__DI0_PT_4_3            0x1E040064,0x00000300
1876 #define IPU_DI0_DW_GEN_3__DI0_PT_3_3            0x1E040064,0x000000C0
1877 #define IPU_DI0_DW_GEN_3__DI0_PT_2_3            0x1E040064,0x00000030
1878 #define IPU_DI0_DW_GEN_3__DI0_PT_1_3            0x1E040064,0x0000000C
1879 #define IPU_DI0_DW_GEN_3__DI0_PT_0_3            0x1E040064,0x00000003
1880
1881 #define IPU_DI0_DW_GEN_3__ADDR                    0x1E040064
1882 #define IPU_DI0_DW_GEN_3__EMPTY                   0x1E040064,0x00000000
1883 #define IPU_DI0_DW_GEN_3__FULL                    0x1E040064,0xffffffff
1884 #define IPU_DI0_DW_GEN_3__DI0_SERIAL_PERIOD_3     0x1E040064,0xFF000000
1885 #define IPU_DI0_DW_GEN_3__DI0_START_PERIOD_3      0x1E040064,0x00FF0000
1886 #define IPU_DI0_DW_GEN_3__DI0_CST_3               0x1E040064,0x0000C000
1887 #define IPU_DI0_DW_GEN_3__DI0_SERIAL_VALID_BITS_3 0x1E040064,0x000001F0
1888 #define IPU_DI0_DW_GEN_3__DI0_SERIAL_RS_3         0x1E040064,0x0000000C
1889 #define IPU_DI0_DW_GEN_3__DI0_SERIAL_CLK_3        0x1E040064,0x00000003
1890
1891 #define IPU_DI0_DW_GEN_4__ADDR                  0x1E040068
1892 #define IPU_DI0_DW_GEN_4__EMPTY                 0x1E040068,0x00000000
1893 #define IPU_DI0_DW_GEN_4__FULL                  0x1E040068,0xffffffff
1894 #define IPU_DI0_DW_GEN_4__DI0_ACCESS_SIZE_4     0x1E040068,0xFF000000
1895 #define IPU_DI0_DW_GEN_4__DI0_COMPONNENT_SIZE_4 0x1E040068,0x00FF0000
1896 #define IPU_DI0_DW_GEN_4__DI0_CST_4             0x1E040068,0x0000C000
1897 #define IPU_DI0_DW_GEN_4__DI0_PT_6_4            0x1E040068,0x00003000
1898 #define IPU_DI0_DW_GEN_4__DI0_PT_5_4            0x1E040068,0x00000C00
1899 #define IPU_DI0_DW_GEN_4__DI0_PT_4_4            0x1E040068,0x00000300
1900 #define IPU_DI0_DW_GEN_4__DI0_PT_3_4            0x1E040068,0x000000C0
1901 #define IPU_DI0_DW_GEN_4__DI0_PT_2_4            0x1E040068,0x00000030
1902 #define IPU_DI0_DW_GEN_4__DI0_PT_1_4            0x1E040068,0x0000000C
1903 #define IPU_DI0_DW_GEN_4__DI0_PT_0_4            0x1E040068,0x00000003
1904
1905 #define IPU_DI0_DW_GEN_4__ADDR                    0x1E040068
1906 #define IPU_DI0_DW_GEN_4__EMPTY                   0x1E040068,0x00000000
1907 #define IPU_DI0_DW_GEN_4__FULL                    0x1E040068,0xffffffff
1908 #define IPU_DI0_DW_GEN_4__DI0_SERIAL_PERIOD_4     0x1E040068,0xFF000000
1909 #define IPU_DI0_DW_GEN_4__DI0_START_PERIOD_4      0x1E040068,0x00FF0000
1910 #define IPU_DI0_DW_GEN_4__DI0_CST_4               0x1E040068,0x0000C000
1911 #define IPU_DI0_DW_GEN_4__DI0_SERIAL_VALID_BITS_4 0x1E040068,0x000001F0
1912 #define IPU_DI0_DW_GEN_4__DI0_SERIAL_RS_4         0x1E040068,0x0000000C
1913 #define IPU_DI0_DW_GEN_4__DI0_SERIAL_CLK_4        0x1E040068,0x00000003
1914
1915 #define IPU_DI0_DW_GEN_5__ADDR                  0x1E04006C
1916 #define IPU_DI0_DW_GEN_5__EMPTY                 0x1E04006C,0x00000000
1917 #define IPU_DI0_DW_GEN_5__FULL                  0x1E04006C,0xffffffff
1918 #define IPU_DI0_DW_GEN_5__DI0_ACCESS_SIZE_5     0x1E04006C,0xFF000000
1919 #define IPU_DI0_DW_GEN_5__DI0_COMPONNENT_SIZE_5 0x1E04006C,0x00FF0000
1920 #define IPU_DI0_DW_GEN_5__DI0_CST_5             0x1E04006C,0x0000C000
1921 #define IPU_DI0_DW_GEN_5__DI0_PT_6_5            0x1E04006C,0x00003000
1922 #define IPU_DI0_DW_GEN_5__DI0_PT_5_5            0x1E04006C,0x00000C00
1923 #define IPU_DI0_DW_GEN_5__DI0_PT_4_5            0x1E04006C,0x00000300
1924 #define IPU_DI0_DW_GEN_5__DI0_PT_3_5            0x1E04006C,0x000000C0
1925 #define IPU_DI0_DW_GEN_5__DI0_PT_2_5            0x1E04006C,0x00000030
1926 #define IPU_DI0_DW_GEN_5__DI0_PT_1_5            0x1E04006C,0x0000000C
1927 #define IPU_DI0_DW_GEN_5__DI0_PT_0_5            0x1E04006C,0x00000003
1928
1929 #define IPU_DI0_DW_GEN_5__ADDR                    0x1E04006C
1930 #define IPU_DI0_DW_GEN_5__EMPTY                   0x1E04006C,0x00000000
1931 #define IPU_DI0_DW_GEN_5__FULL                    0x1E04006C,0xffffffff
1932 #define IPU_DI0_DW_GEN_5__DI0_SERIAL_PERIOD_5     0x1E04006C,0xFF000000
1933 #define IPU_DI0_DW_GEN_5__DI0_START_PERIOD_5      0x1E04006C,0x00FF0000
1934 #define IPU_DI0_DW_GEN_5__DI0_CST_5               0x1E04006C,0x0000C000
1935 #define IPU_DI0_DW_GEN_5__DI0_SERIAL_VALID_BITS_5 0x1E04006C,0x000001F0
1936 #define IPU_DI0_DW_GEN_5__DI0_SERIAL_RS_5         0x1E04006C,0x0000000C
1937 #define IPU_DI0_DW_GEN_5__DI0_SERIAL_CLK_5        0x1E04006C,0x00000003
1938
1939 #define IPU_DI0_DW_GEN_6__ADDR                  0x1E040070
1940 #define IPU_DI0_DW_GEN_6__EMPTY                 0x1E040070,0x00000000
1941 #define IPU_DI0_DW_GEN_6__FULL                  0x1E040070,0xffffffff
1942 #define IPU_DI0_DW_GEN_6__DI0_ACCESS_SIZE_6     0x1E040070,0xFF000000
1943 #define IPU_DI0_DW_GEN_6__DI0_COMPONNENT_SIZE_6 0x1E040070,0x00FF0000
1944 #define IPU_DI0_DW_GEN_6__DI0_CST_6             0x1E040070,0x0000C000
1945 #define IPU_DI0_DW_GEN_6__DI0_PT_6_6            0x1E040070,0x00003000
1946 #define IPU_DI0_DW_GEN_6__DI0_PT_5_6            0x1E040070,0x00000C00
1947 #define IPU_DI0_DW_GEN_6__DI0_PT_4_6            0x1E040070,0x00000300
1948 #define IPU_DI0_DW_GEN_6__DI0_PT_3_6            0x1E040070,0x000000C0
1949 #define IPU_DI0_DW_GEN_6__DI0_PT_2_6            0x1E040070,0x00000030
1950 #define IPU_DI0_DW_GEN_6__DI0_PT_1_6            0x1E040070,0x0000000C
1951 #define IPU_DI0_DW_GEN_6__DI0_PT_0_6            0x1E040070,0x00000003
1952
1953 #define IPU_DI0_DW_GEN_6__ADDR                    0x1E040070
1954 #define IPU_DI0_DW_GEN_6__EMPTY                   0x1E040070,0x00000000
1955 #define IPU_DI0_DW_GEN_6__FULL                    0x1E040070,0xffffffff
1956 #define IPU_DI0_DW_GEN_6__DI0_SERIAL_PERIOD_6     0x1E040070,0xFF000000
1957 #define IPU_DI0_DW_GEN_6__DI0_START_PERIOD_6      0x1E040070,0x00FF0000
1958 #define IPU_DI0_DW_GEN_6__DI0_CST_6               0x1E040070,0x0000C000
1959 #define IPU_DI0_DW_GEN_6__DI0_SERIAL_VALID_BITS_6 0x1E040070,0x000001F0
1960 #define IPU_DI0_DW_GEN_6__DI0_SERIAL_RS_6         0x1E040070,0x0000000C
1961 #define IPU_DI0_DW_GEN_6__DI0_SERIAL_CLK_6        0x1E040070,0x00000003
1962
1963 #define IPU_DI0_DW_GEN_7__ADDR                  0x1E040074
1964 #define IPU_DI0_DW_GEN_7__EMPTY                 0x1E040074,0x00000000
1965 #define IPU_DI0_DW_GEN_7__FULL                  0x1E040074,0xffffffff
1966 #define IPU_DI0_DW_GEN_7__DI0_ACCESS_SIZE_7     0x1E040074,0xFF000000
1967 #define IPU_DI0_DW_GEN_7__DI0_COMPONNENT_SIZE_7 0x1E040074,0x00FF0000
1968 #define IPU_DI0_DW_GEN_7__DI0_CST_7             0x1E040074,0x0000C000
1969 #define IPU_DI0_DW_GEN_7__DI0_PT_6_7            0x1E040074,0x00003000
1970 #define IPU_DI0_DW_GEN_7__DI0_PT_5_7            0x1E040074,0x00000C00
1971 #define IPU_DI0_DW_GEN_7__DI0_PT_4_7            0x1E040074,0x00000300
1972 #define IPU_DI0_DW_GEN_7__DI0_PT_3_7            0x1E040074,0x000000C0
1973 #define IPU_DI0_DW_GEN_7__DI0_PT_2_7            0x1E040074,0x00000030
1974 #define IPU_DI0_DW_GEN_7__DI0_PT_1_7            0x1E040074,0x0000000C
1975 #define IPU_DI0_DW_GEN_7__DI0_PT_0_7            0x1E040074,0x00000003
1976
1977 #define IPU_DI0_DW_GEN_7__ADDR                    0x1E040074
1978 #define IPU_DI0_DW_GEN_7__EMPTY                   0x1E040074,0x00000000
1979 #define IPU_DI0_DW_GEN_7__FULL                    0x1E040074,0xffffffff
1980 #define IPU_DI0_DW_GEN_7__DI0_SERIAL_PERIOD_7     0x1E040074,0xFF000000
1981 #define IPU_DI0_DW_GEN_7__DI0_START_PERIOD_7      0x1E040074,0x00FF0000
1982 #define IPU_DI0_DW_GEN_7__DI0_CST_7               0x1E040074,0x0000C000
1983 #define IPU_DI0_DW_GEN_7__DI0_SERIAL_VALID_BITS_7 0x1E040074,0x000001F0
1984 #define IPU_DI0_DW_GEN_7__DI0_SERIAL_RS_7         0x1E040074,0x0000000C
1985 #define IPU_DI0_DW_GEN_7__DI0_SERIAL_CLK_7        0x1E040074,0x00000003
1986
1987 #define IPU_DI0_DW_GEN_8__ADDR                  0x1E040078
1988 #define IPU_DI0_DW_GEN_8__EMPTY                 0x1E040078,0x00000000
1989 #define IPU_DI0_DW_GEN_8__FULL                  0x1E040078,0xffffffff
1990 #define IPU_DI0_DW_GEN_8__DI0_ACCESS_SIZE_8     0x1E040078,0xFF000000
1991 #define IPU_DI0_DW_GEN_8__DI0_COMPONNENT_SIZE_8 0x1E040078,0x00FF0000
1992 #define IPU_DI0_DW_GEN_8__DI0_CST_8             0x1E040078,0x0000C000
1993 #define IPU_DI0_DW_GEN_8__DI0_PT_6_8            0x1E040078,0x00003000
1994 #define IPU_DI0_DW_GEN_8__DI0_PT_5_8            0x1E040078,0x00000C00
1995 #define IPU_DI0_DW_GEN_8__DI0_PT_4_8            0x1E040078,0x00000300
1996 #define IPU_DI0_DW_GEN_8__DI0_PT_3_8            0x1E040078,0x000000C0
1997 #define IPU_DI0_DW_GEN_8__DI0_PT_2_8            0x1E040078,0x00000030
1998 #define IPU_DI0_DW_GEN_8__DI0_PT_1_8            0x1E040078,0x0000000C
1999 #define IPU_DI0_DW_GEN_8__DI0_PT_0_8            0x1E040078,0x00000003
2000
2001 #define IPU_DI0_DW_GEN_8__ADDR                    0x1E040078
2002 #define IPU_DI0_DW_GEN_8__EMPTY                   0x1E040078,0x00000000
2003 #define IPU_DI0_DW_GEN_8__FULL                    0x1E040078,0xffffffff
2004 #define IPU_DI0_DW_GEN_8__DI0_SERIAL_PERIOD_8     0x1E040078,0xFF000000
2005 #define IPU_DI0_DW_GEN_8__DI0_START_PERIOD_8      0x1E040078,0x00FF0000
2006 #define IPU_DI0_DW_GEN_8__DI0_CST_8               0x1E040078,0x0000C000
2007 #define IPU_DI0_DW_GEN_8__DI0_SERIAL_VALID_BITS_8 0x1E040078,0x000001F0
2008 #define IPU_DI0_DW_GEN_8__DI0_SERIAL_RS_8         0x1E040078,0x0000000C
2009 #define IPU_DI0_DW_GEN_8__DI0_SERIAL_CLK_8        0x1E040078,0x00000003
2010
2011 #define IPU_DI0_DW_GEN_9__ADDR                  0x1E04007C
2012 #define IPU_DI0_DW_GEN_9__EMPTY                 0x1E04007C,0x00000000
2013 #define IPU_DI0_DW_GEN_9__FULL                  0x1E04007C,0xffffffff
2014 #define IPU_DI0_DW_GEN_9__DI0_ACCESS_SIZE_9     0x1E04007C,0xFF000000
2015 #define IPU_DI0_DW_GEN_9__DI0_COMPONNENT_SIZE_9 0x1E04007C,0x00FF0000
2016 #define IPU_DI0_DW_GEN_9__DI0_CST_9             0x1E04007C,0x0000C000
2017 #define IPU_DI0_DW_GEN_9__DI0_PT_6_9            0x1E04007C,0x00003000
2018 #define IPU_DI0_DW_GEN_9__DI0_PT_5_9            0x1E04007C,0x00000C00
2019 #define IPU_DI0_DW_GEN_9__DI0_PT_4_9            0x1E04007C,0x00000300
2020 #define IPU_DI0_DW_GEN_9__DI0_PT_3_9            0x1E04007C,0x000000C0
2021 #define IPU_DI0_DW_GEN_9__DI0_PT_2_9            0x1E04007C,0x00000030
2022 #define IPU_DI0_DW_GEN_9__DI0_PT_1_9            0x1E04007C,0x0000000C
2023 #define IPU_DI0_DW_GEN_9__DI0_PT_0_9            0x1E04007C,0x00000003
2024
2025 #define IPU_DI0_DW_GEN_9__ADDR                    0x1E04007C
2026 #define IPU_DI0_DW_GEN_9__EMPTY                   0x1E04007C,0x00000000
2027 #define IPU_DI0_DW_GEN_9__FULL                    0x1E04007C,0xffffffff
2028 #define IPU_DI0_DW_GEN_9__DI0_SERIAL_PERIOD_9     0x1E04007C,0xFF000000
2029 #define IPU_DI0_DW_GEN_9__DI0_START_PERIOD_9      0x1E04007C,0x00FF0000
2030 #define IPU_DI0_DW_GEN_9__DI0_CST_9               0x1E04007C,0x0000C000
2031 #define IPU_DI0_DW_GEN_9__DI0_SERIAL_VALID_BITS_9 0x1E04007C,0x000001F0
2032 #define IPU_DI0_DW_GEN_9__DI0_SERIAL_RS_9         0x1E04007C,0x0000000C
2033 #define IPU_DI0_DW_GEN_9__DI0_SERIAL_CLK_9        0x1E04007C,0x00000003
2034
2035 #define IPU_DI0_DW_GEN_10__ADDR                   0x1E040080
2036 #define IPU_DI0_DW_GEN_10__EMPTY                  0x1E040080,0x00000000
2037 #define IPU_DI0_DW_GEN_10__FULL                   0x1E040080,0xffffffff
2038 #define IPU_DI0_DW_GEN_10__DI0_ACCESS_SIZE_10     0x1E040080,0xFF000000
2039 #define IPU_DI0_DW_GEN_10__DI0_COMPONNENT_SIZE_10 0x1E040080,0x00FF0000
2040 #define IPU_DI0_DW_GEN_10__DI0_CST_10             0x1E040080,0x0000C000
2041 #define IPU_DI0_DW_GEN_10__DI0_PT_6_10            0x1E040080,0x00003000
2042 #define IPU_DI0_DW_GEN_10__DI0_PT_5_10            0x1E040080,0x00000C00
2043 #define IPU_DI0_DW_GEN_10__DI0_PT_4_10            0x1E040080,0x00000300
2044 #define IPU_DI0_DW_GEN_10__DI0_PT_3_10            0x1E040080,0x000000C0
2045 #define IPU_DI0_DW_GEN_10__DI0_PT_2_10            0x1E040080,0x00000030
2046 #define IPU_DI0_DW_GEN_10__DI0_PT_1_10            0x1E040080,0x0000000C
2047 #define IPU_DI0_DW_GEN_10__DI0_PT_0_10            0x1E040080,0x00000003
2048
2049 #define IPU_DI0_DW_GEN_10__ADDR                     0x1E040080
2050 #define IPU_DI0_DW_GEN_10__EMPTY                    0x1E040080,0x00000000
2051 #define IPU_DI0_DW_GEN_10__FULL                     0x1E040080,0xffffffff
2052 #define IPU_DI0_DW_GEN_10__DI0_SERIAL_PERIOD_10     0x1E040080,0xFF000000
2053 #define IPU_DI0_DW_GEN_10__DI0_START_PERIOD_10      0x1E040080,0x00FF0000
2054 #define IPU_DI0_DW_GEN_10__DI0_CST_10               0x1E040080,0x0000C000
2055 #define IPU_DI0_DW_GEN_10__DI0_SERIAL_VALID_BITS_10 0x1E040080,0x000001F0
2056 #define IPU_DI0_DW_GEN_10__DI0_SERIAL_RS_10         0x1E040080,0x0000000C
2057 #define IPU_DI0_DW_GEN_10__DI0_SERIAL_CLK_10        0x1E040080,0x00000003
2058
2059 #define IPU_DI0_DW_GEN_11__ADDR                   0x1E040084
2060 #define IPU_DI0_DW_GEN_11__EMPTY                  0x1E040084,0x00000000
2061 #define IPU_DI0_DW_GEN_11__FULL                   0x1E040084,0xffffffff
2062 #define IPU_DI0_DW_GEN_11__DI0_ACCESS_SIZE_11     0x1E040084,0xFF000000
2063 #define IPU_DI0_DW_GEN_11__DI0_COMPONNENT_SIZE_11 0x1E040084,0x00FF0000
2064 #define IPU_DI0_DW_GEN_11__DI0_CST_11             0x1E040084,0x0000C000
2065 #define IPU_DI0_DW_GEN_11__DI0_PT_6_11            0x1E040084,0x00003000
2066 #define IPU_DI0_DW_GEN_11__DI0_PT_5_11            0x1E040084,0x00000C00
2067 #define IPU_DI0_DW_GEN_11__DI0_PT_4_11            0x1E040084,0x00000300
2068 #define IPU_DI0_DW_GEN_11__DI0_PT_3_11            0x1E040084,0x000000C0
2069 #define IPU_DI0_DW_GEN_11__DI0_PT_2_11            0x1E040084,0x00000030
2070 #define IPU_DI0_DW_GEN_11__DI0_PT_1_11            0x1E040084,0x0000000C
2071 #define IPU_DI0_DW_GEN_11__DI0_PT_0_11            0x1E040084,0x00000003
2072
2073 #define IPU_DI0_DW_GEN_11__ADDR                     0x1E040084
2074 #define IPU_DI0_DW_GEN_11__EMPTY                    0x1E040084,0x00000000
2075 #define IPU_DI0_DW_GEN_11__FULL                     0x1E040084,0xffffffff
2076 #define IPU_DI0_DW_GEN_11__DI0_SERIAL_PERIOD_11     0x1E040084,0xFF000000
2077 #define IPU_DI0_DW_GEN_11__DI0_START_PERIOD_11      0x1E040084,0x00FF0000
2078 #define IPU_DI0_DW_GEN_11__DI0_CST_11               0x1E040084,0x0000C000
2079 #define IPU_DI0_DW_GEN_11__DI0_SERIAL_VALID_BITS_11 0x1E040084,0x000001F0
2080 #define IPU_DI0_DW_GEN_11__DI0_SERIAL_RS_11         0x1E040084,0x0000000C
2081 #define IPU_DI0_DW_GEN_11__DI0_SERIAL_CLK_11        0x1E040084,0x00000003
2082
2083 #define IPU_DI_DW_OFFSET                                                                0x0088
2084 #define DI_WAVESET_ADDR(di, pointer, set)               (IPU_DI0_GENERAL__ADDR + \
2085                                                                                                                                                                 di*0x8000 + IPU_DI_DW_OFFSET + \
2086                                                                                                                                                                 pointer*0x4 + set * 0x30)
2087 #define DI_WAVESET_UP(di, pointer, set)                         DI_WAVESET_ADDR(di, pointer, set), 0x000001FF
2088 #define DI_WAVESET_DOWN(di, pointer, set)       DI_WAVESET_ADDR(di, pointer, set), 0x01FF0000
2089
2090 #define IPU_DI_STEP_RPT_OFFSET                                  0x0148
2091 #define DI_STEP_RPT_ADDR(di, pointer)                   (IPU_DI0_GENERAL__ADDR + \
2092                                                                                                                                                                 di*0x8000 + IPU_DI_STEP_RPT_OFFSET + \
2093                                                                                                                                                                 ((pointer-1) / 2)*0x4 )
2094 #define DI_STEP_RPT(di, pointer)                                                DI_STEP_RPT_ADDR(di, pointer), 0x0FFF<<((pointer-1)%2)*16
2095
2096 #define IPU_DI0_STP_REP_9__ADDR              0x1E040158
2097 #define IPU_DI0_STP_REP_9__EMPTY             0x1E040158,0x00000000
2098 #define IPU_DI0_STP_REP_9__FULL              0x1E040158,0xffffffff
2099 #define IPU_DI0_STP_REP_9__DI0_STEP_REPEAT_9 0x1E040158,0x00000FFF
2100
2101 #define IPU_DI0_SER_CONF__ADDR                        0x1E04015C
2102 #define IPU_DI0_SER_CONF__EMPTY                       0x1E04015C,0x00000000
2103 #define IPU_DI0_SER_CONF__FULL                        0x1E04015C,0xffffffff
2104 #define IPU_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_1  0x1E04015C,0xF0000000
2105 #define IPU_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_0  0x1E04015C,0x0F000000
2106 #define IPU_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_1 0x1E04015C,0x00F00000
2107 #define IPU_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_0  0x1E04015C,0x000F0000
2108 #define IPU_DI0_SER_CONF__DI0_SERIAL_LATCH            0x1E04015C,0x0000FF00
2109 #define IPU_DI0_SER_CONF__DI0_LLA_SER_ACCESS          0x1E04015C,0x00000020
2110 #define IPU_DI0_SER_CONF__DI0_SER_CLK_POLARITY        0x1E04015C,0x00000010
2111 #define IPU_DI0_SER_CONF__DI0_SERIAL_DATA_POLARITY    0x1E04015C,0x00000008
2112 #define IPU_DI0_SER_CONF__DI0_SERIAL_RS_POLARITY      0x1E04015C,0x00000004
2113 #define IPU_DI0_SER_CONF__DI0_SERIAL_CS_POLARITY      0x1E04015C,0x00000002
2114 #define IPU_DI0_SER_CONF__DI0_WAIT4SERIAL             0x1E04015C,0x00000001
2115
2116 #define IPU_DI0_SSC__ADDR              0x1E040160
2117 #define IPU_DI0_SSC__EMPTY             0x1E040160,0x00000000
2118 #define IPU_DI0_SSC__FULL              0x1E040160,0xffffffff
2119 #define IPU_DI0_SSC__DI0_PIN17_ERM     0x1E040160,0x00800000
2120 #define IPU_DI0_SSC__DI0_PIN16_ERM     0x1E040160,0x00400000
2121 #define IPU_DI0_SSC__DI0_PIN15_ERM     0x1E040160,0x00200000
2122 #define IPU_DI0_SSC__DI0_PIN14_ERM     0x1E040160,0x00100000
2123 #define IPU_DI0_SSC__DI0_PIN13_ERM     0x1E040160,0x00080000
2124 #define IPU_DI0_SSC__DI0_PIN12_ERM     0x1E040160,0x00040000
2125 #define IPU_DI0_SSC__DI0_PIN11_ERM     0x1E040160,0x00020000
2126 #define IPU_DI0_SSC__DI0_CS_ERM        0x1E040160,0x00010000
2127 #define IPU_DI0_SSC__DI0_WAIT_ON       0x1E040160,0x00000020
2128 #define IPU_DI0_SSC__DI0_BYTE_EN_RD_IN 0x1E040160,0x00000008
2129 #define IPU_DI0_SSC__DI0_BYTE_EN_PNTR  0x1E040160,0x00000007
2130
2131 #define IPU_DI0_POL__ADDR                     0x1E040164
2132 #define IPU_DI0_POL__EMPTY                    0x1E040164,0x00000000
2133 #define IPU_DI0_POL__FULL                     0x1E040164,0xffffffff
2134 #define IPU_DI0_POL__DI0_WAIT_POLARITY        0x1E040164,0x04000000
2135 #define IPU_DI0_POL__DI0_CS1_BYTE_EN_POLARITY 0x1E040164,0x02000000
2136 #define IPU_DI0_POL__DI0_CS0_BYTE_EN_POLARITY 0x1E040164,0x01000000
2137 #define IPU_DI0_POL__DI0_CS1_DATA_POLARITY    0x1E040164,0x00800000
2138 #define IPU_DI0_POL__DI0_CS1_POLARITY_17      0x1E040164,0x00400000
2139 #define IPU_DI0_POL__DI0_CS1_POLARITY_16      0x1E040164,0x00200000
2140 #define IPU_DI0_POL__DI0_CS1_POLARITY_15      0x1E040164,0x00100000
2141 #define IPU_DI0_POL__DI0_CS1_POLARITY_14      0x1E040164,0x00080000
2142 #define IPU_DI0_POL__DI0_CS1_POLARITY_13      0x1E040164,0x00040000
2143 #define IPU_DI0_POL__DI0_CS1_POLARITY_12      0x1E040164,0x00020000
2144 #define IPU_DI0_POL__DI0_CS1_POLARITY_11      0x1E040164,0x00010000
2145 #define IPU_DI0_POL__DI0_CS0_DATA_POLARITY    0x1E040164,0x00008000
2146 #define IPU_DI0_POL__DI0_CS0_POLARITY_17      0x1E040164,0x00004000
2147 #define IPU_DI0_POL__DI0_CS0_POLARITY_16      0x1E040164,0x00002000
2148 #define IPU_DI0_POL__DI0_CS0_POLARITY_15      0x1E040164,0x00001000
2149 #define IPU_DI0_POL__DI0_CS0_POLARITY_14      0x1E040164,0x00000800
2150 #define IPU_DI0_POL__DI0_CS0_POLARITY_13      0x1E040164,0x00000400
2151 #define IPU_DI0_POL__DI0_CS0_POLARITY_12      0x1E040164,0x00000200
2152 #define IPU_DI0_POL__DI0_CS0_POLARITY_11      0x1E040164,0x00000100
2153 #define IPU_DI0_POL__DI0_DRDY_DATA_POLARITY   0x1E040164,0x00000080
2154 #define IPU_DI0_POL__DI0_DRDY_POLARITY_17     0x1E040164,0x00000040
2155 #define IPU_DI0_POL__DI0_DRDY_POLARITY_16     0x1E040164,0x00000020
2156 #define IPU_DI0_POL__DI0_DRDY_POLARITY_15     0x1E040164,0x00000010
2157 #define IPU_DI0_POL__DI0_DRDY_POLARITY_14     0x1E040164,0x00000008
2158 #define IPU_DI0_POL__DI0_DRDY_POLARITY_13     0x1E040164,0x00000004
2159 #define IPU_DI0_POL__DI0_DRDY_POLARITY_12     0x1E040164,0x00000002
2160 #define IPU_DI0_POL__DI0_DRDY_POLARITY_11     0x1E040164,0x00000001
2161
2162 #define IPU_DI0_AW0__ADDR              0x1E040168
2163 #define IPU_DI0_AW0__EMPTY             0x1E040168,0x00000000
2164 #define IPU_DI0_AW0__FULL              0x1E040168,0xffffffff
2165 #define IPU_DI0_AW0__DI0_AW_TRIG_SEL   0x1E040168,0xF0000000
2166 #define IPU_DI0_AW0__DI0_AW_HEND       0x1E040168,0x0FFF0000
2167 #define IPU_DI0_AW0__DI0_AW_HCOUNT_SEL 0x1E040168,0x0000F000
2168 #define IPU_DI0_AW0__DI0_AW_HSTART     0x1E040168,0x00000FFF
2169
2170 #define IPU_DI0_AW1__ADDR              0x1E04016C
2171 #define IPU_DI0_AW1__EMPTY             0x1E04016C,0x00000000
2172 #define IPU_DI0_AW1__FULL              0x1E04016C,0xffffffff
2173 #define IPU_DI0_AW1__DI0_AW_VEND       0x1E04016C,0x0FFF0000
2174 #define IPU_DI0_AW1__DI0_AW_VCOUNT_SEL 0x1E04016C,0x0000F000
2175 #define IPU_DI0_AW1__DI0_AW_VSTART     0x1E04016C,0x00000FFF
2176
2177 #define IPU_DI0_SCR_CONF__ADDR              0x1E040170
2178 #define IPU_DI0_SCR_CONF__EMPTY             0x1E040170,0x00000000
2179 #define IPU_DI0_SCR_CONF__FULL              0x1E040170,0xffffffff
2180 #define IPU_DI0_SCR_CONF__DI0_SCREEN_HEIGHT 0x1E040170,0x00000FFF
2181
2182 #define IPU_DI0_STAT__ADDR                0x1E040174
2183 #define IPU_DI0_STAT__EMPTY               0x1E040174,0x00000000
2184 #define IPU_DI0_STAT__FULL                0x1E040174,0xffffffff
2185 #define IPU_DI0_STAT__DI0_CNTR_FIFO_FULL  0x1E040174,0x00000008
2186 #define IPU_DI0_STAT__DI0_CNTR_FIFO_EMPTY 0x1E040174,0x00000004
2187 #define IPU_DI0_STAT__DI0_READ_FIFO_FULL  0x1E040174,0x00000002
2188 #define IPU_DI0_STAT__DI0_READ_FIFO_EMPTY 0x1E040174,0x00000001
2189
2190 #define IPU_DI1_GENERAL__ADDR                  0x1E048000
2191 #define IPU_DI1_GENERAL__EMPTY                 0x1E048000,0x00000000
2192 #define IPU_DI1_GENERAL__FULL                  0x1E048000,0xffffffff
2193 #define IPU_DI1_GENERAL__DI1_DISP_Y_SEL        0x1E048000,0x70000000
2194 #define IPU_DI1_GENERAL__DI1_CLOCK_STOP_MODE   0x1E048000,0x0F000000
2195 #define IPU_DI1_GENERAL__DI1_DISP_CLOCK_INIT   0x1E048000,0x00800000
2196 #define IPU_DI1_GENERAL__DI1_MASK_SEL          0x1E048000,0x00400000
2197 #define IPU_DI1_GENERAL__DI1_VSYNC_EXT         0x1E048000,0x00200000
2198 #define IPU_DI1_GENERAL__DI1_CLK_EXT           0x1E048000,0x00100000
2199 #define IPU_DI1_GENERAL__DI1_WATCHDOG_MODE     0x1E048000,0x000C0000
2200 #define IPU_DI1_GENERAL__DI1_POLARITY_DISP_CLK 0x1E048000,0x00020000
2201 #define IPU_DI1_GENERAL__DI1_SYNC_COUNT_SEL    0x1E048000,0x0000F000
2202 #define IPU_DI1_GENERAL__DI1_ERR_TREATMENT     0x1E048000,0x00000800
2203 #define IPU_DI1_GENERAL__DI1_ERM_VSYNC_SEL     0x1E048000,0x00000400
2204 #define IPU_DI1_GENERAL__DI1_POLARITY_CS1      0x1E048000,0x00000200
2205 #define IPU_DI1_GENERAL__DI1_POLARITY_CS0      0x1E048000,0x00000100
2206 #define IPU_DI1_GENERAL__DI1_POLARITY_8        0x1E048000,0x00000080
2207 #define IPU_DI1_GENERAL__DI1_POLARITY_7        0x1E048000,0x00000040
2208 #define IPU_DI1_GENERAL__DI1_POLARITY_6        0x1E048000,0x00000020
2209 #define IPU_DI1_GENERAL__DI1_POLARITY_5        0x1E048000,0x00000010
2210 #define IPU_DI1_GENERAL__DI1_POLARITY_4        0x1E048000,0x00000008
2211 #define IPU_DI1_GENERAL__DI1_POLARITY_3        0x1E048000,0x00000004
2212 #define IPU_DI1_GENERAL__DI1_POLARITY_2        0x1E048000,0x00000002
2213 #define IPU_DI1_GENERAL__DI1_POLARITY_1        0x1E048000,0x00000001
2214
2215 #define IPU_DI1_BS_CLKGEN0__ADDR                0x1E048004
2216 #define IPU_DI1_BS_CLKGEN0__EMPTY               0x1E048004,0x00000000
2217 #define IPU_DI1_BS_CLKGEN0__FULL                0x1E048004,0xffffffff
2218 #define IPU_DI1_BS_CLKGEN0__DI1_DISP_CLK_OFFSET 0x1E048004,0x01FF0000
2219 #define IPU_DI1_BS_CLKGEN0__DI1_DISP_CLK_PERIOD 0x1E048004,0x00000FFF
2220
2221 #define IPU_DI1_BS_CLKGEN1__ADDR              0x1E048008
2222 #define IPU_DI1_BS_CLKGEN1__EMPTY             0x1E048008,0x00000000
2223 #define IPU_DI1_BS_CLKGEN1__FULL              0x1E048008,0xffffffff
2224 #define IPU_DI1_BS_CLKGEN1__DI1_DISP_CLK_DOWN 0x1E048008,0x01FF0000
2225 #define IPU_DI1_BS_CLKGEN1__DI1_DISP_CLK_UP   0x1E048008,0x000001FF
2226
2227 #define IPU_DI1_SW_GEN0_9__ADDR                    0x1E04802C
2228 #define IPU_DI1_SW_GEN0_9__EMPTY                   0x1E04802C,0x00000000
2229 #define IPU_DI1_SW_GEN0_9__FULL                    0x1E04802C,0xffffffff
2230 #define IPU_DI1_SW_GEN0_9__DI1_RUN_VALUE_M1_9      0x1E04802C,0x7FF80000
2231 #define IPU_DI1_SW_GEN0_9__DI1_RUN_RESOLUTION_9    0x1E04802C,0x00070000
2232 #define IPU_DI1_SW_GEN0_9__DI1_OFFSET_VALUE_9      0x1E04802C,0x00007FF8
2233 #define IPU_DI1_SW_GEN0_9__DI1_OFFSET_RESOLUTION_9 0x1E04802C,0x00000007
2234
2235 #define IPU_DI1_SW_GEN1_9__ADDR                  0x1E048050
2236 #define IPU_DI1_SW_GEN1_9__EMPTY                 0x1E048050,0x00000000
2237 #define IPU_DI1_SW_GEN1_9__FULL                  0x1E048050,0xffffffff
2238 #define IPU_DI1_SW_GEN1_9__DI1_GENTIME_SEL_9     0x1E048050,0xE0000000
2239 #define IPU_DI1_SW_GEN1_9__DI1_CNT_AUTO_RELOAD_9 0x1E048050,0x10000000
2240 #define IPU_DI1_SW_GEN1_9__DI1_CNT_CLR_SEL_9     0x1E048050,0x0E000000
2241 #define IPU_DI1_SW_GEN1_9__DI1_CNT_DOWN_9        0x1E048050,0x01FF0000
2242 #define IPU_DI1_SW_GEN1_9__DI1_TAG_SEL_9         0x1E048050,0x00008000
2243 #define IPU_DI1_SW_GEN1_9__DI1_CNT_UP_9          0x1E048050,0x000001FF
2244
2245 #define IPU_DI1_SYNC_AS_GEN__ADDR              0x1E048054
2246 #define IPU_DI1_SYNC_AS_GEN__EMPTY             0x1E048054,0x00000000
2247 #define IPU_DI1_SYNC_AS_GEN__FULL              0x1E048054,0xffffffff
2248 #define IPU_DI1_SYNC_AS_GEN__DI1_SYNC_START_EN 0x1E048054,0x10000000
2249 #define IPU_DI1_SYNC_AS_GEN__DI1_VSYNC_SEL     0x1E048054,0x0000E000
2250 #define IPU_DI1_SYNC_AS_GEN__DI1_SYNC_START    0x1E048054,0x00000FFF
2251
2252 #define IPU_DI1_DW_GEN_0__ADDR                  0x1E048058
2253 #define IPU_DI1_DW_GEN_0__EMPTY                 0x1E048058,0x00000000
2254 #define IPU_DI1_DW_GEN_0__FULL                  0x1E048058,0xffffffff
2255 #define IPU_DI1_DW_GEN_0__DI1_ACCESS_SIZE_0     0x1E048058,0xFF000000
2256 #define IPU_DI1_DW_GEN_0__DI1_COMPONNENT_SIZE_0 0x1E048058,0x00FF0000
2257 #define IPU_DI1_DW_GEN_0__DI1_CST_0             0x1E048058,0x0000C000
2258 #define IPU_DI1_DW_GEN_0__DI1_PT_6_0            0x1E048058,0x00003000
2259 #define IPU_DI1_DW_GEN_0__DI1_PT_5_0            0x1E048058,0x00000C00
2260 #define IPU_DI1_DW_GEN_0__DI1_PT_4_0            0x1E048058,0x00000300
2261 #define IPU_DI1_DW_GEN_0__DI1_PT_3_0            0x1E048058,0x000000C0
2262 #define IPU_DI1_DW_GEN_0__DI1_PT_2_0            0x1E048058,0x00000030
2263 #define IPU_DI1_DW_GEN_0__DI1_PT_1_0            0x1E048058,0x0000000C
2264 #define IPU_DI1_DW_GEN_0__DI1_PT_0_0            0x1E048058,0x00000003
2265
2266 #define IPU_DI1_DW_GEN_0__ADDR                    0x1E048058
2267 #define IPU_DI1_DW_GEN_0__EMPTY                   0x1E048058,0x00000000
2268 #define IPU_DI1_DW_GEN_0__FULL                    0x1E048058,0xffffffff
2269 #define IPU_DI1_DW_GEN_0__DI1_SERIAL_PERIOD_0     0x1E048058,0xFF000000
2270 #define IPU_DI1_DW_GEN_0__DI1_START_PERIOD_0      0x1E048058,0x00FF0000
2271 #define IPU_DI1_DW_GEN_0__DI1_CST_0               0x1E048058,0x0000C000
2272 #define IPU_DI1_DW_GEN_0__DI1_SERIAL_VALID_BITS_0 0x1E048058,0x000001F0
2273 #define IPU_DI1_DW_GEN_0__DI1_SERIAL_RS_0         0x1E048058,0x0000000C
2274 #define IPU_DI1_DW_GEN_0__DI1_SERIAL_CLK_0        0x1E048058,0x00000003
2275
2276 #define IPU_DI1_DW_GEN_1__ADDR                  0x1E04805C
2277 #define IPU_DI1_DW_GEN_1__EMPTY                 0x1E04805C,0x00000000
2278 #define IPU_DI1_DW_GEN_1__FULL                  0x1E04805C,0xffffffff
2279 #define IPU_DI1_DW_GEN_1__DI1_ACCESS_SIZE_1     0x1E04805C,0xFF000000
2280 #define IPU_DI1_DW_GEN_1__DI1_COMPONNENT_SIZE_1 0x1E04805C,0x00FF0000
2281 #define IPU_DI1_DW_GEN_1__DI1_CST_1             0x1E04805C,0x0000C000
2282 #define IPU_DI1_DW_GEN_1__DI1_PT_6_1            0x1E04805C,0x00003000
2283 #define IPU_DI1_DW_GEN_1__DI1_PT_5_1            0x1E04805C,0x00000C00
2284 #define IPU_DI1_DW_GEN_1__DI1_PT_4_1            0x1E04805C,0x00000300
2285 #define IPU_DI1_DW_GEN_1__DI1_PT_3_1            0x1E04805C,0x000000C0
2286 #define IPU_DI1_DW_GEN_1__DI1_PT_2_1            0x1E04805C,0x00000030
2287 #define IPU_DI1_DW_GEN_1__DI1_PT_1_1            0x1E04805C,0x0000000C
2288 #define IPU_DI1_DW_GEN_1__DI1_PT_0_1            0x1E04805C,0x00000003
2289
2290 #define IPU_DI1_DW_GEN_1__ADDR                    0x1E04805C
2291 #define IPU_DI1_DW_GEN_1__EMPTY                   0x1E04805C,0x00000000
2292 #define IPU_DI1_DW_GEN_1__FULL                    0x1E04805C,0xffffffff
2293 #define IPU_DI1_DW_GEN_1__DI1_SERIAL_PERIOD_1     0x1E04805C,0xFF000000
2294 #define IPU_DI1_DW_GEN_1__DI1_START_PERIOD_1      0x1E04805C,0x00FF0000
2295 #define IPU_DI1_DW_GEN_1__DI1_CST_1               0x1E04805C,0x0000C000
2296 #define IPU_DI1_DW_GEN_1__DI1_SERIAL_VALID_BITS_1 0x1E04805C,0x000001F0
2297 #define IPU_DI1_DW_GEN_1__DI1_SERIAL_RS_1         0x1E04805C,0x0000000C
2298 #define IPU_DI1_DW_GEN_1__DI1_SERIAL_CLK_1        0x1E04805C,0x00000003
2299
2300 #define IPU_DI1_DW_GEN_2__ADDR                  0x1E048060
2301 #define IPU_DI1_DW_GEN_2__EMPTY                 0x1E048060,0x00000000
2302 #define IPU_DI1_DW_GEN_2__FULL                  0x1E048060,0xffffffff
2303 #define IPU_DI1_DW_GEN_2__DI1_ACCESS_SIZE_2     0x1E048060,0xFF000000
2304 #define IPU_DI1_DW_GEN_2__DI1_COMPONNENT_SIZE_2 0x1E048060,0x00FF0000
2305 #define IPU_DI1_DW_GEN_2__DI1_CST_2             0x1E048060,0x0000C000
2306 #define IPU_DI1_DW_GEN_2__DI1_PT_6_2            0x1E048060,0x00003000
2307 #define IPU_DI1_DW_GEN_2__DI1_PT_5_2            0x1E048060,0x00000C00
2308 #define IPU_DI1_DW_GEN_2__DI1_PT_4_2            0x1E048060,0x00000300
2309 #define IPU_DI1_DW_GEN_2__DI1_PT_3_2            0x1E048060,0x000000C0
2310 #define IPU_DI1_DW_GEN_2__DI1_PT_2_2            0x1E048060,0x00000030
2311 #define IPU_DI1_DW_GEN_2__DI1_PT_1_2            0x1E048060,0x0000000C
2312 #define IPU_DI1_DW_GEN_2__DI1_PT_0_2            0x1E048060,0x00000003
2313
2314 #define IPU_DI1_DW_GEN_2__ADDR                    0x1E048060
2315 #define IPU_DI1_DW_GEN_2__EMPTY                   0x1E048060,0x00000000
2316 #define IPU_DI1_DW_GEN_2__FULL                    0x1E048060,0xffffffff
2317 #define IPU_DI1_DW_GEN_2__DI1_SERIAL_PERIOD_2     0x1E048060,0xFF000000
2318 #define IPU_DI1_DW_GEN_2__DI1_START_PERIOD_2      0x1E048060,0x00FF0000
2319 #define IPU_DI1_DW_GEN_2__DI1_CST_2               0x1E048060,0x0000C000
2320 #define IPU_DI1_DW_GEN_2__DI1_SERIAL_VALID_BITS_2 0x1E048060,0x000001F0
2321 #define IPU_DI1_DW_GEN_2__DI1_SERIAL_RS_2         0x1E048060,0x0000000C
2322 #define IPU_DI1_DW_GEN_2__DI1_SERIAL_CLK_2        0x1E048060,0x00000003
2323
2324 #define IPU_DI1_DW_GEN_3__ADDR                  0x1E048064
2325 #define IPU_DI1_DW_GEN_3__EMPTY                 0x1E048064,0x00000000
2326 #define IPU_DI1_DW_GEN_3__FULL                  0x1E048064,0xffffffff
2327 #define IPU_DI1_DW_GEN_3__DI1_ACCESS_SIZE_3     0x1E048064,0xFF000000
2328 #define IPU_DI1_DW_GEN_3__DI1_COMPONNENT_SIZE_3 0x1E048064,0x00FF0000
2329 #define IPU_DI1_DW_GEN_3__DI1_CST_3             0x1E048064,0x0000C000
2330 #define IPU_DI1_DW_GEN_3__DI1_PT_6_3            0x1E048064,0x00003000
2331 #define IPU_DI1_DW_GEN_3__DI1_PT_5_3            0x1E048064,0x00000C00
2332 #define IPU_DI1_DW_GEN_3__DI1_PT_4_3            0x1E048064,0x00000300
2333 #define IPU_DI1_DW_GEN_3__DI1_PT_3_3            0x1E048064,0x000000C0
2334 #define IPU_DI1_DW_GEN_3__DI1_PT_2_3            0x1E048064,0x00000030
2335 #define IPU_DI1_DW_GEN_3__DI1_PT_1_3            0x1E048064,0x0000000C
2336 #define IPU_DI1_DW_GEN_3__DI1_PT_0_3            0x1E048064,0x00000003
2337
2338 #define IPU_DI1_DW_GEN_3__ADDR                    0x1E048064
2339 #define IPU_DI1_DW_GEN_3__EMPTY                   0x1E048064,0x00000000
2340 #define IPU_DI1_DW_GEN_3__FULL                    0x1E048064,0xffffffff
2341 #define IPU_DI1_DW_GEN_3__DI1_SERIAL_PERIOD_3     0x1E048064,0xFF000000
2342 #define IPU_DI1_DW_GEN_3__DI1_START_PERIOD_3      0x1E048064,0x00FF0000
2343 #define IPU_DI1_DW_GEN_3__DI1_CST_3               0x1E048064,0x0000C000
2344 #define IPU_DI1_DW_GEN_3__DI1_SERIAL_VALID_BITS_3 0x1E048064,0x000001F0
2345 #define IPU_DI1_DW_GEN_3__DI1_SERIAL_RS_3         0x1E048064,0x0000000C
2346 #define IPU_DI1_DW_GEN_3__DI1_SERIAL_CLK_3        0x1E048064,0x00000003
2347
2348 #define IPU_DI1_DW_GEN_4__ADDR                  0x1E048068
2349 #define IPU_DI1_DW_GEN_4__EMPTY                 0x1E048068,0x00000000
2350 #define IPU_DI1_DW_GEN_4__FULL                  0x1E048068,0xffffffff
2351 #define IPU_DI1_DW_GEN_4__DI1_ACCESS_SIZE_4     0x1E048068,0xFF000000
2352 #define IPU_DI1_DW_GEN_4__DI1_COMPONNENT_SIZE_4 0x1E048068,0x00FF0000
2353 #define IPU_DI1_DW_GEN_4__DI1_CST_4             0x1E048068,0x0000C000
2354 #define IPU_DI1_DW_GEN_4__DI1_PT_6_4            0x1E048068,0x00003000
2355 #define IPU_DI1_DW_GEN_4__DI1_PT_5_4            0x1E048068,0x00000C00
2356 #define IPU_DI1_DW_GEN_4__DI1_PT_4_4            0x1E048068,0x00000300
2357 #define IPU_DI1_DW_GEN_4__DI1_PT_3_4            0x1E048068,0x000000C0
2358 #define IPU_DI1_DW_GEN_4__DI1_PT_2_4            0x1E048068,0x00000030
2359 #define IPU_DI1_DW_GEN_4__DI1_PT_1_4            0x1E048068,0x0000000C
2360 #define IPU_DI1_DW_GEN_4__DI1_PT_0_4            0x1E048068,0x00000003
2361
2362 #define IPU_DI1_DW_GEN_4__ADDR                    0x1E048068
2363 #define IPU_DI1_DW_GEN_4__EMPTY                   0x1E048068,0x00000000
2364 #define IPU_DI1_DW_GEN_4__FULL                    0x1E048068,0xffffffff
2365 #define IPU_DI1_DW_GEN_4__DI1_SERIAL_PERIOD_4     0x1E048068,0xFF000000
2366 #define IPU_DI1_DW_GEN_4__DI1_START_PERIOD_4      0x1E048068,0x00FF0000
2367 #define IPU_DI1_DW_GEN_4__DI1_CST_4               0x1E048068,0x0000C000
2368 #define IPU_DI1_DW_GEN_4__DI1_SERIAL_VALID_BITS_4 0x1E048068,0x000001F0
2369 #define IPU_DI1_DW_GEN_4__DI1_SERIAL_RS_4         0x1E048068,0x0000000C
2370 #define IPU_DI1_DW_GEN_4__DI1_SERIAL_CLK_4        0x1E048068,0x00000003
2371
2372 #define IPU_DI1_DW_GEN_5__ADDR                  0x1E04806C
2373 #define IPU_DI1_DW_GEN_5__EMPTY                 0x1E04806C,0x00000000
2374 #define IPU_DI1_DW_GEN_5__FULL                  0x1E04806C,0xffffffff
2375 #define IPU_DI1_DW_GEN_5__DI1_ACCESS_SIZE_5     0x1E04806C,0xFF000000
2376 #define IPU_DI1_DW_GEN_5__DI1_COMPONNENT_SIZE_5 0x1E04806C,0x00FF0000
2377 #define IPU_DI1_DW_GEN_5__DI1_CST_5             0x1E04806C,0x0000C000
2378 #define IPU_DI1_DW_GEN_5__DI1_PT_6_5            0x1E04806C,0x00003000
2379 #define IPU_DI1_DW_GEN_5__DI1_PT_5_5            0x1E04806C,0x00000C00
2380 #define IPU_DI1_DW_GEN_5__DI1_PT_4_5            0x1E04806C,0x00000300
2381 #define IPU_DI1_DW_GEN_5__DI1_PT_3_5            0x1E04806C,0x000000C0
2382 #define IPU_DI1_DW_GEN_5__DI1_PT_2_5            0x1E04806C,0x00000030
2383 #define IPU_DI1_DW_GEN_5__DI1_PT_1_5            0x1E04806C,0x0000000C
2384 #define IPU_DI1_DW_GEN_5__DI1_PT_0_5            0x1E04806C,0x00000003
2385
2386 #define IPU_DI1_DW_GEN_5__ADDR                    0x1E04806C
2387 #define IPU_DI1_DW_GEN_5__EMPTY                   0x1E04806C,0x00000000
2388 #define IPU_DI1_DW_GEN_5__FULL                    0x1E04806C,0xffffffff
2389 #define IPU_DI1_DW_GEN_5__DI1_SERIAL_PERIOD_5     0x1E04806C,0xFF000000
2390 #define IPU_DI1_DW_GEN_5__DI1_START_PERIOD_5      0x1E04806C,0x00FF0000
2391 #define IPU_DI1_DW_GEN_5__DI1_CST_5               0x1E04806C,0x0000C000
2392 #define IPU_DI1_DW_GEN_5__DI1_SERIAL_VALID_BITS_5 0x1E04806C,0x000001F0
2393 #define IPU_DI1_DW_GEN_5__DI1_SERIAL_RS_5         0x1E04806C,0x0000000C
2394 #define IPU_DI1_DW_GEN_5__DI1_SERIAL_CLK_5        0x1E04806C,0x00000003
2395
2396 #define IPU_DI1_DW_GEN_6__ADDR                  0x1E048070
2397 #define IPU_DI1_DW_GEN_6__EMPTY                 0x1E048070,0x00000000
2398 #define IPU_DI1_DW_GEN_6__FULL                  0x1E048070,0xffffffff
2399 #define IPU_DI1_DW_GEN_6__DI1_ACCESS_SIZE_6     0x1E048070,0xFF000000
2400 #define IPU_DI1_DW_GEN_6__DI1_COMPONNENT_SIZE_6 0x1E048070,0x00FF0000
2401 #define IPU_DI1_DW_GEN_6__DI1_CST_6             0x1E048070,0x0000C000
2402 #define IPU_DI1_DW_GEN_6__DI1_PT_6_6            0x1E048070,0x00003000
2403 #define IPU_DI1_DW_GEN_6__DI1_PT_5_6            0x1E048070,0x00000C00
2404 #define IPU_DI1_DW_GEN_6__DI1_PT_4_6            0x1E048070,0x00000300
2405 #define IPU_DI1_DW_GEN_6__DI1_PT_3_6            0x1E048070,0x000000C0
2406 #define IPU_DI1_DW_GEN_6__DI1_PT_2_6            0x1E048070,0x00000030
2407 #define IPU_DI1_DW_GEN_6__DI1_PT_1_6            0x1E048070,0x0000000C
2408 #define IPU_DI1_DW_GEN_6__DI1_PT_0_6            0x1E048070,0x00000003
2409
2410 #define IPU_DI1_DW_GEN_6__ADDR                    0x1E048070
2411 #define IPU_DI1_DW_GEN_6__EMPTY                   0x1E048070,0x00000000
2412 #define IPU_DI1_DW_GEN_6__FULL                    0x1E048070,0xffffffff
2413 #define IPU_DI1_DW_GEN_6__DI1_SERIAL_PERIOD_6     0x1E048070,0xFF000000
2414 #define IPU_DI1_DW_GEN_6__DI1_START_PERIOD_6      0x1E048070,0x00FF0000
2415 #define IPU_DI1_DW_GEN_6__DI1_CST_6               0x1E048070,0x0000C000
2416 #define IPU_DI1_DW_GEN_6__DI1_SERIAL_VALID_BITS_6 0x1E048070,0x000001F0
2417 #define IPU_DI1_DW_GEN_6__DI1_SERIAL_RS_6         0x1E048070,0x0000000C
2418 #define IPU_DI1_DW_GEN_6__DI1_SERIAL_CLK_6        0x1E048070,0x00000003
2419
2420 #define IPU_DI1_DW_GEN_7__ADDR                  0x1E048074
2421 #define IPU_DI1_DW_GEN_7__EMPTY                 0x1E048074,0x00000000
2422 #define IPU_DI1_DW_GEN_7__FULL                  0x1E048074,0xffffffff
2423 #define IPU_DI1_DW_GEN_7__DI1_ACCESS_SIZE_7     0x1E048074,0xFF000000
2424 #define IPU_DI1_DW_GEN_7__DI1_COMPONNENT_SIZE_7 0x1E048074,0x00FF0000
2425 #define IPU_DI1_DW_GEN_7__DI1_CST_7             0x1E048074,0x0000C000
2426 #define IPU_DI1_DW_GEN_7__DI1_PT_6_7            0x1E048074,0x00003000
2427 #define IPU_DI1_DW_GEN_7__DI1_PT_5_7            0x1E048074,0x00000C00
2428 #define IPU_DI1_DW_GEN_7__DI1_PT_4_7            0x1E048074,0x00000300
2429 #define IPU_DI1_DW_GEN_7__DI1_PT_3_7            0x1E048074,0x000000C0
2430 #define IPU_DI1_DW_GEN_7__DI1_PT_2_7            0x1E048074,0x00000030
2431 #define IPU_DI1_DW_GEN_7__DI1_PT_1_7            0x1E048074,0x0000000C
2432 #define IPU_DI1_DW_GEN_7__DI1_PT_0_7            0x1E048074,0x00000003
2433
2434 #define IPU_DI1_DW_GEN_7__ADDR                    0x1E048074
2435 #define IPU_DI1_DW_GEN_7__EMPTY                   0x1E048074,0x00000000
2436 #define IPU_DI1_DW_GEN_7__FULL                    0x1E048074,0xffffffff
2437 #define IPU_DI1_DW_GEN_7__DI1_SERIAL_PERIOD_7     0x1E048074,0xFF000000
2438 #define IPU_DI1_DW_GEN_7__DI1_START_PERIOD_7      0x1E048074,0x00FF0000
2439 #define IPU_DI1_DW_GEN_7__DI1_CST_7               0x1E048074,0x0000C000
2440 #define IPU_DI1_DW_GEN_7__DI1_SERIAL_VALID_BITS_7 0x1E048074,0x000001F0
2441 #define IPU_DI1_DW_GEN_7__DI1_SERIAL_RS_7         0x1E048074,0x0000000C
2442 #define IPU_DI1_DW_GEN_7__DI1_SERIAL_CLK_7        0x1E048074,0x00000003
2443
2444 #define IPU_DI1_DW_GEN_8__ADDR                  0x1E048078
2445 #define IPU_DI1_DW_GEN_8__EMPTY                 0x1E048078,0x00000000
2446 #define IPU_DI1_DW_GEN_8__FULL                  0x1E048078,0xffffffff
2447 #define IPU_DI1_DW_GEN_8__DI1_ACCESS_SIZE_8     0x1E048078,0xFF000000
2448 #define IPU_DI1_DW_GEN_8__DI1_COMPONNENT_SIZE_8 0x1E048078,0x00FF0000
2449 #define IPU_DI1_DW_GEN_8__DI1_CST_8             0x1E048078,0x0000C000
2450 #define IPU_DI1_DW_GEN_8__DI1_PT_6_8            0x1E048078,0x00003000
2451 #define IPU_DI1_DW_GEN_8__DI1_PT_5_8            0x1E048078,0x00000C00
2452 #define IPU_DI1_DW_GEN_8__DI1_PT_4_8            0x1E048078,0x00000300
2453 #define IPU_DI1_DW_GEN_8__DI1_PT_3_8            0x1E048078,0x000000C0
2454 #define IPU_DI1_DW_GEN_8__DI1_PT_2_8            0x1E048078,0x00000030
2455 #define IPU_DI1_DW_GEN_8__DI1_PT_1_8            0x1E048078,0x0000000C
2456 #define IPU_DI1_DW_GEN_8__DI1_PT_0_8            0x1E048078,0x00000003
2457
2458 #define IPU_DI1_DW_GEN_8__ADDR                    0x1E048078
2459 #define IPU_DI1_DW_GEN_8__EMPTY                   0x1E048078,0x00000000
2460 #define IPU_DI1_DW_GEN_8__FULL                    0x1E048078,0xffffffff
2461 #define IPU_DI1_DW_GEN_8__DI1_SERIAL_PERIOD_8     0x1E048078,0xFF000000
2462 #define IPU_DI1_DW_GEN_8__DI1_START_PERIOD_8      0x1E048078,0x00FF0000
2463 #define IPU_DI1_DW_GEN_8__DI1_CST_8               0x1E048078,0x0000C000
2464 #define IPU_DI1_DW_GEN_8__DI1_SERIAL_VALID_BITS_8 0x1E048078,0x000001F0
2465 #define IPU_DI1_DW_GEN_8__DI1_SERIAL_RS_8         0x1E048078,0x0000000C
2466 #define IPU_DI1_DW_GEN_8__DI1_SERIAL_CLK_8        0x1E048078,0x00000003
2467
2468 #define IPU_DI1_DW_GEN_9__ADDR                  0x1E04807C
2469 #define IPU_DI1_DW_GEN_9__EMPTY                 0x1E04807C,0x00000000
2470 #define IPU_DI1_DW_GEN_9__FULL                  0x1E04807C,0xffffffff
2471 #define IPU_DI1_DW_GEN_9__DI1_ACCESS_SIZE_9     0x1E04807C,0xFF000000
2472 #define IPU_DI1_DW_GEN_9__DI1_COMPONNENT_SIZE_9 0x1E04807C,0x00FF0000
2473 #define IPU_DI1_DW_GEN_9__DI1_CST_9             0x1E04807C,0x0000C000
2474 #define IPU_DI1_DW_GEN_9__DI1_PT_6_9            0x1E04807C,0x00003000
2475 #define IPU_DI1_DW_GEN_9__DI1_PT_5_9            0x1E04807C,0x00000C00
2476 #define IPU_DI1_DW_GEN_9__DI1_PT_4_9            0x1E04807C,0x00000300
2477 #define IPU_DI1_DW_GEN_9__DI1_PT_3_9            0x1E04807C,0x000000C0
2478 #define IPU_DI1_DW_GEN_9__DI1_PT_2_9            0x1E04807C,0x00000030
2479 #define IPU_DI1_DW_GEN_9__DI1_PT_1_9            0x1E04807C,0x0000000C
2480 #define IPU_DI1_DW_GEN_9__DI1_PT_0_9            0x1E04807C,0x00000003
2481
2482 #define IPU_DI1_DW_GEN_9__ADDR                    0x1E04807C
2483 #define IPU_DI1_DW_GEN_9__EMPTY                   0x1E04807C,0x00000000
2484 #define IPU_DI1_DW_GEN_9__FULL                    0x1E04807C,0xffffffff
2485 #define IPU_DI1_DW_GEN_9__DI1_SERIAL_PERIOD_9     0x1E04807C,0xFF000000
2486 #define IPU_DI1_DW_GEN_9__DI1_START_PERIOD_9      0x1E04807C,0x00FF0000
2487 #define IPU_DI1_DW_GEN_9__DI1_CST_9               0x1E04807C,0x0000C000
2488 #define IPU_DI1_DW_GEN_9__DI1_SERIAL_VALID_BITS_9 0x1E04807C,0x000001F0
2489 #define IPU_DI1_DW_GEN_9__DI1_SERIAL_RS_9         0x1E04807C,0x0000000C
2490 #define IPU_DI1_DW_GEN_9__DI1_SERIAL_CLK_9        0x1E04807C,0x00000003
2491
2492 #define IPU_DI1_DW_GEN_10__ADDR                   0x1E048080
2493 #define IPU_DI1_DW_GEN_10__EMPTY                  0x1E048080,0x00000000
2494 #define IPU_DI1_DW_GEN_10__FULL                   0x1E048080,0xffffffff
2495 #define IPU_DI1_DW_GEN_10__DI1_ACCESS_SIZE_10     0x1E048080,0xFF000000
2496 #define IPU_DI1_DW_GEN_10__DI1_COMPONNENT_SIZE_10 0x1E048080,0x00FF0000
2497 #define IPU_DI1_DW_GEN_10__DI1_CST_10             0x1E048080,0x0000C000
2498 #define IPU_DI1_DW_GEN_10__DI1_PT_6_10            0x1E048080,0x00003000
2499 #define IPU_DI1_DW_GEN_10__DI1_PT_5_10            0x1E048080,0x00000C00
2500 #define IPU_DI1_DW_GEN_10__DI1_PT_4_10            0x1E048080,0x00000300
2501 #define IPU_DI1_DW_GEN_10__DI1_PT_3_10            0x1E048080,0x000000C0
2502 #define IPU_DI1_DW_GEN_10__DI1_PT_2_10            0x1E048080,0x00000030
2503 #define IPU_DI1_DW_GEN_10__DI1_PT_1_10            0x1E048080,0x0000000C
2504 #define IPU_DI1_DW_GEN_10__DI1_PT_0_10            0x1E048080,0x00000003
2505
2506 #define IPU_DI1_DW_GEN_10__ADDR                     0x1E048080
2507 #define IPU_DI1_DW_GEN_10__EMPTY                    0x1E048080,0x00000000
2508 #define IPU_DI1_DW_GEN_10__FULL                     0x1E048080,0xffffffff
2509 #define IPU_DI1_DW_GEN_10__DI1_SERIAL_PERIOD_10     0x1E048080,0xFF000000
2510 #define IPU_DI1_DW_GEN_10__DI1_START_PERIOD_10      0x1E048080,0x00FF0000
2511 #define IPU_DI1_DW_GEN_10__DI1_CST_10               0x1E048080,0x0000C000
2512 #define IPU_DI1_DW_GEN_10__DI0_SERIAL_VALID_BITS_10 0x1E048080,0x000001F0
2513 #define IPU_DI1_DW_GEN_10__DI1_SERIAL_RS_10         0x1E048080,0x0000000C
2514 #define IPU_DI1_DW_GEN_10__DI1_SERIAL_CLK_10        0x1E048080,0x00000003
2515
2516 #define IPU_DI1_DW_GEN_11__ADDR                   0x1E048084
2517 #define IPU_DI1_DW_GEN_11__EMPTY                  0x1E048084,0x00000000
2518 #define IPU_DI1_DW_GEN_11__FULL                   0x1E048084,0xffffffff
2519 #define IPU_DI1_DW_GEN_11__DI1_ACCESS_SIZE_11     0x1E048084,0xFF000000
2520 #define IPU_DI1_DW_GEN_11__DI1_COMPONNENT_SIZE_11 0x1E048084,0x00FF0000
2521 #define IPU_DI1_DW_GEN_11__DI1_CST_11             0x1E048084,0x0000C000
2522 #define IPU_DI1_DW_GEN_11__DI1_PT_6_11            0x1E048084,0x00003000
2523 #define IPU_DI1_DW_GEN_11__DI1_PT_5_11            0x1E048084,0x00000C00
2524 #define IPU_DI1_DW_GEN_11__DI1_PT_4_11            0x1E048084,0x00000300
2525 #define IPU_DI1_DW_GEN_11__DI1_PT_3_11            0x1E048084,0x000000C0
2526 #define IPU_DI1_DW_GEN_11__DI1_PT_2_11            0x1E048084,0x00000030
2527 #define IPU_DI1_DW_GEN_11__DI1_PT_1_11            0x1E048084,0x0000000C
2528 #define IPU_DI1_DW_GEN_11__DI1_PT_0_11            0x1E048084,0x00000003
2529
2530 #define IPU_DI1_DW_GEN_11__ADDR                     0x1E048084
2531 #define IPU_DI1_DW_GEN_11__EMPTY                    0x1E048084,0x00000000
2532 #define IPU_DI1_DW_GEN_11__FULL                     0x1E048084,0xffffffff
2533 #define IPU_DI1_DW_GEN_11__DI1_SERIAL_PERIOD_11     0x1E048084,0xFF000000
2534 #define IPU_DI1_DW_GEN_11__DI1_START_PERIOD_11      0x1E048084,0x00FF0000
2535 #define IPU_DI1_DW_GEN_11__DI1_CST_11               0x1E048084,0x0000C000
2536 #define IPU_DI1_DW_GEN_11__DI0_SERIAL_VALID_BITS_11 0x1E048084,0x000001F0
2537 #define IPU_DI1_DW_GEN_11__DI1_SERIAL_RS_11         0x1E048084,0x0000000C
2538 #define IPU_DI1_DW_GEN_11__DI1_SERIAL_CLK_11        0x1E048084,0x00000003
2539
2540 #define IPU_DI1_STP_REP_9__ADDR              0x1E048158
2541 #define IPU_DI1_STP_REP_9__EMPTY             0x1E048158,0x00000000
2542 #define IPU_DI1_STP_REP_9__FULL              0x1E048158,0xffffffff
2543 #define IPU_DI1_STP_REP_9__DI1_STEP_REPEAT_9 0x1E048158,0x00000FFF
2544
2545 #define IPU_DI1_SER_CONF__ADDR                       0x1E04815C
2546 #define IPU_DI1_SER_CONF__EMPTY                      0x1E04815C,0x00000000
2547 #define IPU_DI1_SER_CONF__FULL                       0x1E04815C,0xffffffff
2548 #define IPU_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_1 0x1E04815C,0xF0000000
2549 #define IPU_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_0 0x1E04815C,0x0F000000
2550 #define IPU_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_1 0x1E04815C,0x00F00000
2551 #define IPU_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_0 0x1E04815C,0x000F0000
2552 #define IPU_DI1_SER_CONF__DI1_SERIAL_LATCH           0x1E04815C,0x0000FF00
2553 #define IPU_DI1_SER_CONF__DI1_LLA_SER_ACCESS         0x1E04815C,0x00000020
2554 #define IPU_DI1_SER_CONF__DI1_SER_CLK_POLARITY       0x1E04815C,0x00000010
2555 #define IPU_DI1_SER_CONF__DI1_SERIAL_DATA_POLARITY   0x1E04815C,0x00000008
2556 #define IPU_DI1_SER_CONF__DI1_SERIAL_RS_POLARITY     0x1E04815C,0x00000004
2557 #define IPU_DI1_SER_CONF__DI1_SERIAL_CS_POLARITY     0x1E04815C,0x00000002
2558 #define IPU_DI1_SER_CONF__DI1_WAIT4SERIAL            0x1E04815C,0x00000001
2559
2560 #define IPU_DI1_SSC__ADDR              0x1E048160
2561 #define IPU_DI1_SSC__EMPTY             0x1E048160,0x00000000
2562 #define IPU_DI1_SSC__FULL              0x1E048160,0xffffffff
2563 #define IPU_DI1_SSC__DI1_PIN17_ERM     0x1E048160,0x00800000
2564 #define IPU_DI1_SSC__DI1_PIN16_ERM     0x1E048160,0x00400000
2565 #define IPU_DI1_SSC__DI1_PIN15_ERM     0x1E048160,0x00200000
2566 #define IPU_DI1_SSC__DI1_PIN14_ERM     0x1E048160,0x00100000
2567 #define IPU_DI1_SSC__DI1_PIN13_ERM     0x1E048160,0x00080000
2568 #define IPU_DI1_SSC__DI1_PIN12_ERM     0x1E048160,0x00040000
2569 #define IPU_DI1_SSC__DI1_PIN11_ERM     0x1E048160,0x00020000
2570 #define IPU_DI1_SSC__DI1_CS_ERM        0x1E048160,0x00010000
2571 #define IPU_DI1_SSC__DI1_WAIT_ON       0x1E048160,0x00000020
2572 #define IPU_DI1_SSC__DI1_BYTE_EN_RD_IN 0x1E048160,0x00000008
2573 #define IPU_DI1_SSC__DI1_BYTE_EN_PNTR  0x1E048160,0x00000007
2574
2575 #define IPU_DI1_POL__ADDR                     0x1E048164
2576 #define IPU_DI1_POL__EMPTY                    0x1E048164,0x00000000
2577 #define IPU_DI1_POL__FULL                     0x1E048164,0xffffffff
2578 #define IPU_DI1_POL__DI1_WAIT_POLARITY        0x1E048164,0x04000000
2579 #define IPU_DI1_POL__DI1_CS1_BYTE_EN_POLARITY 0x1E048164,0x02000000
2580 #define IPU_DI1_POL__DI1_CS0_BYTE_EN_POLARITY 0x1E048164,0x01000000
2581 #define IPU_DI1_POL__DI1_CS1_DATA_POLARITY    0x1E048164,0x00800000
2582 #define IPU_DI1_POL__DI1_CS1_POLARITY_17      0x1E048164,0x00400000
2583 #define IPU_DI1_POL__DI1_CS1_POLARITY_16      0x1E048164,0x00200000
2584 #define IPU_DI1_POL__DI1_CS1_POLARITY_15      0x1E048164,0x00100000
2585 #define IPU_DI1_POL__DI1_CS1_POLARITY_14      0x1E048164,0x00080000
2586 #define IPU_DI1_POL__DI1_CS1_POLARITY_13      0x1E048164,0x00040000
2587 #define IPU_DI1_POL__DI1_CS1_POLARITY_12      0x1E048164,0x00020000
2588 #define IPU_DI1_POL__DI1_CS1_POLARITY_11      0x1E048164,0x00010000
2589 #define IPU_DI1_POL__DI1_CS0_DATA_POLARITY    0x1E048164,0x00008000
2590 #define IPU_DI1_POL__DI1_CS0_POLARITY_17      0x1E048164,0x00004000
2591 #define IPU_DI1_POL__DI1_CS0_POLARITY_16      0x1E048164,0x00002000
2592 #define IPU_DI1_POL__DI1_CS0_POLARITY_15      0x1E048164,0x00001000
2593 #define IPU_DI1_POL__DI1_CS0_POLARITY_14      0x1E048164,0x00000800
2594 #define IPU_DI1_POL__DI1_CS0_POLARITY_13      0x1E048164,0x00000400
2595 #define IPU_DI1_POL__DI1_CS0_POLARITY_12      0x1E048164,0x00000200
2596 #define IPU_DI1_POL__DI1_CS0_POLARITY_11      0x1E048164,0x00000100
2597 #define IPU_DI1_POL__DI1_DRDY_DATA_POLARITY   0x1E048164,0x00000080
2598 #define IPU_DI1_POL__DI1_DRDY_POLARITY_17     0x1E048164,0x00000040
2599 #define IPU_DI1_POL__DI1_DRDY_POLARITY_16     0x1E048164,0x00000020
2600 #define IPU_DI1_POL__DI1_DRDY_POLARITY_15     0x1E048164,0x00000010
2601 #define IPU_DI1_POL__DI1_DRDY_POLARITY_14     0x1E048164,0x00000008
2602 #define IPU_DI1_POL__DI1_DRDY_POLARITY_13     0x1E048164,0x00000004
2603 #define IPU_DI1_POL__DI1_DRDY_POLARITY_12     0x1E048164,0x00000002
2604 #define IPU_DI1_POL__DI1_DRDY_POLARITY_11     0x1E048164,0x00000001
2605
2606 #define IPU_DI1_AW0__ADDR              0x1E048168
2607 #define IPU_DI1_AW0__EMPTY             0x1E048168,0x00000000
2608 #define IPU_DI1_AW0__FULL              0x1E048168,0xffffffff
2609 #define IPU_DI1_AW0__DI1_AW_TRIG_SEL   0x1E048168,0xF0000000
2610 #define IPU_DI1_AW0__DI1_AW_HEND       0x1E048168,0x0FFF0000
2611 #define IPU_DI1_AW0__DI1_AW_HCOUNT_SEL 0x1E048168,0x0000F000
2612 #define IPU_DI1_AW0__DI1_AW_HSTART     0x1E048168,0x00000FFF
2613
2614 #define IPU_DI1_AW1__ADDR              0x1E04816C
2615 #define IPU_DI1_AW1__EMPTY             0x1E04816C,0x00000000
2616 #define IPU_DI1_AW1__FULL              0x1E04816C,0xffffffff
2617 #define IPU_DI1_AW1__DI1_AW_VEND       0x1E04816C,0x0FFF0000
2618 #define IPU_DI1_AW1__DI1_AW_VCOUNT_SEL 0x1E04816C,0x0000F000
2619 #define IPU_DI1_AW1__DI1_AW_VSTART     0x1E04816C,0x00000FFF
2620
2621 #define IPU_DI1_SCR_CONF__ADDR              0x1E048170
2622 #define IPU_DI1_SCR_CONF__EMPTY             0x1E048170,0x00000000
2623 #define IPU_DI1_SCR_CONF__FULL              0x1E048170,0xffffffff
2624 #define IPU_DI1_SCR_CONF__DI1_SCREEN_HEIGHT 0x1E048170,0x00000FFF
2625
2626 #define IPU_DI1_STAT__ADDR                0x1E048174
2627 #define IPU_DI1_STAT__EMPTY               0x1E048174,0x00000000
2628 #define IPU_DI1_STAT__FULL                0x1E048174,0xffffffff
2629 #define IPU_DI1_STAT__DI1_CNTR_FIFO_FULL  0x1E048174,0x00000008
2630 #define IPU_DI1_STAT__DI1_CNTR_FIFO_EMPTY 0x1E048174,0x00000004
2631 #define IPU_DI1_STAT__DI1_READ_FIFO_FULL  0x1E048174,0x00000002
2632 #define IPU_DI1_STAT__DI1_READ_FIFO_EMPTY 0x1E048174,0x00000001
2633
2634 #define IPU_DC_READ_CH_CONF__ADDR                0x1E058000
2635 #define IPU_DC_READ_CH_CONF__EMPTY               0x1E058000,0x00000000
2636 #define IPU_DC_READ_CH_CONF__FULL                0x1E058000,0xffffffff
2637 #define IPU_DC_READ_CH_CONF__TIME_OUT_VALUE      0x1E058000,0xFFFF0000
2638 #define IPU_DC_READ_CH_CONF__CS_ID_3             0x1E058000,0x00000800
2639 #define IPU_DC_READ_CH_CONF__CS_ID_2             0x1E058000,0x00000400
2640 #define IPU_DC_READ_CH_CONF__CS_ID_1             0x1E058000,0x00000200
2641 #define IPU_DC_READ_CH_CONF__CS_ID_0             0x1E058000,0x00000100
2642 #define IPU_DC_READ_CH_CONF__CHAN_MASK_DEFAULT_0 0x1E058000,0x00000040
2643 #define IPU_DC_READ_CH_CONF__W_SIZE_0            0x1E058000,0x00000030
2644 #define IPU_DC_READ_CH_CONF__PROG_DISP_ID_0      0x1E058000,0x0000000C
2645 #define IPU_DC_READ_CH_CONF__PROG_DI_ID_0        0x1E058000,0x00000002
2646 #define IPU_DC_READ_CH_CONF__RD_CHANNEL_EN       0x1E058000,0x00000001
2647
2648 #define IPU_DC_READ_CH_ADDR__ADDR      0x1E058004
2649 #define IPU_DC_READ_CH_ADDR__EMPTY     0x1E058004,0x00000000
2650 #define IPU_DC_READ_CH_ADDR__FULL      0x1E058004,0xffffffff
2651 #define IPU_DC_READ_CH_ADDR__ST_ADDR_0 0x1E058004,0x1FFFFFFF
2652
2653 #define IPU_DC_RL0_CH_0__ADDR                   0x1E058008
2654 #define IPU_DC_RL0_CH_0__EMPTY                  0x1E058008,0x00000000
2655 #define IPU_DC_RL0_CH_0__FULL                   0x1E058008,0xffffffff
2656 #define IPU_DC_RL0_CH_0__COD_NL_START_CHAN_0    0x1E058008,0xFF000000
2657 #define IPU_DC_RL0_CH_0__COD_NL_PRIORITY_CHAN_0 0x1E058008,0x000F0000
2658 #define IPU_DC_RL0_CH_0__COD_NF_START_CHAN_0    0x1E058008,0x0000FF00
2659 #define IPU_DC_RL0_CH_0__COD_NF_PRIORITY_CHAN_0 0x1E058008,0x0000000F
2660
2661 #define IPU_DC_RL1_CH_0__ADDR                       0x1E05800C
2662 #define IPU_DC_RL1_CH_0__EMPTY                      0x1E05800C,0x00000000
2663 #define IPU_DC_RL1_CH_0__FULL                       0x1E05800C,0xffffffff
2664 #define IPU_DC_RL1_CH_0__COD_NFIELD_START_CHAN_0    0x1E05800C,0xFF000000
2665 #define IPU_DC_RL1_CH_0__COD_NFIELD_PRIORITY_CHAN_0 0x1E05800C,0x000F0000
2666 #define IPU_DC_RL1_CH_0__COD_EOF_START_CHAN_0       0x1E05800C,0x0000FF00
2667 #define IPU_DC_RL1_CH_0__COD_EOF_PRIORITY_CHAN_0    0x1E05800C,0x0000000F
2668
2669 #define IPU_DC_RL2_CH_0__ADDR                        0x1E058010
2670 #define IPU_DC_RL2_CH_0__EMPTY                       0x1E058010,0x00000000
2671 #define IPU_DC_RL2_CH_0__FULL                        0x1E058010,0xffffffff
2672 #define IPU_DC_RL2_CH_0__COD_EOFIELD_START_CHAN_0    0x1E058010,0xFF000000
2673 #define IPU_DC_RL2_CH_0__COD_EOFIELD_PRIORITY_CHAN_0 0x1E058010,0x000F0000
2674 #define IPU_DC_RL2_CH_0__COD_EOL_START_CHAN_0        0x1E058010,0x0000FF00
2675 #define IPU_DC_RL2_CH_0__COD_EOL_PRIORITY_CHAN_0     0x1E058010,0x0000000F
2676
2677 #define IPU_DC_RL3_CH_0__ADDR                         0x1E058014
2678 #define IPU_DC_RL3_CH_0__EMPTY                        0x1E058014,0x00000000
2679 #define IPU_DC_RL3_CH_0__FULL                         0x1E058014,0xffffffff
2680 #define IPU_DC_RL3_CH_0__COD_NEW_CHAN_START_CHAN_0    0x1E058014,0xFF000000
2681 #define IPU_DC_RL3_CH_0__COD_NEW_CHAN_PRIORITY_CHAN_0 0x1E058014,0x000F0000
2682 #define IPU_DC_RL3_CH_0__COD_NEW_ADDR_START_CHAN_0    0x1E058014,0x0000FF00
2683 #define IPU_DC_RL3_CH_0__COD_NEW_ADDR_PRIORITY_CHAN_0 0x1E058014,0x0000000F
2684
2685 #define IPU_DC_RL4_CH_0__ADDR                         0x1E058018
2686 #define IPU_DC_RL4_CH_0__EMPTY                        0x1E058018,0x00000000
2687 #define IPU_DC_RL4_CH_0__FULL                         0x1E058018,0xffffffff
2688 #define IPU_DC_RL4_CH_0__COD_NEW_DATA_START_CHAN_0    0x1E058018,0x0000FF00
2689 #define IPU_DC_RL4_CH_0__COD_NEW_DATA_PRIORITY_CHAN_0 0x1E058018,0x0000000F
2690
2691 #define IPU_DC_WR_CH_CONF_1__ADDR                0x1E05801C
2692 #define IPU_DC_WR_CH_CONF_1__EMPTY               0x1E05801C,0x00000000
2693 #define IPU_DC_WR_CH_CONF_1__FULL                0x1E05801C,0xffffffff
2694 #define IPU_DC_WR_CH_CONF_1__PROG_START_TIME_1   0x1E05801C,0x07FF0000
2695 #define IPU_DC_WR_CH_CONF_1__FIELD_MODE_1        0x1E05801C,0x00000200
2696 #define IPU_DC_WR_CH_CONF_1__CHAN_MASK_DEFAULT_1 0x1E05801C,0x00000100
2697 #define IPU_DC_WR_CH_CONF_1__PROG_CHAN_TYP_1     0x1E05801C,0x000000E0
2698 #define IPU_DC_WR_CH_CONF_1__PROG_DISP_ID_1      0x1E05801C,0x00000018
2699 #define IPU_DC_WR_CH_CONF_1__PROG_DI_ID_1        0x1E05801C,0x00000004
2700 #define IPU_DC_WR_CH_CONF_1__W_SIZE_1            0x1E05801C,0x00000003
2701
2702 #define IPU_DC_WR_CH_ADDR_1__ADDR      0x1E058020
2703 #define IPU_DC_WR_CH_ADDR_1__EMPTY     0x1E058020,0x00000000
2704 #define IPU_DC_WR_CH_ADDR_1__FULL      0x1E058020,0xffffffff
2705 #define IPU_DC_WR_CH_ADDR_1__ST_ADDR_1 0x1E058020,0x1FFFFFFF
2706
2707 #define IPU_DC_RL0_CH_1__ADDR                   0x1E058024
2708 #define IPU_DC_RL0_CH_1__EMPTY                  0x1E058024,0x00000000
2709 #define IPU_DC_RL0_CH_1__FULL                   0x1E058024,0xffffffff
2710 #define IPU_DC_RL0_CH_1__COD_NL_START_CHAN_1    0x1E058024,0xFF000000
2711 #define IPU_DC_RL0_CH_1__COD_NL_PRIORITY_CHAN_1 0x1E058024,0x000F0000
2712 #define IPU_DC_RL0_CH_1__COD_NF_START_CHAN_1    0x1E058024,0x0000FF00
2713 #define IPU_DC_RL0_CH_1__COD_NF_PRIORITY_CHAN_1 0x1E058024,0x0000000F
2714
2715 #define IPU_DC_RL1_CH_1__ADDR                       0x1E058028
2716 #define IPU_DC_RL1_CH_1__EMPTY                      0x1E058028,0x00000000
2717 #define IPU_DC_RL1_CH_1__FULL                       0x1E058028,0xffffffff
2718 #define IPU_DC_RL1_CH_1__COD_NFIELD_START_CHAN_1    0x1E058028,0xFF000000
2719 #define IPU_DC_RL1_CH_1__COD_NFIELD_PRIORITY_CHAN_1 0x1E058028,0x000F0000
2720 #define IPU_DC_RL1_CH_1__COD_EOF_START_CHAN_1       0x1E058028,0x0000FF00
2721 #define IPU_DC_RL1_CH_1__COD_EOF_PRIORITY_CHAN_1    0x1E058028,0x0000000F
2722
2723 #define IPU_DC_RL2_CH_1__ADDR                        0x1E05802C
2724 #define IPU_DC_RL2_CH_1__EMPTY                       0x1E05802C,0x00000000
2725 #define IPU_DC_RL2_CH_1__FULL                        0x1E05802C,0xffffffff
2726 #define IPU_DC_RL2_CH_1__COD_EOFIELD_START_CHAN_1    0x1E05802C,0xFF000000
2727 #define IPU_DC_RL2_CH_1__COD_EOFIELD_PRIORITY_CHAN_1 0x1E05802C,0x000F0000
2728 #define IPU_DC_RL2_CH_1__COD_EOL_START_CHAN_1        0x1E05802C,0x0000FF00
2729 #define IPU_DC_RL2_CH_1__COD_EOL_PRIORITY_CHAN_1     0x1E05802C,0x0000000F
2730
2731 #define IPU_DC_RL3_CH_1__ADDR                         0x1E058030
2732 #define IPU_DC_RL3_CH_1__EMPTY                        0x1E058030,0x00000000
2733 #define IPU_DC_RL3_CH_1__FULL                         0x1E058030,0xffffffff
2734 #define IPU_DC_RL3_CH_1__COD_NEW_CHAN_START_CHAN_1    0x1E058030,0xFF000000
2735 #define IPU_DC_RL3_CH_1__COD_NEW_CHAN_PRIORITY_CHAN_1 0x1E058030,0x000F0000
2736 #define IPU_DC_RL3_CH_1__COD_NEW_ADDR_START_CHAN_1    0x1E058030,0x0000FF00
2737 #define IPU_DC_RL3_CH_1__COD_NEW_ADDR_PRIORITY_CHAN_1 0x1E058030,0x0000000F
2738
2739 #define IPU_DC_RL4_CH_1__ADDR                         0x1E058034
2740 #define IPU_DC_RL4_CH_1__EMPTY                        0x1E058034,0x00000000
2741 #define IPU_DC_RL4_CH_1__FULL                         0x1E058034,0xffffffff
2742 #define IPU_DC_RL4_CH_1__COD_NEW_DATA_START_CHAN_1    0x1E058034,0x0000FF00
2743 #define IPU_DC_RL4_CH_1__COD_NEW_DATA_PRIORITY_CHAN_1 0x1E058034,0x0000000F
2744
2745 #define IPU_DC_WR_CH_CONF_2__ADDR                0x1E058038
2746 #define IPU_DC_WR_CH_CONF_2__EMPTY               0x1E058038,0x00000000
2747 #define IPU_DC_WR_CH_CONF_2__FULL                0x1E058038,0xffffffff
2748 #define IPU_DC_WR_CH_CONF_2__PROG_START_TIME_2   0x1E058038,0x07FF0000
2749 #define IPU_DC_WR_CH_CONF_2__CHAN_MASK_DEFAULT_2 0x1E058038,0x00000100
2750 #define IPU_DC_WR_CH_CONF_2__PROG_CHAN_TYP_2     0x1E058038,0x000000E0
2751 #define IPU_DC_WR_CH_CONF_2__PROG_DISP_ID_2      0x1E058038,0x00000018
2752 #define IPU_DC_WR_CH_CONF_2__PROG_DI_ID_2        0x1E058038,0x00000004
2753 #define IPU_DC_WR_CH_CONF_2__W_SIZE_2            0x1E058038,0x00000003
2754
2755 #define IPU_DC_WR_CH_ADDR_2__ADDR      0x1E05803C
2756 #define IPU_DC_WR_CH_ADDR_2__EMPTY     0x1E05803C,0x00000000
2757 #define IPU_DC_WR_CH_ADDR_2__FULL      0x1E05803C,0xffffffff
2758 #define IPU_DC_WR_CH_ADDR_2__ST_ADDR_2 0x1E05803C,0x1FFFFFFF
2759
2760 #define IPU_DC_RL0_CH_2__ADDR                   0x1E058040
2761 #define IPU_DC_RL0_CH_2__EMPTY                  0x1E058040,0x00000000
2762 #define IPU_DC_RL0_CH_2__FULL                   0x1E058040,0xffffffff
2763 #define IPU_DC_RL0_CH_2__COD_NL_START_CHAN_2    0x1E058040,0xFF000000
2764 #define IPU_DC_RL0_CH_2__COD_NL_PRIORITY_CHAN_2 0x1E058040,0x000F0000
2765 #define IPU_DC_RL0_CH_2__COD_NF_START_CHAN_2    0x1E058040,0x0000FF00
2766 #define IPU_DC_RL0_CH_2__COD_NF_PRIORITY_CHAN_2 0x1E058040,0x0000000F
2767
2768 #define IPU_DC_RL1_CH_2__ADDR                       0x1E058044
2769 #define IPU_DC_RL1_CH_2__EMPTY                      0x1E058044,0x00000000
2770 #define IPU_DC_RL1_CH_2__FULL                       0x1E058044,0xffffffff
2771 #define IPU_DC_RL1_CH_2__COD_NFIELD_START_CHAN_2    0x1E058044,0xFF000000
2772 #define IPU_DC_RL1_CH_2__COD_NFIELD_PRIORITY_CHAN_2 0x1E058044,0x000F0000
2773 #define IPU_DC_RL1_CH_2__COD_EOF_START_CHAN_2       0x1E058044,0x0000FF00
2774 #define IPU_DC_RL1_CH_2__COD_EOF_PRIORITY_CHAN_2    0x1E058044,0x0000000F
2775
2776 #define IPU_DC_RL2_CH_2__ADDR                        0x1E058048
2777 #define IPU_DC_RL2_CH_2__EMPTY                       0x1E058048,0x00000000
2778 #define IPU_DC_RL2_CH_2__FULL                        0x1E058048,0xffffffff
2779 #define IPU_DC_RL2_CH_2__COD_EOFIELD_START_CHAN_2    0x1E058048,0xFF000000
2780 #define IPU_DC_RL2_CH_2__COD_EOFIELD_PRIORITY_CHAN_2 0x1E058048,0x000F0000
2781 #define IPU_DC_RL2_CH_2__COD_EOL_START_CHAN_2        0x1E058048,0x0000FF00
2782 #define IPU_DC_RL2_CH_2__COD_EOL_PRIORITY_CHAN_2     0x1E058048,0x0000000F
2783
2784 #define IPU_DC_RL3_CH_2__ADDR                         0x1E05804C
2785 #define IPU_DC_RL3_CH_2__EMPTY                        0x1E05804C,0x00000000
2786 #define IPU_DC_RL3_CH_2__FULL                         0x1E05804C,0xffffffff
2787 #define IPU_DC_RL3_CH_2__COD_NEW_CHAN_START_CHAN_2    0x1E05804C,0xFF000000
2788 #define IPU_DC_RL3_CH_2__COD_NEW_CHAN_PRIORITY_CHAN_2 0x1E05804C,0x000F0000
2789 #define IPU_DC_RL3_CH_2__COD_NEW_ADDR_START_CHAN_2    0x1E05804C,0x0000FF00
2790 #define IPU_DC_RL3_CH_2__COD_NEW_ADDR_PRIORITY_CHAN_2 0x1E05804C,0x0000000F
2791
2792 #define IPU_DC_RL4_CH_2__ADDR                         0x1E058050
2793 #define IPU_DC_RL4_CH_2__EMPTY                        0x1E058050,0x00000000
2794 #define IPU_DC_RL4_CH_2__FULL                         0x1E058050,0xffffffff
2795 #define IPU_DC_RL4_CH_2__COD_NEW_DATA_START_CHAN_2    0x1E058050,0x0000FF00
2796 #define IPU_DC_RL4_CH_2__COD_NEW_DATA_PRIORITY_CHAN_2 0x1E058050,0x0000000F
2797
2798 #define IPU_DC_CMD_CH_CONF_3__ADDR                      0x1E058054
2799 #define IPU_DC_CMD_CH_CONF_3__EMPTY                     0x1E058054,0x00000000
2800 #define IPU_DC_CMD_CH_CONF_3__FULL                      0x1E058054,0xffffffff
2801 #define IPU_DC_CMD_CH_CONF_3__COD_CMND_START_CHAN_RS1_3 0x1E058054,0xFF000000
2802 #define IPU_DC_CMD_CH_CONF_3__COD_CMND_START_CHAN_RS0_3 0x1E058054,0x0000FF00
2803 #define IPU_DC_CMD_CH_CONF_3__W_SIZE_3                  0x1E058054,0x00000003
2804
2805 #define IPU_DC_CMD_CH_CONF_4__ADDR                      0x1E058058
2806 #define IPU_DC_CMD_CH_CONF_4__EMPTY                     0x1E058058,0x00000000
2807 #define IPU_DC_CMD_CH_CONF_4__FULL                      0x1E058058,0xffffffff
2808 #define IPU_DC_CMD_CH_CONF_4__COD_CMND_START_CHAN_RS1_4 0x1E058058,0xFF000000
2809 #define IPU_DC_CMD_CH_CONF_4__COD_CMND_START_CHAN_RS0_4 0x1E058058,0x0000FF00
2810 #define IPU_DC_CMD_CH_CONF_4__W_SIZE_4                  0x1E058058,0x00000003
2811
2812 #define IPU_DC_WR_CH_CONF_5__ADDR                0x1E05805C
2813 #define IPU_DC_WR_CH_CONF_5__EMPTY               0x1E05805C,0x00000000
2814 #define IPU_DC_WR_CH_CONF_5__FULL                0x1E05805C,0xffffffff
2815 #define IPU_DC_WR_CH_CONF_5__PROG_START_TIME_5   0x1E05805C,0x07FF0000
2816 #define IPU_DC_WR_CH_CONF_5__FIELD_MODE_5        0x1E05805C,0x00000200
2817 #define IPU_DC_WR_CH_CONF_5__CHAN_MASK_DEFAULT_5 0x1E05805C,0x00000100
2818 #define IPU_DC_WR_CH_CONF_5__PROG_CHAN_TYP_5     0x1E05805C,0x000000E0
2819 #define IPU_DC_WR_CH_CONF_5__PROG_DISP_ID_5      0x1E05805C,0x00000018
2820 #define IPU_DC_WR_CH_CONF_5__PROG_DI_ID_5        0x1E05805C,0x00000004
2821 #define IPU_DC_WR_CH_CONF_5__W_SIZE_5            0x1E05805C,0x00000003
2822
2823 #define IPU_DC_WR_CH_ADDR_5__ADDR      0x1E058060
2824 #define IPU_DC_WR_CH_ADDR_5__EMPTY     0x1E058060,0x00000000
2825 #define IPU_DC_WR_CH_ADDR_5__FULL      0x1E058060,0xffffffff
2826 #define IPU_DC_WR_CH_ADDR_5__ST_ADDR_5 0x1E058060,0x1FFFFFFF
2827
2828 #define IPU_DC_RL0_CH_5__ADDR                   0x1E058064
2829 #define IPU_DC_RL0_CH_5__EMPTY                  0x1E058064,0x00000000
2830 #define IPU_DC_RL0_CH_5__FULL                   0x1E058064,0xffffffff
2831 #define IPU_DC_RL0_CH_5__COD_NL_START_CHAN_5    0x1E058064,0xFF000000
2832 #define IPU_DC_RL0_CH_5__COD_NL_PRIORITY_CHAN_5 0x1E058064,0x000F0000
2833 #define IPU_DC_RL0_CH_5__COD_NF_START_CHAN_5    0x1E058064,0x0000FF00
2834 #define IPU_DC_RL0_CH_5__COD_NF_PRIORITY_CHAN_5 0x1E058064,0x0000000F
2835
2836 #define IPU_DC_RL1_CH_5__ADDR                       0x1E058068
2837 #define IPU_DC_RL1_CH_5__EMPTY                      0x1E058068,0x00000000
2838 #define IPU_DC_RL1_CH_5__FULL                       0x1E058068,0xffffffff
2839 #define IPU_DC_RL1_CH_5__COD_NFIELD_START_CHAN_5    0x1E058068,0xFF000000
2840 #define IPU_DC_RL1_CH_5__COD_NFIELD_PRIORITY_CHAN_5 0x1E058068,0x000F0000
2841 #define IPU_DC_RL1_CH_5__COD_EOF_START_CHAN_5       0x1E058068,0x0000FF00
2842 #define IPU_DC_RL1_CH_5__COD_EOF_PRIORITY_CHAN_5    0x1E058068,0x0000000F
2843
2844 #define IPU_DC_RL2_CH_5__ADDR                        0x1E05806C
2845 #define IPU_DC_RL2_CH_5__EMPTY                       0x1E05806C,0x00000000
2846 #define IPU_DC_RL2_CH_5__FULL                        0x1E05806C,0xffffffff
2847 #define IPU_DC_RL2_CH_5__COD_EOFIELD_START_CHAN_5    0x1E05806C,0xFF000000
2848 #define IPU_DC_RL2_CH_5__COD_EOFIELD_PRIORITY_CHAN_5 0x1E05806C,0x000F0000
2849 #define IPU_DC_RL2_CH_5__COD_EOL_START_CHAN_5        0x1E05806C,0x0000FF00
2850 #define IPU_DC_RL2_CH_5__COD_EOL_PRIORITY_CHAN_5     0x1E05806C,0x0000000F
2851
2852 #define IPU_DC_RL3_CH_5__ADDR                         0x1E058070
2853 #define IPU_DC_RL3_CH_5__EMPTY                        0x1E058070,0x00000000
2854 #define IPU_DC_RL3_CH_5__FULL                         0x1E058070,0xffffffff
2855 #define IPU_DC_RL3_CH_5__COD_NEW_CHAN_START_CHAN_5    0x1E058070,0xFF000000
2856 #define IPU_DC_RL3_CH_5__COD_NEW_CHAN_PRIORITY_CHAN_5 0x1E058070,0x000F0000
2857 #define IPU_DC_RL3_CH_5__COD_NEW_ADDR_START_CHAN_5    0x1E058070,0x0000FF00
2858 #define IPU_DC_RL3_CH_5__COD_NEW_ADDR_PRIORITY_CHAN_5 0x1E058070,0x0000000F
2859
2860 #define IPU_DC_RL4_CH_5__ADDR                         0x1E058074
2861 #define IPU_DC_RL4_CH_5__EMPTY                        0x1E058074,0x00000000
2862 #define IPU_DC_RL4_CH_5__FULL                         0x1E058074,0xffffffff
2863 #define IPU_DC_RL4_CH_5__COD_NEW_DATA_START_CHAN_5    0x1E058074,0x0000FF00
2864 #define IPU_DC_RL4_CH_5__COD_NEW_DATA_PRIORITY_CHAN_5 0x1E058074,0x0000000F
2865
2866 #define IPU_DC_WR_CH_CONF_6__ADDR                0x1E058078
2867 #define IPU_DC_WR_CH_CONF_6__EMPTY               0x1E058078,0x00000000
2868 #define IPU_DC_WR_CH_CONF_6__FULL                0x1E058078,0xffffffff
2869 #define IPU_DC_WR_CH_CONF_6__PROG_START_TIME_6   0x1E058078,0x07FF0000
2870 #define IPU_DC_WR_CH_CONF_6__CHAN_MASK_DEFAULT_6 0x1E058078,0x00000100
2871 #define IPU_DC_WR_CH_CONF_6__PROG_CHAN_TYP_6     0x1E058078,0x000000E0
2872 #define IPU_DC_WR_CH_CONF_6__PROG_DISP_ID_6      0x1E058078,0x00000018
2873 #define IPU_DC_WR_CH_CONF_6__PROG_DI_ID_6        0x1E058078,0x00000004
2874 #define IPU_DC_WR_CH_CONF_6__W_SIZE_6            0x1E058078,0x00000003
2875
2876 #define IPU_DC_WR_CH_ADDR_6__ADDR      0x1E05807C
2877 #define IPU_DC_WR_CH_ADDR_6__EMPTY     0x1E05807C,0x00000000
2878 #define IPU_DC_WR_CH_ADDR_6__FULL      0x1E05807C,0xffffffff
2879 #define IPU_DC_WR_CH_ADDR_6__ST_ADDR_6 0x1E05807C,0x1FFFFFFF
2880
2881 #define IPU_DC_RL0_CH_6__ADDR                   0x1E058080
2882 #define IPU_DC_RL0_CH_6__EMPTY                  0x1E058080,0x00000000
2883 #define IPU_DC_RL0_CH_6__FULL                   0x1E058080,0xffffffff
2884 #define IPU_DC_RL0_CH_6__COD_NL_START_CHAN_6    0x1E058080,0xFF000000
2885 #define IPU_DC_RL0_CH_6__COD_NL_PRIORITY_CHAN_6 0x1E058080,0x000F0000
2886 #define IPU_DC_RL0_CH_6__COD_NF_START_CHAN_6    0x1E058080,0x0000FF00
2887 #define IPU_DC_RL0_CH_6__COD_NF_PRIORITY_CHAN_6 0x1E058080,0x0000000F
2888
2889 #define IPU_DC_RL1_CH_6__ADDR                       0x1E058084
2890 #define IPU_DC_RL1_CH_6__EMPTY                      0x1E058084,0x00000000
2891 #define IPU_DC_RL1_CH_6__FULL                       0x1E058084,0xffffffff
2892 #define IPU_DC_RL1_CH_6__COD_NFIELD_START_CHAN_6    0x1E058084,0xFF000000
2893 #define IPU_DC_RL1_CH_6__COD_NFIELD_PRIORITY_CHAN_6 0x1E058084,0x000F0000
2894 #define IPU_DC_RL1_CH_6__COD_EOF_START_CHAN_6       0x1E058084,0x0000FF00
2895 #define IPU_DC_RL1_CH_6__COD_EOF_PRIORITY_CHAN_6    0x1E058084,0x0000000F
2896
2897 #define IPU_DC_RL2_CH_6__ADDR                        0x1E058088
2898 #define IPU_DC_RL2_CH_6__EMPTY                       0x1E058088,0x00000000
2899 #define IPU_DC_RL2_CH_6__FULL                        0x1E058088,0xffffffff
2900 #define IPU_DC_RL2_CH_6__COD_EOFIELD_START_CHAN_6    0x1E058088,0xFF000000
2901 #define IPU_DC_RL2_CH_6__COD_EOFIELD_PRIORITY_CHAN_6 0x1E058088,0x000F0000
2902 #define IPU_DC_RL2_CH_6__COD_EOL_START_CHAN_6        0x1E058088,0x0000FF00
2903 #define IPU_DC_RL2_CH_6__COD_EOL_PRIORITY_CHAN_6     0x1E058088,0x0000000F
2904
2905 #define IPU_DC_RL3_CH_6__ADDR                         0x1E05808C
2906 #define IPU_DC_RL3_CH_6__EMPTY                        0x1E05808C,0x00000000
2907 #define IPU_DC_RL3_CH_6__FULL                         0x1E05808C,0xffffffff
2908 #define IPU_DC_RL3_CH_6__COD_NEW_CHAN_START_CHAN_6    0x1E05808C,0xFF000000
2909 #define IPU_DC_RL3_CH_6__COD_NEW_CHAN_PRIORITY_CHAN_6 0x1E05808C,0x000F0000
2910 #define IPU_DC_RL3_CH_6__COD_NEW_ADDR_START_CHAN_6    0x1E05808C,0x0000FF00
2911 #define IPU_DC_RL3_CH_6__COD_NEW_ADDR_PRIORITY_CHAN_6 0x1E05808C,0x0000000F
2912
2913 #define IPU_DC_RL4_CH_6__ADDR                         0x1E058090
2914 #define IPU_DC_RL4_CH_6__EMPTY                        0x1E058090,0x00000000
2915 #define IPU_DC_RL4_CH_6__FULL                         0x1E058090,0xffffffff
2916 #define IPU_DC_RL4_CH_6__COD_NEW_DATA_START_CHAN_6    0x1E058090,0x0000FF00
2917 #define IPU_DC_RL4_CH_6__COD_NEW_DATA_PRIORITY_CHAN_6 0x1E058090,0x0000000F
2918
2919 #define IPU_DC_WR_CH_CONF1_8__ADDR                0x1E058094
2920 #define IPU_DC_WR_CH_CONF1_8__EMPTY               0x1E058094,0x00000000
2921 #define IPU_DC_WR_CH_CONF1_8__FULL                0x1E058094,0xffffffff
2922 #define IPU_DC_WR_CH_CONF1_8__MCU_DISP_ID_8       0x1E058094,0x00000018
2923 #define IPU_DC_WR_CH_CONF1_8__CHAN_MASK_DEFAULT_8 0x1E058094,0x00000004
2924 #define IPU_DC_WR_CH_CONF1_8__W_SIZE_8            0x1E058094,0x00000003
2925
2926 #define IPU_DC_WR_CH_CONF2_8__ADDR                0x1E058098
2927 #define IPU_DC_WR_CH_CONF2_8__EMPTY               0x1E058098,0x00000000
2928 #define IPU_DC_WR_CH_CONF2_8__FULL                0x1E058098,0xffffffff
2929 #define IPU_DC_WR_CH_CONF2_8__NEW_ADDR_SPACE_SA_8 0x1E058098,0x1FFFFFFF
2930
2931 #define IPU_DC_RL1_CH_8__ADDR                          0x1E05809C
2932 #define IPU_DC_RL1_CH_8__EMPTY                         0x1E05809C,0x00000000
2933 #define IPU_DC_RL1_CH_8__FULL                          0x1E05809C,0xffffffff
2934 #define IPU_DC_RL1_CH_8__COD_NEW_ADDR_START_CHAN_W_8_1 0x1E05809C,0xFF000000
2935 #define IPU_DC_RL1_CH_8__COD_NEW_ADDR_START_CHAN_W_8_0 0x1E05809C,0x0000FF00
2936 #define IPU_DC_RL1_CH_8__COD_NEW_ADDR_PRIORITY_CHAN_8  0x1E05809C,0x0000000F
2937
2938 #define IPU_DC_RL2_CH_8__ADDR                          0x1E0580A0
2939 #define IPU_DC_RL2_CH_8__EMPTY                         0x1E0580A0,0x00000000
2940 #define IPU_DC_RL2_CH_8__FULL                          0x1E0580A0,0xffffffff
2941 #define IPU_DC_RL2_CH_8__COD_NEW_CHAN_START_CHAN_W_8_1 0x1E0580A0,0xFF000000
2942 #define IPU_DC_RL2_CH_8__COD_NEW_CHAN_START_CHAN_W_8_0 0x1E0580A0,0x0000FF00
2943 #define IPU_DC_RL2_CH_8__COD_NEW_CHAN_PRIORITY_CHAN_8  0x1E0580A0,0x0000000F
2944
2945 #define IPU_DC_RL3_CH_8__ADDR                          0x1E0580A4
2946 #define IPU_DC_RL3_CH_8__EMPTY                         0x1E0580A4,0x00000000
2947 #define IPU_DC_RL3_CH_8__FULL                          0x1E0580A4,0xffffffff
2948 #define IPU_DC_RL3_CH_8__COD_NEW_DATA_START_CHAN_W_8_1 0x1E0580A4,0xFF000000
2949 #define IPU_DC_RL3_CH_8__COD_NEW_DATA_START_CHAN_W_8_0 0x1E0580A4,0x0000FF00
2950 #define IPU_DC_RL3_CH_8__COD_NEW_DATA_PRIORITY_CHAN_8  0x1E0580A4,0x0000000F
2951
2952 #define IPU_DC_RL4_CH_8__ADDR                          0x1E0580A8
2953 #define IPU_DC_RL4_CH_8__EMPTY                         0x1E0580A8,0x00000000
2954 #define IPU_DC_RL4_CH_8__FULL                          0x1E0580A8,0xffffffff
2955 #define IPU_DC_RL4_CH_8__COD_NEW_ADDR_START_CHAN_R_8_1 0x1E0580A8,0xFF000000
2956 #define IPU_DC_RL4_CH_8__COD_NEW_ADDR_START_CHAN_R_8_0 0x1E0580A8,0x0000FF00
2957
2958 #define IPU_DC_RL5_CH_8__ADDR                          0x1E0580AC
2959 #define IPU_DC_RL5_CH_8__EMPTY                         0x1E0580AC,0x00000000
2960 #define IPU_DC_RL5_CH_8__FULL                          0x1E0580AC,0xffffffff
2961 #define IPU_DC_RL5_CH_8__COD_NEW_CHAN_START_CHAN_R_8_1 0x1E0580AC,0xFF000000
2962 #define IPU_DC_RL5_CH_8__COD_NEW_CHAN_START_CHAN_R_8_0 0x1E0580AC,0x0000FF00
2963
2964 #define IPU_DC_RL6_CH_8__ADDR                          0x1E0580B0
2965 #define IPU_DC_RL6_CH_8__EMPTY                         0x1E0580B0,0x00000000
2966 #define IPU_DC_RL6_CH_8__FULL                          0x1E0580B0,0xffffffff
2967 #define IPU_DC_RL6_CH_8__COD_NEW_DATA_START_CHAN_R_8_1 0x1E0580B0,0xFF000000
2968 #define IPU_DC_RL6_CH_8__COD_NEW_DATA_START_CHAN_R_8_0 0x1E0580B0,0x0000FF00
2969
2970 #define IPU_DC_WR_CH_CONF1_9__ADDR                0x1E0580B4
2971 #define IPU_DC_WR_CH_CONF1_9__EMPTY               0x1E0580B4,0x00000000
2972 #define IPU_DC_WR_CH_CONF1_9__FULL                0x1E0580B4,0xffffffff
2973 #define IPU_DC_WR_CH_CONF1_9__MCU_DISP_ID_9       0x1E0580B4,0x00000018
2974 #define IPU_DC_WR_CH_CONF1_9__CHAN_MASK_DEFAULT_9 0x1E0580B4,0x00000004
2975 #define IPU_DC_WR_CH_CONF1_9__W_SIZE_9            0x1E0580B4,0x00000003
2976
2977 #define IPU_DC_WR_CH_CONF2_9__ADDR                0x1E0580B8
2978 #define IPU_DC_WR_CH_CONF2_9__EMPTY               0x1E0580B8,0x00000000
2979 #define IPU_DC_WR_CH_CONF2_9__FULL                0x1E0580B8,0xffffffff
2980 #define IPU_DC_WR_CH_CONF2_9__NEW_ADDR_SPACE_SA_9 0x1E0580B8,0x1FFFFFFF
2981
2982 #define IPU_DC_RL1_CH_9__ADDR                          0x1E0580BC
2983 #define IPU_DC_RL1_CH_9__EMPTY                         0x1E0580BC,0x00000000
2984 #define IPU_DC_RL1_CH_9__FULL                          0x1E0580BC,0xffffffff
2985 #define IPU_DC_RL1_CH_9__COD_NEW_ADDR_START_CHAN_W_9_1 0x1E0580BC,0xFF000000
2986 #define IPU_DC_RL1_CH_9__COD_NEW_ADDR_START_CHAN_W_9_0 0x1E0580BC,0x0000FF00
2987 #define IPU_DC_RL1_CH_9__COD_NEW_ADDR_PRIORITY_CHAN_9  0x1E0580BC,0x0000000F
2988
2989 #define IPU_DC_RL2_CH_9__ADDR                          0x1E0580C0
2990 #define IPU_DC_RL2_CH_9__EMPTY                         0x1E0580C0,0x00000000
2991 #define IPU_DC_RL2_CH_9__FULL                          0x1E0580C0,0xffffffff
2992 #define IPU_DC_RL2_CH_9__COD_NEW_CHAN_START_CHAN_W_9_1 0x1E0580C0,0xFF000000
2993 #define IPU_DC_RL2_CH_9__COD_NEW_CHAN_START_CHAN_W_9_0 0x1E0580C0,0x0000FF00
2994 #define IPU_DC_RL2_CH_9__COD_NEW_CHAN_PRIORITY_CHAN_9  0x1E0580C0,0x0000000F
2995
2996 #define IPU_DC_RL3_CH_9__ADDR                          0x1E0580C4
2997 #define IPU_DC_RL3_CH_9__EMPTY                         0x1E0580C4,0x00000000
2998 #define IPU_DC_RL3_CH_9__FULL                          0x1E0580C4,0xffffffff
2999 #define IPU_DC_RL3_CH_9__COD_NEW_DATA_START_CHAN_W_9_1 0x1E0580C4,0xFF000000
3000 #define IPU_DC_RL3_CH_9__COD_NEW_DATA_START_CHAN_W_9_0 0x1E0580C4,0x0000FF00
3001 #define IPU_DC_RL3_CH_9__COD_NEW_DATA_PRIORITY_CHAN_9  0x1E0580C4,0x0000000F
3002
3003 #define IPU_DC_RL4_CH_9__ADDR                          0x1E0580C8
3004 #define IPU_DC_RL4_CH_9__EMPTY                         0x1E0580C8,0x00000000
3005 #define IPU_DC_RL4_CH_9__FULL                          0x1E0580C8,0xffffffff
3006 #define IPU_DC_RL4_CH_9__COD_NEW_ADDR_START_CHAN_R_9_1 0x1E0580C8,0xFF000000
3007 #define IPU_DC_RL4_CH_9__COD_NEW_ADDR_START_CHAN_R_9_0 0x1E0580C8,0x0000FF00
3008
3009 #define IPU_DC_RL5_CH_9__ADDR                          0x1E0580CC
3010 #define IPU_DC_RL5_CH_9__EMPTY                         0x1E0580CC,0x00000000
3011 #define IPU_DC_RL5_CH_9__FULL                          0x1E0580CC,0xffffffff
3012 #define IPU_DC_RL5_CH_9__COD_NEW_CHAN_START_CHAN_R_9_1 0x1E0580CC,0xFF000000
3013 #define IPU_DC_RL5_CH_9__COD_NEW_CHAN_START_CHAN_R_9_0 0x1E0580CC,0x0000FF00
3014
3015 #define IPU_DC_RL6_CH_9__ADDR                          0x1E0580D0
3016 #define IPU_DC_RL6_CH_9__EMPTY                         0x1E0580D0,0x00000000
3017 #define IPU_DC_RL6_CH_9__FULL                          0x1E0580D0,0xffffffff
3018 #define IPU_DC_RL6_CH_9__COD_NEW_DATA_START_CHAN_R_9_1 0x1E0580D0,0xFF000000
3019 #define IPU_DC_RL6_CH_9__COD_NEW_DATA_START_CHAN_R_9_0 0x1E0580D0,0x0000FF00
3020
3021 #define IPU_DC_GEN__ADDR            0x1E0580D4
3022 #define IPU_DC_GEN__EMPTY           0x1E0580D4,0x00000000
3023 #define IPU_DC_GEN__FULL            0x1E0580D4,0xffffffff
3024 #define IPU_DC_GEN__DC_BK_EN        0x1E0580D4,0x01000000
3025 #define IPU_DC_GEN__DC_BKDIV        0x1E0580D4,0x00FF0000
3026 #define IPU_DC_GEN__DC_CH5_TYPE     0x1E0580D4,0x00000100
3027 #define IPU_DC_GEN__SYNC_PRIORITY_1 0x1E0580D4,0x00000080
3028 #define IPU_DC_GEN__SYNC_PRIORITY_5 0x1E0580D4,0x00000040
3029 #define IPU_DC_GEN__MASK4CHAN_5     0x1E0580D4,0x00000020
3030 #define IPU_DC_GEN__MASK_EN         0x1E0580D4,0x00000010
3031 #define IPU_DC_GEN__SYNC_1_6        0x1E0580D4,0x00000006
3032
3033 #define IPU_DC_DISP_CONF1_0__ADDR                0x1E0580D8
3034 #define IPU_DC_DISP_CONF1_0__EMPTY               0x1E0580D8,0x00000000
3035 #define IPU_DC_DISP_CONF1_0__FULL                0x1E0580D8,0xffffffff
3036 #define IPU_DC_DISP_CONF1_0__DISP_RD_VALUE_PTR_0 0x1E0580D8,0x00000080
3037 #define IPU_DC_DISP_CONF1_0__MCU_ACC_LB_MASK_0   0x1E0580D8,0x00000040
3038 #define IPU_DC_DISP_CONF1_0__ADDR_BE_L_INC_0     0x1E0580D8,0x00000030
3039 #define IPU_DC_DISP_CONF1_0__ADDR_INCREMENT_0    0x1E0580D8,0x0000000C
3040 #define IPU_DC_DISP_CONF1_0__DISP_TYP_0          0x1E0580D8,0x00000003
3041
3042 #define IPU_DC_DISP_CONF1_1__ADDR                0x1E0580DC
3043 #define IPU_DC_DISP_CONF1_1__EMPTY               0x1E0580DC,0x00000000
3044 #define IPU_DC_DISP_CONF1_1__FULL                0x1E0580DC,0xffffffff
3045 #define IPU_DC_DISP_CONF1_1__DISP_RD_VALUE_PTR_1 0x1E0580DC,0x00000080
3046 #define IPU_DC_DISP_CONF1_1__MCU_ACC_LB_MASK_1   0x1E0580DC,0x00000040
3047 #define IPU_DC_DISP_CONF1_1__ADDR_BE_L_INC_1     0x1E0580DC,0x00000030
3048 #define IPU_DC_DISP_CONF1_1__ADDR_INCREMENT_1    0x1E0580DC,0x0000000C
3049 #define IPU_DC_DISP_CONF1_1__DISP_TYP_1          0x1E0580DC,0x00000003
3050
3051 #define IPU_DC_DISP_CONF1_2__ADDR                0x1E0580E0
3052 #define IPU_DC_DISP_CONF1_2__EMPTY               0x1E0580E0,0x00000000
3053 #define IPU_DC_DISP_CONF1_2__FULL                0x1E0580E0,0xffffffff
3054 #define IPU_DC_DISP_CONF1_2__DISP_RD_VALUE_PTR_2 0x1E0580E0,0x00000080
3055 #define IPU_DC_DISP_CONF1_2__MCU_ACC_LB_MASK_2   0x1E0580E0,0x00000040
3056 #define IPU_DC_DISP_CONF1_2__ADDR_BE_L_INC_2     0x1E0580E0,0x00000030
3057 #define IPU_DC_DISP_CONF1_2__ADDR_INCREMENT_2    0x1E0580E0,0x0000000C
3058 #define IPU_DC_DISP_CONF1_2__DISP_TYP_2          0x1E0580E0,0x00000003
3059
3060 #define IPU_DC_DISP_CONF1_3__ADDR                0x1E0580E4
3061 #define IPU_DC_DISP_CONF1_3__EMPTY               0x1E0580E4,0x00000000
3062 #define IPU_DC_DISP_CONF1_3__FULL                0x1E0580E4,0xffffffff
3063 #define IPU_DC_DISP_CONF1_3__DISP_RD_VALUE_PTR_3 0x1E0580E4,0x00000080
3064 #define IPU_DC_DISP_CONF1_3__MCU_ACC_LB_MASK_3   0x1E0580E4,0x00000040
3065 #define IPU_DC_DISP_CONF1_3__ADDR_BE_L_INC_3     0x1E0580E4,0x00000030
3066 #define IPU_DC_DISP_CONF1_3__ADDR_INCREMENT_3    0x1E0580E4,0x0000000C
3067 #define IPU_DC_DISP_CONF1_3__DISP_TYP_3          0x1E0580E4,0x00000003
3068
3069 #define IPU_DC_DISP_CONF2_0__ADDR  0x1E0580E8
3070 #define IPU_DC_DISP_CONF2_0__EMPTY 0x1E0580E8,0x00000000
3071 #define IPU_DC_DISP_CONF2_0__FULL  0x1E0580E8,0xffffffff
3072 #define IPU_DC_DISP_CONF2_0__SL_0  0x1E0580E8,0x1FFFFFFF
3073
3074 #define IPU_DC_DISP_CONF2_1__ADDR  0x1E0580EC
3075 #define IPU_DC_DISP_CONF2_1__EMPTY 0x1E0580EC,0x00000000
3076 #define IPU_DC_DISP_CONF2_1__FULL  0x1E0580EC,0xffffffff
3077 #define IPU_DC_DISP_CONF2_1__SL_1  0x1E0580EC,0x1FFFFFFF
3078
3079 #define IPU_DC_DISP_CONF2_2__ADDR  0x1E0580F0
3080 #define IPU_DC_DISP_CONF2_2__EMPTY 0x1E0580F0,0x00000000
3081 #define IPU_DC_DISP_CONF2_2__FULL  0x1E0580F0,0xffffffff
3082 #define IPU_DC_DISP_CONF2_2__SL_2  0x1E0580F0,0x1FFFFFFF
3083
3084 #define IPU_DC_DISP_CONF2_3__ADDR  0x1E0580F4
3085 #define IPU_DC_DISP_CONF2_3__EMPTY 0x1E0580F4,0x00000000
3086 #define IPU_DC_DISP_CONF2_3__FULL  0x1E0580F4,0xffffffff
3087 #define IPU_DC_DISP_CONF2_3__SL_3  0x1E0580F4,0x1FFFFFFF
3088
3089 #define IPU_DC_DI0_CONF_1__ADDR                0x1E0580F8
3090 #define IPU_DC_DI0_CONF_1__EMPTY               0x1E0580F8,0x00000000
3091 #define IPU_DC_DI0_CONF_1__FULL                0x1E0580F8,0xffffffff
3092 #define IPU_DC_DI0_CONF_1__DI_READ_DATA_MASK_0 0x1E0580F8,0xFFFFFFFF
3093
3094 #define IPU_DC_DI0_CONF_2__ADDR                     0x1E0580FC
3095 #define IPU_DC_DI0_CONF_2__EMPTY                    0x1E0580FC,0x00000000
3096 #define IPU_DC_DI0_CONF_2__FULL                     0x1E0580FC,0xffffffff
3097 #define IPU_DC_DI0_CONF_2__DI_READ_DATA_ACK_VALUE_0 0x1E0580FC,0xFFFFFFFF
3098
3099 #define IPU_DC_DI1_CONF_1__ADDR                0x1E058100
3100 #define IPU_DC_DI1_CONF_1__EMPTY               0x1E058100,0x00000000
3101 #define IPU_DC_DI1_CONF_1__FULL                0x1E058100,0xffffffff
3102 #define IPU_DC_DI1_CONF_1__DI_READ_DATA_MASK_1 0x1E058100,0xFFFFFFFF
3103
3104 #define IPU_DC_DI1_CONF_2__ADDR                     0x1E058104
3105 #define IPU_DC_DI1_CONF_2__EMPTY                    0x1E058104,0x00000000
3106 #define IPU_DC_DI1_CONF_2__FULL                     0x1E058104,0xffffffff
3107 #define IPU_DC_DI1_CONF_2__DI_READ_DATA_ACK_VALUE_1 0x1E058104,0xFFFFFFFF
3108
3109 #define IPU_DC_MAP_CONF_0__ADDR                 0x1E058108
3110 #define IPU_DC_MAP_CONF_0__EMPTY                0x1E058108,0x00000000
3111 #define IPU_DC_MAP_CONF_0__FULL                 0x1E058108,0xffffffff
3112 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE2_1 0x1E058108,0x7C000000
3113 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE1_1 0x1E058108,0x03E00000
3114 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE0_1 0x1E058108,0x001F0000
3115 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE2_0 0x1E058108,0x00007C00
3116 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE1_0 0x1E058108,0x000003E0
3117 #define IPU_DC_MAP_CONF_0__MAPPING_PNTR_BYTE0_0 0x1E058108,0x0000001F
3118
3119 #define IPU_DC_MAP_CONF_1__ADDR                 0x1E05810C
3120 #define IPU_DC_MAP_CONF_1__EMPTY                0x1E05810C,0x00000000
3121 #define IPU_DC_MAP_CONF_1__FULL                 0x1E05810C,0xffffffff
3122 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE2_3 0x1E05810C,0x7C000000
3123 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE1_3 0x1E05810C,0x03E00000
3124 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE0_3 0x1E05810C,0x001F0000
3125 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE2_2 0x1E05810C,0x00007C00
3126 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE1_2 0x1E05810C,0x000003E0
3127 #define IPU_DC_MAP_CONF_1__MAPPING_PNTR_BYTE0_2 0x1E05810C,0x0000001F
3128
3129 #define IPU_DC_MAP_CONF_2__ADDR                 0x1E058110
3130 #define IPU_DC_MAP_CONF_2__EMPTY                0x1E058110,0x00000000
3131 #define IPU_DC_MAP_CONF_2__FULL                 0x1E058110,0xffffffff
3132 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE2_5 0x1E058110,0x7C000000
3133 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE1_5 0x1E058110,0x03E00000
3134 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE0_5 0x1E058110,0x001F0000
3135 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE2_4 0x1E058110,0x00007C00
3136 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE1_4 0x1E058110,0x000003E0
3137 #define IPU_DC_MAP_CONF_2__MAPPING_PNTR_BYTE0_4 0x1E058110,0x0000001F
3138
3139 #define IPU_DC_MAP_CONF_3__ADDR                 0x1E058114
3140 #define IPU_DC_MAP_CONF_3__EMPTY                0x1E058114,0x00000000
3141 #define IPU_DC_MAP_CONF_3__FULL                 0x1E058114,0xffffffff
3142 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE2_7 0x1E058114,0x7C000000
3143 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE1_7 0x1E058114,0x03E00000
3144 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE0_7 0x1E058114,0x001F0000
3145 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE2_6 0x1E058114,0x00007C00
3146 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE1_6 0x1E058114,0x000003E0
3147 #define IPU_DC_MAP_CONF_3__MAPPING_PNTR_BYTE0_6 0x1E058114,0x0000001F
3148
3149 #define IPU_DC_MAP_CONF_4__ADDR                 0x1E058118
3150 #define IPU_DC_MAP_CONF_4__EMPTY                0x1E058118,0x00000000
3151 #define IPU_DC_MAP_CONF_4__FULL                 0x1E058118,0xffffffff
3152 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE2_9 0x1E058118,0x7C000000
3153 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE1_9 0x1E058118,0x03E00000
3154 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE0_9 0x1E058118,0x001F0000
3155 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE2_8 0x1E058118,0x00007C00
3156 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE1_8 0x1E058118,0x000003E0
3157 #define IPU_DC_MAP_CONF_4__MAPPING_PNTR_BYTE0_8 0x1E058118,0x0000001F
3158
3159 #define IPU_DC_MAP_CONF_5__ADDR                  0x1E05811C
3160 #define IPU_DC_MAP_CONF_5__EMPTY                 0x1E05811C,0x00000000
3161 #define IPU_DC_MAP_CONF_5__FULL                  0x1E05811C,0xffffffff
3162 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE2_11 0x1E05811C,0x7C000000
3163 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE1_11 0x1E05811C,0x03E00000
3164 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE0_11 0x1E05811C,0x001F0000
3165 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE2_10 0x1E05811C,0x00007C00
3166 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE1_10 0x1E05811C,0x000003E0
3167 #define IPU_DC_MAP_CONF_5__MAPPING_PNTR_BYTE0_10 0x1E05811C,0x0000001F
3168
3169 #define IPU_DC_MAP_CONF_6__ADDR                  0x1E058120
3170 #define IPU_DC_MAP_CONF_6__EMPTY                 0x1E058120,0x00000000
3171 #define IPU_DC_MAP_CONF_6__FULL                  0x1E058120,0xffffffff
3172 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE2_13 0x1E058120,0x7C000000
3173 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE1_13 0x1E058120,0x03E00000
3174 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE0_13 0x1E058120,0x001F0000
3175 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE2_12 0x1E058120,0x00007C00
3176 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE1_12 0x1E058120,0x000003E0
3177 #define IPU_DC_MAP_CONF_6__MAPPING_PNTR_BYTE0_12 0x1E058120,0x0000001F
3178
3179 #define IPU_DC_MAP_CONF_7__ADDR                  0x1E058124
3180 #define IPU_DC_MAP_CONF_7__EMPTY                 0x1E058124,0x00000000
3181 #define IPU_DC_MAP_CONF_7__FULL                  0x1E058124,0xffffffff
3182 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE2_15 0x1E058124,0x7C000000
3183 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE1_15 0x1E058124,0x03E00000
3184 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE0_15 0x1E058124,0x001F0000
3185 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE2_14 0x1E058124,0x00007C00
3186 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE1_14 0x1E058124,0x000003E0
3187 #define IPU_DC_MAP_CONF_7__MAPPING_PNTR_BYTE0_14 0x1E058124,0x0000001F
3188
3189 #define IPU_DC_MAP_CONF_8__ADDR                  0x1E058128
3190 #define IPU_DC_MAP_CONF_8__EMPTY                 0x1E058128,0x00000000
3191 #define IPU_DC_MAP_CONF_8__FULL                  0x1E058128,0xffffffff
3192 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE2_17 0x1E058128,0x7C000000
3193 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE1_17 0x1E058128,0x03E00000
3194 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE0_17 0x1E058128,0x001F0000
3195 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE2_16 0x1E058128,0x00007C00
3196 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE1_16 0x1E058128,0x000003E0
3197 #define IPU_DC_MAP_CONF_8__MAPPING_PNTR_BYTE0_16 0x1E058128,0x0000001F
3198
3199 #define IPU_DC_MAP_CONF_9__ADDR                  0x1E05812C
3200 #define IPU_DC_MAP_CONF_9__EMPTY                 0x1E05812C,0x00000000
3201 #define IPU_DC_MAP_CONF_9__FULL                  0x1E05812C,0xffffffff
3202 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE2_19 0x1E05812C,0x7C000000
3203 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE1_19 0x1E05812C,0x03E00000
3204 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE0_19 0x1E05812C,0x001F0000
3205 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE2_18 0x1E05812C,0x00007C00
3206 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE1_18 0x1E05812C,0x000003E0
3207 #define IPU_DC_MAP_CONF_9__MAPPING_PNTR_BYTE0_18 0x1E05812C,0x0000001F
3208
3209 #define IPU_DC_MAP_CONF_10__ADDR                  0x1E058130
3210 #define IPU_DC_MAP_CONF_10__EMPTY                 0x1E058130,0x00000000
3211 #define IPU_DC_MAP_CONF_10__FULL                  0x1E058130,0xffffffff
3212 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE2_21 0x1E058130,0x7C000000
3213 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE1_21 0x1E058130,0x03E00000
3214 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE0_21 0x1E058130,0x001F0000
3215 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE2_20 0x1E058130,0x00007C00
3216 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE1_20 0x1E058130,0x000003E0
3217 #define IPU_DC_MAP_CONF_10__MAPPING_PNTR_BYTE0_20 0x1E058130,0x0000001F
3218
3219 #define IPU_DC_MAP_CONF_11__ADDR                  0x1E058134
3220 #define IPU_DC_MAP_CONF_11__EMPTY                 0x1E058134,0x00000000
3221 #define IPU_DC_MAP_CONF_11__FULL                  0x1E058134,0xffffffff
3222 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE2_23 0x1E058134,0x7C000000
3223 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE1_23 0x1E058134,0x03E00000
3224 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE0_23 0x1E058134,0x001F0000
3225 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE2_22 0x1E058134,0x00007C00
3226 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE1_22 0x1E058134,0x000003E0
3227 #define IPU_DC_MAP_CONF_11__MAPPING_PNTR_BYTE0_22 0x1E058134,0x0000001F
3228
3229 #define IPU_DC_MAP_CONF_12__ADDR                  0x1E058138
3230 #define IPU_DC_MAP_CONF_12__EMPTY                 0x1E058138,0x00000000
3231 #define IPU_DC_MAP_CONF_12__FULL                  0x1E058138,0xffffffff
3232 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE2_25 0x1E058138,0x7C000000
3233 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE1_25 0x1E058138,0x03E00000
3234 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE0_25 0x1E058138,0x001F0000
3235 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE2_24 0x1E058138,0x00007C00
3236 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE1_24 0x1E058138,0x000003E0
3237 #define IPU_DC_MAP_CONF_12__MAPPING_PNTR_BYTE0_24 0x1E058138,0x0000001F
3238
3239 #define IPU_DC_MAP_CONF_13__ADDR                  0x1E05813C
3240 #define IPU_DC_MAP_CONF_13__EMPTY                 0x1E05813C,0x00000000
3241 #define IPU_DC_MAP_CONF_13__FULL                  0x1E05813C,0xffffffff
3242 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE2_27 0x1E05813C,0x7C000000
3243 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE1_27 0x1E05813C,0x03E00000
3244 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE0_27 0x1E05813C,0x001F0000
3245 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE2_26 0x1E05813C,0x00007C00
3246 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE1_26 0x1E05813C,0x000003E0
3247 #define IPU_DC_MAP_CONF_13__MAPPING_PNTR_BYTE0_26 0x1E05813C,0x0000001F
3248
3249 #define IPU_DC_MAP_CONF_14__ADDR                  0x1E058140
3250 #define IPU_DC_MAP_CONF_14__EMPTY                 0x1E058140,0x00000000
3251 #define IPU_DC_MAP_CONF_14__FULL                  0x1E058140,0xffffffff
3252 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE2_29 0x1E058140,0x7C000000
3253 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE1_29 0x1E058140,0x03E00000
3254 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE0_29 0x1E058140,0x001F0000
3255 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE2_28 0x1E058140,0x00007C00
3256 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE1_28 0x1E058140,0x000003E0
3257 #define IPU_DC_MAP_CONF_14__MAPPING_PNTR_BYTE0_28 0x1E058140,0x0000001F
3258
3259 #define IPU_DC_MAP_CONF_15__ADDR        0x1E058144
3260 #define IPU_DC_MAP_CONF_15__EMPTY       0x1E058144,0x00000000
3261 #define IPU_DC_MAP_CONF_15__FULL        0x1E058144,0xffffffff
3262 #define IPU_DC_MAP_CONF_15__MD_OFFSET_1 0x1E058144,0x1F000000
3263 #define IPU_DC_MAP_CONF_15__MD_MASK_1   0x1E058144,0x00FF0000
3264 #define IPU_DC_MAP_CONF_15__MD_OFFSET_0 0x1E058144,0x00001F00
3265 #define IPU_DC_MAP_CONF_15__MD_MASK_0   0x1E058144,0x000000FF
3266
3267 #define IPU_DC_MAP_CONF_16__ADDR        0x1E058148
3268 #define IPU_DC_MAP_CONF_16__EMPTY       0x1E058148,0x00000000
3269 #define IPU_DC_MAP_CONF_16__FULL        0x1E058148,0xffffffff
3270 #define IPU_DC_MAP_CONF_16__MD_OFFSET_3 0x1E058148,0x1F000000
3271 #define IPU_DC_MAP_CONF_16__MD_MASK_3   0x1E058148,0x00FF0000
3272 #define IPU_DC_MAP_CONF_16__MD_OFFSET_2 0x1E058148,0x00001F00
3273 #define IPU_DC_MAP_CONF_16__MD_MASK_2   0x1E058148,0x000000FF
3274
3275 #define IPU_DC_MAP_CONF_17__ADDR        0x1E05814C
3276 #define IPU_DC_MAP_CONF_17__EMPTY       0x1E05814C,0x00000000
3277 #define IPU_DC_MAP_CONF_17__FULL        0x1E05814C,0xffffffff
3278 #define IPU_DC_MAP_CONF_17__MD_OFFSET_5 0x1E05814C,0x1F000000
3279 #define IPU_DC_MAP_CONF_17__MD_MASK_5   0x1E05814C,0x00FF0000
3280 #define IPU_DC_MAP_CONF_17__MD_OFFSET_4 0x1E05814C,0x00001F00
3281 #define IPU_DC_MAP_CONF_17__MD_MASK_4   0x1E05814C,0x000000FF
3282
3283 #define IPU_DC_MAP_CONF_18__ADDR        0x1E058150
3284 #define IPU_DC_MAP_CONF_18__EMPTY       0x1E058150,0x00000000
3285 #define IPU_DC_MAP_CONF_18__FULL        0x1E058150,0xffffffff
3286 #define IPU_DC_MAP_CONF_18__MD_OFFSET_7 0x1E058150,0x1F000000
3287 #define IPU_DC_MAP_CONF_18__MD_MASK_7   0x1E058150,0x00FF0000
3288 #define IPU_DC_MAP_CONF_18__MD_OFFSET_6 0x1E058150,0x00001F00
3289 #define IPU_DC_MAP_CONF_18__MD_MASK_6   0x1E058150,0x000000FF
3290
3291 #define IPU_DC_MAP_CONF_19__ADDR        0x1E058154
3292 #define IPU_DC_MAP_CONF_19__EMPTY       0x1E058154,0x00000000
3293 #define IPU_DC_MAP_CONF_19__FULL        0x1E058154,0xffffffff
3294 #define IPU_DC_MAP_CONF_19__MD_OFFSET_9 0x1E058154,0x1F000000
3295 #define IPU_DC_MAP_CONF_19__MD_MASK_9   0x1E058154,0x00FF0000
3296 #define IPU_DC_MAP_CONF_19__MD_OFFSET_8 0x1E058154,0x00001F00
3297 #define IPU_DC_MAP_CONF_19__MD_MASK_8   0x1E058154,0x000000FF
3298
3299 #define IPU_DC_MAP_CONF_20__ADDR         0x1E058158
3300 #define IPU_DC_MAP_CONF_20__EMPTY        0x1E058158,0x00000000
3301 #define IPU_DC_MAP_CONF_20__FULL         0x1E058158,0xffffffff
3302 #define IPU_DC_MAP_CONF_20__MD_OFFSET_11 0x1E058158,0x1F000000
3303 #define IPU_DC_MAP_CONF_20__MD_MASK_11   0x1E058158,0x00FF0000
3304 #define IPU_DC_MAP_CONF_20__MD_OFFSET_10 0x1E058158,0x00001F00
3305 #define IPU_DC_MAP_CONF_20__MD_MASK_10   0x1E058158,0x000000FF
3306
3307 #define IPU_DC_MAP_CONF_21__ADDR         0x1E05815C
3308 #define IPU_DC_MAP_CONF_21__EMPTY        0x1E05815C,0x00000000
3309 #define IPU_DC_MAP_CONF_21__FULL         0x1E05815C,0xffffffff
3310 #define IPU_DC_MAP_CONF_21__MD_OFFSET_13 0x1E05815C,0x1F000000
3311 #define IPU_DC_MAP_CONF_21__MD_MASK_13   0x1E05815C,0x00FF0000
3312 #define IPU_DC_MAP_CONF_21__MD_OFFSET_12 0x1E05815C,0x00001F00
3313 #define IPU_DC_MAP_CONF_21__MD_MASK_12   0x1E05815C,0x000000FF
3314
3315 #define IPU_DC_MAP_CONF_22__ADDR         0x1E058160
3316 #define IPU_DC_MAP_CONF_22__EMPTY        0x1E058160,0x00000000
3317 #define IPU_DC_MAP_CONF_22__FULL         0x1E058160,0xffffffff
3318 #define IPU_DC_MAP_CONF_22__MD_OFFSET_15 0x1E058160,0x1F000000
3319 #define IPU_DC_MAP_CONF_22__MD_MASK_15   0x1E058160,0x00FF0000
3320 #define IPU_DC_MAP_CONF_22__MD_OFFSET_14 0x1E058160,0x00001F00
3321 #define IPU_DC_MAP_CONF_22__MD_MASK_14   0x1E058160,0x000000FF
3322
3323 #define IPU_DC_MAP_CONF_23__ADDR         0x1E058164
3324 #define IPU_DC_MAP_CONF_23__EMPTY        0x1E058164,0x00000000
3325 #define IPU_DC_MAP_CONF_23__FULL         0x1E058164,0xffffffff
3326 #define IPU_DC_MAP_CONF_23__MD_OFFSET_17 0x1E058164,0x1F000000
3327 #define IPU_DC_MAP_CONF_23__MD_MASK_17   0x1E058164,0x00FF0000
3328 #define IPU_DC_MAP_CONF_23__MD_OFFSET_16 0x1E058164,0x00001F00
3329 #define IPU_DC_MAP_CONF_23__MD_MASK_16   0x1E058164,0x000000FF
3330
3331 #define IPU_DC_MAP_CONF_24__ADDR         0x1E058168
3332 #define IPU_DC_MAP_CONF_24__EMPTY        0x1E058168,0x00000000
3333 #define IPU_DC_MAP_CONF_24__FULL         0x1E058168,0xffffffff
3334 #define IPU_DC_MAP_CONF_24__MD_OFFSET_19 0x1E058168,0x1F000000
3335 #define IPU_DC_MAP_CONF_24__MD_MASK_19   0x1E058168,0x00FF0000
3336 #define IPU_DC_MAP_CONF_24__MD_OFFSET_18 0x1E058168,0x00001F00
3337 #define IPU_DC_MAP_CONF_24__MD_MASK_18   0x1E058168,0x000000FF
3338
3339 #define IPU_DC_MAP_CONF_25__ADDR         0x1E05816C
3340 #define IPU_DC_MAP_CONF_25__EMPTY        0x1E05816C,0x00000000
3341 #define IPU_DC_MAP_CONF_25__FULL         0x1E05816C,0xffffffff
3342 #define IPU_DC_MAP_CONF_25__MD_OFFSET_21 0x1E05816C,0x1F000000
3343 #define IPU_DC_MAP_CONF_25__MD_MASK_21   0x1E05816C,0x00FF0000
3344 #define IPU_DC_MAP_CONF_25__MD_OFFSET_20 0x1E05816C,0x00001F00
3345 #define IPU_DC_MAP_CONF_25__MD_MASK_20   0x1E05816C,0x000000FF
3346
3347 #define IPU_DC_MAP_CONF_26__ADDR         0x1E058170
3348 #define IPU_DC_MAP_CONF_26__EMPTY        0x1E058170,0x00000000
3349 #define IPU_DC_MAP_CONF_26__FULL         0x1E058170,0xffffffff
3350 #define IPU_DC_MAP_CONF_26__MD_OFFSET_23 0x1E058170,0x1F000000
3351 #define IPU_DC_MAP_CONF_26__MD_MASK_23   0x1E058170,0x00FF0000
3352 #define IPU_DC_MAP_CONF_26__MD_OFFSET_22 0x1E058170,0x00001F00
3353 #define IPU_DC_MAP_CONF_26__MD_MASK_22   0x1E058170,0x000000FF
3354
3355 #define IPU_DC_UGDE0_0__ADDR              0x1E058174
3356 #define IPU_DC_UGDE0_0__EMPTY             0x1E058174,0x00000000
3357 #define IPU_DC_UGDE0_0__FULL              0x1E058174,0xffffffff
3358 #define IPU_DC_UGDE0_0__NF_NL_0           0x1E058174,0x18000000
3359 #define IPU_DC_UGDE0_0__AUTORESTART_0     0x1E058174,0x04000000
3360 #define IPU_DC_UGDE0_0__ODD_EN_0          0x1E058174,0x02000000
3361 #define IPU_DC_UGDE0_0__COD_ODD_START_0   0x1E058174,0x00FF0000
3362 #define IPU_DC_UGDE0_0__COD_EV_START_0    0x1E058174,0x0000FF00
3363 #define IPU_DC_UGDE0_0__COD_EV_PRIORITY_0 0x1E058174,0x00000078
3364 #define IPU_DC_UGDE0_0__ID_CODED_0        0x1E058174,0x00000007
3365
3366 #define IPU_DC_UGDE0_1__ADDR   0x1E058178
3367 #define IPU_DC_UGDE0_1__EMPTY  0x1E058178,0x00000000
3368 #define IPU_DC_UGDE0_1__FULL   0x1E058178,0xffffffff
3369 #define IPU_DC_UGDE0_1__STEP_0 0x1E058178,0x1FFFFFFF
3370
3371 #define IPU_DC_UGDE0_2__ADDR        0x1E05817C
3372 #define IPU_DC_UGDE0_2__EMPTY       0x1E05817C,0x00000000
3373 #define IPU_DC_UGDE0_2__FULL        0x1E05817C,0xffffffff
3374 #define IPU_DC_UGDE0_2__OFFSET_DT_0 0x1E05817C,0x1FFFFFFF
3375
3376 #define IPU_DC_UGDE0_3__ADDR          0x1E058180
3377 #define IPU_DC_UGDE0_3__EMPTY         0x1E058180,0x00000000
3378 #define IPU_DC_UGDE0_3__FULL          0x1E058180,0xffffffff
3379 #define IPU_DC_UGDE0_3__STEP_REPEAT_0 0x1E058180,0x1FFFFFFF
3380
3381 #define IPU_DC_UGDE1_0__ADDR              0x1E058184
3382 #define IPU_DC_UGDE1_0__EMPTY             0x1E058184,0x00000000
3383 #define IPU_DC_UGDE1_0__FULL              0x1E058184,0xffffffff
3384 #define IPU_DC_UGDE1_0__NF_NL_1           0x1E058184,0x18000000
3385 #define IPU_DC_UGDE1_0__AUTORESTART_1     0x1E058184,0x04000000
3386 #define IPU_DC_UGDE1_0__ODD_EN_1          0x1E058184,0x02000000
3387 #define IPU_DC_UGDE1_0__COD_ODD_START_1   0x1E058184,0x00FF0000
3388 #define IPU_DC_UGDE1_0__COD_EV_START_1    0x1E058184,0x00007F80
3389 #define IPU_DC_UGDE1_0__COD_EV_PRIORITY_1 0x1E058184,0x00000078
3390 #define IPU_DC_UGDE1_0__ID_CODED_1        0x1E058184,0x00000007
3391
3392 #define IPU_DC_UGDE1_1__ADDR   0x1E058188
3393 #define IPU_DC_UGDE1_1__EMPTY  0x1E058188,0x00000000
3394 #define IPU_DC_UGDE1_1__FULL   0x1E058188,0xffffffff
3395 #define IPU_DC_UGDE1_1__STEP_1 0x1E058188,0x1FFFFFFF
3396
3397 #define IPU_DC_UGDE1_2__ADDR        0x1E05818C
3398 #define IPU_DC_UGDE1_2__EMPTY       0x1E05818C,0x00000000
3399 #define IPU_DC_UGDE1_2__FULL        0x1E05818C,0xffffffff
3400 #define IPU_DC_UGDE1_2__OFFSET_DT_1 0x1E05818C,0x1FFFFFFF
3401
3402 #define IPU_DC_UGDE1_3__ADDR          0x1E058190
3403 #define IPU_DC_UGDE1_3__EMPTY         0x1E058190,0x00000000
3404 #define IPU_DC_UGDE1_3__FULL          0x1E058190,0xffffffff
3405 #define IPU_DC_UGDE1_3__STEP_REPEAT_1 0x1E058190,0x1FFFFFFF
3406
3407 #define IPU_DC_UGDE2_0__ADDR              0x1E058194
3408 #define IPU_DC_UGDE2_0__EMPTY             0x1E058194,0x00000000
3409 #define IPU_DC_UGDE2_0__FULL              0x1E058194,0xffffffff
3410 #define IPU_DC_UGDE2_0__NF_NL_2           0x1E058194,0x18000000
3411 #define IPU_DC_UGDE2_0__AUTORESTART_2     0x1E058194,0x04000000
3412 #define IPU_DC_UGDE2_0__ODD_EN_2          0x1E058194,0x02000000
3413 #define IPU_DC_UGDE2_0__COD_ODD_START_2   0x1E058194,0x00FF0000
3414 #define IPU_DC_UGDE2_0__COD_EV_START_2    0x1E058194,0x00007F80
3415 #define IPU_DC_UGDE2_0__COD_EV_PRIORITY_2 0x1E058194,0x00000078
3416 #define IPU_DC_UGDE2_0__ID_CODED_2        0x1E058194,0x00000007
3417
3418 #define IPU_DC_UGDE2_1__ADDR   0x1E058198
3419 #define IPU_DC_UGDE2_1__EMPTY  0x1E058198,0x00000000
3420 #define IPU_DC_UGDE2_1__FULL   0x1E058198,0xffffffff
3421 #define IPU_DC_UGDE2_1__STEP_2 0x1E058198,0x1FFFFFFF
3422
3423 #define IPU_DC_UGDE2_2__ADDR        0x1E05819C
3424 #define IPU_DC_UGDE2_2__EMPTY       0x1E05819C,0x00000000
3425 #define IPU_DC_UGDE2_2__FULL        0x1E05819C,0xffffffff
3426 #define IPU_DC_UGDE2_2__OFFSET_DT_2 0x1E05819C,0x1FFFFFFF
3427
3428 #define IPU_DC_UGDE2_3__ADDR          0x1E0581A0
3429 #define IPU_DC_UGDE2_3__EMPTY         0x1E0581A0,0x00000000
3430 #define IPU_DC_UGDE2_3__FULL          0x1E0581A0,0xffffffff
3431 #define IPU_DC_UGDE2_3__STEP_REPEAT_2 0x1E0581A0,0x1FFFFFFF
3432
3433 #define IPU_DC_UGDE3_0__ADDR              0x1E0581A4
3434 #define IPU_DC_UGDE3_0__EMPTY             0x1E0581A4,0x00000000
3435 #define IPU_DC_UGDE3_0__FULL              0x1E0581A4,0xffffffff
3436 #define IPU_DC_UGDE3_0__NF_NL_3           0x1E0581A4,0x18000000
3437 #define IPU_DC_UGDE3_0__AUTORESTART_3     0x1E0581A4,0x04000000
3438 #define IPU_DC_UGDE3_0__ODD_EN_3          0x1E0581A4,0x02000000
3439 #define IPU_DC_UGDE3_0__COD_ODD_START_3   0x1E0581A4,0x00FF0000
3440 #define IPU_DC_UGDE3_0__COD_EV_START_3    0x1E0581A4,0x00007F80
3441 #define IPU_DC_UGDE3_0__COD_EV_PRIORITY_3 0x1E0581A4,0x00000078
3442 #define IPU_DC_UGDE3_0__ID_CODED_3        0x1E0581A4,0x00000007
3443
3444 #define IPU_DC_UGDE3_1__ADDR   0x1E0581A8
3445 #define IPU_DC_UGDE3_1__EMPTY  0x1E0581A8,0x00000000
3446 #define IPU_DC_UGDE3_1__FULL   0x1E0581A8,0xffffffff
3447 #define IPU_DC_UGDE3_1__STEP_3 0x1E0581A8,0x1FFFFFFF
3448
3449 #define IPU_DC_UGDE3_2__ADDR        0x1E0581AC
3450 #define IPU_DC_UGDE3_2__EMPTY       0x1E0581AC,0x00000000
3451 #define IPU_DC_UGDE3_2__FULL        0x1E0581AC,0xffffffff
3452 #define IPU_DC_UGDE3_2__OFFSET_DT_3 0x1E0581AC,0x1FFFFFFF
3453
3454 #define IPU_DC_UGDE3_3__ADDR          0x1E0581B0
3455 #define IPU_DC_UGDE3_3__EMPTY         0x1E0581B0,0x00000000
3456 #define IPU_DC_UGDE3_3__FULL          0x1E0581B0,0xffffffff
3457 #define IPU_DC_UGDE3_3__STEP_REPEAT_3 0x1E0581B0,0x1FFFFFFF
3458
3459 #define IPU_DC_LLA0__ADDR       0x1E0581B4
3460 #define IPU_DC_LLA0__EMPTY      0x1E0581B4,0x00000000
3461 #define IPU_DC_LLA0__FULL       0x1E0581B4,0xffffffff
3462 #define IPU_DC_LLA0__MCU_RS_3_0 0x1E0581B4,0xFF000000
3463 #define IPU_DC_LLA0__MCU_RS_2_0 0x1E0581B4,0x00FF0000
3464 #define IPU_DC_LLA0__MCU_RS_1_0 0x1E0581B4,0x0000FF00
3465 #define IPU_DC_LLA0__MCU_RS_0_0 0x1E0581B4,0x000000FF
3466
3467 #define IPU_DC_LLA1__ADDR       0x1E0581B8
3468 #define IPU_DC_LLA1__EMPTY      0x1E0581B8,0x00000000
3469 #define IPU_DC_LLA1__FULL       0x1E0581B8,0xffffffff
3470 #define IPU_DC_LLA1__MCU_RS_3_1 0x1E0581B8,0xFF000000
3471 #define IPU_DC_LLA1__MCU_RS_2_1 0x1E0581B8,0x00FF0000
3472 #define IPU_DC_LLA1__MCU_RS_1_1 0x1E0581B8,0x0000FF00
3473 #define IPU_DC_LLA1__MCU_RS_0_1 0x1E0581B8,0x000000FF
3474
3475 #define IPU_DC_R_LLA0__ADDR         0x1E0581BC
3476 #define IPU_DC_R_LLA0__EMPTY        0x1E0581BC,0x00000000
3477 #define IPU_DC_R_LLA0__FULL         0x1E0581BC,0xffffffff
3478 #define IPU_DC_R_LLA0__MCU_RS_R_3_0 0x1E0581BC,0xFF000000
3479 #define IPU_DC_R_LLA0__MCU_RS_R_2_0 0x1E0581BC,0x00FF0000
3480 #define IPU_DC_R_LLA0__MCU_RS_R_1_0 0x1E0581BC,0x0000FF00
3481 #define IPU_DC_R_LLA0__MCU_RS_R_0_0 0x1E0581BC,0x000000FF
3482
3483 #define IPU_DC_R_LLA1__ADDR         0x1E0581C0
3484 #define IPU_DC_R_LLA1__EMPTY        0x1E0581C0,0x00000000
3485 #define IPU_DC_R_LLA1__FULL         0x1E0581C0,0xffffffff
3486 #define IPU_DC_R_LLA1__MCU_RS_R_3_1 0x1E0581C0,0xFF000000
3487 #define IPU_DC_R_LLA1__MCU_RS_R_2_1 0x1E0581C0,0x00FF0000
3488 #define IPU_DC_R_LLA1__MCU_RS_R_1_1 0x1E0581C0,0x0000FF00
3489 #define IPU_DC_R_LLA1__MCU_RS_R_0_1 0x1E0581C0,0x000000FF
3490
3491 #define IPU_DC_WR_CH_ADDR_5_ALT__ADDR          0x1E0581C4
3492 #define IPU_DC_WR_CH_ADDR_5_ALT__EMPTY         0x1E0581C4,0x00000000
3493 #define IPU_DC_WR_CH_ADDR_5_ALT__FULL          0x1E0581C4,0xffffffff
3494 #define IPU_DC_WR_CH_ADDR_5_ALT__ST_ADDR_5_ALT 0x1E0581C4,0x1FFFFFFF
3495
3496 #define IPU_DC_STAT__ADDR                       0x1E0581C8
3497 #define IPU_DC_STAT__EMPTY                      0x1E0581C8,0x00000000
3498 #define IPU_DC_STAT__FULL                       0x1E0581C8,0xffffffff
3499 #define IPU_DC_STAT__DC_TRIPLE_BUF_DATA_EMPTY_1 0x1E0581C8,0x00000080
3500 #define IPU_DC_STAT__DC_TRIPLE_BUF_DATA_FULL_1  0x1E0581C8,0x00000040
3501 #define IPU_DC_STAT__DC_TRIPLE_BUF_CNT_EMPTY_1  0x1E0581C8,0x00000020
3502 #define IPU_DC_STAT__DC_TRIPLE_BUF_CNT_FULL_1   0x1E0581C8,0x00000010
3503 #define IPU_DC_STAT__DC_TRIPLE_BUF_DATA_EMPTY_0 0x1E0581C8,0x00000008
3504 #define IPU_DC_STAT__DC_TRIPLE_BUF_DATA_FULL_0  0x1E0581C8,0x00000004
3505 #define IPU_DC_STAT__DC_TRIPLE_BUF_CNT_EMPTY_0  0x1E0581C8,0x00000002
3506 #define IPU_DC_STAT__DC_TRIPLE_BUF_CNT_FULL_0   0x1E0581C8,0x00000001
3507
3508 #define IPU_DMFC_RD_CHAN__ADDR              0x1E060000
3509 #define IPU_DMFC_RD_CHAN__EMPTY             0x1E060000,0x00000000
3510 #define IPU_DMFC_RD_CHAN__FULL              0x1E060000,0xffffffff
3511 #define IPU_DMFC_RD_CHAN__DMFC_PPW_C        0x1E060000,0x03000000
3512 #define IPU_DMFC_RD_CHAN__DMFC_WM_CLR_0     0x1E060000,0x00E00000
3513 #define IPU_DMFC_RD_CHAN__DMFC_WM_SET_0     0x1E060000,0x001C0000
3514 #define IPU_DMFC_RD_CHAN__DMFC_WM_EN_0      0x1E060000,0x00020000
3515 #define IPU_DMFC_RD_CHAN__DMFC_BURST_SIZE_0 0x1E060000,0x000000C0
3516
3517 #define IPU_DMFC_WR_CHAN__ADDR               0x1E060004
3518 #define IPU_DMFC_WR_CHAN__EMPTY              0x1E060004,0x00000000
3519 #define IPU_DMFC_WR_CHAN__FULL               0x1E060004,0xffffffff
3520 #define IPU_DMFC_WR_CHAN__DMFC_BURST_SIZE_2C 0x1E060004,0xC0000000
3521 #define IPU_DMFC_WR_CHAN__DMFC_FIFO_SIZE_2C  0x1E060004,0x38000000
3522 #define IPU_DMFC_WR_CHAN__DMFC_ST_ADDR_2C    0x1E060004,0x07000000
3523 #define IPU_DMFC_WR_CHAN__DMFC_BURST_SIZE_1C 0x1E060004,0x00C00000
3524 #define IPU_DMFC_WR_CHAN__DMFC_FIFO_SIZE_1C  0x1E060004,0x00380000
3525 #define IPU_DMFC_WR_CHAN__DMFC_ST_ADDR_1C    0x1E060004,0x00070000
3526 #define IPU_DMFC_WR_CHAN__DMFC_BURST_SIZE_2  0x1E060004,0x0000C000
3527 #define IPU_DMFC_WR_CHAN__DMFC_FIFO_SIZE_2   0x1E060004,0x00003800
3528 #define IPU_DMFC_WR_CHAN__DMFC_ST_ADDR_2     0x1E060004,0x00000700
3529 #define IPU_DMFC_WR_CHAN__DMFC_BURST_SIZE_1  0x1E060004,0x000000C0
3530 #define IPU_DMFC_WR_CHAN__DMFC_FIFO_SIZE_1   0x1E060004,0x00000038
3531 #define IPU_DMFC_WR_CHAN__DMFC_ST_ADDR_1     0x1E060004,0x00000007
3532
3533 #define IPU_DMFC_WR_CHAN_DEF__ADDR           0x1E060008
3534 #define IPU_DMFC_WR_CHAN_DEF__EMPTY          0x1E060008,0x00000000
3535 #define IPU_DMFC_WR_CHAN_DEF__FULL           0x1E060008,0xffffffff
3536 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_2C 0x1E060008,0xE0000000
3537 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_SET_2C 0x1E060008,0x1C000000
3538 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_EN_2C  0x1E060008,0x02000000
3539 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_1C 0x1E060008,0x00E00000
3540 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_SET_1C 0x1E060008,0x001C0000
3541 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_EN_1C  0x1E060008,0x00020000
3542 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_2  0x1E060008,0x0000E000
3543 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_SET_2  0x1E060008,0x00001C00
3544 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_EN_2   0x1E060008,0x00000200
3545 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_1  0x1E060008,0x000000E0
3546 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_SET_1  0x1E060008,0x0000001C
3547 #define IPU_DMFC_WR_CHAN_DEF__DMFC_WM_EN_1   0x1E060008,0x00000002
3548
3549 #define IPU_DMFC_DP_CHAN__ADDR               0x1E06000C
3550 #define IPU_DMFC_DP_CHAN__EMPTY              0x1E06000C,0x00000000
3551 #define IPU_DMFC_DP_CHAN__FULL               0x1E06000C,0xffffffff
3552 #define IPU_DMFC_DP_CHAN__DMFC_BURST_SIZE_6F 0x1E06000C,0xC0000000
3553 #define IPU_DMFC_DP_CHAN__DMFC_FIFO_SIZE_6F  0x1E06000C,0x38000000
3554 #define IPU_DMFC_DP_CHAN__DMFC_ST_ADDR_6F    0x1E06000C,0x07000000
3555 #define IPU_DMFC_DP_CHAN__DMFC_BURST_SIZE_6B 0x1E06000C,0x00C00000
3556 #define IPU_DMFC_DP_CHAN__DMFC_FIFO_SIZE_6B  0x1E06000C,0x00380000
3557 #define IPU_DMFC_DP_CHAN__DMFC_ST_ADDR_6B    0x1E06000C,0x00070000
3558 #define IPU_DMFC_DP_CHAN__DMFC_BURST_SIZE_5F 0x1E06000C,0x0000C000
3559 #define IPU_DMFC_DP_CHAN__DMFC_FIFO_SIZE_5F  0x1E06000C,0x00003800
3560 #define IPU_DMFC_DP_CHAN__DMFC_ST_ADDR_5F    0x1E06000C,0x00000700
3561 #define IPU_DMFC_DP_CHAN__DMFC_BURST_SIZE_5B 0x1E06000C,0x000000C0
3562 #define IPU_DMFC_DP_CHAN__DMFC_FIFO_SIZE_5B  0x1E06000C,0x00000038
3563 #define IPU_DMFC_DP_CHAN__DMFC_ST_ADDR_5B    0x1E06000C,0x00000007
3564
3565 #define IPU_DMFC_DP_CHAN_DEF__ADDR           0x1E060010
3566 #define IPU_DMFC_DP_CHAN_DEF__EMPTY          0x1E060010,0x00000000
3567 #define IPU_DMFC_DP_CHAN_DEF__FULL           0x1E060010,0xffffffff
3568 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_6F 0x1E060010,0xE0000000
3569 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_SET_6F 0x1E060010,0x1C000000
3570 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_EN_6F  0x1E060010,0x02000000
3571 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_6B 0x1E060010,0x00E00000
3572 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_SET_6B 0x1E060010,0x001C0000
3573 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_EN_6B  0x1E060010,0x00020000
3574 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_5F 0x1E060010,0x0000E000
3575 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_SET_5F 0x1E060010,0x00001C00
3576 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_EN_5F  0x1E060010,0x00000200
3577 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_5B 0x1E060010,0x000000E0
3578 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_SET_5B 0x1E060010,0x0000001C
3579 #define IPU_DMFC_DP_CHAN_DEF__DMFC_WM_EN_5B  0x1E060010,0x00000002
3580
3581 #define IPU_DMFC_GENERAL1__ADDR              0x1E060014
3582 #define IPU_DMFC_GENERAL1__EMPTY             0x1E060014,0x00000000
3583 #define IPU_DMFC_GENERAL1__FULL              0x1E060014,0xffffffff
3584 #define IPU_DMFC_GENERAL1__WAIT4EOT_9        0x1E060014,0x01000000
3585 #define IPU_DMFC_GENERAL1__WAIT4EOT_6F       0x1E060014,0x00800000
3586 #define IPU_DMFC_GENERAL1__WAIT4EOT_6B       0x1E060014,0x00400000
3587 #define IPU_DMFC_GENERAL1__WAIT4EOT_5F       0x1E060014,0x00200000
3588 #define IPU_DMFC_GENERAL1__WAIT4EOT_5B       0x1E060014,0x00100000
3589 #define IPU_DMFC_GENERAL1__WAIT4EOT_4        0x1E060014,0x00080000
3590 #define IPU_DMFC_GENERAL1__WAIT4EOT_3        0x1E060014,0x00040000
3591 #define IPU_DMFC_GENERAL1__WAIT4EOT_2        0x1E060014,0x00020000
3592 #define IPU_DMFC_GENERAL1__WAIT4EOT_1        0x1E060014,0x00010000
3593 #define IPU_DMFC_GENERAL1__DMFC_WM_CLR_9     0x1E060014,0x0000E000
3594 #define IPU_DMFC_GENERAL1__DMFC_WM_SET_9     0x1E060014,0x00001C00
3595 #define IPU_DMFC_GENERAL1__DMFC_WM_EN_9      0x1E060014,0x00000200
3596 #define IPU_DMFC_GENERAL1__DMFC_BURST_SIZE_9 0x1E060014,0x00000060
3597 #define IPU_DMFC_GENERAL1__DMFC_DCDP_SYNC_PR 0x1E060014,0x00000003
3598
3599 #define IPU_DMFC_GENERAL2__ADDR                 0x1E060018
3600 #define IPU_DMFC_GENERAL2__EMPTY                0x1E060018,0x00000000
3601 #define IPU_DMFC_GENERAL2__FULL                 0x1E060018,0xffffffff
3602 #define IPU_DMFC_GENERAL2__DMFC_FRAME_HEIGHT_RD 0x1E060018,0x1FFF0000
3603 #define IPU_DMFC_GENERAL2__DMFC_FRAME_WIDTH_RD  0x1E060018,0x00001FFF
3604
3605 #define IPU_DMFC_IC_CTRL__ADDR                    0x1E06001C
3606 #define IPU_DMFC_IC_CTRL__EMPTY                   0x1E06001C,0x00000000
3607 #define IPU_DMFC_IC_CTRL__FULL                    0x1E06001C,0xffffffff
3608 #define IPU_DMFC_IC_CTRL__DMFC_IC_FRAME_HEIGHT_RD 0x1E06001C,0xFFF80000
3609 #define IPU_DMFC_IC_CTRL__DMFC_IC_FRAME_WIDTH_RD  0x1E06001C,0x0007FFC0
3610 #define IPU_DMFC_IC_CTRL__DMFC_IC_PPW_C           0x1E06001C,0x00000030
3611 #define IPU_DMFC_IC_CTRL__DMFC_IC_IN_PORT         0x1E06001C,0x00000007
3612
3613 #define IPU_DMFC_STAT__ADDR                 0x1E060020
3614 #define IPU_DMFC_STAT__EMPTY                0x1E060020,0x00000000
3615 #define IPU_DMFC_STAT__FULL                 0x1E060020,0xffffffff
3616 #define IPU_DMFC_STAT__DMFC_IC_BUFFER_EMPTY 0x1E060020,0x02000000
3617 #define IPU_DMFC_STAT__DMFC_IC_BUFFER_FULL  0x1E060020,0x01000000
3618 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_11   0x1E060020,0x00800000
3619 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_10   0x1E060020,0x00400000
3620 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_9    0x1E060020,0x00200000
3621 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_8    0x1E060020,0x00100000
3622 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_7    0x1E060020,0x00080000
3623 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_6    0x1E060020,0x00040000
3624 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_5    0x1E060020,0x00020000
3625 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_4    0x1E060020,0x00010000
3626 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_3    0x1E060020,0x00008000
3627 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_2    0x1E060020,0x00004000
3628 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_1    0x1E060020,0x00002000
3629 #define IPU_DMFC_STAT__DMFC_FIFO_EMPTY_0    0x1E060020,0x00001000
3630 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_11    0x1E060020,0x00000800
3631 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_10    0x1E060020,0x00000400
3632 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_9     0x1E060020,0x00000200
3633 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_8     0x1E060020,0x00000100
3634 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_7     0x1E060020,0x00000080
3635 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_6     0x1E060020,0x00000040
3636 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_5     0x1E060020,0x00000020
3637 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_4     0x1E060020,0x00000010
3638 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_3     0x1E060020,0x00000008
3639 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_2     0x1E060020,0x00000004
3640 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_1     0x1E060020,0x00000002
3641 #define IPU_DMFC_STAT__DMFC_FIFO_FULL_0     0x1E060020,0x00000001
3642
3643 #define CPMEM_WORD0_DATA0_INT__ADDR  0x1F000000
3644 #define CPMEM_WORD0_DATA0_INT__EMPTY 0x1F000000,0x00000000
3645 #define CPMEM_WORD0_DATA0_INT__FULL  0x1F000000,0xffffffff
3646 #define CPMEM_WORD0_DATA0_INT__XB    0x1F000000,0xFFF80000
3647 #define CPMEM_WORD0_DATA0_INT__YV    0x1F000000,0x0007FC00
3648 #define CPMEM_WORD0_DATA0_INT__XV    0x1F000000,0x000003FF
3649
3650 #define CPMEM_WORD0_DATA1_INT__ADDR   0x1F000004
3651 #define CPMEM_WORD0_DATA1_INT__EMPTY  0x1F000004,0x00000000
3652 #define CPMEM_WORD0_DATA1_INT__FULL   0x1F000004,0xffffffff
3653 #define CPMEM_WORD0_DATA1_INT__SY_LOW 0x1F000004,0xFC000000
3654 #define CPMEM_WORD0_DATA1_INT__SX     0x1F000004,0x03FFC000
3655 #define CPMEM_WORD0_DATA1_INT__CF     0x1F000004,0x00002000
3656 #define CPMEM_WORD0_DATA1_INT__NSB_B  0x1F000004,0x00001000
3657 #define CPMEM_WORD0_DATA1_INT__YB     0x1F000004,0x00000FFF
3658
3659 #define CPMEM_WORD0_DATA2_INT__ADDR    0x1F000008
3660 #define CPMEM_WORD0_DATA2_INT__EMPTY   0x1F000008,0x00000000
3661 #define CPMEM_WORD0_DATA2_INT__FULL    0x1F000008,0xffffffff
3662 #define CPMEM_WORD0_DATA2_INT__SM      0x1F000008,0xFFC00000
3663 #define CPMEM_WORD0_DATA2_INT__SDX     0x1F000008,0x003F8000
3664 #define CPMEM_WORD0_DATA2_INT__NS      0x1F000008,0x00007FE0
3665 #define CPMEM_WORD0_DATA2_INT__SY_HIGH 0x1F000008,0x0000001F
3666
3667 #define CPMEM_WORD0_DATA3_INT__ADDR    0x1F00000C
3668 #define CPMEM_WORD0_DATA3_INT__EMPTY   0x1F00000C,0x00000000
3669 #define CPMEM_WORD0_DATA3_INT__FULL    0x1F00000C,0xffffffff
3670 #define CPMEM_WORD0_DATA3_INT__FW_LOW  0x1F00000C,0xE0000000
3671 #define CPMEM_WORD0_DATA3_INT__CAE     0x1F00000C,0x10000000
3672 #define CPMEM_WORD0_DATA3_INT__CAP     0x1F00000C,0x08000000
3673 #define CPMEM_WORD0_DATA3_INT__THE     0x1F00000C,0x04000000
3674 #define CPMEM_WORD0_DATA3_INT__VF      0x1F00000C,0x02000000
3675 #define CPMEM_WORD0_DATA3_INT__HF      0x1F00000C,0x01000000
3676 #define CPMEM_WORD0_DATA3_INT__ROT     0x1F00000C,0x00800000
3677 #define CPMEM_WORD0_DATA3_INT__BM      0x1F00000C,0x00600000
3678 #define CPMEM_WORD0_DATA3_INT__BNDM    0x1F00000C,0x001C0000
3679 #define CPMEM_WORD0_DATA3_INT__SO      0x1F00000C,0x00020000
3680 #define CPMEM_WORD0_DATA3_INT__DIM     0x1F00000C,0x00010000
3681 #define CPMEM_WORD0_DATA3_INT__DEC_SEL 0x1F00000C,0x0000C000
3682 #define CPMEM_WORD0_DATA3_INT__BPP     0x1F00000C,0x00003800
3683 #define CPMEM_WORD0_DATA3_INT__SDRY    0x1F00000C,0x00000400
3684 #define CPMEM_WORD0_DATA3_INT__SDRX    0x1F00000C,0x00000200
3685 #define CPMEM_WORD0_DATA3_INT__SDY     0x1F00000C,0x000001FC
3686 #define CPMEM_WORD0_DATA3_INT__SCE     0x1F00000C,0x00000002
3687 #define CPMEM_WORD0_DATA3_INT__SCC     0x1F00000C,0x00000001
3688
3689 #define CPMEM_WORD0_DATA4_INT__ADDR     0x1F000010
3690 #define CPMEM_WORD0_DATA4_INT__EMPTY    0x1F000010,0x00000000
3691 #define CPMEM_WORD0_DATA4_INT__FULL     0x1F000010,0xffffffff
3692 #define CPMEM_WORD0_DATA4_INT__RESERVED 0x1F000010,0xFFC00000
3693 #define CPMEM_WORD0_DATA4_INT__FH       0x1F000010,0x003FFC00
3694 #define CPMEM_WORD0_DATA4_INT__FW_HIGH  0x1F000010,0x000003FF
3695
3696 #define CPMEM_WORD0_DATA0_N_INT__ADDR  0x1F000000
3697 #define CPMEM_WORD0_DATA0_N_INT__EMPTY 0x1F000000,0x00000000
3698 #define CPMEM_WORD0_DATA0_N_INT__FULL  0x1F000000,0xffffffff
3699 #define CPMEM_WORD0_DATA0_N_INT__XB    0x1F000000,0xFFF80000
3700 #define CPMEM_WORD0_DATA0_N_INT__YV    0x1F000000,0x0007FC00
3701 #define CPMEM_WORD0_DATA0_N_INT__XV    0x1F000000,0x000003FF
3702
3703 #define CPMEM_WORD0_DATA1_N_INT__ADDR    0x1F000004
3704 #define CPMEM_WORD0_DATA1_N_INT__EMPTY   0x1F000004,0x00000000
3705 #define CPMEM_WORD0_DATA1_N_INT__FULL    0x1F000004,0xffffffff
3706 #define CPMEM_WORD0_DATA1_N_INT__UBO_LOW 0x1F000004,0xFFFFC000
3707 #define CPMEM_WORD0_DATA1_N_INT__CF      0x1F000004,0x00002000
3708 #define CPMEM_WORD0_DATA1_N_INT__NSB_B   0x1F000004,0x00001000
3709 #define CPMEM_WORD0_DATA1_N_INT__YB      0x1F000004,0x00000FFF
3710
3711 #define CPMEM_WORD0_DATA2_N_INT__ADDR     0x1F000008
3712 #define CPMEM_WORD0_DATA2_N_INT__EMPTY    0x1F000008,0x00000000
3713 #define CPMEM_WORD0_DATA2_N_INT__FULL     0x1F000008,0xffffffff
3714 #define CPMEM_WORD0_DATA2_N_INT__RESERVED 0x1F000008,0xFC000000
3715 #define CPMEM_WORD0_DATA2_N_INT__VBO      0x1F000008,0x03FFFFF0
3716 #define CPMEM_WORD0_DATA2_N_INT__UBO_HIGH 0x1F000008,0x0000000F
3717
3718 #define CPMEM_WORD0_DATA3_N_INT__ADDR     0x1F00000C
3719 #define CPMEM_WORD0_DATA3_N_INT__EMPTY    0x1F00000C,0x00000000
3720 #define CPMEM_WORD0_DATA3_N_INT__FULL     0x1F00000C,0xffffffff
3721 #define CPMEM_WORD0_DATA3_N_INT__FW_LOW   0x1F00000C,0xE0000000
3722 #define CPMEM_WORD0_DATA3_N_INT__CAE      0x1F00000C,0x10000000
3723 #define CPMEM_WORD0_DATA3_N_INT__CAP      0x1F00000C,0x08000000
3724 #define CPMEM_WORD0_DATA3_N_INT__THE      0x1F00000C,0x04000000
3725 #define CPMEM_WORD0_DATA3_N_INT__VF       0x1F00000C,0x02000000
3726 #define CPMEM_WORD0_DATA3_N_INT__HF       0x1F00000C,0x01000000
3727 #define CPMEM_WORD0_DATA3_N_INT__ROT      0x1F00000C,0x00800000
3728 #define CPMEM_WORD0_DATA3_N_INT__BM       0x1F00000C,0x00600000
3729 #define CPMEM_WORD0_DATA3_N_INT__BNDM     0x1F00000C,0x001C0000
3730 #define CPMEM_WORD0_DATA3_N_INT__SO       0x1F00000C,0x00020000
3731 #define CPMEM_WORD0_DATA3_N_INT__RESERVED 0x1F00000C,0x0001FFFF
3732
3733 #define CPMEM_WORD0_DATA4_N_INT__ADDR     0x1F000010
3734 #define CPMEM_WORD0_DATA4_N_INT__EMPTY    0x1F000010,0x00000000
3735 #define CPMEM_WORD0_DATA4_N_INT__FULL     0x1F000010,0xffffffff
3736 #define CPMEM_WORD0_DATA4_N_INT__RESERVED 0x1F000010,0xFFC00000
3737 #define CPMEM_WORD0_DATA4_N_INT__FH       0x1F000010,0x003FFC00
3738 #define CPMEM_WORD0_DATA4_N_INT__FW_HIGH  0x1F000010,0x000003FF
3739
3740 #define CPMEM_WORD1_DATA0_INT__ADDR     0x1F000020
3741 #define CPMEM_WORD1_DATA0_INT__EMPTY    0x1F000020,0x00000000
3742 #define CPMEM_WORD1_DATA0_INT__FULL     0x1F000020,0xffffffff
3743 #define CPMEM_WORD1_DATA0_INT__EBA1_LOW 0x1F000020,0xE0000000
3744 #define CPMEM_WORD1_DATA0_INT__EBA0     0x1F000020,0x1FFFFFFF
3745
3746 #define CPMEM_WORD1_DATA1_INT__ADDR      0x1F000024
3747 #define CPMEM_WORD1_DATA1_INT__EMPTY     0x1F000024,0x00000000
3748 #define CPMEM_WORD1_DATA1_INT__FULL      0x1F000024,0xffffffff
3749 #define CPMEM_WORD1_DATA1_INT__ILO_LOW   0x1F000024,0xFC000000
3750 #define CPMEM_WORD1_DATA1_INT__EBA1_HIGH 0x1F000024,0x03FFFFFF
3751
3752 #define CPMEM_WORD1_DATA2_INT__ADDR     0x1F000028
3753 #define CPMEM_WORD1_DATA2_INT__EMPTY    0x1F000028,0x00000000
3754 #define CPMEM_WORD1_DATA2_INT__FULL     0x1F000028,0xffffffff
3755 #define CPMEM_WORD1_DATA2_INT__TH_LOW   0x1F000028,0x80000000
3756 #define CPMEM_WORD1_DATA2_INT__ID       0x1F000028,0x60000000
3757 #define CPMEM_WORD1_DATA2_INT__ALBM     0x1F000028,0x1C000000
3758 #define CPMEM_WORD1_DATA2_INT__ALU      0x1F000028,0x02000000
3759 #define CPMEM_WORD1_DATA2_INT__PFS      0x1F000028,0x01E00000
3760 #define CPMEM_WORD1_DATA2_INT__NPB      0x1F000028,0x001FC000
3761 #define CPMEM_WORD1_DATA2_INT__ILO_HIGH 0x1F000028,0x00003FFF
3762
3763 #define CPMEM_WORD1_DATA3_INT__ADDR    0x1F00002C
3764 #define CPMEM_WORD1_DATA3_INT__EMPTY   0x1F00002C,0x00000000
3765 #define CPMEM_WORD1_DATA3_INT__FULL    0x1F00002C,0xffffffff
3766 #define CPMEM_WORD1_DATA3_INT__WID3    0x1F00002C,0xE0000000
3767 #define CPMEM_WORD1_DATA3_INT__WID2    0x1F00002C,0x1C000000
3768 #define CPMEM_WORD1_DATA3_INT__WID1    0x1F00002C,0x03800000
3769 #define CPMEM_WORD1_DATA3_INT__WID0    0x1F00002C,0x00700000
3770 #define CPMEM_WORD1_DATA3_INT__SL      0x1F00002C,0x000FFFC0
3771 #define CPMEM_WORD1_DATA3_INT__TH_HIGH 0x1F00002C,0x0000003F
3772
3773 #define CPMEM_WORD1_DATA4_INT__ADDR     0x1F000030
3774 #define CPMEM_WORD1_DATA4_INT__EMPTY    0x1F000030,0x00000000
3775 #define CPMEM_WORD1_DATA4_INT__FULL     0x1F000030,0xffffffff
3776 #define CPMEM_WORD1_DATA4_INT__RESERVED 0x1F000030,0xFFF00000
3777 #define CPMEM_WORD1_DATA4_INT__OFS3     0x1F000030,0x000F8000
3778 #define CPMEM_WORD1_DATA4_INT__OFS2     0x1F000030,0x00007C00
3779 #define CPMEM_WORD1_DATA4_INT__OFS1     0x1F000030,0x000003E0
3780 #define CPMEM_WORD1_DATA4_INT__OFS0     0x1F000030,0x0000001F
3781
3782 #define CPMEM_WORD1_DATA0_N_INT__ADDR     0x1F000020
3783 #define CPMEM_WORD1_DATA0_N_INT__EMPTY    0x1F000020,0x00000000
3784 #define CPMEM_WORD1_DATA0_N_INT__FULL     0x1F000020,0xffffffff
3785 #define CPMEM_WORD1_DATA0_N_INT__EBA1_LOW 0x1F000020,0xE0000000
3786 #define CPMEM_WORD1_DATA0_N_INT__EBA0     0x1F000020,0x1FFFFFFF
3787
3788 #define CPMEM_WORD1_DATA1_N_INT__ADDR      0x1F000024
3789 #define CPMEM_WORD1_DATA1_N_INT__EMPTY     0x1F000024,0x00000000
3790 #define CPMEM_WORD1_DATA1_N_INT__FULL      0x1F000024,0xffffffff
3791 #define CPMEM_WORD1_DATA1_N_INT__ILO_LOW   0x1F000024,0xFC000000
3792 #define CPMEM_WORD1_DATA1_N_INT__EBA1_HIGH 0x1F000024,0x03FFFFFF
3793
3794 #define CPMEM_WORD1_DATA2_N_INT__ADDR     0x1F000028
3795 #define CPMEM_WORD1_DATA2_N_INT__EMPTY    0x1F000028,0x00000000
3796 #define CPMEM_WORD1_DATA2_N_INT__FULL     0x1F000028,0xffffffff
3797 #define CPMEM_WORD1_DATA2_N_INT__TH_LOW   0x1F000028,0x80000000
3798 #define CPMEM_WORD1_DATA2_N_INT__ID       0x1F000028,0x60000000
3799 #define CPMEM_WORD1_DATA2_N_INT__ALBM     0x1F000028,0x1C000000
3800 #define CPMEM_WORD1_DATA2_N_INT__ALU      0x1F000028,0x02000000
3801 #define CPMEM_WORD1_DATA2_N_INT__PFS      0x1F000028,0x01E00000
3802 #define CPMEM_WORD1_DATA2_N_INT__NPB      0x1F000028,0x001FC000
3803 #define CPMEM_WORD1_DATA2_N_INT__ILO_HIGH 0x1F000028,0x00003FFF
3804
3805 #define CPMEM_WORD1_DATA3_N_INT__ADDR     0x1F00002C
3806 #define CPMEM_WORD1_DATA3_N_INT__EMPTY    0x1F00002C,0x00000000
3807 #define CPMEM_WORD1_DATA3_N_INT__FULL     0x1F00002C,0xffffffff
3808 #define CPMEM_WORD1_DATA3_N_INT__SLY      0x1F00002C,0x000FFFC0
3809 #define CPMEM_WORD1_DATA3_N_INT__WID3     0x1F00002C,0xE0000000
3810 #define CPMEM_WORD1_DATA3_N_INT__TH_HIGH  0x1F00002C,0x0000003F
3811
3812 #define CPMEM_WORD1_DATA4_N_INT__ADDR      0x1F000030
3813 #define CPMEM_WORD1_DATA4_N_INT__EMPTY     0x1F000030,0x00000000
3814 #define CPMEM_WORD1_DATA4_N_INT__FULL      0x1F000030,0xffffffff
3815 #define CPMEM_WORD1_DATA4_N_INT__RESERVED  0x1F000030,0xFFFFC000
3816 #define CPMEM_WORD1_DATA4_N_INT__SLUV      0x1F000030,0x00003FFF
3817
3818 #define IC_INTERNAL_MEM_FW 0x400
3819 #define TASK1_TMP_COEF IC_INTERNAL_MEM_FW
3820 #define TASK1_CSC1_W0    (TASK1_TMP_COEF+1)
3821 #define TASK1_CSC1_W1    (TASK1_CSC1_W0+1)
3822 #define TASK1_CSC1_W2    (TASK1_CSC1_W1+1 )
3823
3824 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR   (0x1F060000 + (TASK1_CSC1_W0 << 3))
3825 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__EMPTY  IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0x00000000
3826 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__FULL   IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0xffffffff
3827 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__A0_LOW IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0xF8000000
3828 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__C00    IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0x07FC0000
3829 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__C11    IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0x0003FE00
3830 #define IPU_IC_TPMEM_ENC_CSC1_WORD0__C22    IPU_IC_TPMEM_ENC_CSC1_WORD0__ADDR,0x000001FF
3831
3832 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR     0x1F060000 + (TASK1_CSC1_W0 << 3) + 4
3833 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__EMPTY    IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR,0x00000000
3834 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__FULL     IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR,0xffffffff
3835 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__SAT_MODE IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR,0x00000400
3836 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__SCALE    IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR,0x00000300
3837 #define IPU_IC_TPMEM_ENC_CSC1_WORD1__A0_HIGH  IPU_IC_TPMEM_ENC_CSC1_WORD1__ADDR,0x000000FF
3838
3839 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR   0x1F060000 + (TASK1_CSC1_W1 << 3)
3840 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__EMPTY  IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0x00000000
3841 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__FULL   IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0xffffffff
3842 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__A1_LOW IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0xF8000000
3843 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__C01    IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0x07FC0000
3844 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__C10    IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0x0003FE00
3845 #define IPU_IC_TPMEM_ENC_CSC1_WORD2__C20    IPU_IC_TPMEM_ENC_CSC1_WORD2__ADDR,0x000001FF
3846
3847 #define IPU_IC_TPMEM_ENC_CSC1_WORD3__ADDR    0x1F060000 + (TASK1_CSC1_W1 << 3) + 4
3848 #define IPU_IC_TPMEM_ENC_CSC1_WORD3__EMPTY   IPU_IC_TPMEM_ENC_CSC1_WORD3__ADDR,0x00000000
3849 #define IPU_IC_TPMEM_ENC_CSC1_WORD3__FULL    IPU_IC_TPMEM_ENC_CSC1_WORD3__ADDR,0xffffffff
3850 #define IPU_IC_TPMEM_ENC_CSC1_WORD3__A1_HIGH IPU_IC_TPMEM_ENC_CSC1_WORD3__ADDR,0x000000FF
3851
3852 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR   0x1F060000 + (TASK1_CSC1_W2 << 3)
3853 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__EMPTY  IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0x00000000
3854 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__FULL   IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0xffffffff
3855 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__A2_LOW IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0xF8000000
3856 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__C02    IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0x07FC0000
3857 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__C12    IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0x0003FE00
3858 #define IPU_IC_TPMEM_ENC_CSC1_WORD4__C21    IPU_IC_TPMEM_ENC_CSC1_WORD4__ADDR,0x000001FF
3859
3860 #define IPU_IC_TPMEM_ENC_CSC1_WORD5__ADDR    0x1F060000 + (TASK1_CSC1_W2 << 3) + 4
3861 #define IPU_IC_TPMEM_ENC_CSC1_WORD5__EMPTY   IPU_IC_TPMEM_ENC_CSC1_WORD5__ADDR,0x00000000
3862 #define IPU_IC_TPMEM_ENC_CSC1_WORD5__FULL    IPU_IC_TPMEM_ENC_CSC1_WORD5__ADDR,0xffffffff
3863 #define IPU_IC_TPMEM_ENC_CSC1_WORD5__A2_HIGH IPU_IC_TPMEM_ENC_CSC1_WORD5__ADDR,0x000000FF
3864
3865 #define TASK2_TMP_COEF   (TASK1_CSC1_W2+IC_INTERNAL_MEM_FW+1)
3866 #define TASK2_CSC1_W0    (TASK2_TMP_COEF+1)
3867 #define TASK2_CSC1_W1    (TASK2_CSC1_W0+1)
3868 #define TASK2_CSC1_W2    (TASK2_CSC1_W1+1)
3869 #define TASK2_CSC2_W0    (TASK2_CSC1_W2+1)
3870 #define TASK2_CSC2_W1    (TASK2_CSC2_W0+1)
3871 #define TASK2_CSC2_W2    (TASK2_CSC2_W1+1)
3872
3873 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR   (0x1F060000 + (TASK2_CSC1_W0 << 3))
3874 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__EMPTY  IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0x00000000
3875 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__FULL   IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0xffffffff
3876 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__A0_LOW IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0xF8000000
3877 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__C00    IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0x07FC0000
3878 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__C11    IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0x0003FE00
3879 #define IPU_IC_TPMEM_VIEW_CSC1_WORD0__C22    IPU_IC_TPMEM_VIEW_CSC1_WORD0__ADDR,0x000001FF
3880
3881 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR     0x1F060000 + (TASK2_CSC1_W0 << 3) + 4
3882 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__EMPTY    IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR,0x00000000
3883 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__FULL     IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR,0xffffffff
3884 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__SAT_MODE IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR,0x00000400
3885 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__SCALE    IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR,0x00000300
3886 #define IPU_IC_TPMEM_VIEW_CSC1_WORD1__A0_HIGH  IPU_IC_TPMEM_VIEW_CSC1_WORD1__ADDR,0x000000FF
3887
3888 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR   0x1F060000 + (TASK2_CSC1_W1 << 3)
3889 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__EMPTY  IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0x00000000
3890 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__FULL   IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0xffffffff
3891 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__A1_LOW IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0xF8000000
3892 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__C01    IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0x07FC0000
3893 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__C10    IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0x0003FE00
3894 #define IPU_IC_TPMEM_VIEW_CSC1_WORD2__C20    IPU_IC_TPMEM_VIEW_CSC1_WORD2__ADDR,0x000001FF
3895
3896 #define IPU_IC_TPMEM_VIEW_CSC1_WORD3__ADDR    0x1F060000 + (TASK2_CSC1_W1 << 3) + 4
3897 #define IPU_IC_TPMEM_VIEW_CSC1_WORD3__EMPTY   IPU_IC_TPMEM_VIEW_CSC1_WORD3__ADDR,0x00000000
3898 #define IPU_IC_TPMEM_VIEW_CSC1_WORD3__FULL    IPU_IC_TPMEM_VIEW_CSC1_WORD3__ADDR,0xffffffff
3899 #define IPU_IC_TPMEM_VIEW_CSC1_WORD3__A1_HIGH IPU_IC_TPMEM_VIEW_CSC1_WORD3__ADDR,0x000000FF
3900
3901 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR   0x1F060000 + (TASK2_CSC1_W2 << 3)
3902 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__EMPTY  IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0x00000000
3903 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__FULL   IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0xffffffff
3904 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__A2_LOW IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0xF8000000
3905 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__C02    IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0x07FC0000
3906 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__C12    IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0x0003FE00
3907 #define IPU_IC_TPMEM_VIEW_CSC1_WORD4__C21    IPU_IC_TPMEM_VIEW_CSC1_WORD4__ADDR,0x000001FF
3908
3909 #define IPU_IC_TPMEM_VIEW_CSC1_WORD5__ADDR    0x1F060000 + (TASK2_CSC1_W2 << 3) + 4
3910 #define IPU_IC_TPMEM_VIEW_CSC1_WORD5__EMPTY   IPU_IC_TPMEM_VIEW_CSC1_WORD5__ADDR,0x00000000
3911 #define IPU_IC_TPMEM_VIEW_CSC1_WORD5__FULL    IPU_IC_TPMEM_VIEW_CSC1_WORD5__ADDR,0xffffffff
3912 #define IPU_IC_TPMEM_VIEW_CSC1_WORD5__A2_HIGH IPU_IC_TPMEM_VIEW_CSC1_WORD5__ADDR,0x000000FF
3913
3914 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR   0x1F060000 + (TASK2_CSC2_W0 << 3)
3915 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__EMPTY  IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0x00000000
3916 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__FULL   IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0xffffffff
3917 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__A0_LOW IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0xF8000000
3918 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__C00    IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0x07FC0000
3919 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__C11    IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0x0003FE00
3920 #define IPU_IC_TPMEM_VIEW_CSC2_WORD0__C22    IPU_IC_TPMEM_VIEW_CSC2_WORD0__ADDR,0x000001FF
3921
3922 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR     0x1F060000 + (TASK2_CSC2_W0 << 3) + 4
3923 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__EMPTY    IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR,0x00000000
3924 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__FULL     IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR,0xffffffff
3925 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__SAT_MODE IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR,0x00000400
3926 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__SCALE    IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR,0x00000300
3927 #define IPU_IC_TPMEM_VIEW_CSC2_WORD1__A0_HIGH  IPU_IC_TPMEM_VIEW_CSC2_WORD1__ADDR,0x000000FF
3928
3929 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR   0x1F060000 + (TASK2_CSC2_W1 << 3)
3930 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__EMPTY  IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0x00000000
3931 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__FULL   IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0xffffffff
3932 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__A1_LOW IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0xF8000000
3933 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__C01    IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0x07FC0000
3934 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__C10    IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0x0003FE00
3935 #define IPU_IC_TPMEM_VIEW_CSC2_WORD2__C20    IPU_IC_TPMEM_VIEW_CSC2_WORD2__ADDR,0x000001FF
3936
3937 #define IPU_IC_TPMEM_VIEW_CSC2_WORD3__ADDR    0x1F060000 + (TASK2_CSC2_W1 << 3) + 4
3938 #define IPU_IC_TPMEM_VIEW_CSC2_WORD3__EMPTY   IPU_IC_TPMEM_VIEW_CSC2_WORD3__ADDR,0x00000000
3939 #define IPU_IC_TPMEM_VIEW_CSC2_WORD3__FULL    IPU_IC_TPMEM_VIEW_CSC2_WORD3__ADDR,0xffffffff
3940 #define IPU_IC_TPMEM_VIEW_CSC2_WORD3__A1_HIGH IPU_IC_TPMEM_VIEW_CSC2_WORD3__ADDR,0x000000FF
3941
3942 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR   0x1F060000 + (TASK2_CSC2_W2 << 3)
3943 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__EMPTY  IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0x00000000
3944 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__FULL   IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0xffffffff
3945 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__A2_LOW IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0xF8000000
3946 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__C02    IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0x07FC0000
3947 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__C12    IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0x0003FE00
3948 #define IPU_IC_TPMEM_VIEW_CSC2_WORD4__C21    IPU_IC_TPMEM_VIEW_CSC2_WORD4__ADDR,0x000001FF
3949
3950 #define IPU_IC_TPMEM_VIEW_CSC2_WORD5__ADDR    0x1F060000 + (TASK2_CSC2_W2 << 3) + 4
3951 #define IPU_IC_TPMEM_VIEW_CSC2_WORD5__EMPTY   IPU_IC_TPMEM_VIEW_CSC2_WORD5__ADDR,0x00000000
3952 #define IPU_IC_TPMEM_VIEW_CSC2_WORD5__FULL    IPU_IC_TPMEM_VIEW_CSC2_WORD5__ADDR,0xffffffff
3953 #define IPU_IC_TPMEM_VIEW_CSC2_WORD5__A2_HIGH IPU_IC_TPMEM_VIEW_CSC2_WORD5__ADDR,0x000000FF
3954
3955 #define TASK3_TMP_COEF   (TASK2_CSC2_W2+IC_INTERNAL_MEM_FW+1)
3956 #define TASK3_CSC1_W0    (TASK3_TMP_COEF+1)
3957 #define TASK3_CSC1_W1    (TASK3_CSC1_W0+1)
3958 #define TASK3_CSC1_W2    (TASK3_CSC1_W1+1)
3959 #define TASK3_CSC2_W0    (TASK3_CSC1_W2+1)
3960 #define TASK3_CSC2_W1    (TASK3_CSC2_W0+1)
3961 #define TASK3_CSC2_W2    (TASK3_CSC2_W1+1)
3962
3963 #define IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR   (0x1F060000 + (TASK3_CSC1_W0 << 3))
3964 #define IPU_IC_TPMEM_POST_CSC1_WORD0__EMPTY  IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0x00000000
3965 #define IPU_IC_TPMEM_POST_CSC1_WORD0__FULL   IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0xffffffff
3966 #define IPU_IC_TPMEM_POST_CSC1_WORD0__A0_LOW IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0xF8000000
3967 #define IPU_IC_TPMEM_POST_CSC1_WORD0__C00    IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0x07FC0000
3968 #define IPU_IC_TPMEM_POST_CSC1_WORD0__C11    IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0x0003FE00
3969 #define IPU_IC_TPMEM_POST_CSC1_WORD0__C22    IPU_IC_TPMEM_POST_CSC1_WORD0__ADDR,0x000001FF
3970
3971 #define IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR     0x1F060000 + (TASK3_CSC1_W0 << 3) + 4
3972 #define IPU_IC_TPMEM_POST_CSC1_WORD1__EMPTY    IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR,0x00000000
3973 #define IPU_IC_TPMEM_POST_CSC1_WORD1__FULL     IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR,0xffffffff
3974 #define IPU_IC_TPMEM_POST_CSC1_WORD1__SAT_MODE IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR,0x00000400
3975 #define IPU_IC_TPMEM_POST_CSC1_WORD1__SCALE    IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR,0x00000300
3976 #define IPU_IC_TPMEM_POST_CSC1_WORD1__A0_HIGH  IPU_IC_TPMEM_POST_CSC1_WORD1__ADDR,0x000000FF
3977
3978 #define IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR   0x1F060000 + (TASK3_CSC1_W1 << 3)
3979 #define IPU_IC_TPMEM_POST_CSC1_WORD2__EMPTY  IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0x00000000
3980 #define IPU_IC_TPMEM_POST_CSC1_WORD2__FULL   IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0xffffffff
3981 #define IPU_IC_TPMEM_POST_CSC1_WORD2__A1_LOW IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0xF8000000
3982 #define IPU_IC_TPMEM_POST_CSC1_WORD2__C01    IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0x07FC0000
3983 #define IPU_IC_TPMEM_POST_CSC1_WORD2__C10    IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0x0003FE00
3984 #define IPU_IC_TPMEM_POST_CSC1_WORD2__C20    IPU_IC_TPMEM_POST_CSC1_WORD2__ADDR,0x000001FF
3985
3986 #define IPU_IC_TPMEM_POST_CSC1_WORD3__ADDR    0x1F060000 + (TASK3_CSC1_W1 << 3) + 4
3987 #define IPU_IC_TPMEM_POST_CSC1_WORD3__EMPTY   IPU_IC_TPMEM_POST_CSC1_WORD3__ADDR,0x00000000
3988 #define IPU_IC_TPMEM_POST_CSC1_WORD3__FULL    IPU_IC_TPMEM_POST_CSC1_WORD3__ADDR,0xffffffff
3989 #define IPU_IC_TPMEM_POST_CSC1_WORD3__A1_HIGH IPU_IC_TPMEM_POST_CSC1_WORD3__ADDR,0x000000FF
3990
3991 #define IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR   0x1F060000 + (TASK3_CSC1_W2 << 3)
3992 #define IPU_IC_TPMEM_POST_CSC1_WORD4__EMPTY  IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0x00000000
3993 #define IPU_IC_TPMEM_POST_CSC1_WORD4__FULL   IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0xffffffff
3994 #define IPU_IC_TPMEM_POST_CSC1_WORD4__A2_LOW IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0xF8000000
3995 #define IPU_IC_TPMEM_POST_CSC1_WORD4__C02    IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0x07FC0000
3996 #define IPU_IC_TPMEM_POST_CSC1_WORD4__C12    IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0x0003FE00
3997 #define IPU_IC_TPMEM_POST_CSC1_WORD4__C21    IPU_IC_TPMEM_POST_CSC1_WORD4__ADDR,0x000001FF
3998
3999 #define IPU_IC_TPMEM_POST_CSC1_WORD5__ADDR    0x1F060000 + (TASK3_CSC1_W2 << 3) + 4
4000 #define IPU_IC_TPMEM_POST_CSC1_WORD5__EMPTY   IPU_IC_TPMEM_POST_CSC1_WORD5__ADDR,0x00000000
4001 #define IPU_IC_TPMEM_POST_CSC1_WORD5__FULL    IPU_IC_TPMEM_POST_CSC1_WORD5__ADDR,0xffffffff
4002 #define IPU_IC_TPMEM_POST_CSC1_WORD5__A2_HIGH IPU_IC_TPMEM_POST_CSC1_WORD5__ADDR,0x000000FF
4003
4004 #define IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR   0x1F060000 + (TASK3_CSC2_W0 << 3)
4005 #define IPU_IC_TPMEM_POST_CSC2_WORD0__EMPTY  IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0x00000000
4006 #define IPU_IC_TPMEM_POST_CSC2_WORD0__FULL   IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0xffffffff
4007 #define IPU_IC_TPMEM_POST_CSC2_WORD0__A0_LOW IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0xF8000000
4008 #define IPU_IC_TPMEM_POST_CSC2_WORD0__C00    IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0x07FC0000
4009 #define IPU_IC_TPMEM_POST_CSC2_WORD0__C11    IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0x0003FE00
4010 #define IPU_IC_TPMEM_POST_CSC2_WORD0__C22    IPU_IC_TPMEM_POST_CSC2_WORD0__ADDR,0x000001FF
4011
4012 #define IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR     0x1F060000 + (TASK3_CSC2_W0 << 3) + 4
4013 #define IPU_IC_TPMEM_POST_CSC2_WORD1__EMPTY    IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR,0x00000000
4014 #define IPU_IC_TPMEM_POST_CSC2_WORD1__FULL     IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR,0xffffffff
4015 #define IPU_IC_TPMEM_POST_CSC2_WORD1__SAT_MODE IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR,0x00000400
4016 #define IPU_IC_TPMEM_POST_CSC2_WORD1__SCALE    IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR,0x00000300
4017 #define IPU_IC_TPMEM_POST_CSC2_WORD1__A0_HIGH  IPU_IC_TPMEM_POST_CSC2_WORD1__ADDR,0x000000FF
4018
4019 #define IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR   0x1F060000 + (TASK3_CSC2_W1 << 3)
4020 #define IPU_IC_TPMEM_POST_CSC2_WORD2__EMPTY  IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0x00000000
4021 #define IPU_IC_TPMEM_POST_CSC2_WORD2__FULL   IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0xffffffff
4022 #define IPU_IC_TPMEM_POST_CSC2_WORD2__A1_LOW IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0xF8000000
4023 #define IPU_IC_TPMEM_POST_CSC2_WORD2__C01    IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0x07FC0000
4024 #define IPU_IC_TPMEM_POST_CSC2_WORD2__C10    IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0x0003FE00
4025 #define IPU_IC_TPMEM_POST_CSC2_WORD2__C20    IPU_IC_TPMEM_POST_CSC2_WORD2__ADDR,0x000001FF
4026
4027 #define IPU_IC_TPMEM_POST_CSC2_WORD3__ADDR    0x1F060000 + (TASK3_CSC2_W1 << 3) + 4
4028 #define IPU_IC_TPMEM_POST_CSC2_WORD3__EMPTY   IPU_IC_TPMEM_POST_CSC2_WORD3__ADDR,0x00000000
4029 #define IPU_IC_TPMEM_POST_CSC2_WORD3__FULL    IPU_IC_TPMEM_POST_CSC2_WORD3__ADDR,0xffffffff
4030 #define IPU_IC_TPMEM_POST_CSC2_WORD3__A1_HIGH IPU_IC_TPMEM_POST_CSC2_WORD3__ADDR,0x000000FF
4031
4032 #define IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR   0x1F060000 + (TASK3_CSC2_W2 << 3)
4033 #define IPU_IC_TPMEM_POST_CSC2_WORD4__EMPTY  IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0x00000000
4034 #define IPU_IC_TPMEM_POST_CSC2_WORD4__FULL   IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0xffffffff
4035 #define IPU_IC_TPMEM_POST_CSC2_WORD4__A2_LOW IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0xF8000000
4036 #define IPU_IC_TPMEM_POST_CSC2_WORD4__C02    IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0x07FC0000
4037 #define IPU_IC_TPMEM_POST_CSC2_WORD4__C12    IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0x0003FE00
4038 #define IPU_IC_TPMEM_POST_CSC2_WORD4__C21    IPU_IC_TPMEM_POST_CSC2_WORD4__ADDR,0x000001FF
4039
4040 #define IPU_IC_TPMEM_POST_CSC2_WORD5__ADDR    0x1F060000 + (TASK3_CSC2_W2 << 3) + 4
4041 #define IPU_IC_TPMEM_POST_CSC2_WORD5__EMPTY   IPU_IC_TPMEM_POST_CSC2_WORD5__ADDR,0x00000000
4042 #define IPU_IC_TPMEM_POST_CSC2_WORD5__FULL    IPU_IC_TPMEM_POST_CSC2_WORD5__ADDR,0xffffffff
4043 #define IPU_IC_TPMEM_POST_CSC2_WORD5__A2_HIGH IPU_IC_TPMEM_POST_CSC2_WORD5__ADDR,0x000000FF
4044
4045 #define SRM_DP_COM_CONF_SYNC__ADDR                     0x1F040000
4046 #define SRM_DP_COM_CONF_SYNC__EMPTY                    0x1F040000,0x00000000
4047 #define SRM_DP_COM_CONF_SYNC__FULL                     0x1F040000,0xffffffff
4048 #define SRM_DP_COM_CONF_SYNC__DP_GAMMA_YUV_EN_SYNC     0x1F040000,0x00002000
4049 #define SRM_DP_COM_CONF_SYNC__DP_GAMMA_EN_SYNC         0x1F040000,0x00001000
4050 #define SRM_DP_COM_CONF_SYNC__DP_CSC_YUV_SAT_MODE_SYNC 0x1F040000,0x00000800
4051 #define SRM_DP_COM_CONF_SYNC__DP_CSC_GAMUT_SAT_EN_SYNC 0x1F040000,0x00000400
4052 #define SRM_DP_COM_CONF_SYNC__DP_CSC_DEF_SYNC          0x1F040000,0x00000300
4053 #define SRM_DP_COM_CONF_SYNC__DP_COC_SYNC              0x1F040000,0x00000070
4054 #define SRM_DP_COM_CONF_SYNC__DP_GWCKE_SYNC            0x1F040000,0x00000008
4055 #define SRM_DP_COM_CONF_SYNC__DP_GWAM_SYNC             0x1F040000,0x00000004
4056 #define SRM_DP_COM_CONF_SYNC__DP_GWSEL_SYNC            0x1F040000,0x00000002
4057 #define SRM_DP_COM_CONF_SYNC__DP_FG_EN_SYNC            0x1F040000,0x00000001
4058
4059 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__ADDR          0x1F040004
4060 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__EMPTY         0x1F040004,0x00000000
4061 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__FULL          0x1F040004,0xffffffff
4062 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__DP_GWAV_SYNC  0x1F040004,0xFF000000
4063 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKR_SYNC 0x1F040004,0x00FF0000
4064 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKG_SYNC 0x1F040004,0x0000FF00
4065 #define SRM_DP_GRAPH_WIND_CTRL_SYNC__DP_GWCKB_SYNC 0x1F040004,0x000000FF
4066
4067 #define SRM_DP_FG_POS_SYNC__ADDR         0x1F040008
4068 #define SRM_DP_FG_POS_SYNC__EMPTY        0x1F040008,0x00000000
4069 #define SRM_DP_FG_POS_SYNC__FULL         0x1F040008,0xffffffff
4070 #define SRM_DP_FG_POS_SYNC__DP_FGXP_SYNC 0x1F040008,0x07FF0000
4071 #define SRM_DP_FG_POS_SYNC__DP_FGYP_SYNC 0x1F040008,0x000007FF
4072
4073 #define SRM_DP_CUR_POS_SYNC__ADDR        0x1F04000C
4074 #define SRM_DP_CUR_POS_SYNC__EMPTY       0x1F04000C,0x00000000
4075 #define SRM_DP_CUR_POS_SYNC__FULL        0x1F04000C,0xffffffff
4076 #define SRM_DP_CUR_POS_SYNC__DP_CXW_SYNC 0x1F04000C,0xF8000000
4077 #define SRM_DP_CUR_POS_SYNC__DP_CXP_SYNC 0x1F04000C,0x07FF0000
4078 #define SRM_DP_CUR_POS_SYNC__DP_CYH_SYNC 0x1F04000C,0x0000F800
4079 #define SRM_DP_CUR_POS_SYNC__DP_CYP_SYNC 0x1F04000C,0x000007FF
4080
4081 #define SRM_DP_CUR_MAP_SYNC__ADDR              0x1F040010
4082 #define SRM_DP_CUR_MAP_SYNC__EMPTY             0x1F040010,0x00000000
4083 #define SRM_DP_CUR_MAP_SYNC__FULL              0x1F040010,0xffffffff
4084 #define SRM_DP_CUR_MAP_SYNC__DP_CUR_COL_R_SYNC 0x1F040010,0x00FF0000
4085 #define SRM_DP_CUR_MAP_SYNC__DP_CUR_COL_G_SYNC 0x1F040010,0x0000FF00
4086 #define SRM_DP_CUR_MAP_SYNC__DP_CUR_COL_B_SYNC 0x1F040010,0x000000FF
4087
4088 #define SRM_DP_GAMMA_C_SYNC_0__ADDR              0x1F040014
4089 #define SRM_DP_GAMMA_C_SYNC_0__EMPTY             0x1F040014,0x00000000
4090 #define SRM_DP_GAMMA_C_SYNC_0__FULL              0x1F040014,0xffffffff
4091 #define SRM_DP_GAMMA_C_SYNC_0__DP_GAMMA_C_SYNC_1 0x1F040014,0x01FF0000
4092 #define SRM_DP_GAMMA_C_SYNC_0__DP_GAMMA_C_SYNC_0 0x1F040014,0x000001FF
4093
4094 #define SRM_DP_GAMMA_C_SYNC_1__ADDR              0x1F040018
4095 #define SRM_DP_GAMMA_C_SYNC_1__EMPTY             0x1F040018,0x00000000
4096 #define SRM_DP_GAMMA_C_SYNC_1__FULL              0x1F040018,0xffffffff
4097 #define SRM_DP_GAMMA_C_SYNC_1__DP_GAMMA_C_SYNC_3 0x1F040018,0x01FF0000
4098 #define SRM_DP_GAMMA_C_SYNC_1__DP_GAMMA_C_SYNC_2 0x1F040018,0x000001FF
4099
4100 #define SRM_DP_GAMMA_C_SYNC_2__ADDR              0x1F04001C
4101 #define SRM_DP_GAMMA_C_SYNC_2__EMPTY             0x1F04001C,0x00000000
4102 #define SRM_DP_GAMMA_C_SYNC_2__FULL              0x1F04001C,0xffffffff
4103 #define SRM_DP_GAMMA_C_SYNC_2__DP_GAMMA_C_SYNC_5 0x1F04001C,0x01FF0000
4104 #define SRM_DP_GAMMA_C_SYNC_2__DP_GAMMA_C_SYNC_4 0x1F04001C,0x000001FF
4105
4106 #define SRM_DP_GAMMA_C_SYNC_3__ADDR              0x1F040020
4107 #define SRM_DP_GAMMA_C_SYNC_3__EMPTY             0x1F040020,0x00000000
4108 #define SRM_DP_GAMMA_C_SYNC_3__FULL              0x1F040020,0xffffffff
4109 #define SRM_DP_GAMMA_C_SYNC_3__DP_GAMMA_C_SYNC_7 0x1F040020,0x01FF0000
4110 #define SRM_DP_GAMMA_C_SYNC_3__DP_GAMMA_C_SYNC_6 0x1F040020,0x000001FF
4111
4112 #define SRM_DP_GAMMA_C_SYNC_4__ADDR              0x1F040024
4113 #define SRM_DP_GAMMA_C_SYNC_4__EMPTY             0x1F040024,0x00000000
4114 #define SRM_DP_GAMMA_C_SYNC_4__FULL              0x1F040024,0xffffffff
4115 #define SRM_DP_GAMMA_C_SYNC_4__DP_GAMMA_C_SYNC_9 0x1F040024,0x01FF0000
4116 #define SRM_DP_GAMMA_C_SYNC_4__DP_GAMMA_C_SYNC_8 0x1F040024,0x000001FF
4117
4118 #define SRM_DP_GAMMA_C_SYNC_5__ADDR               0x1F040028
4119 #define SRM_DP_GAMMA_C_SYNC_5__EMPTY              0x1F040028,0x00000000
4120 #define SRM_DP_GAMMA_C_SYNC_5__FULL               0x1F040028,0xffffffff
4121 #define SRM_DP_GAMMA_C_SYNC_5__DP_GAMMA_C_SYNC_11 0x1F040028,0x01FF0000
4122 #define SRM_DP_GAMMA_C_SYNC_5__DP_GAMMA_C_SYNC_10 0x1F040028,0x000001FF
4123
4124 #define SRM_DP_GAMMA_C_SYNC_6__ADDR               0x1F04002C
4125 #define SRM_DP_GAMMA_C_SYNC_6__EMPTY              0x1F04002C,0x00000000
4126 #define SRM_DP_GAMMA_C_SYNC_6__FULL               0x1F04002C,0xffffffff
4127 #define SRM_DP_GAMMA_C_SYNC_6__DP_GAMMA_C_SYNC_13 0x1F04002C,0x01FF0000
4128 #define SRM_DP_GAMMA_C_SYNC_6__DP_GAMMA_C_SYNC_12 0x1F04002C,0x000001FF
4129
4130 #define SRM_DP_GAMMA_C_SYNC_7__ADDR               0x1F040030
4131 #define SRM_DP_GAMMA_C_SYNC_7__EMPTY              0x1F040030,0x00000000
4132 #define SRM_DP_GAMMA_C_SYNC_7__FULL               0x1F040030,0xffffffff
4133 #define SRM_DP_GAMMA_C_SYNC_7__DP_GAMMA_C_SYNC_15 0x1F040030,0x01FF0000
4134 #define SRM_DP_GAMMA_C_SYNC_7__DP_GAMMA_C_SYNC_14 0x1F040030,0x000001FF
4135
4136 #define SRM_DP_GAMMA_S_SYNC_0__ADDR              0x1F040034
4137 #define SRM_DP_GAMMA_S_SYNC_0__EMPTY             0x1F040034,0x00000000
4138 #define SRM_DP_GAMMA_S_SYNC_0__FULL              0x1F040034,0xffffffff
4139 #define SRM_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_3 0x1F040034,0xFF000000
4140 #define SRM_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_2 0x1F040034,0x00FF0000
4141 #define SRM_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_1 0x1F040034,0x0000FF00
4142 #define SRM_DP_GAMMA_S_SYNC_0__DP_GAMMA_S_SYNC_0 0x1F040034,0x000000FF
4143
4144 #define SRM_DP_GAMMA_S_SYNC_1__ADDR              0x1F040038
4145 #define SRM_DP_GAMMA_S_SYNC_1__EMPTY             0x1F040038,0x00000000
4146 #define SRM_DP_GAMMA_S_SYNC_1__FULL              0x1F040038,0xffffffff
4147 #define SRM_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_7 0x1F040038,0xFF000000
4148 #define SRM_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_6 0x1F040038,0x00FF0000
4149 #define SRM_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_5 0x1F040038,0x0000FF00
4150 #define SRM_DP_GAMMA_S_SYNC_1__DP_GAMMA_S_SYNC_4 0x1F040038,0x000000FF
4151
4152 #define SRM_DP_GAMMA_S_SYNC_2__ADDR               0x1F04003C
4153 #define SRM_DP_GAMMA_S_SYNC_2__EMPTY              0x1F04003C,0x00000000
4154 #define SRM_DP_GAMMA_S_SYNC_2__FULL               0x1F04003C,0xffffffff
4155 #define SRM_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_11 0x1F04003C,0xFF000000
4156 #define SRM_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_10 0x1F04003C,0x00FF0000
4157 #define SRM_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_9  0x1F04003C,0x0000FF00
4158 #define SRM_DP_GAMMA_S_SYNC_2__DP_GAMMA_S_SYNC_8  0x1F04003C,0x000000FF
4159
4160 #define SRM_DP_GAMMA_S_SYNC_3__ADDR               0x1F040040
4161 #define SRM_DP_GAMMA_S_SYNC_3__EMPTY              0x1F040040,0x00000000
4162 #define SRM_DP_GAMMA_S_SYNC_3__FULL               0x1F040040,0xffffffff
4163 #define SRM_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_15 0x1F040040,0xFF000000
4164 #define SRM_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_14 0x1F040040,0x00FF0000
4165 #define SRM_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_13 0x1F040040,0x0000FF00
4166 #define SRM_DP_GAMMA_S_SYNC_3__DP_GAMMA_S_SYNC_12 0x1F040040,0x000000FF
4167
4168 #define SRM_DP_CSCA_SYNC_0__ADDR            0x1F040044
4169 #define SRM_DP_CSCA_SYNC_0__EMPTY           0x1F040044,0x00000000
4170 #define SRM_DP_CSCA_SYNC_0__FULL            0x1F040044,0xffffffff
4171 #define SRM_DP_CSCA_SYNC_0__DP_CSC_A_SYNC_1 0x1F040044,0x03FF0000
4172 #define SRM_DP_CSCA_SYNC_0__DP_CSC_A_SYNC_0 0x1F040044,0x000003FF
4173
4174 #define SRM_DP_CSCA_SYNC_1__ADDR            0x1F040048
4175 #define SRM_DP_CSCA_SYNC_1__EMPTY           0x1F040048,0x00000000
4176 #define SRM_DP_CSCA_SYNC_1__FULL            0x1F040048,0xffffffff
4177 #define SRM_DP_CSCA_SYNC_1__DP_CSC_A_SYNC_3 0x1F040048,0x03FF0000
4178 #define SRM_DP_CSCA_SYNC_1__DP_CSC_A_SYNC_2 0x1F040048,0x000003FF
4179
4180 #define SRM_DP_CSCA_SYNC_2__ADDR            0x1F04004C
4181 #define SRM_DP_CSCA_SYNC_2__EMPTY           0x1F04004C,0x00000000
4182 #define SRM_DP_CSCA_SYNC_2__FULL            0x1F04004C,0xffffffff
4183 #define SRM_DP_CSCA_SYNC_2__DP_CSC_A_SYNC_5 0x1F04004C,0x03FF0000
4184 #define SRM_DP_CSCA_SYNC_2__DP_CSC_A_SYNC_4 0x1F04004C,0x000003FF
4185
4186 #define SRM_DP_CSCA_SYNC_3__ADDR            0x1F040050
4187 #define SRM_DP_CSCA_SYNC_3__EMPTY           0x1F040050,0x00000000
4188 #define SRM_DP_CSCA_SYNC_3__FULL            0x1F040050,0xffffffff
4189 #define SRM_DP_CSCA_SYNC_3__DP_CSC_A_SYNC_7 0x1F040050,0x03FF0000
4190 #define SRM_DP_CSCA_SYNC_3__DP_CSC_A_SYNC_6 0x1F040050,0x000003FF
4191
4192 #define SRM_DP_CSC_SYNC_0__ADDR           0x1F040054
4193 #define SRM_DP_CSC_SYNC_0__EMPTY          0x1F040054,0x00000000
4194 #define SRM_DP_CSC_SYNC_0__FULL           0x1F040054,0xffffffff
4195 #define SRM_DP_CSC_SYNC_0__DP_CSC_S0_SYNC 0x1F040054,0xC0000000
4196 #define SRM_DP_CSC_SYNC_0__DP_CSC_B0_SYNC 0x1F040054,0x3FFF0000
4197 #define SRM_DP_CSC_SYNC_0__DP_CSC_A8_SYNC 0x1F040054,0x000003FF
4198
4199 #define SRM_DP_CSC_SYNC_1__ADDR           0x1F040058
4200 #define SRM_DP_CSC_SYNC_1__EMPTY          0x1F040058,0x00000000
4201 #define SRM_DP_CSC_SYNC_1__FULL           0x1F040058,0xffffffff
4202 #define SRM_DP_CSC_SYNC_1__DP_CSC_S2_SYNC 0x1F040058,0xC0000000
4203 #define SRM_DP_CSC_SYNC_1__DP_CSC_B2_SYNC 0x1F040058,0x3FFF0000
4204 #define SRM_DP_CSC_SYNC_1__DP_CSC_S1_SYNC 0x1F040058,0x0000C000
4205 #define SRM_DP_CSC_SYNC_1__DP_CSC_B1_SYNC 0x1F040058,0x00003FFF
4206
4207 #define SRM_DP_CUR_POS_ALT__ADDR            0x1F04005C
4208 #define SRM_DP_CUR_POS_ALT__EMPTY           0x1F04005C,0x00000000
4209 #define SRM_DP_CUR_POS_ALT__FULL            0x1F04005C,0xffffffff
4210 #define SRM_DP_CUR_POS_ALT__DP_CXW_SYNC_ALT 0x1F04005C,0xF8000000
4211 #define SRM_DP_CUR_POS_ALT__DP_CXP_SYNC_ALT 0x1F04005C,0x07FF0000
4212 #define SRM_DP_CUR_POS_ALT__DP_CYH_SYNC_ALT 0x1F04005C,0x0000F800
4213 #define SRM_DP_CUR_POS_ALT__DP_CYP_SYNC_ALT 0x1F04005C,0x000007FF
4214
4215 #define SRM_DP_COM_CONF_ASYNC0__ADDR                       0x1F040060
4216 #define SRM_DP_COM_CONF_ASYNC0__EMPTY                      0x1F040060,0x00000000
4217 #define SRM_DP_COM_CONF_ASYNC0__FULL                       0x1F040060,0xffffffff
4218 #define SRM_DP_COM_CONF_ASYNC0__DP_GAMMA_YUV_EN_ASYNC0     0x1F040060,0x00002000
4219 #define SRM_DP_COM_CONF_ASYNC0__DP_GAMMA_EN_ASYNC0         0x1F040060,0x00001000
4220 #define SRM_DP_COM_CONF_ASYNC0__DP_CSC_YUV_SAT_MODE_ASYNC0 0x1F040060,0x00000800
4221 #define SRM_DP_COM_CONF_ASYNC0__DP_CSC_GAMUT_SAT_EN_ASYNC0 0x1F040060,0x00000400
4222 #define SRM_DP_COM_CONF_ASYNC0__DP_CSC_DEF_ASYNC0          0x1F040060,0x00000300
4223 #define SRM_DP_COM_CONF_ASYNC0__DP_COC_ASYNC0              0x1F040060,0x00000070
4224 #define SRM_DP_COM_CONF_ASYNC0__DP_GWCKE_ASYNC0            0x1F040060,0x00000008
4225 #define SRM_DP_COM_CONF_ASYNC0__DP_GWAM_ASYNC0             0x1F040060,0x00000004
4226 #define SRM_DP_COM_CONF_ASYNC0__DP_GWSEL_ASYNC0            0x1F040060,0x00000002
4227
4228 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__ADDR            0x1F040064
4229 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__EMPTY           0x1F040064,0x00000000
4230 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__FULL            0x1F040064,0xffffffff
4231 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__DP_GWAV_ASYNC0  0x1F040064,0xFF000000
4232 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__DP_GWCKR_ASYNC0 0x1F040064,0x00FF0000
4233 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__DP_GWCKG_ASYNC0 0x1F040064,0x0000FF00
4234 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC0__DP_GWCKB_ASYNC0 0x1F040064,0x000000FF
4235
4236 #define SRM_DP_FG_POS_ASYNC0__ADDR           0x1F040068
4237 #define SRM_DP_FG_POS_ASYNC0__EMPTY          0x1F040068,0x00000000
4238 #define SRM_DP_FG_POS_ASYNC0__FULL           0x1F040068,0xffffffff
4239 #define SRM_DP_FG_POS_ASYNC0__DP_FGXP_ASYNC0 0x1F040068,0x07FF0000
4240 #define SRM_DP_FG_POS_ASYNC0__DP_FGYP_ASYNC0 0x1F040068,0x000007FF
4241
4242 #define SRM_DP_CUR_POS_ASYNC0__ADDR          0x1F04006C
4243 #define SRM_DP_CUR_POS_ASYNC0__EMPTY         0x1F04006C,0x00000000
4244 #define SRM_DP_CUR_POS_ASYNC0__FULL          0x1F04006C,0xffffffff
4245 #define SRM_DP_CUR_POS_ASYNC0__DP_CXW_ASYNC0 0x1F04006C,0xF8000000
4246 #define SRM_DP_CUR_POS_ASYNC0__DP_CXP_ASYNC0 0x1F04006C,0x07FF0000
4247 #define SRM_DP_CUR_POS_ASYNC0__DP_CYH_ASYNC0 0x1F04006C,0x0000F800
4248 #define SRM_DP_CUR_POS_ASYNC0__DP_CYP_ASYNC0 0x1F04006C,0x000007FF
4249
4250 #define SRM_DP_CUR_MAP_ASYNC0__ADDR             0x1F040070
4251 #define SRM_DP_CUR_MAP_ASYNC0__EMPTY            0x1F040070,0x00000000
4252 #define SRM_DP_CUR_MAP_ASYNC0__FULL             0x1F040070,0xffffffff
4253 #define SRM_DP_CUR_MAP_ASYNC0__CUR_COL_R_ASYNC0 0x1F040070,0x00FF0000
4254 #define SRM_DP_CUR_MAP_ASYNC0__CUR_COL_G_ASYNC0 0x1F040070,0x0000FF00
4255 #define SRM_DP_CUR_MAP_ASYNC0__CUR_COL_B_ASYNC0 0x1F040070,0x000000FF
4256
4257 #define SRM_DP_GAMMA_C_ASYNC0_0__ADDR                0x1F040074
4258 #define SRM_DP_GAMMA_C_ASYNC0_0__EMPTY               0x1F040074,0x00000000
4259 #define SRM_DP_GAMMA_C_ASYNC0_0__FULL                0x1F040074,0xffffffff
4260 #define SRM_DP_GAMMA_C_ASYNC0_0__DP_GAMMA_C_ASYNC0_1 0x1F040074,0x01FF0000
4261 #define SRM_DP_GAMMA_C_ASYNC0_0__DP_GAMMA_C_ASYNC0_0 0x1F040074,0x000001FF
4262
4263 #define SRM_DP_GAMMA_C_ASYNC0_1__ADDR                0x1F040078
4264 #define SRM_DP_GAMMA_C_ASYNC0_1__EMPTY               0x1F040078,0x00000000
4265 #define SRM_DP_GAMMA_C_ASYNC0_1__FULL                0x1F040078,0xffffffff
4266 #define SRM_DP_GAMMA_C_ASYNC0_1__DP_GAMMA_C_ASYNC0_3 0x1F040078,0x01FF0000
4267 #define SRM_DP_GAMMA_C_ASYNC0_1__DP_GAMMA_C_ASYNC0_2 0x1F040078,0x000001FF
4268
4269 #define SRM_DP_GAMMA_C_ASYNC0_2__ADDR                0x1F04007C
4270 #define SRM_DP_GAMMA_C_ASYNC0_2__EMPTY               0x1F04007C,0x00000000
4271 #define SRM_DP_GAMMA_C_ASYNC0_2__FULL                0x1F04007C,0xffffffff
4272 #define SRM_DP_GAMMA_C_ASYNC0_2__DP_GAMMA_C_ASYNC0_5 0x1F04007C,0x01FF0000
4273 #define SRM_DP_GAMMA_C_ASYNC0_2__DP_GAMMA_C_ASYNC0_4 0x1F04007C,0x000001FF
4274
4275 #define SRM_DP_GAMMA_C_ASYNC0_3__ADDR                0x1F040080
4276 #define SRM_DP_GAMMA_C_ASYNC0_3__EMPTY               0x1F040080,0x00000000
4277 #define SRM_DP_GAMMA_C_ASYNC0_3__FULL                0x1F040080,0xffffffff
4278 #define SRM_DP_GAMMA_C_ASYNC0_3__DP_GAMMA_C_ASYNC0_7 0x1F040080,0x01FF0000
4279 #define SRM_DP_GAMMA_C_ASYNC0_3__DP_GAMMA_C_ASYNC0_6 0x1F040080,0x000001FF
4280
4281 #define SRM_DP_GAMMA_C_ASYNC0_4__ADDR                0x1F040084
4282 #define SRM_DP_GAMMA_C_ASYNC0_4__EMPTY               0x1F040084,0x00000000
4283 #define SRM_DP_GAMMA_C_ASYNC0_4__FULL                0x1F040084,0xffffffff
4284 #define SRM_DP_GAMMA_C_ASYNC0_4__DP_GAMMA_C_ASYNC0_9 0x1F040084,0x01FF0000
4285 #define SRM_DP_GAMMA_C_ASYNC0_4__DP_GAMMA_C_ASYNC0_8 0x1F040084,0x000001FF
4286
4287 #define SRM_DP_GAMMA_C_ASYNC0_5__ADDR                 0x1F040088
4288 #define SRM_DP_GAMMA_C_ASYNC0_5__EMPTY                0x1F040088,0x00000000
4289 #define SRM_DP_GAMMA_C_ASYNC0_5__FULL                 0x1F040088,0xffffffff
4290 #define SRM_DP_GAMMA_C_ASYNC0_5__DP_GAMMA_C_ASYNC0_11 0x1F040088,0x01FF0000
4291 #define SRM_DP_GAMMA_C_ASYNC0_5__DP_GAMMA_C_ASYNC0_10 0x1F040088,0x000001FF
4292
4293 #define SRM_DP_GAMMA_C_ASYNC0_6__ADDR                 0x1F04008C
4294 #define SRM_DP_GAMMA_C_ASYNC0_6__EMPTY                0x1F04008C,0x00000000
4295 #define SRM_DP_GAMMA_C_ASYNC0_6__FULL                 0x1F04008C,0xffffffff
4296 #define SRM_DP_GAMMA_C_ASYNC0_6__DP_GAMMA_C_ASYNC0_13 0x1F04008C,0x01FF0000
4297 #define SRM_DP_GAMMA_C_ASYNC0_6__DP_GAMMA_C_ASYNC0_12 0x1F04008C,0x000001FF
4298
4299 #define SRM_DP_GAMMA_C_ASYNC0_7__ADDR                 0x1F040090
4300 #define SRM_DP_GAMMA_C_ASYNC0_7__EMPTY                0x1F040090,0x00000000
4301 #define SRM_DP_GAMMA_C_ASYNC0_7__FULL                 0x1F040090,0xffffffff
4302 #define SRM_DP_GAMMA_C_ASYNC0_7__DP_GAMMA_C_ASYNC0_15 0x1F040090,0x01FF0000
4303 #define SRM_DP_GAMMA_C_ASYNC0_7__DP_GAMMA_C_ASYNC0_14 0x1F040090,0x000001FF
4304
4305 #define SRM_DP_GAMMA_S_ASYNC0_0__ADDR                0x1F040094
4306 #define SRM_DP_GAMMA_S_ASYNC0_0__EMPTY               0x1F040094,0x00000000
4307 #define SRM_DP_GAMMA_S_ASYNC0_0__FULL                0x1F040094,0xffffffff
4308 #define SRM_DP_GAMMA_S_ASYNC0_0__DP_GAMMA_S_ASYNC0_3 0x1F040094,0xFF000000
4309 #define SRM_DP_GAMMA_S_ASYNC0_0__DP_GAMMA_S_ASYNC0_2 0x1F040094,0x00FF0000
4310 #define SRM_DP_GAMMA_S_ASYNC0_0__DP_GAMMA_S_ASYNC0_1 0x1F040094,0x0000FF00
4311 #define SRM_DP_GAMMA_S_ASYNC0_0__DP_GAMMA_S_ASYNC0_0 0x1F040094,0x000000FF
4312
4313 #define SRM_DP_GAMMA_S_ASYNC0_1__ADDR                0x1F040098
4314 #define SRM_DP_GAMMA_S_ASYNC0_1__EMPTY               0x1F040098,0x00000000
4315 #define SRM_DP_GAMMA_S_ASYNC0_1__FULL                0x1F040098,0xffffffff
4316 #define SRM_DP_GAMMA_S_ASYNC0_1__DP_GAMMA_S_ASYNC0_7 0x1F040098,0xFF000000
4317 #define SRM_DP_GAMMA_S_ASYNC0_1__DP_GAMMA_S_ASYNC0_6 0x1F040098,0x00FF0000
4318 #define SRM_DP_GAMMA_S_ASYNC0_1__DP_GAMMA_S_ASYNC0_5 0x1F040098,0x0000FF00
4319 #define SRM_DP_GAMMA_S_ASYNC0_1__DP_GAMMA_S_ASYNC0_4 0x1F040098,0x000000FF
4320
4321 #define SRM_DP_GAMMA_S_ASYNC0_2__ADDR                 0x1F04009C
4322 #define SRM_DP_GAMMA_S_ASYNC0_2__EMPTY                0x1F04009C,0x00000000
4323 #define SRM_DP_GAMMA_S_ASYNC0_2__FULL                 0x1F04009C,0xffffffff
4324 #define SRM_DP_GAMMA_S_ASYNC0_2__DP_GAMMA_S_ASYNC0_11 0x1F04009C,0xFF000000
4325 #define SRM_DP_GAMMA_S_ASYNC0_2__DP_GAMMA_S_ASYNC0_10 0x1F04009C,0x00FF0000
4326 #define SRM_DP_GAMMA_S_ASYNC0_2__DP_GAMMA_S_ASYNC0_9  0x1F04009C,0x0000FF00
4327 #define SRM_DP_GAMMA_S_ASYNC0_2__DP_GAMMA_S_ASYNC0_8  0x1F04009C,0x000000FF
4328
4329 #define SRM_DP_GAMMA_S_ASYNC0_3__ADDR                 0x1F0400A0
4330 #define SRM_DP_GAMMA_S_ASYNC0_3__EMPTY                0x1F0400A0,0x00000000
4331 #define SRM_DP_GAMMA_S_ASYNC0_3__FULL                 0x1F0400A0,0xffffffff
4332 #define SRM_DP_GAMMA_S_ASYNC0_3__DP_GAMMA_S_ASYNC0_15 0x1F0400A0,0xFF000000
4333 #define SRM_DP_GAMMA_S_ASYNC0_3__DP_GAMMA_S_ASYNC0_14 0x1F0400A0,0x00FF0000
4334 #define SRM_DP_GAMMA_S_ASYNC0_3__DP_GAMMA_S_ASYNC0_13 0x1F0400A0,0x0000FF00
4335 #define SRM_DP_GAMMA_S_ASYNC0_3__DP_GAMMA_S_ASYNC0_12 0x1F0400A0,0x000000FF
4336
4337 #define SRM_DP_CSCA_ASYNC0_0__ADDR              0x1F0400A4
4338 #define SRM_DP_CSCA_ASYNC0_0__EMPTY             0x1F0400A4,0x00000000
4339 #define SRM_DP_CSCA_ASYNC0_0__FULL              0x1F0400A4,0xffffffff
4340 #define SRM_DP_CSCA_ASYNC0_0__DP_CSC_A_ASYNC0_1 0x1F0400A4,0x03FF0000
4341 #define SRM_DP_CSCA_ASYNC0_0__DP_CSC_A_ASYNC0_0 0x1F0400A4,0x000003FF
4342
4343 #define SRM_DP_CSCA_ASYNC0_1__ADDR              0x1F0400A8
4344 #define SRM_DP_CSCA_ASYNC0_1__EMPTY             0x1F0400A8,0x00000000
4345 #define SRM_DP_CSCA_ASYNC0_1__FULL              0x1F0400A8,0xffffffff
4346 #define SRM_DP_CSCA_ASYNC0_1__DP_CSC_A_ASYNC0_3 0x1F0400A8,0x03FF0000
4347 #define SRM_DP_CSCA_ASYNC0_1__DP_CSC_A_ASYNC0_2 0x1F0400A8,0x000003FF
4348
4349 #define SRM_DP_CSCA_ASYNC0_2__ADDR              0x1F0400AC
4350 #define SRM_DP_CSCA_ASYNC0_2__EMPTY             0x1F0400AC,0x00000000
4351 #define SRM_DP_CSCA_ASYNC0_2__FULL              0x1F0400AC,0xffffffff
4352 #define SRM_DP_CSCA_ASYNC0_2__DP_CSC_A_ASYNC0_5 0x1F0400AC,0x03FF0000
4353 #define SRM_DP_CSCA_ASYNC0_2__DP_CSC_A_ASYNC0_4 0x1F0400AC,0x000003FF
4354
4355 #define SRM_DP_CSCA_ASYNC0_3__ADDR              0x1F0400B0
4356 #define SRM_DP_CSCA_ASYNC0_3__EMPTY             0x1F0400B0,0x00000000
4357 #define SRM_DP_CSCA_ASYNC0_3__FULL              0x1F0400B0,0xffffffff
4358 #define SRM_DP_CSCA_ASYNC0_3__DP_CSC_A_ASYNC0_7 0x1F0400B0,0x03FF0000
4359 #define SRM_DP_CSCA_ASYNC0_3__DP_CSC_A_ASYNC0_6 0x1F0400B0,0x000003FF
4360
4361 #define SRM_DP_CSC_ASYNC0_0__ADDR             0x1F0400B4
4362 #define SRM_DP_CSC_ASYNC0_0__EMPTY            0x1F0400B4,0x00000000
4363 #define SRM_DP_CSC_ASYNC0_0__FULL             0x1F0400B4,0xffffffff
4364 #define SRM_DP_CSC_ASYNC0_0__DP_CSC_S0_ASYNC0 0x1F0400B4,0xC0000000
4365 #define SRM_DP_CSC_ASYNC0_0__DP_CSC_B0_ASYNC0 0x1F0400B4,0x3FFF0000
4366 #define SRM_DP_CSC_ASYNC0_0__DP_CSC_A8_ASYNC0 0x1F0400B4,0x000003FF
4367
4368 #define SRM_DP_CSC_ASYNC0_1__ADDR             0x1F0400B8
4369 #define SRM_DP_CSC_ASYNC0_1__EMPTY            0x1F0400B8,0x00000000
4370 #define SRM_DP_CSC_ASYNC0_1__FULL             0x1F0400B8,0xffffffff
4371 #define SRM_DP_CSC_ASYNC0_1__DP_CSC_S2_ASYNC0 0x1F0400B8,0xC0000000
4372 #define SRM_DP_CSC_ASYNC0_1__DP_CSC_B2_ASYNC0 0x1F0400B8,0x3FFF0000
4373 #define SRM_DP_CSC_ASYNC0_1__DP_CSC_S1_ASYNC0 0x1F0400B8,0x0000C000
4374 #define SRM_DP_CSC_ASYNC0_1__DP_CSC_B1_ASYNC0 0x1F0400B8,0x00003FFF
4375
4376 #define SRM_DP_COM_CONF_ASYNC1__ADDR                       0x1F0400BC
4377 #define SRM_DP_COM_CONF_ASYNC1__EMPTY                      0x1F0400BC,0x00000000
4378 #define SRM_DP_COM_CONF_ASYNC1__FULL                       0x1F0400BC,0xffffffff
4379 #define SRM_DP_COM_CONF_ASYNC1__DP_GAMMA_YUV_EN_ASYNC1     0x1F0400BC,0x00002000
4380 #define SRM_DP_COM_CONF_ASYNC1__DP_GAMMA_EN_ASYNC1         0x1F0400BC,0x00001000
4381 #define SRM_DP_COM_CONF_ASYNC1__DP_CSC_YUV_SAT_MODE_ASYNC1 0x1F0400BC,0x00000800
4382 #define SRM_DP_COM_CONF_ASYNC1__DP_CSC_GAMUT_SAT_EN_ASYNC1 0x1F0400BC,0x00000400
4383 #define SRM_DP_COM_CONF_ASYNC1__DP_CSC_DEF_ASYNC1          0x1F0400BC,0x00000300
4384 #define SRM_DP_COM_CONF_ASYNC1__DP_COC_ASYNC1              0x1F0400BC,0x00000070
4385 #define SRM_DP_COM_CONF_ASYNC1__DP_GWCKE_ASYNC1            0x1F0400BC,0x00000008
4386 #define SRM_DP_COM_CONF_ASYNC1__DP_GWAM_ASYNC1             0x1F0400BC,0x00000004
4387 #define SRM_DP_COM_CONF_ASYNC1__DP_GWSEL_ASYNC1            0x1F0400BC,0x00000002
4388
4389 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__ADDR            0x1F0400C0
4390 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__EMPTY           0x1F0400C0,0x00000000
4391 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__FULL            0x1F0400C0,0xffffffff
4392 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__DP_GWAV_ASYNC1  0x1F0400C0,0xFF000000
4393 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__DP_GWCKR_ASYNC1 0x1F0400C0,0x00FF0000
4394 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__DP_GWCKG_ASYNC1 0x1F0400C0,0x0000FF00
4395 #define SRM_DP_GRAPH_WIND_CTRL_ASYNC1__DP_GWCKB_ASYNC1 0x1F0400C0,0x000000FF
4396
4397 #define SRM_DP_FG_POS_ASYNC1__ADDR           0x1F0400C4
4398 #define SRM_DP_FG_POS_ASYNC1__EMPTY          0x1F0400C4,0x00000000
4399 #define SRM_DP_FG_POS_ASYNC1__FULL           0x1F0400C4,0xffffffff
4400 #define SRM_DP_FG_POS_ASYNC1__DP_FGXP_ASYNC1 0x1F0400C4,0x07FF0000
4401 #define SRM_DP_FG_POS_ASYNC1__DP_FGYP_ASYNC1 0x1F0400C4,0x000007FF
4402
4403 #define SRM_DP_CUR_POS_ASYNC1__ADDR          0x1F0400C8
4404 #define SRM_DP_CUR_POS_ASYNC1__EMPTY         0x1F0400C8,0x00000000
4405 #define SRM_DP_CUR_POS_ASYNC1__FULL          0x1F0400C8,0xffffffff
4406 #define SRM_DP_CUR_POS_ASYNC1__DP_CXW_ASYNC1 0x1F0400C8,0xF8000000
4407 #define SRM_DP_CUR_POS_ASYNC1__DP_CXP_ASYNC1 0x1F0400C8,0x07FF0000
4408 #define SRM_DP_CUR_POS_ASYNC1__DP_CYH_ASYNC1 0x1F0400C8,0x0000F800
4409 #define SRM_DP_CUR_POS_ASYNC1__DP_CYP_ASYNC1 0x1F0400C8,0x000007FF
4410
4411 #define SRM_DP_CUR_MAP_ASYNC1__ADDR             0x1F0400CC
4412 #define SRM_DP_CUR_MAP_ASYNC1__EMPTY            0x1F0400CC,0x00000000
4413 #define SRM_DP_CUR_MAP_ASYNC1__FULL             0x1F0400CC,0xffffffff
4414 #define SRM_DP_CUR_MAP_ASYNC1__CUR_COL_R_ASYNC1 0x1F0400CC,0x00FF0000
4415 #define SRM_DP_CUR_MAP_ASYNC1__CUR_COL_G_ASYNC1 0x1F0400CC,0x0000FF00
4416 #define SRM_DP_CUR_MAP_ASYNC1__CUR_COL_B_ASYNC1 0x1F0400CC,0x000000FF
4417
4418 #define SRM_DP_GAMMA_C_ASYNC1_0__ADDR                0x1F0400D0
4419 #define SRM_DP_GAMMA_C_ASYNC1_0__EMPTY               0x1F0400D0,0x00000000
4420 #define SRM_DP_GAMMA_C_ASYNC1_0__FULL                0x1F0400D0,0xffffffff
4421 #define SRM_DP_GAMMA_C_ASYNC1_0__DP_GAMMA_C_ASYNC1_1 0x1F0400D0,0x01FF0000
4422 #define SRM_DP_GAMMA_C_ASYNC1_0__DP_GAMMA_C_ASYNC1_0 0x1F0400D0,0x000001FF
4423
4424 #define SRM_DP_GAMMA_C_ASYNC1_1__ADDR                0x1F0400D4
4425 #define SRM_DP_GAMMA_C_ASYNC1_1__EMPTY               0x1F0400D4,0x00000000
4426 #define SRM_DP_GAMMA_C_ASYNC1_1__FULL                0x1F0400D4,0xffffffff
4427 #define SRM_DP_GAMMA_C_ASYNC1_1__DP_GAMMA_C_ASYNC1_3 0x1F0400D4,0x01FF0000
4428 #define SRM_DP_GAMMA_C_ASYNC1_1__DP_GAMMA_C_ASYNC1_2 0x1F0400D4,0x000001FF
4429
4430 #define SRM_DP_GAMMA_C_ASYNC1_2__ADDR                0x1F0400D8
4431 #define SRM_DP_GAMMA_C_ASYNC1_2__EMPTY               0x1F0400D8,0x00000000
4432 #define SRM_DP_GAMMA_C_ASYNC1_2__FULL                0x1F0400D8,0xffffffff
4433 #define SRM_DP_GAMMA_C_ASYNC1_2__DP_GAMMA_C_ASYNC1_5 0x1F0400D8,0x01FF0000
4434 #define SRM_DP_GAMMA_C_ASYNC1_2__DP_GAMMA_C_ASYNC1_4 0x1F0400D8,0x000001FF
4435
4436 #define SRM_DP_GAMMA_C_ASYNC1_3__ADDR                0x1F0400DC
4437 #define SRM_DP_GAMMA_C_ASYNC1_3__EMPTY               0x1F0400DC,0x00000000
4438 #define SRM_DP_GAMMA_C_ASYNC1_3__FULL                0x1F0400DC,0xffffffff
4439 #define SRM_DP_GAMMA_C_ASYNC1_3__DP_GAMMA_C_ASYNC1_7 0x1F0400DC,0x01FF0000
4440 #define SRM_DP_GAMMA_C_ASYNC1_3__DP_GAMMA_C_ASYNC1_6 0x1F0400DC,0x000001FF
4441
4442 #define SRM_DP_GAMMA_C_ASYNC1_4__ADDR                0x1F0400E0
4443 #define SRM_DP_GAMMA_C_ASYNC1_4__EMPTY               0x1F0400E0,0x00000000
4444 #define SRM_DP_GAMMA_C_ASYNC1_4__FULL                0x1F0400E0,0xffffffff
4445 #define SRM_DP_GAMMA_C_ASYNC1_4__DP_GAMMA_C_ASYNC1_9 0x1F0400E0,0x01FF0000
4446 #define SRM_DP_GAMMA_C_ASYNC1_4__DP_GAMMA_C_ASYNC1_8 0x1F0400E0,0x000001FF
4447
4448 #define SRM_DP_GAMMA_C_ASYNC1_5__ADDR                 0x1F0400E4
4449 #define SRM_DP_GAMMA_C_ASYNC1_5__EMPTY                0x1F0400E4,0x00000000
4450 #define SRM_DP_GAMMA_C_ASYNC1_5__FULL                 0x1F0400E4,0xffffffff
4451 #define SRM_DP_GAMMA_C_ASYNC1_5__DP_GAMMA_C_ASYNC1_11 0x1F0400E4,0x01FF0000
4452 #define SRM_DP_GAMMA_C_ASYNC1_5__DP_GAMMA_C_ASYNC1_10 0x1F0400E4,0x000001FF
4453
4454 #define SRM_DP_GAMMA_C_ASYNC1_6__ADDR                 0x1F0400E8
4455 #define SRM_DP_GAMMA_C_ASYNC1_6__EMPTY                0x1F0400E8,0x00000000
4456 #define SRM_DP_GAMMA_C_ASYNC1_6__FULL                 0x1F0400E8,0xffffffff
4457 #define SRM_DP_GAMMA_C_ASYNC1_6__DP_GAMMA_C_ASYNC1_13 0x1F0400E8,0x01FF0000
4458 #define SRM_DP_GAMMA_C_ASYNC1_6__DP_GAMMA_C_ASYNC1_12 0x1F0400E8,0x000001FF
4459
4460 #define SRM_DP_GAMMA_C_ASYNC1_7__ADDR                 0x1F0400EC
4461 #define SRM_DP_GAMMA_C_ASYNC1_7__EMPTY                0x1F0400EC,0x00000000
4462 #define SRM_DP_GAMMA_C_ASYNC1_7__FULL                 0x1F0400EC,0xffffffff
4463 #define SRM_DP_GAMMA_C_ASYNC1_7__DP_GAMMA_C_ASYNC1_15 0x1F0400EC,0x01FF0000
4464 #define SRM_DP_GAMMA_C_ASYNC1_7__DP_GAMMA_C_ASYNC1_14 0x1F0400EC,0x000001FF
4465
4466 #define SRM_DP_GAMMA_S_ASYNC1_0__ADDR                0x1F0400F0
4467 #define SRM_DP_GAMMA_S_ASYNC1_0__EMPTY               0x1F0400F0,0x00000000
4468 #define SRM_DP_GAMMA_S_ASYNC1_0__FULL                0x1F0400F0,0xffffffff
4469 #define SRM_DP_GAMMA_S_ASYNC1_0__DP_GAMMA_S_ASYNC1_3 0x1F0400F0,0xFF000000
4470 #define SRM_DP_GAMMA_S_ASYNC1_0__DP_GAMMA_S_ASYNC1_2 0x1F0400F0,0x00FF0000
4471 #define SRM_DP_GAMMA_S_ASYNC1_0__DP_GAMMA_S_ASYNC1_1 0x1F0400F0,0x0000FF00
4472 #define SRM_DP_GAMMA_S_ASYNC1_0__DP_GAMMA_S_ASYNC1_0 0x1F0400F0,0x000000FF
4473
4474 #define SRM_DP_GAMMA_S_ASYNC1_1__ADDR                0x1F0400F4
4475 #define SRM_DP_GAMMA_S_ASYNC1_1__EMPTY               0x1F0400F4,0x00000000
4476 #define SRM_DP_GAMMA_S_ASYNC1_1__FULL                0x1F0400F4,0xffffffff
4477 #define SRM_DP_GAMMA_S_ASYNC1_1__DP_GAMMA_S_ASYNC1_7 0x1F0400F4,0xFF000000
4478 #define SRM_DP_GAMMA_S_ASYNC1_1__DP_GAMMA_S_ASYNC1_6 0x1F0400F4,0x00FF0000
4479 #define SRM_DP_GAMMA_S_ASYNC1_1__DP_GAMMA_S_ASYNC1_5 0x1F0400F4,0x0000FF00
4480 #define SRM_DP_GAMMA_S_ASYNC1_1__DP_GAMMA_S_ASYNC1_4 0x1F0400F4,0x000000FF
4481
4482 #define SRM_DP_GAMMA_S_ASYNC1_2__ADDR                 0x1F0400F8
4483 #define SRM_DP_GAMMA_S_ASYNC1_2__EMPTY                0x1F0400F8,0x00000000
4484 #define SRM_DP_GAMMA_S_ASYNC1_2__FULL                 0x1F0400F8,0xffffffff
4485 #define SRM_DP_GAMMA_S_ASYNC1_2__DP_GAMMA_S_ASYNC1_11 0x1F0400F8,0xFF000000
4486 #define SRM_DP_GAMMA_S_ASYNC1_2__DP_GAMMA_S_ASYNC1_10 0x1F0400F8,0x00FF0000
4487 #define SRM_DP_GAMMA_S_ASYNC1_2__DP_GAMMA_S_ASYNC1_9  0x1F0400F8,0x0000FF00
4488 #define SRM_DP_GAMMA_S_ASYNC1_2__DP_GAMMA_S_ASYNC1_8  0x1F0400F8,0x000000FF
4489
4490 #define SRM_DP_GAMMA_S_ASYNC1_3__ADDR                 0x1F0400FC
4491 #define SRM_DP_GAMMA_S_ASYNC1_3__EMPTY                0x1F0400FC,0x00000000
4492 #define SRM_DP_GAMMA_S_ASYNC1_3__FULL                 0x1F0400FC,0xffffffff
4493 #define SRM_DP_GAMMA_S_ASYNC1_3__DP_GAMMA_S_ASYNC1_15 0x1F0400FC,0xFF000000
4494 #define SRM_DP_GAMMA_S_ASYNC1_3__DP_GAMMA_S_ASYNC1_14 0x1F0400FC,0x00FF0000
4495 #define SRM_DP_GAMMA_S_ASYNC1_3__DP_GAMMA_S_ASYNC1_13 0x1F0400FC,0x0000FF00
4496 #define SRM_DP_GAMMA_S_ASYNC1_3__DP_GAMMA_S_ASYNC1_12 0x1F0400FC,0x000000FF
4497
4498 #define SRM_DP_CSCA_ASYNC1_0__ADDR              0x1F040100
4499 #define SRM_DP_CSCA_ASYNC1_0__EMPTY             0x1F040100,0x00000000
4500 #define SRM_DP_CSCA_ASYNC1_0__FULL              0x1F040100,0xffffffff
4501 #define SRM_DP_CSCA_ASYNC1_0__DP_CSC_A_ASYNC1_1 0x1F040100,0x03FF0000
4502 #define SRM_DP_CSCA_ASYNC1_0__DP_CSC_A_ASYNC1_0 0x1F040100,0x000003FF
4503
4504 #define SRM_DP_CSCA_ASYNC1_1__ADDR              0x1F040104
4505 #define SRM_DP_CSCA_ASYNC1_1__EMPTY             0x1F040104,0x00000000
4506 #define SRM_DP_CSCA_ASYNC1_1__FULL              0x1F040104,0xffffffff
4507 #define SRM_DP_CSCA_ASYNC1_1__DP_CSC_A_ASYNC1_3 0x1F040104,0x03FF0000
4508 #define SRM_DP_CSCA_ASYNC1_1__DP_CSC_A_ASYNC1_2 0x1F040104,0x000003FF
4509
4510 #define SRM_DP_CSCA_ASYNC1_2__ADDR              0x1F040108
4511 #define SRM_DP_CSCA_ASYNC1_2__EMPTY             0x1F040108,0x00000000
4512 #define SRM_DP_CSCA_ASYNC1_2__FULL              0x1F040108,0xffffffff
4513 #define SRM_DP_CSCA_ASYNC1_2__DP_CSC_A_ASYNC1_5 0x1F040108,0x03FF0000
4514 #define SRM_DP_CSCA_ASYNC1_2__DP_CSC_A_ASYNC1_4 0x1F040108,0x000003FF
4515
4516 #define SRM_DP_CSCA_ASYNC1_3__ADDR              0x1F04010C
4517 #define SRM_DP_CSCA_ASYNC1_3__EMPTY             0x1F04010C,0x00000000
4518 #define SRM_DP_CSCA_ASYNC1_3__FULL              0x1F04010C,0xffffffff
4519 #define SRM_DP_CSCA_ASYNC1_3__DP_CSC_A_ASYNC1_7 0x1F04010C,0x03FF0000
4520 #define SRM_DP_CSCA_ASYNC1_3__DP_CSC_A_ASYNC1_6 0x1F04010C,0x000003FF
4521
4522 #define SRM_DP_CSC_ASYNC1_0__ADDR             0x1F040110
4523 #define SRM_DP_CSC_ASYNC1_0__EMPTY            0x1F040110,0x00000000
4524 #define SRM_DP_CSC_ASYNC1_0__FULL             0x1F040110,0xffffffff
4525 #define SRM_DP_CSC_ASYNC1_0__DP_CSC_S0_ASYNC1 0x1F040110,0xC0000000
4526 #define SRM_DP_CSC_ASYNC1_0__DP_CSC_B0_ASYNC1 0x1F040110,0x3FFF0000
4527 #define SRM_DP_CSC_ASYNC1_0__DP_CSC_A8_ASYNC1 0x1F040110,0x000003FF
4528
4529 #define SRM_DP_CSC_ASYNC1_1__ADDR             0x1F040114
4530 #define SRM_DP_CSC_ASYNC1_1__EMPTY            0x1F040114,0x00000000
4531 #define SRM_DP_CSC_ASYNC1_1__FULL             0x1F040114,0xffffffff
4532 #define SRM_DP_CSC_ASYNC1_1__DP_CSC_S2_ASYNC1 0x1F040114,0xC0000000
4533 #define SRM_DP_CSC_ASYNC1_1__DP_CSC_B2_ASYNC1 0x1F040114,0x3FFF0000
4534 #define SRM_DP_CSC_ASYNC1_1__DP_CSC_S1_ASYNC1 0x1F040114,0x0000C000
4535 #define SRM_DP_CSC_ASYNC1_1__DP_CSC_B1_ASYNC1 0x1F040114,0x00003FFF
4536
4537 #define SRM_DI0_GENERAL__ADDR                   0x1F040448
4538 #define SRM_DI0_GENERAL__EMPTY       0x1F040448,0x00000000
4539 #define SRM_DI0_GENERAL__FULL       0x1F040448,0xffffffff
4540 #define SRM_DI0_GENERAL__DI0_DISP_Y_SEL       0x1F040448,0x70000000
4541 #define SRM_DI0_GENERAL__DI0_CLOCK_STOP_MODE       0x1F040448,0x0F000000
4542 #define SRM_DI0_GENERAL__DI0_DISP_CLOCK_INIT   0x1F040448,0x00800000
4543 #define SRM_DI0_GENERAL__DI0_MASK_SEL       0x1F040448,0x00400000
4544 #define SRM_DI0_GENERAL__DI0_VSYNC_EXT       0x1F040448,0x00200000
4545 #define SRM_DI0_GENERAL__DI0_CLK_EXT       0x1F040448,0x00100000
4546 #define SRM_DI0_GENERAL__DI0_WATCHDOG_MODE     0x1F040448,0x000C0000
4547 #define SRM_DI0_GENERAL__DI0_POLARITY_DISP_CLK       0x1F040448,0x00020000
4548 #define SRM_DI0_GENERAL__DI0_SYNC_COUNT_SEL       0x1F040448,0x0000F000
4549 #define SRM_DI0_GENERAL__DI0_ERR_TREATMENT       0x1F040448,0x00000800
4550 #define SRM_DI0_GENERAL__DI0_ERM_VSYNC_SEL     0x1F040448,0x00000400
4551 #define SRM_DI0_GENERAL__DI0_POLARITY_CS1       0x1F040448,0x00000200
4552 #define SRM_DI0_GENERAL__DI0_POLARITY_CS0       0x1F040448,0x00000100
4553 #define SRM_DI0_GENERAL__DI0_POLARITY_8       0x1F040448,0x00000080
4554 #define SRM_DI0_GENERAL__DI0_POLARITY_7       0x1F040448,0x00000040
4555 #define SRM_DI0_GENERAL__DI0_POLARITY_6       0x1F040448,0x00000020
4556 #define SRM_DI0_GENERAL__DI0_POLARITY_5       0x1F040448,0x00000010
4557 #define SRM_DI0_GENERAL__DI0_POLARITY_4       0x1F040448,0x00000008
4558 #define SRM_DI0_GENERAL__DI0_POLARITY_3       0x1F040448,0x00000004
4559 #define SRM_DI0_GENERAL__DI0_POLARITY_2       0x1F040448,0x00000002
4560 #define SRM_DI0_GENERAL__DI0_POLARITY_1       0x1F040448,0x00000001
4561
4562 #define SRM_DI0_BS_CLKGEN0__ADDR                   0x1F04044C
4563 #define SRM_DI0_BS_CLKGEN0__EMPTY       0x1F04044C,0x00000000
4564 #define SRM_DI0_BS_CLKGEN0__FULL       0x1F04044C,0xffffffff
4565 #define SRM_DI0_BS_CLKGEN0__DI0_DISP_CLK_OFFSET       0x1F04044C,0x01FF0000
4566 #define SRM_DI0_BS_CLKGEN0__DI0_DISP_CLK_PERIOD       0x1F04044C,0x00000FFF
4567
4568 #define SRM_DI0_BS_CLKGEN1__ADDR                   0x1F040450
4569 #define SRM_DI0_BS_CLKGEN1__EMPTY       0x1F040450,0x00000000
4570 #define SRM_DI0_BS_CLKGEN1__FULL       0x1F040450,0xffffffff
4571 #define SRM_DI0_BS_CLKGEN1__DI0_DISP_CLK_DOWN       0x1F040450,0x01FF0000
4572 #define SRM_DI0_BS_CLKGEN1__DI0_DISP_CLK_UP       0x1F040450,0x000001FF
4573
4574 #define SRM_DI0_SW_GEN0_1__ADDR                   0x1F040454
4575 #define SRM_DI0_SW_GEN0_1__EMPTY       0x1F040454,0x00000000
4576 #define SRM_DI0_SW_GEN0_1__FULL       0x1F040454,0xffffffff
4577 #define SRM_DI0_SW_GEN0_1__DI0_RUN_VALUE_M1_1       0x1F040454,0x7FF80000
4578 #define SRM_DI0_SW_GEN0_1__DI0_RUN_RESOLUTION_1       0x1F040454,0x00070000
4579 #define SRM_DI0_SW_GEN0_1__DI0_OFFSET_VALUE_1       0x1F040454,0x00007FF8
4580 #define SRM_DI0_SW_GEN0_1__DI0_OFFSET_RESOLUTION_1       0x1F040454,0x00000007
4581
4582 #define SRM_DI0_SW_GEN0_2__ADDR                   0x1F040458
4583 #define SRM_DI0_SW_GEN0_2__EMPTY       0x1F040458,0x00000000
4584 #define SRM_DI0_SW_GEN0_2__FULL       0x1F040458,0xffffffff
4585 #define SRM_DI0_SW_GEN0_2__DI0_RUN_VALUE_M1_2       0x1F040458,0x7FF80000
4586 #define SRM_DI0_SW_GEN0_2__DI0_RUN_RESOLUTION_2       0x1F040458,0x00070000
4587 #define SRM_DI0_SW_GEN0_2__DI0_OFFSET_VALUE_2       0x1F040458,0x00007FF8
4588 #define SRM_DI0_SW_GEN0_2__DI0_OFFSET_RESOLUTION_2       0x1F040458,0x00000007
4589
4590 #define SRM_DI0_SW_GEN0_3__ADDR                   0x1F04045C
4591 #define SRM_DI0_SW_GEN0_3__EMPTY       0x1F04045C,0x00000000
4592 #define SRM_DI0_SW_GEN0_3__FULL       0x1F04045C,0xffffffff
4593 #define SRM_DI0_SW_GEN0_3__DI0_RUN_VALUE_M1_3       0x1F04045C,0x7FF80000
4594 #define SRM_DI0_SW_GEN0_3__DI0_RUN_RESOLUTION_3       0x1F04045C,0x00070000
4595 #define SRM_DI0_SW_GEN0_3__DI0_OFFSET_VALUE_3       0x1F04045C,0x00007FF8
4596 #define SRM_DI0_SW_GEN0_3__DI0_OFFSET_RESOLUTION_3       0x1F04045C,0x00000007
4597
4598 #define SRM_DI0_SW_GEN0_4__ADDR                   0x1F040460
4599 #define SRM_DI0_SW_GEN0_4__EMPTY       0x1F040460,0x00000000
4600 #define SRM_DI0_SW_GEN0_4__FULL       0x1F040460,0xffffffff
4601 #define SRM_DI0_SW_GEN0_4__DI0_RUN_VALUE_M1_4       0x1F040460,0x7FF80000
4602 #define SRM_DI0_SW_GEN0_4__DI0_RUN_RESOLUTION_4       0x1F040460,0x00070000
4603 #define SRM_DI0_SW_GEN0_4__DI0_OFFSET_VALUE_4       0x1F040460,0x00007FF8
4604 #define SRM_DI0_SW_GEN0_4__DI0_OFFSET_RESOLUTION_4       0x1F040460,0x00000007
4605
4606 #define SRM_DI0_SW_GEN0_5__ADDR                   0x1F040464
4607 #define SRM_DI0_SW_GEN0_5__EMPTY       0x1F040464,0x00000000
4608 #define SRM_DI0_SW_GEN0_5__FULL       0x1F040464,0xffffffff
4609 #define SRM_DI0_SW_GEN0_5__DI0_RUN_VALUE_M1_5       0x1F040464,0x7FF80000
4610 #define SRM_DI0_SW_GEN0_5__DI0_RUN_RESOLUTION_5       0x1F040464,0x00070000
4611 #define SRM_DI0_SW_GEN0_5__DI0_OFFSET_VALUE_5       0x1F040464,0x00007FF8
4612 #define SRM_DI0_SW_GEN0_5__DI0_OFFSET_RESOLUTION_5       0x1F040464,0x00000007
4613
4614 #define SRM_DI0_SW_GEN0_6__ADDR                   0x1F040468
4615 #define SRM_DI0_SW_GEN0_6__EMPTY       0x1F040468,0x00000000
4616 #define SRM_DI0_SW_GEN0_6__FULL       0x1F040468,0xffffffff
4617 #define SRM_DI0_SW_GEN0_6__DI0_RUN_VALUE_M1_6       0x1F040468,0x7FF80000
4618 #define SRM_DI0_SW_GEN0_6__DI0_RUN_RESOLUTION_6       0x1F040468,0x00070000
4619 #define SRM_DI0_SW_GEN0_6__DI0_OFFSET_VALUE_6       0x1F040468,0x00007FF8
4620 #define SRM_DI0_SW_GEN0_6__DI0_OFFSET_RESOLUTION_6       0x1F040468,0x00000007
4621
4622 #define SRM_DI0_SW_GEN0_7__ADDR                   0x1F04046C
4623 #define SRM_DI0_SW_GEN0_7__EMPTY       0x1F04046C,0x00000000
4624 #define SRM_DI0_SW_GEN0_7__FULL       0x1F04046C,0xffffffff
4625 #define SRM_DI0_SW_GEN0_7__DI0_RUN_VALUE_M1_7       0x1F04046C,0x7FF80000
4626 #define SRM_DI0_SW_GEN0_7__DI0_RUN_RESOLUTION_7       0x1F04046C,0x00070000
4627 #define SRM_DI0_SW_GEN0_7__DI0_OFFSET_VALUE_7       0x1F04046C,0x00007FF8
4628 #define SRM_DI0_SW_GEN0_7__DI0_OFFSET_RESOLUTION_7       0x1F04046C,0x00000007
4629
4630 #define SRM_DI0_SW_GEN0_8__ADDR                   0x1F040470
4631 #define SRM_DI0_SW_GEN0_8__EMPTY       0x1F040470,0x00000000
4632 #define SRM_DI0_SW_GEN0_8__FULL       0x1F040470,0xffffffff
4633 #define SRM_DI0_SW_GEN0_8__DI0_RUN_VALUE_M1_8       0x1F040470,0x7FF80000
4634 #define SRM_DI0_SW_GEN0_8__DI0_RUN_RESOLUTION_8       0x1F040470,0x00070000
4635 #define SRM_DI0_SW_GEN0_8__DI0_OFFSET_VALUE_8       0x1F040470,0x00007FF8
4636 #define SRM_DI0_SW_GEN0_8__DI0_OFFSET_RESOLUTION_8       0x1F040470,0x00000007
4637
4638 #define SRM_DI0_SW_GEN0_9__ADDR                   0x1F040474
4639 #define SRM_DI0_SW_GEN0_9__EMPTY       0x1F040474,0x00000000
4640 #define SRM_DI0_SW_GEN0_9__FULL       0x1F040474,0xffffffff
4641 #define SRM_DI0_SW_GEN0_9__DI0_RUN_VALUE_M1_9       0x1F040474,0x7FF80000
4642 #define SRM_DI0_SW_GEN0_9__DI0_RUN_RESOLUTION_9       0x1F040474,0x00070000
4643 #define SRM_DI0_SW_GEN0_9__DI0_OFFSET_VALUE_9       0x1F040474,0x00007FF8
4644 #define SRM_DI0_SW_GEN0_9__DI0_OFFSET_RESOLUTION_9       0x1F040474,0x00000007
4645
4646 #define SRM_DI0_SW_GEN1_1__ADDR                   0x1F040478
4647 #define SRM_DI0_SW_GEN1_1__EMPTY       0x1F040478,0x00000000
4648 #define SRM_DI0_SW_GEN1_1__FULL       0x1F040478,0xffffffff
4649 #define SRM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_GEN_EN_1       0x1F040478,0x60000000
4650 #define SRM_DI0_SW_GEN1_1__DI0_CNT_AUTO_RELOAD_1       0x1F040478,0x10000000
4651 #define SRM_DI0_SW_GEN1_1__DI0_CNT_CLR_SEL_1       0x1F040478,0x0E000000
4652 #define SRM_DI0_SW_GEN1_1__DI0_CNT_DOWN_1       0x1F040478,0x01FF0000
4653 #define SRM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_TRIGGER_SEL_1       0x1F040478,0x00007000
4654 #define SRM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_CLR_SEL_1       0x1F040478,0x00000E00
4655 #define SRM_DI0_SW_GEN1_1__DI0_CNT_UP_1       0x1F040478,0x000001FF
4656
4657 #define SRM_DI0_SW_GEN1_2__ADDR                   0x1F04047C
4658 #define SRM_DI0_SW_GEN1_2__EMPTY       0x1F04047C,0x00000000
4659 #define SRM_DI0_SW_GEN1_2__FULL       0x1F04047C,0xffffffff
4660 #define SRM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_GEN_EN_2       0x1F04047C,0x60000000
4661 #define SRM_DI0_SW_GEN1_2__DI0_CNT_AUTO_RELOAD_2       0x1F04047C,0x10000000
4662 #define SRM_DI0_SW_GEN1_2__DI0_CNT_CLR_SEL_2       0x1F04047C,0x0E000000
4663 #define SRM_DI0_SW_GEN1_2__DI0_CNT_DOWN_2       0x1F04047C,0x01FF0000
4664 #define SRM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_TRIGGER_SEL_2       0x1F04047C,0x00007000
4665 #define SRM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_CLR_SEL_2       0x1F04047C,0x00000E00
4666 #define SRM_DI0_SW_GEN1_2__DI0_CNT_UP_2       0x1F04047C,0x000001FF
4667
4668 #define SRM_DI0_SW_GEN1_3__ADDR                   0x1F040480
4669 #define SRM_DI0_SW_GEN1_3__EMPTY       0x1F040480,0x00000000
4670 #define SRM_DI0_SW_GEN1_3__FULL       0x1F040480,0xffffffff
4671 #define SRM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_GEN_EN_3       0x1F040480,0x60000000
4672 #define SRM_DI0_SW_GEN1_3__DI0_CNT_AUTO_RELOAD_3       0x1F040480,0x10000000
4673 #define SRM_DI0_SW_GEN1_3__DI0_CNT_CLR_SEL_3       0x1F040480,0x0E000000
4674 #define SRM_DI0_SW_GEN1_3__DI0_CNT_DOWN_3       0x1F040480,0x01FF0000
4675 #define SRM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_TRIGGER_SEL_3       0x1F040480,0x00007000
4676 #define SRM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_CLR_SEL_3       0x1F040480,0x00000E00
4677 #define SRM_DI0_SW_GEN1_3__DI0_CNT_UP_3       0x1F040480,0x000001FF
4678
4679 #define SRM_DI0_SW_GEN1_4__ADDR                   0x1F040484
4680 #define SRM_DI0_SW_GEN1_4__EMPTY       0x1F040484,0x00000000
4681 #define SRM_DI0_SW_GEN1_4__FULL       0x1F040484,0xffffffff
4682 #define SRM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_GEN_EN_4       0x1F040484,0x60000000
4683 #define SRM_DI0_SW_GEN1_4__DI0_CNT_AUTO_RELOAD_4       0x1F040484,0x10000000
4684 #define SRM_DI0_SW_GEN1_4__DI0_CNT_CLR_SEL_4       0x1F040484,0x0E000000
4685 #define SRM_DI0_SW_GEN1_4__DI0_CNT_DOWN_4       0x1F040484,0x01FF0000
4686 #define SRM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_TRIGGER_SEL_4       0x1F040484,0x00007000
4687 #define SRM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_CLR_SEL_4       0x1F040484,0x00000E00
4688 #define SRM_DI0_SW_GEN1_4__DI0_CNT_UP_4       0x1F040484,0x000001FF
4689
4690 #define SRM_DI0_SW_GEN1_5__ADDR                   0x1F040488
4691 #define SRM_DI0_SW_GEN1_5__EMPTY       0x1F040488,0x00000000
4692 #define SRM_DI0_SW_GEN1_5__FULL       0x1F040488,0xffffffff
4693 #define SRM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_GEN_EN_5       0x1F040488,0x60000000
4694 #define SRM_DI0_SW_GEN1_5__DI0_CNT_AUTO_RELOAD_5       0x1F040488,0x10000000
4695 #define SRM_DI0_SW_GEN1_5__DI0_CNT_CLR_SEL_5       0x1F040488,0x0E000000
4696 #define SRM_DI0_SW_GEN1_5__DI0_CNT_DOWN_5       0x1F040488,0x01FF0000
4697 #define SRM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_TRIGGER_SEL_5       0x1F040488,0x00007000
4698 #define SRM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_CLR_SEL_5       0x1F040488,0x00000E00
4699 #define SRM_DI0_SW_GEN1_5__DI0_CNT_UP_5       0x1F040488,0x000001FF
4700
4701 #define SRM_DI0_SW_GEN1_6__ADDR                   0x1F04048C
4702 #define SRM_DI0_SW_GEN1_6__EMPTY       0x1F04048C,0x00000000
4703 #define SRM_DI0_SW_GEN1_6__FULL       0x1F04048C,0xffffffff
4704 #define SRM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_GEN_EN_6       0x1F04048C,0x60000000
4705 #define SRM_DI0_SW_GEN1_6__DI0_CNT_AUTO_RELOAD_6       0x1F04048C,0x10000000
4706 #define SRM_DI0_SW_GEN1_6__DI0_CNT_CLR_SEL_6       0x1F04048C,0x0E000000
4707 #define SRM_DI0_SW_GEN1_6__DI0_CNT_DOWN_6       0x1F04048C,0x01FF0000
4708 #define SRM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_TRIGGER_SEL_6       0x1F04048C,0x00007000
4709 #define SRM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_CLR_SEL_6       0x1F04048C,0x00000E00
4710 #define SRM_DI0_SW_GEN1_6__DI0_CNT_UP_6       0x1F04048C,0x000001FF
4711
4712 #define SRM_DI0_SW_GEN1_7__ADDR                   0x1F040490
4713 #define SRM_DI0_SW_GEN1_7__EMPTY       0x1F040490,0x00000000
4714 #define SRM_DI0_SW_GEN1_7__FULL       0x1F040490,0xffffffff
4715 #define SRM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_GEN_EN_7       0x1F040490,0x60000000
4716 #define SRM_DI0_SW_GEN1_7__DI0_CNT_AUTO_RELOAD_7       0x1F040490,0x10000000
4717 #define SRM_DI0_SW_GEN1_7__DI0_CNT_CLR_SEL_7       0x1F040490,0x0E000000
4718 #define SRM_DI0_SW_GEN1_7__DI0_CNT_DOWN_7       0x1F040490,0x01FF0000
4719 #define SRM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_TRIGGER_SEL_7       0x1F040490,0x00007000
4720 #define SRM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_CLR_SEL_7       0x1F040490,0x00000E00
4721 #define SRM_DI0_SW_GEN1_7__DI0_CNT_UP_7       0x1F040490,0x000001FF
4722
4723 #define SRM_DI0_SW_GEN1_8__ADDR                   0x1F040494
4724 #define SRM_DI0_SW_GEN1_8__EMPTY       0x1F040494,0x00000000
4725 #define SRM_DI0_SW_GEN1_8__FULL       0x1F040494,0xffffffff
4726 #define SRM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_GEN_EN_8       0x1F040494,0x60000000
4727 #define SRM_DI0_SW_GEN1_8__DI0_CNT_AUTO_RELOAD_8       0x1F040494,0x10000000
4728 #define SRM_DI0_SW_GEN1_8__DI0_CNT_CLR_SEL_8       0x1F040494,0x0E000000
4729 #define SRM_DI0_SW_GEN1_8__DI0_CNT_DOWN_8       0x1F040494,0x01FF0000
4730 #define SRM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_TRIGGER_SEL_8       0x1F040494,0x00007000
4731 #define SRM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_CLR_SEL_8       0x1F040494,0x00000E00
4732 #define SRM_DI0_SW_GEN1_8__DI0_CNT_UP_8       0x1F040494,0x000001FF
4733
4734 #define SRM_DI0_SW_GEN1_9__ADDR                   0x1F040498
4735 #define SRM_DI0_SW_GEN1_9__EMPTY       0x1F040498,0x00000000
4736 #define SRM_DI0_SW_GEN1_9__FULL       0x1F040498,0xffffffff
4737 #define SRM_DI0_SW_GEN1_9__DI0_GENTIME_SEL_9       0x1F040498,0xE0000000
4738 #define SRM_DI0_SW_GEN1_9__DI0_CNT_AUTO_RELOAD_9       0x1F040498,0x10000000
4739 #define SRM_DI0_SW_GEN1_9__DI0_CNT_CLR_SEL_9       0x1F040498,0x0E000000
4740 #define SRM_DI0_SW_GEN1_9__DI0_CNT_DOWN_9       0x1F040498,0x01FF0000
4741 #define SRM_DI0_SW_GEN1_9__DI0_TAG_SEL_9       0x1F040498,0x00008000
4742 #define SRM_DI0_SW_GEN1_9__DI0_CNT_UP_9       0x1F040498,0x000001FF
4743
4744 #define SRM_DI0_SYNC_AS_GEN__ADDR                   0x1F04049C
4745 #define SRM_DI0_SYNC_AS_GEN__EMPTY       0x1F04049C,0x00000000
4746 #define SRM_DI0_SYNC_AS_GEN__FULL       0x1F04049C,0xffffffff
4747 #define SRM_DI0_SYNC_AS_GEN__DI0_SYNC_START_EN       0x1F04049C,0x10000000
4748 #define SRM_DI0_SYNC_AS_GEN__DI0_VSYNC_SEL       0x1F04049C,0x0000E000
4749 #define SRM_DI0_SYNC_AS_GEN__DI0_SYNC_START       0x1F04049C,0x00000FFF
4750
4751 #define SRM_DI0_DW_GEN_0__ADDR                  0x1F0404A0
4752 #define SRM_DI0_DW_GEN_0__EMPTY                 0x1F0404A0,0x00000000
4753 #define SRM_DI0_DW_GEN_0__FULL                  0x1F0404A0,0xffffffff
4754 #define SRM_DI0_DW_GEN_0__DI0_ACCESS_SIZE_0     0x1F0404A0,0xFF000000
4755 #define SRM_DI0_DW_GEN_0__DI0_COMPONNENT_SIZE_0 0x1F0404A0,0x00FF0000
4756 #define SRM_DI0_DW_GEN_0__DI0_CST_0             0x1F0404A0,0x0000C000
4757 #define SRM_DI0_DW_GEN_0__DI0_PT_6_0            0x1F0404A0,0x00003000
4758 #define SRM_DI0_DW_GEN_0__DI0_PT_5_0            0x1F0404A0,0x00000C00
4759 #define SRM_DI0_DW_GEN_0__DI0_PT_4_0            0x1F0404A0,0x00000300
4760 #define SRM_DI0_DW_GEN_0__DI0_PT_3_0            0x1F0404A0,0x000000C0
4761 #define SRM_DI0_DW_GEN_0__DI0_PT_2_0            0x1F0404A0,0x00000030
4762 #define SRM_DI0_DW_GEN_0__DI0_PT_1_0            0x1F0404A0,0x0000000C
4763 #define SRM_DI0_DW_GEN_0__DI0_PT_0_0            0x1F0404A0,0x00000003
4764
4765 #define SRM_DI0_DW_GEN_0__ADDR                    0x1F0404A0
4766 #define SRM_DI0_DW_GEN_0__EMPTY                   0x1F0404A0,0x00000000
4767 #define SRM_DI0_DW_GEN_0__FULL                    0x1F0404A0,0xffffffff
4768 #define SRM_DI0_DW_GEN_0__DI0_SERIAL_PERIOD_0     0x1F0404A0,0xFF000000
4769 #define SRM_DI0_DW_GEN_0__DI0_START_PERIOD_0      0x1F0404A0,0x00FF0000
4770 #define SRM_DI0_DW_GEN_0__DI0_CST_0               0x1F0404A0,0x0000C000
4771 #define SRM_DI0_DW_GEN_0__DI0_SERIAL_VALID_BITS_0 0x1F0404A0,0x000001F0
4772 #define SRM_DI0_DW_GEN_0__DI0_SERIAL_RS_0         0x1F0404A0,0x0000000C
4773 #define SRM_DI0_DW_GEN_0__DI0_SERIAL_CLK_0        0x1F0404A0,0x00000003
4774
4775 #define SRM_DI0_DW_GEN_1__ADDR                  0x1F0404A4
4776 #define SRM_DI0_DW_GEN_1__EMPTY                 0x1F0404A4,0x00000000
4777 #define SRM_DI0_DW_GEN_1__FULL                  0x1F0404A4,0xffffffff
4778 #define SRM_DI0_DW_GEN_1__DI0_ACCESS_SIZE_1     0x1F0404A4,0xFF000000
4779 #define SRM_DI0_DW_GEN_1__DI0_COMPONNENT_SIZE_1 0x1F0404A4,0x00FF0000
4780 #define SRM_DI0_DW_GEN_1__DI0_CST_1             0x1F0404A4,0x0000C000
4781 #define SRM_DI0_DW_GEN_1__DI0_PT_6_1            0x1F0404A4,0x00003000
4782 #define SRM_DI0_DW_GEN_1__DI0_PT_5_1            0x1F0404A4,0x00000C00
4783 #define SRM_DI0_DW_GEN_1__DI0_PT_4_1            0x1F0404A4,0x00000300
4784 #define SRM_DI0_DW_GEN_1__DI0_PT_3_1            0x1F0404A4,0x000000C0
4785 #define SRM_DI0_DW_GEN_1__DI0_PT_2_1            0x1F0404A4,0x00000030
4786 #define SRM_DI0_DW_GEN_1__DI0_PT_1_1            0x1F0404A4,0x0000000C
4787 #define SRM_DI0_DW_GEN_1__DI0_PT_0_1            0x1F0404A4,0x00000003
4788
4789 #define SRM_DI0_DW_GEN_1__ADDR                    0x1F0404A4
4790 #define SRM_DI0_DW_GEN_1__EMPTY                   0x1F0404A4,0x00000000
4791 #define SRM_DI0_DW_GEN_1__FULL                    0x1F0404A4,0xffffffff
4792 #define SRM_DI0_DW_GEN_1__DI0_SERIAL_PERIOD_1     0x1F0404A4,0xFF000000
4793 #define SRM_DI0_DW_GEN_1__DI0_START_PERIOD_1      0x1F0404A4,0x00FF0000
4794 #define SRM_DI0_DW_GEN_1__DI0_CST_1               0x1F0404A4,0x0000C000
4795 #define SRM_DI0_DW_GEN_1__DI0_SERIAL_VALID_BITS_1 0x1F0404A4,0x000001F0
4796 #define SRM_DI0_DW_GEN_1__DI0_SERIAL_RS_1         0x1F0404A4,0x0000000C
4797 #define SRM_DI0_DW_GEN_1__DI0_SERIAL_CLK_1        0x1F0404A4,0x00000003
4798
4799 #define SRM_DI0_DW_GEN_2__ADDR                  0x1F0404A8
4800 #define SRM_DI0_DW_GEN_2__EMPTY                 0x1F0404A8,0x00000000
4801 #define SRM_DI0_DW_GEN_2__FULL                  0x1F0404A8,0xffffffff
4802 #define SRM_DI0_DW_GEN_2__DI0_ACCESS_SIZE_2     0x1F0404A8,0xFF000000
4803 #define SRM_DI0_DW_GEN_2__DI0_COMPONNENT_SIZE_2 0x1F0404A8,0x00FF0000
4804 #define SRM_DI0_DW_GEN_2__DI0_CST_2             0x1F0404A8,0x0000C000
4805 #define SRM_DI0_DW_GEN_2__DI0_PT_6_2            0x1F0404A8,0x00003000
4806 #define SRM_DI0_DW_GEN_2__DI0_PT_5_2            0x1F0404A8,0x00000C00
4807 #define SRM_DI0_DW_GEN_2__DI0_PT_4_2            0x1F0404A8,0x00000300
4808 #define SRM_DI0_DW_GEN_2__DI0_PT_3_2            0x1F0404A8,0x000000C0
4809 #define SRM_DI0_DW_GEN_2__DI0_PT_2_2            0x1F0404A8,0x00000030
4810 #define SRM_DI0_DW_GEN_2__DI0_PT_1_2            0x1F0404A8,0x0000000C
4811 #define SRM_DI0_DW_GEN_2__DI0_PT_0_2            0x1F0404A8,0x00000003
4812
4813 #define SRM_DI0_DW_GEN_2__ADDR                    0x1F0404A8
4814 #define SRM_DI0_DW_GEN_2__EMPTY                   0x1F0404A8,0x00000000
4815 #define SRM_DI0_DW_GEN_2__FULL                    0x1F0404A8,0xffffffff
4816 #define SRM_DI0_DW_GEN_2__DI0_SERIAL_PERIOD_2     0x1F0404A8,0xFF000000
4817 #define SRM_DI0_DW_GEN_2__DI0_START_PERIOD_2      0x1F0404A8,0x00FF0000
4818 #define SRM_DI0_DW_GEN_2__DI0_CST_2               0x1F0404A8,0x0000C000
4819 #define SRM_DI0_DW_GEN_2__DI0_SERIAL_VALID_BITS_2 0x1F0404A8,0x000001F0
4820 #define SRM_DI0_DW_GEN_2__DI0_SERIAL_RS_2         0x1F0404A8,0x0000000C
4821 #define SRM_DI0_DW_GEN_2__DI0_SERIAL_CLK_2        0x1F0404A8,0x00000003
4822
4823 #define SRM_DI0_DW_GEN_3__ADDR                  0x1F0404AC
4824 #define SRM_DI0_DW_GEN_3__EMPTY                 0x1F0404AC,0x00000000
4825 #define SRM_DI0_DW_GEN_3__FULL                  0x1F0404AC,0xffffffff
4826 #define SRM_DI0_DW_GEN_3__DI0_ACCESS_SIZE_3     0x1F0404AC,0xFF000000
4827 #define SRM_DI0_DW_GEN_3__DI0_COMPONNENT_SIZE_3 0x1F0404AC,0x00FF0000
4828 #define SRM_DI0_DW_GEN_3__DI0_CST_3             0x1F0404AC,0x0000C000
4829 #define SRM_DI0_DW_GEN_3__DI0_PT_6_3            0x1F0404AC,0x00003000
4830 #define SRM_DI0_DW_GEN_3__DI0_PT_5_3            0x1F0404AC,0x00000C00
4831 #define SRM_DI0_DW_GEN_3__DI0_PT_4_3            0x1F0404AC,0x00000300
4832 #define SRM_DI0_DW_GEN_3__DI0_PT_3_3            0x1F0404AC,0x000000C0
4833 #define SRM_DI0_DW_GEN_3__DI0_PT_2_3            0x1F0404AC,0x00000030
4834 #define SRM_DI0_DW_GEN_3__DI0_PT_1_3            0x1F0404AC,0x0000000C
4835 #define SRM_DI0_DW_GEN_3__DI0_PT_0_3            0x1F0404AC,0x00000003
4836
4837 #define SRM_DI0_DW_GEN_3__ADDR                    0x1F0404AC
4838 #define SRM_DI0_DW_GEN_3__EMPTY                   0x1F0404AC,0x00000000
4839 #define SRM_DI0_DW_GEN_3__FULL                    0x1F0404AC,0xffffffff
4840 #define SRM_DI0_DW_GEN_3__DI0_SERIAL_PERIOD_3     0x1F0404AC,0xFF000000
4841 #define SRM_DI0_DW_GEN_3__DI0_START_PERIOD_3      0x1F0404AC,0x00FF0000
4842 #define SRM_DI0_DW_GEN_3__DI0_CST_3               0x1F0404AC,0x0000C000
4843 #define SRM_DI0_DW_GEN_3__DI0_SERIAL_VALID_BITS_3 0x1F0404AC,0x000001F0
4844 #define SRM_DI0_DW_GEN_3__DI0_SERIAL_RS_3         0x1F0404AC,0x0000000C
4845 #define SRM_DI0_DW_GEN_3__DI0_SERIAL_CLK_3        0x1F0404AC,0x00000003
4846
4847 #define SRM_DI0_DW_GEN_4__ADDR                  0x1F0404B0
4848 #define SRM_DI0_DW_GEN_4__EMPTY                 0x1F0404B0,0x00000000
4849 #define SRM_DI0_DW_GEN_4__FULL                  0x1F0404B0,0xffffffff
4850 #define SRM_DI0_DW_GEN_4__DI0_ACCESS_SIZE_4     0x1F0404B0,0xFF000000
4851 #define SRM_DI0_DW_GEN_4__DI0_COMPONNENT_SIZE_4 0x1F0404B0,0x00FF0000
4852 #define SRM_DI0_DW_GEN_4__DI0_CST_4             0x1F0404B0,0x0000C000
4853 #define SRM_DI0_DW_GEN_4__DI0_PT_6_4            0x1F0404B0,0x00003000
4854 #define SRM_DI0_DW_GEN_4__DI0_PT_5_4            0x1F0404B0,0x00000C00
4855 #define SRM_DI0_DW_GEN_4__DI0_PT_4_4            0x1F0404B0,0x00000300
4856 #define SRM_DI0_DW_GEN_4__DI0_PT_3_4            0x1F0404B0,0x000000C0
4857 #define SRM_DI0_DW_GEN_4__DI0_PT_2_4            0x1F0404B0,0x00000030
4858 #define SRM_DI0_DW_GEN_4__DI0_PT_1_4            0x1F0404B0,0x0000000C
4859 #define SRM_DI0_DW_GEN_4__DI0_PT_0_4            0x1F0404B0,0x00000003
4860
4861 #define SRM_DI0_DW_GEN_4__ADDR                    0x1F0404B0
4862 #define SRM_DI0_DW_GEN_4__EMPTY                   0x1F0404B0,0x00000000
4863 #define SRM_DI0_DW_GEN_4__FULL                    0x1F0404B0,0xffffffff
4864 #define SRM_DI0_DW_GEN_4__DI0_SERIAL_PERIOD_4     0x1F0404B0,0xFF000000
4865 #define SRM_DI0_DW_GEN_4__DI0_START_PERIOD_4      0x1F0404B0,0x00FF0000
4866 #define SRM_DI0_DW_GEN_4__DI0_CST_4               0x1F0404B0,0x0000C000
4867 #define SRM_DI0_DW_GEN_4__DI0_SERIAL_VALID_BITS_4 0x1F0404B0,0x000001F0
4868 #define SRM_DI0_DW_GEN_4__DI0_SERIAL_RS_4         0x1F0404B0,0x0000000C
4869 #define SRM_DI0_DW_GEN_4__DI0_SERIAL_CLK_4        0x1F0404B0,0x00000003
4870
4871 #define SRM_DI0_DW_GEN_5__ADDR                  0x1F0404B4
4872 #define SRM_DI0_DW_GEN_5__EMPTY                 0x1F0404B4,0x00000000
4873 #define SRM_DI0_DW_GEN_5__FULL                  0x1F0404B4,0xffffffff
4874 #define SRM_DI0_DW_GEN_5__DI0_ACCESS_SIZE_5     0x1F0404B4,0xFF000000
4875 #define SRM_DI0_DW_GEN_5__DI0_COMPONNENT_SIZE_5 0x1F0404B4,0x00FF0000
4876 #define SRM_DI0_DW_GEN_5__DI0_CST_5             0x1F0404B4,0x0000C000
4877 #define SRM_DI0_DW_GEN_5__DI0_PT_6_5            0x1F0404B4,0x00003000
4878 #define SRM_DI0_DW_GEN_5__DI0_PT_5_5            0x1F0404B4,0x00000C00
4879 #define SRM_DI0_DW_GEN_5__DI0_PT_4_5            0x1F0404B4,0x00000300
4880 #define SRM_DI0_DW_GEN_5__DI0_PT_3_5            0x1F0404B4,0x000000C0
4881 #define SRM_DI0_DW_GEN_5__DI0_PT_2_5            0x1F0404B4,0x00000030
4882 #define SRM_DI0_DW_GEN_5__DI0_PT_1_5            0x1F0404B4,0x0000000C
4883 #define SRM_DI0_DW_GEN_5__DI0_PT_0_5            0x1F0404B4,0x00000003
4884
4885 #define SRM_DI0_DW_GEN_5__ADDR                    0x1F0404B4
4886 #define SRM_DI0_DW_GEN_5__EMPTY                   0x1F0404B4,0x00000000
4887 #define SRM_DI0_DW_GEN_5__FULL                    0x1F0404B4,0xffffffff
4888 #define SRM_DI0_DW_GEN_5__DI0_SERIAL_PERIOD_5     0x1F0404B4,0xFF000000
4889 #define SRM_DI0_DW_GEN_5__DI0_START_PERIOD_5      0x1F0404B4,0x00FF0000
4890 #define SRM_DI0_DW_GEN_5__DI0_CST_5               0x1F0404B4,0x0000C000
4891 #define SRM_DI0_DW_GEN_5__DI0_SERIAL_VALID_BITS_5 0x1F0404B4,0x000001F0
4892 #define SRM_DI0_DW_GEN_5__DI0_SERIAL_RS_5         0x1F0404B4,0x0000000C
4893 #define SRM_DI0_DW_GEN_5__DI0_SERIAL_CLK_5        0x1F0404B4,0x00000003
4894
4895 #define SRM_DI0_DW_GEN_6__ADDR                  0x1F0404B8
4896 #define SRM_DI0_DW_GEN_6__EMPTY                 0x1F0404B8,0x00000000
4897 #define SRM_DI0_DW_GEN_6__FULL                  0x1F0404B8,0xffffffff
4898 #define SRM_DI0_DW_GEN_6__DI0_ACCESS_SIZE_6     0x1F0404B8,0xFF000000
4899 #define SRM_DI0_DW_GEN_6__DI0_COMPONNENT_SIZE_6 0x1F0404B8,0x00FF0000
4900 #define SRM_DI0_DW_GEN_6__DI0_CST_6             0x1F0404B8,0x0000C000
4901 #define SRM_DI0_DW_GEN_6__DI0_PT_6_6            0x1F0404B8,0x00003000
4902 #define SRM_DI0_DW_GEN_6__DI0_PT_5_6            0x1F0404B8,0x00000C00
4903 #define SRM_DI0_DW_GEN_6__DI0_PT_4_6            0x1F0404B8,0x00000300
4904 #define SRM_DI0_DW_GEN_6__DI0_PT_3_6            0x1F0404B8,0x000000C0
4905 #define SRM_DI0_DW_GEN_6__DI0_PT_2_6            0x1F0404B8,0x00000030
4906 #define SRM_DI0_DW_GEN_6__DI0_PT_1_6            0x1F0404B8,0x0000000C
4907 #define SRM_DI0_DW_GEN_6__DI0_PT_0_6            0x1F0404B8,0x00000003
4908
4909 #define SRM_DI0_DW_GEN_6__ADDR                    0x1F0404B8
4910 #define SRM_DI0_DW_GEN_6__EMPTY                   0x1F0404B8,0x00000000
4911 #define SRM_DI0_DW_GEN_6__FULL                    0x1F0404B8,0xffffffff
4912 #define SRM_DI0_DW_GEN_6__DI0_SERIAL_PERIOD_6     0x1F0404B8,0xFF000000
4913 #define SRM_DI0_DW_GEN_6__DI0_START_PERIOD_6      0x1F0404B8,0x00FF0000
4914 #define SRM_DI0_DW_GEN_6__DI0_CST_6               0x1F0404B8,0x0000C000
4915 #define SRM_DI0_DW_GEN_6__DI0_SERIAL_VALID_BITS_6 0x1F0404B8,0x000001F0
4916 #define SRM_DI0_DW_GEN_6__DI0_SERIAL_RS_6         0x1F0404B8,0x0000000C
4917 #define SRM_DI0_DW_GEN_6__DI0_SERIAL_CLK_6        0x1F0404B8,0x00000003
4918
4919 #define SRM_DI0_DW_GEN_7__ADDR                  0x1F0404BC
4920 #define SRM_DI0_DW_GEN_7__EMPTY                 0x1F0404BC,0x00000000
4921 #define SRM_DI0_DW_GEN_7__FULL                  0x1F0404BC,0xffffffff
4922 #define SRM_DI0_DW_GEN_7__DI0_ACCESS_SIZE_7     0x1F0404BC,0xFF000000
4923 #define SRM_DI0_DW_GEN_7__DI0_COMPONNENT_SIZE_7 0x1F0404BC,0x00FF0000
4924 #define SRM_DI0_DW_GEN_7__DI0_CST_7             0x1F0404BC,0x0000C000
4925 #define SRM_DI0_DW_GEN_7__DI0_PT_6_7            0x1F0404BC,0x00003000
4926 #define SRM_DI0_DW_GEN_7__DI0_PT_5_7            0x1F0404BC,0x00000C00
4927 #define SRM_DI0_DW_GEN_7__DI0_PT_4_7            0x1F0404BC,0x00000300
4928 #define SRM_DI0_DW_GEN_7__DI0_PT_3_7            0x1F0404BC,0x000000C0
4929 #define SRM_DI0_DW_GEN_7__DI0_PT_2_7            0x1F0404BC,0x00000030
4930 #define SRM_DI0_DW_GEN_7__DI0_PT_1_7            0x1F0404BC,0x0000000C
4931 #define SRM_DI0_DW_GEN_7__DI0_PT_0_7            0x1F0404BC,0x00000003
4932
4933 #define SRM_DI0_DW_GEN_7__ADDR                    0x1F0404BC
4934 #define SRM_DI0_DW_GEN_7__EMPTY                   0x1F0404BC,0x00000000
4935 #define SRM_DI0_DW_GEN_7__FULL                    0x1F0404BC,0xffffffff
4936 #define SRM_DI0_DW_GEN_7__DI0_SERIAL_PERIOD_7     0x1F0404BC,0xFF000000
4937 #define SRM_DI0_DW_GEN_7__DI0_START_PERIOD_7      0x1F0404BC,0x00FF0000
4938 #define SRM_DI0_DW_GEN_7__DI0_CST_7               0x1F0404BC,0x0000C000
4939 #define SRM_DI0_DW_GEN_7__DI0_SERIAL_VALID_BITS_7 0x1F0404BC,0x000001F0
4940 #define SRM_DI0_DW_GEN_7__DI0_SERIAL_RS_7         0x1F0404BC,0x0000000C
4941 #define SRM_DI0_DW_GEN_7__DI0_SERIAL_CLK_7        0x1F0404BC,0x00000003
4942
4943 #define SRM_DI0_DW_GEN_8__ADDR                  0x1F0404C0
4944 #define SRM_DI0_DW_GEN_8__EMPTY                 0x1F0404C0,0x00000000
4945 #define SRM_DI0_DW_GEN_8__FULL                  0x1F0404C0,0xffffffff
4946 #define SRM_DI0_DW_GEN_8__DI0_ACCESS_SIZE_8     0x1F0404C0,0xFF000000
4947 #define SRM_DI0_DW_GEN_8__DI0_COMPONNENT_SIZE_8 0x1F0404C0,0x00FF0000
4948 #define SRM_DI0_DW_GEN_8__DI0_CST_8             0x1F0404C0,0x0000C000
4949 #define SRM_DI0_DW_GEN_8__DI0_PT_6_8            0x1F0404C0,0x00003000
4950 #define SRM_DI0_DW_GEN_8__DI0_PT_5_8            0x1F0404C0,0x00000C00
4951 #define SRM_DI0_DW_GEN_8__DI0_PT_4_8            0x1F0404C0,0x00000300
4952 #define SRM_DI0_DW_GEN_8__DI0_PT_3_8            0x1F0404C0,0x000000C0
4953 #define SRM_DI0_DW_GEN_8__DI0_PT_2_8            0x1F0404C0,0x00000030
4954 #define SRM_DI0_DW_GEN_8__DI0_PT_1_8            0x1F0404C0,0x0000000C
4955 #define SRM_DI0_DW_GEN_8__DI0_PT_0_8            0x1F0404C0,0x00000003
4956
4957 #define SRM_DI0_DW_GEN_8__ADDR                    0x1F0404C0
4958 #define SRM_DI0_DW_GEN_8__EMPTY                   0x1F0404C0,0x00000000
4959 #define SRM_DI0_DW_GEN_8__FULL                    0x1F0404C0,0xffffffff
4960 #define SRM_DI0_DW_GEN_8__DI0_SERIAL_PERIOD_8     0x1F0404C0,0xFF000000
4961 #define SRM_DI0_DW_GEN_8__DI0_START_PERIOD_8      0x1F0404C0,0x00FF0000
4962 #define SRM_DI0_DW_GEN_8__DI0_CST_8               0x1F0404C0,0x0000C000
4963 #define SRM_DI0_DW_GEN_8__DI0_SERIAL_VALID_BITS_8 0x1F0404C0,0x000001F0
4964 #define SRM_DI0_DW_GEN_8__DI0_SERIAL_RS_8         0x1F0404C0,0x0000000C
4965 #define SRM_DI0_DW_GEN_8__DI0_SERIAL_CLK_8        0x1F0404C0,0x00000003
4966
4967 #define SRM_DI0_DW_GEN_9__ADDR                  0x1F0404C4
4968 #define SRM_DI0_DW_GEN_9__EMPTY                 0x1F0404C4,0x00000000
4969 #define SRM_DI0_DW_GEN_9__FULL                  0x1F0404C4,0xffffffff
4970 #define SRM_DI0_DW_GEN_9__DI0_ACCESS_SIZE_9     0x1F0404C4,0xFF000000
4971 #define SRM_DI0_DW_GEN_9__DI0_COMPONNENT_SIZE_9 0x1F0404C4,0x00FF0000
4972 #define SRM_DI0_DW_GEN_9__DI0_CST_9             0x1F0404C4,0x0000C000
4973 #define SRM_DI0_DW_GEN_9__DI0_PT_6_9            0x1F0404C4,0x00003000
4974 #define SRM_DI0_DW_GEN_9__DI0_PT_5_9            0x1F0404C4,0x00000C00
4975 #define SRM_DI0_DW_GEN_9__DI0_PT_4_9            0x1F0404C4,0x00000300
4976 #define SRM_DI0_DW_GEN_9__DI0_PT_3_9            0x1F0404C4,0x000000C0
4977 #define SRM_DI0_DW_GEN_9__DI0_PT_2_9            0x1F0404C4,0x00000030
4978 #define SRM_DI0_DW_GEN_9__DI0_PT_1_9            0x1F0404C4,0x0000000C
4979 #define SRM_DI0_DW_GEN_9__DI0_PT_0_9            0x1F0404C4,0x00000003
4980
4981 #define SRM_DI0_DW_GEN_9__ADDR                    0x1F0404C4
4982 #define SRM_DI0_DW_GEN_9__EMPTY                   0x1F0404C4,0x00000000
4983 #define SRM_DI0_DW_GEN_9__FULL                    0x1F0404C4,0xffffffff
4984 #define SRM_DI0_DW_GEN_9__DI0_SERIAL_PERIOD_9     0x1F0404C4,0xFF000000
4985 #define SRM_DI0_DW_GEN_9__DI0_START_PERIOD_9      0x1F0404C4,0x00FF0000
4986 #define SRM_DI0_DW_GEN_9__DI0_CST_9               0x1F0404C4,0x0000C000
4987 #define SRM_DI0_DW_GEN_9__DI0_SERIAL_VALID_BITS_9 0x1F0404C4,0x000001F0
4988 #define SRM_DI0_DW_GEN_9__DI0_SERIAL_RS_9         0x1F0404C4,0x0000000C
4989 #define SRM_DI0_DW_GEN_9__DI0_SERIAL_CLK_9        0x1F0404C4,0x00000003
4990
4991 #define SRM_DI0_DW_GEN_10__ADDR                   0x1F0404C8
4992 #define SRM_DI0_DW_GEN_10__EMPTY                  0x1F0404C8,0x00000000
4993 #define SRM_DI0_DW_GEN_10__FULL                   0x1F0404C8,0xffffffff
4994 #define SRM_DI0_DW_GEN_10__DI0_ACCESS_SIZE_10     0x1F0404C8,0xFF000000
4995 #define SRM_DI0_DW_GEN_10__DI0_COMPONNENT_SIZE_10 0x1F0404C8,0x00FF0000
4996 #define SRM_DI0_DW_GEN_10__DI0_CST_10             0x1F0404C8,0x0000C000
4997 #define SRM_DI0_DW_GEN_10__DI0_PT_6_10            0x1F0404C8,0x00003000
4998 #define SRM_DI0_DW_GEN_10__DI0_PT_5_10            0x1F0404C8,0x00000C00
4999 #define SRM_DI0_DW_GEN_10__DI0_PT_4_10            0x1F0404C8,0x00000300
5000 #define SRM_DI0_DW_GEN_10__DI0_PT_3_10            0x1F0404C8,0x000000C0
5001 #define SRM_DI0_DW_GEN_10__DI0_PT_2_10            0x1F0404C8,0x00000030
5002 #define SRM_DI0_DW_GEN_10__DI0_PT_1_10            0x1F0404C8,0x0000000C
5003 #define SRM_DI0_DW_GEN_10__DI0_PT_0_10            0x1F0404C8,0x00000003
5004
5005 #define SRM_DI0_DW_GEN_10__ADDR                     0x1F0404C8
5006 #define SRM_DI0_DW_GEN_10__EMPTY                    0x1F0404C8,0x00000000
5007 #define SRM_DI0_DW_GEN_10__FULL                     0x1F0404C8,0xffffffff
5008 #define SRM_DI0_DW_GEN_10__DI0_SERIAL_PERIOD_10     0x1F0404C8,0xFF000000
5009 #define SRM_DI0_DW_GEN_10__DI0_START_PERIOD_10      0x1F0404C8,0x00FF0000
5010 #define SRM_DI0_DW_GEN_10__DI0_CST_10               0x1F0404C8,0x0000C000
5011 #define SRM_DI0_DW_GEN_10__DI0_SERIAL_VALID_BITS_10 0x1F0404C8,0x000001F0
5012 #define SRM_DI0_DW_GEN_10__DI0_SERIAL_RS_10         0x1F0404C8,0x0000000C
5013 #define SRM_DI0_DW_GEN_10__DI0_SERIAL_CLK_10        0x1F0404C8,0x00000003
5014
5015 #define SRM_DI0_DW_GEN_11__ADDR                   0x1F0404CC
5016 #define SRM_DI0_DW_GEN_11__EMPTY                  0x1F0404CC,0x00000000
5017 #define SRM_DI0_DW_GEN_11__FULL                   0x1F0404CC,0xffffffff
5018 #define SRM_DI0_DW_GEN_11__DI0_ACCESS_SIZE_11     0x1F0404CC,0xFF000000
5019 #define SRM_DI0_DW_GEN_11__DI0_COMPONNENT_SIZE_11 0x1F0404CC,0x00FF0000
5020 #define SRM_DI0_DW_GEN_11__DI0_CST_11             0x1F0404CC,0x0000C000
5021 #define SRM_DI0_DW_GEN_11__DI0_PT_6_11            0x1F0404CC,0x00003000
5022 #define SRM_DI0_DW_GEN_11__DI0_PT_5_11            0x1F0404CC,0x00000C00
5023 #define SRM_DI0_DW_GEN_11__DI0_PT_4_11            0x1F0404CC,0x00000300
5024 #define SRM_DI0_DW_GEN_11__DI0_PT_3_11            0x1F0404CC,0x000000C0
5025 #define SRM_DI0_DW_GEN_11__DI0_PT_2_11            0x1F0404CC,0x00000030
5026 #define SRM_DI0_DW_GEN_11__DI0_PT_1_11            0x1F0404CC,0x0000000C
5027 #define SRM_DI0_DW_GEN_11__DI0_PT_0_11            0x1F0404CC,0x00000003
5028
5029 #define SRM_DI0_DW_GEN_11__ADDR                     0x1F0404CC
5030 #define SRM_DI0_DW_GEN_11__EMPTY                    0x1F0404CC,0x00000000
5031 #define SRM_DI0_DW_GEN_11__FULL                     0x1F0404CC,0xffffffff
5032 #define SRM_DI0_DW_GEN_11__DI0_SERIAL_PERIOD_11     0x1F0404CC,0xFF000000
5033 #define SRM_DI0_DW_GEN_11__DI0_START_PERIOD_11      0x1F0404CC,0x00FF0000
5034 #define SRM_DI0_DW_GEN_11__DI0_CST_11               0x1F0404CC,0x0000C000
5035 #define SRM_DI0_DW_GEN_11__DI0_SERIAL_VALID_BITS_11 0x1F0404CC,0x000001F0
5036 #define SRM_DI0_DW_GEN_11__DI0_SERIAL_RS_11         0x1F0404CC,0x0000000C
5037 #define SRM_DI0_DW_GEN_11__DI0_SERIAL_CLK_11        0x1F0404CC,0x00000003
5038
5039 #define SRM_DI0_DW_SET0_0__ADDR                   0x1F0404D0
5040 #define SRM_DI0_DW_SET0_0__EMPTY       0x1F0404D0,0x00000000
5041 #define SRM_DI0_DW_SET0_0__FULL       0x1F0404D0,0xffffffff
5042 #define SRM_DI0_DW_SET0_0__DI0_DATA_CNT_DOWN0_0       0x1F0404D0,0x01FF0000
5043 #define SRM_DI0_DW_SET0_0__DI0_DATA_CNT_UP0_0       0x1F0404D0,0x000001FF
5044
5045 #define SRM_DI0_DW_SET0_1__ADDR                   0x1F0404D4
5046 #define SRM_DI0_DW_SET0_1__EMPTY       0x1F0404D4,0x00000000
5047 #define SRM_DI0_DW_SET0_1__FULL       0x1F0404D4,0xffffffff
5048 #define SRM_DI0_DW_SET0_1__DI0_DATA_CNT_DOWN0_1       0x1F0404D4,0x01FF0000
5049 #define SRM_DI0_DW_SET0_1__DI0_DATA_CNT_UP0_1       0x1F0404D4,0x000001FF
5050
5051 #define SRM_DI0_DW_SET0_2__ADDR                   0x1F0404D8
5052 #define SRM_DI0_DW_SET0_2__EMPTY       0x1F0404D8,0x00000000
5053 #define SRM_DI0_DW_SET0_2__FULL       0x1F0404D8,0xffffffff
5054 #define SRM_DI0_DW_SET0_2__DI0_DATA_CNT_DOWN0_2       0x1F0404D8,0x01FF0000
5055 #define SRM_DI0_DW_SET0_2__DI0_DATA_CNT_UP0_2       0x1F0404D8,0x000001FF
5056
5057 #define SRM_DI0_DW_SET0_3__ADDR                   0x1F0404DC
5058 #define SRM_DI0_DW_SET0_3__EMPTY       0x1F0404DC,0x00000000
5059 #define SRM_DI0_DW_SET0_3__FULL       0x1F0404DC,0xffffffff
5060 #define SRM_DI0_DW_SET0_3__DI0_DATA_CNT_DOWN0_3       0x1F0404DC,0x01FF0000
5061 #define SRM_DI0_DW_SET0_3__DI0_DATA_CNT_UP0_3       0x1F0404DC,0x000001FF
5062
5063 #define SRM_DI0_DW_SET0_4__ADDR                   0x1F0404E0
5064 #define SRM_DI0_DW_SET0_4__EMPTY       0x1F0404E0,0x00000000
5065 #define SRM_DI0_DW_SET0_4__FULL       0x1F0404E0,0xffffffff
5066 #define SRM_DI0_DW_SET0_4__DI0_DATA_CNT_DOWN0_4       0x1F0404E0,0x01FF0000
5067 #define SRM_DI0_DW_SET0_4__DI0_DATA_CNT_UP0_4       0x1F0404E0,0x000001FF
5068
5069 #define SRM_DI0_DW_SET0_5__ADDR                   0x1F0404E4
5070 #define SRM_DI0_DW_SET0_5__EMPTY       0x1F0404E4,0x00000000
5071 #define SRM_DI0_DW_SET0_5__FULL       0x1F0404E4,0xffffffff
5072 #define SRM_DI0_DW_SET0_5__DI0_DATA_CNT_DOWN0_5       0x1F0404E4,0x01FF0000
5073 #define SRM_DI0_DW_SET0_5__DI0_DATA_CNT_UP0_5       0x1F0404E4,0x000001FF
5074
5075 #define SRM_DI0_DW_SET0_6__ADDR                   0x1F0404E8
5076 #define SRM_DI0_DW_SET0_6__EMPTY       0x1F0404E8,0x00000000
5077 #define SRM_DI0_DW_SET0_6__FULL       0x1F0404E8,0xffffffff
5078 #define SRM_DI0_DW_SET0_6__DI0_DATA_CNT_DOWN0_6       0x1F0404E8,0x01FF0000
5079 #define SRM_DI0_DW_SET0_6__DI0_DATA_CNT_UP0_6       0x1F0404E8,0x000001FF
5080
5081 #define SRM_DI0_DW_SET0_7__ADDR                   0x1F0404EC
5082 #define SRM_DI0_DW_SET0_7__EMPTY       0x1F0404EC,0x00000000
5083 #define SRM_DI0_DW_SET0_7__FULL       0x1F0404EC,0xffffffff
5084 #define SRM_DI0_DW_SET0_7__DI0_DATA_CNT_DOWN0_7       0x1F0404EC,0x01FF0000
5085 #define SRM_DI0_DW_SET0_7__DI0_DATA_CNT_UP0_7       0x1F0404EC,0x000001FF
5086
5087 #define SRM_DI0_DW_SET0_8__ADDR                   0x1F0404F0
5088 #define SRM_DI0_DW_SET0_8__EMPTY       0x1F0404F0,0x00000000
5089 #define SRM_DI0_DW_SET0_8__FULL       0x1F0404F0,0xffffffff
5090 #define SRM_DI0_DW_SET0_8__DI0_DATA_CNT_DOWN0_8       0x1F0404F0,0x01FF0000
5091 #define SRM_DI0_DW_SET0_8__DI0_DATA_CNT_UP0_8       0x1F0404F0,0x000001FF
5092
5093 #define SRM_DI0_DW_SET0_9__ADDR                   0x1F0404F4
5094 #define SRM_DI0_DW_SET0_9__EMPTY       0x1F0404F4,0x00000000
5095 #define SRM_DI0_DW_SET0_9__FULL       0x1F0404F4,0xffffffff
5096 #define SRM_DI0_DW_SET0_9__DI0_DATA_CNT_DOWN0_9       0x1F0404F4,0x01FF0000
5097 #define SRM_DI0_DW_SET0_9__DI0_DATA_CNT_UP0_9       0x1F0404F4,0x000001FF
5098
5099 #define SRM_DI0_DW_SET0_10__ADDR                   0x1F0404F8
5100 #define SRM_DI0_DW_SET0_10__EMPTY       0x1F0404F8,0x00000000
5101 #define SRM_DI0_DW_SET0_10__FULL       0x1F0404F8,0xffffffff
5102 #define SRM_DI0_DW_SET0_10__DI0_DATA_CNT_DOWN0_10       0x1F0404F8,0x01FF0000
5103 #define SRM_DI0_DW_SET0_10__DI0_DATA_CNT_UP0_10       0x1F0404F8,0x000001FF
5104
5105 #define SRM_DI0_DW_SET0_11__ADDR                   0x1F0404FC
5106 #define SRM_DI0_DW_SET0_11__EMPTY       0x1F0404FC,0x00000000
5107 #define SRM_DI0_DW_SET0_11__FULL       0x1F0404FC,0xffffffff
5108 #define SRM_DI0_DW_SET0_11__DI0_DATA_CNT_DOWN0_11       0x1F0404FC,0x01FF0000
5109 #define SRM_DI0_DW_SET0_11__DI0_DATA_CNT_UP0_11       0x1F0404FC,0x000001FF
5110
5111 #define SRM_DI0_DW_SET1_0__ADDR                   0x1F040500
5112 #define SRM_DI0_DW_SET1_0__EMPTY       0x1F040500,0x00000000
5113 #define SRM_DI0_DW_SET1_0__FULL       0x1F040500,0xffffffff
5114 #define SRM_DI0_DW_SET1_0__DI0_DATA_CNT_DOWN1_0       0x1F040500,0x01FF0000
5115 #define SRM_DI0_DW_SET1_0__DI0_DATA_CNT_UP1_0       0x1F040500,0x000001FF
5116
5117 #define SRM_DI0_DW_SET1_1__ADDR                   0x1F040504
5118 #define SRM_DI0_DW_SET1_1__EMPTY       0x1F040504,0x00000000
5119 #define SRM_DI0_DW_SET1_1__FULL       0x1F040504,0xffffffff
5120 #define SRM_DI0_DW_SET1_1__DI0_DATA_CNT_DOWN1_1       0x1F040504,0x01FF0000
5121 #define SRM_DI0_DW_SET1_1__DI0_DATA_CNT_UP1_1       0x1F040504,0x000001FF
5122
5123 #define SRM_DI0_DW_SET1_2__ADDR                   0x1F040508
5124 #define SRM_DI0_DW_SET1_2__EMPTY       0x1F040508,0x00000000
5125 #define SRM_DI0_DW_SET1_2__FULL       0x1F040508,0xffffffff
5126 #define SRM_DI0_DW_SET1_2__DI0_DATA_CNT_DOWN1_2       0x1F040508,0x01FF0000
5127 #define SRM_DI0_DW_SET1_2__DI0_DATA_CNT_UP1_2       0x1F040508,0x000001FF
5128
5129 #define SRM_DI0_DW_SET1_3__ADDR                   0x1F04050C
5130 #define SRM_DI0_DW_SET1_3__EMPTY       0x1F04050C,0x00000000
5131 #define SRM_DI0_DW_SET1_3__FULL       0x1F04050C,0xffffffff
5132 #define SRM_DI0_DW_SET1_3__DI0_DATA_CNT_DOWN1_3       0x1F04050C,0x01FF0000
5133 #define SRM_DI0_DW_SET1_3__DI0_DATA_CNT_UP1_3       0x1F04050C,0x000001FF
5134
5135 #define SRM_DI0_DW_SET1_4__ADDR                   0x1F040510
5136 #define SRM_DI0_DW_SET1_4__EMPTY       0x1F040510,0x00000000
5137 #define SRM_DI0_DW_SET1_4__FULL       0x1F040510,0xffffffff
5138 #define SRM_DI0_DW_SET1_4__DI0_DATA_CNT_DOWN1_4       0x1F040510,0x01FF0000
5139 #define SRM_DI0_DW_SET1_4__DI0_DATA_CNT_UP1_4       0x1F040510,0x000001FF
5140
5141 #define SRM_DI0_DW_SET1_5__ADDR                   0x1F040514
5142 #define SRM_DI0_DW_SET1_5__EMPTY       0x1F040514,0x00000000
5143 #define SRM_DI0_DW_SET1_5__FULL       0x1F040514,0xffffffff
5144 #define SRM_DI0_DW_SET1_5__DI0_DATA_CNT_DOWN1_5       0x1F040514,0x01FF0000
5145 #define SRM_DI0_DW_SET1_5__DI0_DATA_CNT_UP1_5       0x1F040514,0x000001FF
5146
5147 #define SRM_DI0_DW_SET1_6__ADDR                   0x1F040518
5148 #define SRM_DI0_DW_SET1_6__EMPTY       0x1F040518,0x00000000
5149 #define SRM_DI0_DW_SET1_6__FULL       0x1F040518,0xffffffff
5150 #define SRM_DI0_DW_SET1_6__DI0_DATA_CNT_DOWN1_6       0x1F040518,0x01FF0000
5151 #define SRM_DI0_DW_SET1_6__DI0_DATA_CNT_UP1_6       0x1F040518,0x000001FF
5152
5153 #define SRM_DI0_DW_SET1_7__ADDR                   0x1F04051C
5154 #define SRM_DI0_DW_SET1_7__EMPTY       0x1F04051C,0x00000000
5155 #define SRM_DI0_DW_SET1_7__FULL       0x1F04051C,0xffffffff
5156 #define SRM_DI0_DW_SET1_7__DI0_DATA_CNT_DOWN1_7       0x1F04051C,0x01FF0000
5157 #define SRM_DI0_DW_SET1_7__DI0_DATA_CNT_UP1_7       0x1F04051C,0x000001FF
5158
5159 #define SRM_DI0_DW_SET1_8__ADDR                   0x1F040520
5160 #define SRM_DI0_DW_SET1_8__EMPTY       0x1F040520,0x00000000
5161 #define SRM_DI0_DW_SET1_8__FULL       0x1F040520,0xffffffff
5162 #define SRM_DI0_DW_SET1_8__DI0_DATA_CNT_DOWN1_8       0x1F040520,0x01FF0000
5163 #define SRM_DI0_DW_SET1_8__DI0_DATA_CNT_UP1_8       0x1F040520,0x000001FF
5164
5165 #define SRM_DI0_DW_SET1_9__ADDR                   0x1F040524
5166 #define SRM_DI0_DW_SET1_9__EMPTY       0x1F040524,0x00000000
5167 #define SRM_DI0_DW_SET1_9__FULL       0x1F040524,0xffffffff
5168 #define SRM_DI0_DW_SET1_9__DI0_DATA_CNT_DOWN1_9       0x1F040524,0x01FF0000
5169 #define SRM_DI0_DW_SET1_9__DI0_DATA_CNT_UP1_9       0x1F040524,0x000001FF
5170
5171 #define SRM_DI0_DW_SET1_10__ADDR                   0x1F040528
5172 #define SRM_DI0_DW_SET1_10__EMPTY       0x1F040528,0x00000000
5173 #define SRM_DI0_DW_SET1_10__FULL       0x1F040528,0xffffffff
5174 #define SRM_DI0_DW_SET1_10__DI0_DATA_CNT_DOWN1_10       0x1F040528,0x01FF0000
5175 #define SRM_DI0_DW_SET1_10__DI0_DATA_CNT_UP1_10       0x1F040528,0x000001FF
5176
5177 #define SRM_DI0_DW_SET1_11__ADDR                   0x1F04052C
5178 #define SRM_DI0_DW_SET1_11__EMPTY       0x1F04052C,0x00000000
5179 #define SRM_DI0_DW_SET1_11__FULL       0x1F04052C,0xffffffff
5180 #define SRM_DI0_DW_SET1_11__DI0_DATA_CNT_DOWN1_11       0x1F04052C,0x01FF0000
5181 #define SRM_DI0_DW_SET1_11__DI0_DATA_CNT_UP1_11       0x1F04052C,0x000001FF
5182
5183 #define SRM_DI0_DW_SET2_0__ADDR                   0x1F040530
5184 #define SRM_DI0_DW_SET2_0__EMPTY       0x1F040530,0x00000000
5185 #define SRM_DI0_DW_SET2_0__FULL       0x1F040530,0xffffffff
5186 #define SRM_DI0_DW_SET2_0__DI0_DATA_CNT_DOWN2_0       0x1F040530,0x01FF0000
5187 #define SRM_DI0_DW_SET2_0__DI0_DATA_CNT_UP2_0       0x1F040530,0x000001FF
5188
5189 #define SRM_DI0_DW_SET2_1__ADDR                   0x1F040534
5190 #define SRM_DI0_DW_SET2_1__EMPTY       0x1F040534,0x00000000
5191 #define SRM_DI0_DW_SET2_1__FULL       0x1F040534,0xffffffff
5192 #define SRM_DI0_DW_SET2_1__DI0_DATA_CNT_DOWN2_1       0x1F040534,0x01FF0000
5193 #define SRM_DI0_DW_SET2_1__DI0_DATA_CNT_UP2_1       0x1F040534,0x000001FF
5194
5195 #define SRM_DI0_DW_SET2_2__ADDR                   0x1F040538
5196 #define SRM_DI0_DW_SET2_2__EMPTY       0x1F040538,0x00000000
5197 #define SRM_DI0_DW_SET2_2__FULL       0x1F040538,0xffffffff
5198 #define SRM_DI0_DW_SET2_2__DI0_DATA_CNT_DOWN2_2       0x1F040538,0x01FF0000
5199 #define SRM_DI0_DW_SET2_2__DI0_DATA_CNT_UP2_2       0x1F040538,0x000001FF
5200
5201 #define SRM_DI0_DW_SET2_3__ADDR                   0x1F04053C
5202 #define SRM_DI0_DW_SET2_3__EMPTY       0x1F04053C,0x00000000
5203 #define SRM_DI0_DW_SET2_3__FULL       0x1F04053C,0xffffffff
5204 #define SRM_DI0_DW_SET2_3__DI0_DATA_CNT_DOWN2_3       0x1F04053C,0x01FF0000
5205 #define SRM_DI0_DW_SET2_3__DI0_DATA_CNT_UP2_3       0x1F04053C,0x000001FF
5206
5207 #define SRM_DI0_DW_SET2_4__ADDR                   0x1F040540
5208 #define SRM_DI0_DW_SET2_4__EMPTY       0x1F040540,0x00000000
5209 #define SRM_DI0_DW_SET2_4__FULL       0x1F040540,0xffffffff
5210 #define SRM_DI0_DW_SET2_4__DI0_DATA_CNT_DOWN2_4       0x1F040540,0x01FF0000
5211 #define SRM_DI0_DW_SET2_4__DI0_DATA_CNT_UP2_4       0x1F040540,0x000001FF
5212
5213 #define SRM_DI0_DW_SET2_5__ADDR                   0x1F040544
5214 #define SRM_DI0_DW_SET2_5__EMPTY       0x1F040544,0x00000000
5215 #define SRM_DI0_DW_SET2_5__FULL       0x1F040544,0xffffffff
5216 #define SRM_DI0_DW_SET2_5__DI0_DATA_CNT_DOWN2_5       0x1F040544,0x01FF0000
5217 #define SRM_DI0_DW_SET2_5__DI0_DATA_CNT_UP2_5       0x1F040544,0x000001FF
5218
5219 #define SRM_DI0_DW_SET2_6__ADDR                   0x1F040548
5220 #define SRM_DI0_DW_SET2_6__EMPTY       0x1F040548,0x00000000
5221 #define SRM_DI0_DW_SET2_6__FULL       0x1F040548,0xffffffff
5222 #define SRM_DI0_DW_SET2_6__DI0_DATA_CNT_DOWN2_6       0x1F040548,0x01FF0000
5223 #define SRM_DI0_DW_SET2_6__DI0_DATA_CNT_UP2_6       0x1F040548,0x000001FF
5224
5225 #define SRM_DI0_DW_SET2_7__ADDR                   0x1F04054C
5226 #define SRM_DI0_DW_SET2_7__EMPTY       0x1F04054C,0x00000000
5227 #define SRM_DI0_DW_SET2_7__FULL       0x1F04054C,0xffffffff
5228 #define SRM_DI0_DW_SET2_7__DI0_DATA_CNT_DOWN2_7       0x1F04054C,0x01FF0000
5229 #define SRM_DI0_DW_SET2_7__DI0_DATA_CNT_UP2_7       0x1F04054C,0x000001FF
5230
5231 #define SRM_DI0_DW_SET2_8__ADDR                   0x1F040550
5232 #define SRM_DI0_DW_SET2_8__EMPTY       0x1F040550,0x00000000
5233 #define SRM_DI0_DW_SET2_8__FULL       0x1F040550,0xffffffff
5234 #define SRM_DI0_DW_SET2_8__DI0_DATA_CNT_DOWN2_8       0x1F040550,0x01FF0000
5235 #define SRM_DI0_DW_SET2_8__DI0_DATA_CNT_UP2_8       0x1F040550,0x000001FF
5236
5237 #define SRM_DI0_DW_SET2_9__ADDR                   0x1F040554
5238 #define SRM_DI0_DW_SET2_9__EMPTY       0x1F040554,0x00000000
5239 #define SRM_DI0_DW_SET2_9__FULL       0x1F040554,0xffffffff
5240 #define SRM_DI0_DW_SET2_9__DI0_DATA_CNT_DOWN2_9       0x1F040554,0x01FF0000
5241 #define SRM_DI0_DW_SET2_9__DI0_DATA_CNT_UP2_9       0x1F040554,0x000001FF
5242
5243 #define SRM_DI0_DW_SET2_10__ADDR                   0x1F040558
5244 #define SRM_DI0_DW_SET2_10__EMPTY       0x1F040558,0x00000000
5245 #define SRM_DI0_DW_SET2_10__FULL       0x1F040558,0xffffffff
5246 #define SRM_DI0_DW_SET2_10__DI0_DATA_CNT_DOWN2_10       0x1F040558,0x01FF0000
5247 #define SRM_DI0_DW_SET2_10__DI0_DATA_CNT_UP2_10       0x1F040558,0x000001FF
5248
5249 #define SRM_DI0_DW_SET2_11__ADDR                   0x1F04055C
5250 #define SRM_DI0_DW_SET2_11__EMPTY       0x1F04055C,0x00000000
5251 #define SRM_DI0_DW_SET2_11__FULL       0x1F04055C,0xffffffff
5252 #define SRM_DI0_DW_SET2_11__DI0_DATA_CNT_DOWN2_11       0x1F04055C,0x01FF0000
5253 #define SRM_DI0_DW_SET2_11__DI0_DATA_CNT_UP2_11       0x1F04055C,0x000001FF
5254
5255 #define SRM_DI0_DW_SET3_0__ADDR                   0x1F040560
5256 #define SRM_DI0_DW_SET3_0__EMPTY       0x1F040560,0x00000000
5257 #define SRM_DI0_DW_SET3_0__FULL       0x1F040560,0xffffffff
5258 #define SRM_DI0_DW_SET3_0__DI0_DATA_CNT_DOWN3_0       0x1F040560,0x01FF0000
5259 #define SRM_DI0_DW_SET3_0__DI0_DATA_CNT_UP3_0       0x1F040560,0x000001FF
5260
5261 #define SRM_DI0_DW_SET3_1__ADDR                   0x1F040564
5262 #define SRM_DI0_DW_SET3_1__EMPTY       0x1F040564,0x00000000
5263 #define SRM_DI0_DW_SET3_1__FULL       0x1F040564,0xffffffff
5264 #define SRM_DI0_DW_SET3_1__DI0_DATA_CNT_DOWN3_1       0x1F040564,0x01FF0000
5265 #define SRM_DI0_DW_SET3_1__DI0_DATA_CNT_UP3_1       0x1F040564,0x000001FF
5266
5267 #define SRM_DI0_DW_SET3_2__ADDR                   0x1F040568
5268 #define SRM_DI0_DW_SET3_2__EMPTY       0x1F040568,0x00000000
5269 #define SRM_DI0_DW_SET3_2__FULL       0x1F040568,0xffffffff
5270 #define SRM_DI0_DW_SET3_2__DI0_DATA_CNT_DOWN3_2       0x1F040568,0x01FF0000
5271 #define SRM_DI0_DW_SET3_2__DI0_DATA_CNT_UP3_2       0x1F040568,0x000001FF
5272
5273 #define SRM_DI0_DW_SET3_3__ADDR                   0x1F04056C
5274 #define SRM_DI0_DW_SET3_3__EMPTY       0x1F04056C,0x00000000
5275 #define SRM_DI0_DW_SET3_3__FULL       0x1F04056C,0xffffffff
5276 #define SRM_DI0_DW_SET3_3__DI0_DATA_CNT_DOWN3_3       0x1F04056C,0x01FF0000
5277 #define SRM_DI0_DW_SET3_3__DI0_DATA_CNT_UP3_3       0x1F04056C,0x000001FF
5278
5279 #define SRM_DI0_DW_SET3_4__ADDR                   0x1F040570
5280 #define SRM_DI0_DW_SET3_4__EMPTY       0x1F040570,0x00000000
5281 #define SRM_DI0_DW_SET3_4__FULL       0x1F040570,0xffffffff
5282 #define SRM_DI0_DW_SET3_4__DI0_DATA_CNT_DOWN3_4       0x1F040570,0x01FF0000
5283 #define SRM_DI0_DW_SET3_4__DI0_DATA_CNT_UP3_4       0x1F040570,0x000001FF
5284
5285 #define SRM_DI0_DW_SET3_5__ADDR                   0x1F040574
5286 #define SRM_DI0_DW_SET3_5__EMPTY       0x1F040574,0x00000000
5287 #define SRM_DI0_DW_SET3_5__FULL       0x1F040574,0xffffffff
5288 #define SRM_DI0_DW_SET3_5__DI0_DATA_CNT_DOWN3_5       0x1F040574,0x01FF0000
5289 #define SRM_DI0_DW_SET3_5__DI0_DATA_CNT_UP3_5       0x1F040574,0x000001FF
5290
5291 #define SRM_DI0_DW_SET3_6__ADDR                   0x1F040578
5292 #define SRM_DI0_DW_SET3_6__EMPTY       0x1F040578,0x00000000
5293 #define SRM_DI0_DW_SET3_6__FULL       0x1F040578,0xffffffff
5294 #define SRM_DI0_DW_SET3_6__DI0_DATA_CNT_DOWN3_6       0x1F040578,0x01FF0000
5295 #define SRM_DI0_DW_SET3_6__DI0_DATA_CNT_UP3_6       0x1F040578,0x000001FF
5296
5297 #define SRM_DI0_DW_SET3_7__ADDR                   0x1F04057C
5298 #define SRM_DI0_DW_SET3_7__EMPTY       0x1F04057C,0x00000000
5299 #define SRM_DI0_DW_SET3_7__FULL       0x1F04057C,0xffffffff
5300 #define SRM_DI0_DW_SET3_7__DI0_DATA_CNT_DOWN3_7       0x1F04057C,0x01FF0000
5301 #define SRM_DI0_DW_SET3_7__DI0_DATA_CNT_UP3_7       0x1F04057C,0x000001FF
5302
5303 #define SRM_DI0_DW_SET3_8__ADDR                   0x1F040580
5304 #define SRM_DI0_DW_SET3_8__EMPTY       0x1F040580,0x00000000
5305 #define SRM_DI0_DW_SET3_8__FULL       0x1F040580,0xffffffff
5306 #define SRM_DI0_DW_SET3_8__DI0_DATA_CNT_DOWN3_8       0x1F040580,0x01FF0000
5307 #define SRM_DI0_DW_SET3_8__DI0_DATA_CNT_UP3_8       0x1F040580,0x000001FF
5308
5309 #define SRM_DI0_DW_SET3_9__ADDR                   0x1F040584
5310 #define SRM_DI0_DW_SET3_9__EMPTY       0x1F040584,0x00000000
5311 #define SRM_DI0_DW_SET3_9__FULL       0x1F040584,0xffffffff
5312 #define SRM_DI0_DW_SET3_9__DI0_DATA_CNT_DOWN3_9       0x1F040584,0x01FF0000
5313 #define SRM_DI0_DW_SET3_9__DI0_DATA_CNT_UP3_9       0x1F040584,0x000001FF
5314
5315 #define SRM_DI0_DW_SET3_10__ADDR                   0x1F040588
5316 #define SRM_DI0_DW_SET3_10__EMPTY       0x1F040588,0x00000000
5317 #define SRM_DI0_DW_SET3_10__FULL       0x1F040588,0xffffffff
5318 #define SRM_DI0_DW_SET3_10__DI0_DATA_CNT_DOWN3_10       0x1F040588,0x01FF0000
5319 #define SRM_DI0_DW_SET3_10__DI0_DATA_CNT_UP3_10       0x1F040588,0x000001FF
5320
5321 #define SRM_DI0_DW_SET3_11__ADDR                   0x1F04058C
5322 #define SRM_DI0_DW_SET3_11__EMPTY       0x1F04058C,0x00000000
5323 #define SRM_DI0_DW_SET3_11__FULL       0x1F04058C,0xffffffff
5324 #define SRM_DI0_DW_SET3_11__DI0_DATA_CNT_DOWN3_11       0x1F04058C,0x01FF0000
5325 #define SRM_DI0_DW_SET3_11__DI0_DATA_CNT_UP3_11       0x1F04058C,0x000001FF
5326
5327 #define SRM_DI0_STP_REP_1__ADDR                   0x1F040590
5328 #define SRM_DI0_STP_REP_1__EMPTY       0x1F040590,0x00000000
5329 #define SRM_DI0_STP_REP_1__FULL       0x1F040590,0xffffffff
5330 #define SRM_DI0_STP_REP_1__DI0_STEP_REPEAT_2       0x1F040590,0x0FFF0000
5331 #define SRM_DI0_STP_REP_1__DI0_STEP_REPEAT_1       0x1F040590,0x00000FFF
5332
5333 #define SRM_DI0_STP_REP_2__ADDR                   0x1F040594
5334 #define SRM_DI0_STP_REP_2__EMPTY       0x1F040594,0x00000000
5335 #define SRM_DI0_STP_REP_2__FULL       0x1F040594,0xffffffff
5336 #define SRM_DI0_STP_REP_2__DI0_STEP_REPEAT_4       0x1F040594,0x0FFF0000
5337 #define SRM_DI0_STP_REP_2__DI0_STEP_REPEAT_3       0x1F040594,0x00000FFF
5338
5339 #define SRM_DI0_STP_REP_3__ADDR                   0x1F040598
5340 #define SRM_DI0_STP_REP_3__EMPTY       0x1F040598,0x00000000
5341 #define SRM_DI0_STP_REP_3__FULL       0x1F040598,0xffffffff
5342 #define SRM_DI0_STP_REP_3__DI0_STEP_REPEAT_6       0x1F040598,0x0FFF0000
5343 #define SRM_DI0_STP_REP_3__DI0_STEP_REPEAT_5       0x1F040598,0x00000FFF
5344
5345 #define SRM_DI0_STP_REP_4__ADDR                   0x1F04059C
5346 #define SRM_DI0_STP_REP_4__EMPTY       0x1F04059C,0x00000000
5347 #define SRM_DI0_STP_REP_4__FULL       0x1F04059C,0xffffffff
5348 #define SRM_DI0_STP_REP_4__DI0_STEP_REPEAT_8       0x1F04059C,0x0FFF0000
5349 #define SRM_DI0_STP_REP_4__DI0_STEP_REPEAT_7       0x1F04059C,0x00000FFF
5350
5351 #define SRM_DI0_STP_REP_9__ADDR                   0x1F0405A0
5352 #define SRM_DI0_STP_REP_9__EMPTY       0x1F0405A0,0x00000000
5353 #define SRM_DI0_STP_REP_9__FULL       0x1F0405A0,0xffffffff
5354 #define SRM_DI0_STP_REP_9__DI0_STEP_REPEAT_9       0x1F0405A0,0x00000FFF
5355
5356 #define SRM_DI0_SER_CONF__ADDR                   0x1F0405A4
5357 #define SRM_DI0_SER_CONF__EMPTY       0x1F0405A4,0x00000000
5358 #define SRM_DI0_SER_CONF__FULL       0x1F0405A4,0xffffffff
5359 #define SRM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_1       0x1F0405A4,0xF0000000
5360 #define SRM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_0       0x1F0405A4,0x0F000000
5361 #define SRM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_1       0x1F0405A4,0x00F00000
5362 #define SRM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_0       0x1F0405A4,0x000F0000
5363 #define SRM_DI0_SER_CONF__DI0_SERIAL_LATCH       0x1F0405A4,0x0000FF00
5364 #define SRM_DI0_SER_CONF__DI0_LLA_SER_ACCESS       0x1F0405A4,0x00000020
5365 #define SRM_DI0_SER_CONF__DI0_SER_CLK_POLARITY       0x1F0405A4,0x00000010
5366 #define SRM_DI0_SER_CONF__DI0_SERIAL_DATA_POLARITY       0x1F0405A4,0x00000008
5367 #define SRM_DI0_SER_CONF__DI0_SERIAL_RS_POLARITY       0x1F0405A4,0x00000004
5368 #define SRM_DI0_SER_CONF__DI0_SERIAL_CS_POLARITY       0x1F0405A4,0x00000002
5369 #define SRM_DI0_SER_CONF__DI0_WAIT4SERIAL       0x1F0405A4,0x00000001
5370
5371 #define SRM_DI0_SSC__ADDR                   0x1F0405A8
5372 #define SRM_DI0_SSC__EMPTY       0x1F0405A8,0x00000000
5373 #define SRM_DI0_SSC__FULL       0x1F0405A8,0xffffffff
5374 #define SRM_DI0_SSC__DI0_PIN17_ERM     0x1F0405A8,0x00800000
5375 #define SRM_DI0_SSC__DI0_PIN16_ERM     0x1F0405A8,0x00400000
5376 #define SRM_DI0_SSC__DI0_PIN15_ERM     0x1F0405A8,0x00200000
5377 #define SRM_DI0_SSC__DI0_PIN14_ERM     0x1F0405A8,0x00100000
5378 #define SRM_DI0_SSC__DI0_PIN13_ERM     0x1F0405A8,0x00080000
5379 #define SRM_DI0_SSC__DI0_PIN12_ERM     0x1F0405A8,0x00040000
5380 #define SRM_DI0_SSC__DI0_PIN11_ERM     0x1F0405A8,0x00020000
5381 #define SRM_DI0_SSC__DI0_CS_ERM        0x1F0405A8,0x00010000
5382 #define SRM_DI0_SSC__DI0_WAIT_ON       0x1F0405A8,0x00000020
5383 #define SRM_DI0_SSC__DI0_BYTE_EN_RD_IN       0x1F0405A8,0x00000008
5384 #define SRM_DI0_SSC__DI0_BYTE_EN_PNTR       0x1F0405A8,0x00000007
5385
5386 #define SRM_DI0_POL__ADDR                   0x1F0405AC
5387 #define SRM_DI0_POL__EMPTY       0x1F0405AC,0x00000000
5388 #define SRM_DI0_POL__FULL       0x1F0405AC,0xffffffff
5389 #define SRM_DI0_POL__DI0_WAIT_POLARITY       0x1F0405AC,0x04000000
5390 #define SRM_DI0_POL__DI0_CS1_BYTE_EN_POLARITY       0x1F0405AC,0x02000000
5391 #define SRM_DI0_POL__DI0_CS0_BYTE_EN_POLARITY       0x1F0405AC,0x01000000
5392 #define SRM_DI0_POL__DI0_CS1_DATA_POLARITY       0x1F0405AC,0x00800000
5393 #define SRM_DI0_POL__DI0_CS1_POLARITY_17       0x1F0405AC,0x00400000
5394 #define SRM_DI0_POL__DI0_CS1_POLARITY_16       0x1F0405AC,0x00200000
5395 #define SRM_DI0_POL__DI0_CS1_POLARITY_15       0x1F0405AC,0x00100000
5396 #define SRM_DI0_POL__DI0_CS1_POLARITY_14       0x1F0405AC,0x00080000
5397 #define SRM_DI0_POL__DI0_CS1_POLARITY_13       0x1F0405AC,0x00040000
5398 #define SRM_DI0_POL__DI0_CS1_POLARITY_12       0x1F0405AC,0x00020000
5399 #define SRM_DI0_POL__DI0_CS1_POLARITY_11       0x1F0405AC,0x00010000
5400 #define SRM_DI0_POL__DI0_CS0_DATA_POLARITY       0x1F0405AC,0x00008000
5401 #define SRM_DI0_POL__DI0_CS0_POLARITY_17       0x1F0405AC,0x00004000
5402 #define SRM_DI0_POL__DI0_CS0_POLARITY_16       0x1F0405AC,0x00002000
5403 #define SRM_DI0_POL__DI0_CS0_POLARITY_15       0x1F0405AC,0x00001000
5404 #define SRM_DI0_POL__DI0_CS0_POLARITY_14       0x1F0405AC,0x00000800
5405 #define SRM_DI0_POL__DI0_CS0_POLARITY_13       0x1F0405AC,0x00000400
5406 #define SRM_DI0_POL__DI0_CS0_POLARITY_12       0x1F0405AC,0x00000200
5407 #define SRM_DI0_POL__DI0_CS0_POLARITY_11       0x1F0405AC,0x00000100
5408 #define SRM_DI0_POL__DI0_DRDY_DATA_POLARITY       0x1F0405AC,0x00000080
5409 #define SRM_DI0_POL__DI0_DRDY_POLARITY_17       0x1F0405AC,0x00000040
5410 #define SRM_DI0_POL__DI0_DRDY_POLARITY_16       0x1F0405AC,0x00000020
5411 #define SRM_DI0_POL__DI0_DRDY_POLARITY_15       0x1F0405AC,0x00000010
5412 #define SRM_DI0_POL__DI0_DRDY_POLARITY_14       0x1F0405AC,0x00000008
5413 #define SRM_DI0_POL__DI0_DRDY_POLARITY_13       0x1F0405AC,0x00000004
5414 #define SRM_DI0_POL__DI0_DRDY_POLARITY_12       0x1F0405AC,0x00000002
5415 #define SRM_DI0_POL__DI0_DRDY_POLARITY_11       0x1F0405AC,0x00000001
5416
5417 #define SRM_DI0_AW0__ADDR                   0x1F0405B0
5418 #define SRM_DI0_AW0__EMPTY       0x1F0405B0,0x00000000
5419 #define SRM_DI0_AW0__FULL       0x1F0405B0,0xffffffff
5420 #define SRM_DI0_AW0__DI0_AW_TRIG_SEL       0x1F0405B0,0xF0000000
5421 #define SRM_DI0_AW0__DI0_AW_HEND       0x1F0405B0,0x0FFF0000
5422 #define SRM_DI0_AW0__DI0_AW_HCOUNT_SEL       0x1F0405B0,0x0000F000
5423 #define SRM_DI0_AW0__DI0_AW_HSTART       0x1F0405B0,0x00000FFF
5424
5425 #define SRM_DI0_AW1__ADDR                   0x1F0405B4
5426 #define SRM_DI0_AW1__EMPTY       0x1F0405B4,0x00000000
5427 #define SRM_DI0_AW1__FULL       0x1F0405B4,0xffffffff
5428 #define SRM_DI0_AW1__DI0_AW_VEND       0x1F0405B4,0x0FFF0000
5429 #define SRM_DI0_AW1__DI0_AW_VCOUNT_SEL       0x1F0405B4,0x0000F000
5430 #define SRM_DI0_AW1__DI0_AW_VSTART       0x1F0405B4,0x00000FFF
5431
5432 #define SRM_DI0_SCR_CONF__ADDR                   0x1F0405B8
5433 #define SRM_DI0_SCR_CONF__EMPTY       0x1F0405B8,0x00000000
5434 #define SRM_DI0_SCR_CONF__FULL       0x1F0405B8,0xffffffff
5435 #define SRM_DI0_SCR_CONF__DI0_SCREEN_HEIGHT       0x1F0405B8,0x00000FFF
5436
5437 #define SRM_DI1_GENERAL__ADDR                   0x1F0405BC
5438 #define SRM_DI1_GENERAL__EMPTY       0x1F0405BC,0x00000000
5439 #define SRM_DI1_GENERAL__FULL       0x1F0405BC,0xffffffff
5440 #define SRM_DI1_GENERAL__DI1_DISP_Y_SEL       0x1F0405BC,0x70000000
5441 #define SRM_DI1_GENERAL__DI1_CLOCK_STOP_MODE       0x1F0405BC,0x0F000000
5442 #define SRM_DI1_GENERAL__DI1_DISP_CLOCK_INIT   0x1F0405BC,0x00800000
5443 #define SRM_DI1_GENERAL__DI1_MASK_SEL       0x1F0405BC,0x00400000
5444 #define SRM_DI1_GENERAL__DI1_VSYNC_EXT       0x1F0405BC,0x00200000
5445 #define SRM_DI1_GENERAL__DI1_CLK_EXT       0x1F0405BC,0x00100000
5446 #define SRN_DI1_GENERAL__DI1_WATCHDOG_MODE     0x1F0405BC,0x000C0000
5447 #define SRM_DI1_GENERAL__DI1_POLARITY_DISP_CLK       0x1F0405BC,0x00020000
5448 #define SRM_DI1_GENERAL__DI1_SYNC_COUNT_SEL       0x1F0405BC,0x0000F000
5449 #define SRM_DI1_GENERAL__DI1_ERR_TREATMENT       0x1F0405BC,0x00000800
5450 #define SRM_DI1_GENERAL__DI1_ERM_VSYNC_SEL     0x1F0405BC,0x00000400
5451 #define SRM_DI1_GENERAL__DI1_POLARITY_CS1       0x1F0405BC,0x00000200
5452 #define SRM_DI1_GENERAL__DI1_POLARITY_CS0       0x1F0405BC,0x00000100
5453 #define SRM_DI1_GENERAL__DI1_POLARITY_8       0x1F0405BC,0x00000080
5454 #define SRM_DI1_GENERAL__DI1_POLARITY_7       0x1F0405BC,0x00000040
5455 #define SRM_DI1_GENERAL__DI1_POLARITY_6       0x1F0405BC,0x00000020
5456 #define SRM_DI1_GENERAL__DI1_POLARITY_5       0x1F0405BC,0x00000010
5457 #define SRM_DI1_GENERAL__DI1_POLARITY_4       0x1F0405BC,0x00000008
5458 #define SRM_DI1_GENERAL__DI1_POLARITY_3       0x1F0405BC,0x00000004
5459 #define SRM_DI1_GENERAL__DI1_POLARITY_2       0x1F0405BC,0x00000002
5460 #define SRM_DI1_GENERAL__DI1_POLARITY_1       0x1F0405BC,0x00000001
5461
5462 #define SRM_DI1_BS_CLKGEN0__ADDR                   0x1F0405C0
5463 #define SRM_DI1_BS_CLKGEN0__EMPTY       0x1F0405C0,0x00000000
5464 #define SRM_DI1_BS_CLKGEN0__FULL       0x1F0405C0,0xffffffff
5465 #define SRM_DI1_BS_CLKGEN0__DI1_DISP_CLK_OFFSET       0x1F0405C0,0x01FF0000
5466 #define SRM_DI1_BS_CLKGEN0__DI1_DISP_CLK_PERIOD       0x1F0405C0,0x00000FFF
5467
5468 #define SRM_DI1_BS_CLKGEN1__ADDR                   0x1F0405C4
5469 #define SRM_DI1_BS_CLKGEN1__EMPTY       0x1F0405C4,0x00000000
5470 #define SRM_DI1_BS_CLKGEN1__FULL       0x1F0405C4,0xffffffff
5471 #define SRM_DI1_BS_CLKGEN1__DI1_DISP_CLK_DOWN       0x1F0405C4,0x01FF0000
5472 #define SRM_DI1_BS_CLKGEN1__DI1_DISP_CLK_UP       0x1F0405C4,0x000001FF
5473
5474 #define SRM_DI1_SW_GEN0_1__ADDR                   0x1F0405C8
5475 #define SRM_DI1_SW_GEN0_1__EMPTY       0x1F0405C8,0x00000000
5476 #define SRM_DI1_SW_GEN0_1__FULL       0x1F0405C8,0xffffffff
5477 #define SRM_DI1_SW_GEN0_1__DI1_RUN_VALUE_M1_1       0x1F0405C8,0x7FF80000
5478 #define SRM_DI1_SW_GEN0_1__DI1_RUN_RESOLUTION_1       0x1F0405C8,0x00070000
5479 #define SRM_DI1_SW_GEN0_1__DI1_OFFSET_VALUE_1       0x1F0405C8,0x00007FF8
5480 #define SRM_DI1_SW_GEN0_1__DI1_OFFSET_RESOLUTION_1       0x1F0405C8,0x00000007
5481
5482 #define SRM_DI1_SW_GEN0_2__ADDR                   0x1F0405CC
5483 #define SRM_DI1_SW_GEN0_2__EMPTY       0x1F0405CC,0x00000000
5484 #define SRM_DI1_SW_GEN0_2__FULL       0x1F0405CC,0xffffffff
5485 #define SRM_DI1_SW_GEN0_2__DI1_RUN_VALUE_M1_2       0x1F0405CC,0x7FF80000
5486 #define SRM_DI1_SW_GEN0_2__DI1_RUN_RESOLUTION_2       0x1F0405CC,0x00070000
5487 #define SRM_DI1_SW_GEN0_2__DI1_OFFSET_VALUE_2       0x1F0405CC,0x00007FF8
5488 #define SRM_DI1_SW_GEN0_2__DI1_OFFSET_RESOLUTION_2       0x1F0405CC,0x00000007
5489
5490 #define SRM_DI1_SW_GEN0_3__ADDR                   0x1F0405D0
5491 #define SRM_DI1_SW_GEN0_3__EMPTY       0x1F0405D0,0x00000000
5492 #define SRM_DI1_SW_GEN0_3__FULL       0x1F0405D0,0xffffffff
5493 #define SRM_DI1_SW_GEN0_3__DI1_RUN_VALUE_M1_3       0x1F0405D0,0x7FF80000
5494 #define SRM_DI1_SW_GEN0_3__DI1_RUN_RESOLUTION_3       0x1F0405D0,0x00070000
5495 #define SRM_DI1_SW_GEN0_3__DI1_OFFSET_VALUE_3       0x1F0405D0,0x00007FF8
5496 #define SRM_DI1_SW_GEN0_3__DI1_OFFSET_RESOLUTION_3       0x1F0405D0,0x00000007
5497
5498 #define SRM_DI1_SW_GEN0_4__ADDR                   0x1F0405D4
5499 #define SRM_DI1_SW_GEN0_4__EMPTY       0x1F0405D4,0x00000000
5500 #define SRM_DI1_SW_GEN0_4__FULL       0x1F0405D4,0xffffffff
5501 #define SRM_DI1_SW_GEN0_4__DI1_RUN_VALUE_M1_4       0x1F0405D4,0x7FF80000
5502 #define SRM_DI1_SW_GEN0_4__DI1_RUN_RESOLUTION_4       0x1F0405D4,0x00070000
5503 #define SRM_DI1_SW_GEN0_4__DI1_OFFSET_VALUE_4       0x1F0405D4,0x00007FF8
5504 #define SRM_DI1_SW_GEN0_4__DI1_OFFSET_RESOLUTION_4       0x1F0405D4,0x00000007
5505
5506 #define SRM_DI1_SW_GEN0_5__ADDR                   0x1F0405D8
5507 #define SRM_DI1_SW_GEN0_5__EMPTY       0x1F0405D8,0x00000000
5508 #define SRM_DI1_SW_GEN0_5__FULL       0x1F0405D8,0xffffffff
5509 #define SRM_DI1_SW_GEN0_5__DI1_RUN_VALUE_M1_5       0x1F0405D8,0x7FF80000
5510 #define SRM_DI1_SW_GEN0_5__DI1_RUN_RESOLUTION_5       0x1F0405D8,0x00070000
5511 #define SRM_DI1_SW_GEN0_5__DI1_OFFSET_VALUE_5       0x1F0405D8,0x00007FF8
5512 #define SRM_DI1_SW_GEN0_5__DI1_OFFSET_RESOLUTION_5       0x1F0405D8,0x00000007
5513
5514 #define SRM_DI1_SW_GEN0_6__ADDR                   0x1F0405DC
5515 #define SRM_DI1_SW_GEN0_6__EMPTY       0x1F0405DC,0x00000000
5516 #define SRM_DI1_SW_GEN0_6__FULL       0x1F0405DC,0xffffffff
5517 #define SRM_DI1_SW_GEN0_6__DI1_RUN_VALUE_M1_6       0x1F0405DC,0x7FF80000
5518 #define SRM_DI1_SW_GEN0_6__DI1_RUN_RESOLUTION_6       0x1F0405DC,0x00070000
5519 #define SRM_DI1_SW_GEN0_6__DI1_OFFSET_VALUE_6       0x1F0405DC,0x00007FF8
5520 #define SRM_DI1_SW_GEN0_6__DI1_OFFSET_RESOLUTION_6       0x1F0405DC,0x00000007
5521
5522 #define SRM_DI1_SW_GEN0_7__ADDR                   0x1F0405E0
5523 #define SRM_DI1_SW_GEN0_7__EMPTY       0x1F0405E0,0x00000000
5524 #define SRM_DI1_SW_GEN0_7__FULL       0x1F0405E0,0xffffffff
5525 #define SRM_DI1_SW_GEN0_7__DI1_RUN_VALUE_M1_7       0x1F0405E0,0x7FF80000
5526 #define SRM_DI1_SW_GEN0_7__DI1_RUN_RESOLUTION_7       0x1F0405E0,0x00070000
5527 #define SRM_DI1_SW_GEN0_7__DI1_OFFSET_VALUE_7       0x1F0405E0,0x00007FF8
5528 #define SRM_DI1_SW_GEN0_7__DI1_OFFSET_RESOLUTION_7       0x1F0405E0,0x00000007
5529
5530 #define SRM_DI1_SW_GEN0_8__ADDR                   0x1F0405E4
5531 #define SRM_DI1_SW_GEN0_8__EMPTY       0x1F0405E4,0x00000000
5532 #define SRM_DI1_SW_GEN0_8__FULL       0x1F0405E4,0xffffffff
5533 #define SRM_DI1_SW_GEN0_8__DI1_RUN_VALUE_M1_8       0x1F0405E4,0x7FF80000
5534 #define SRM_DI1_SW_GEN0_8__DI1_RUN_RESOLUTION_8       0x1F0405E4,0x00070000
5535 #define SRM_DI1_SW_GEN0_8__DI1_OFFSET_VALUE_8       0x1F0405E4,0x00007FF8
5536 #define SRM_DI1_SW_GEN0_8__DI1_OFFSET_RESOLUTION_8       0x1F0405E4,0x00000007
5537
5538 #define SRM_DI1_SW_GEN0_9__ADDR                   0x1F0405E8
5539 #define SRM_DI1_SW_GEN0_9__EMPTY       0x1F0405E8,0x00000000
5540 #define SRM_DI1_SW_GEN0_9__FULL       0x1F0405E8,0xffffffff
5541 #define SRM_DI1_SW_GEN0_9__DI1_RUN_VALUE_M1_9       0x1F0405E8,0x7FF80000
5542 #define SRM_DI1_SW_GEN0_9__DI1_RUN_RESOLUTION_9       0x1F0405E8,0x00070000
5543 #define SRM_DI1_SW_GEN0_9__DI1_OFFSET_VALUE_9       0x1F0405E8,0x00007FF8
5544 #define SRM_DI1_SW_GEN0_9__DI1_OFFSET_RESOLUTION_9       0x1F0405E8,0x00000007
5545
5546 #define SRM_DI1_SW_GEN1_1__ADDR                   0x1F0405EC
5547 #define SRM_DI1_SW_GEN1_1__EMPTY       0x1F0405EC,0x00000000
5548 #define SRM_DI1_SW_GEN1_1__FULL       0x1F0405EC,0xffffffff
5549 #define SRM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_GEN_EN_1       0x1F0405EC,0x60000000
5550 #define SRM_DI1_SW_GEN1_1__DI1_CNT_AUTO_RELOAD_1       0x1F0405EC,0x10000000
5551 #define SRM_DI1_SW_GEN1_1__DI1_CNT_CLR_SEL_1       0x1F0405EC,0x0E000000
5552 #define SRM_DI1_SW_GEN1_1__DI1_CNT_DOWN_1       0x1F0405EC,0x01FF0000
5553 #define SRM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_TRIGGER_SEL_1       0x1F0405EC,0x00007000
5554 #define SRM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_CLR_SEL_1       0x1F0405EC,0x00000E00
5555 #define SRM_DI1_SW_GEN1_1__DI1_CNT_UP_1       0x1F0405EC,0x000001FF
5556
5557 #define SRM_DI1_SW_GEN1_2__ADDR                   0x1F0405F0
5558 #define SRM_DI1_SW_GEN1_2__EMPTY       0x1F0405F0,0x00000000
5559 #define SRM_DI1_SW_GEN1_2__FULL       0x1F0405F0,0xffffffff
5560 #define SRM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_GEN_EN_2       0x1F0405F0,0x60000000
5561 #define SRM_DI1_SW_GEN1_2__DI1_CNT_AUTO_RELOAD_2       0x1F0405F0,0x10000000
5562 #define SRM_DI1_SW_GEN1_2__DI1_CNT_CLR_SEL_2       0x1F0405F0,0x0E000000
5563 #define SRM_DI1_SW_GEN1_2__DI1_CNT_DOWN_2       0x1F0405F0,0x01FF0000
5564 #define SRM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_TRIGGER_SEL_2       0x1F0405F0,0x00007000
5565 #define SRM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_CLR_SEL_2       0x1F0405F0,0x00000E00
5566 #define SRM_DI1_SW_GEN1_2__DI1_CNT_UP_2       0x1F0405F0,0x000001FF
5567
5568 #define SRM_DI1_SW_GEN1_3__ADDR                   0x1F0405F4
5569 #define SRM_DI1_SW_GEN1_3__EMPTY       0x1F0405F4,0x00000000
5570 #define SRM_DI1_SW_GEN1_3__FULL       0x1F0405F4,0xffffffff
5571 #define SRM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_GEN_EN_3       0x1F0405F4,0x60000000
5572 #define SRM_DI1_SW_GEN1_3__DI1_CNT_AUTO_RELOAD_3       0x1F0405F4,0x10000000
5573 #define SRM_DI1_SW_GEN1_3__DI1_CNT_CLR_SEL_3       0x1F0405F4,0x0E000000
5574 #define SRM_DI1_SW_GEN1_3__DI1_CNT_DOWN_3       0x1F0405F4,0x01FF0000
5575 #define SRM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_TRIGGER_SEL_3       0x1F0405F4,0x00007000
5576 #define SRM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_CLR_SEL_3       0x1F0405F4,0x00000E00
5577 #define SRM_DI1_SW_GEN1_3__DI1_CNT_UP_3       0x1F0405F4,0x000001FF
5578
5579 #define SRM_DI1_SW_GEN1_4__ADDR                   0x1F0405F8
5580 #define SRM_DI1_SW_GEN1_4__EMPTY       0x1F0405F8,0x00000000
5581 #define SRM_DI1_SW_GEN1_4__FULL       0x1F0405F8,0xffffffff
5582 #define SRM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_GEN_EN_4       0x1F0405F8,0x60000000
5583 #define SRM_DI1_SW_GEN1_4__DI1_CNT_AUTO_RELOAD_4       0x1F0405F8,0x10000000
5584 #define SRM_DI1_SW_GEN1_4__DI1_CNT_CLR_SEL_4       0x1F0405F8,0x0E000000
5585 #define SRM_DI1_SW_GEN1_4__DI1_CNT_DOWN_4       0x1F0405F8,0x01FF0000
5586 #define SRM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_TRIGGER_SEL_4       0x1F0405F8,0x00007000
5587 #define SRM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_CLR_SEL_4       0x1F0405F8,0x00000E00
5588 #define SRM_DI1_SW_GEN1_4__DI1_CNT_UP_4       0x1F0405F8,0x000001FF
5589
5590 #define SRM_DI1_SW_GEN1_5__ADDR                   0x1F0405FC
5591 #define SRM_DI1_SW_GEN1_5__EMPTY       0x1F0405FC,0x00000000
5592 #define SRM_DI1_SW_GEN1_5__FULL       0x1F0405FC,0xffffffff
5593 #define SRM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_GEN_EN_5       0x1F0405FC,0x60000000
5594 #define SRM_DI1_SW_GEN1_5__DI1_CNT_AUTO_RELOAD_5       0x1F0405FC,0x10000000
5595 #define SRM_DI1_SW_GEN1_5__DI1_CNT_CLR_SEL_5       0x1F0405FC,0x0E000000
5596 #define SRM_DI1_SW_GEN1_5__DI1_CNT_DOWN_5       0x1F0405FC,0x01FF0000
5597 #define SRM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_TRIGGER_SEL_5       0x1F0405FC,0x00007000
5598 #define SRM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_CLR_SEL_5       0x1F0405FC,0x00000E00
5599 #define SRM_DI1_SW_GEN1_5__DI1_CNT_UP_5       0x1F0405FC,0x000001FF
5600
5601 #define SRM_DI1_SW_GEN1_6__ADDR                   0x1F040600
5602 #define SRM_DI1_SW_GEN1_6__EMPTY       0x1F040600,0x00000000
5603 #define SRM_DI1_SW_GEN1_6__FULL       0x1F040600,0xffffffff
5604 #define SRM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_GEN_EN_6       0x1F040600,0x60000000
5605 #define SRM_DI1_SW_GEN1_6__DI1_CNT_AUTO_RELOAD_6       0x1F040600,0x10000000
5606 #define SRM_DI1_SW_GEN1_6__DI1_CNT_CLR_SEL_6       0x1F040600,0x0E000000
5607 #define SRM_DI1_SW_GEN1_6__DI1_CNT_DOWN_6       0x1F040600,0x01FF0000
5608 #define SRM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_TRIGGER_SEL_6       0x1F040600,0x00007000
5609 #define SRM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_CLR_SEL_6       0x1F040600,0x00000E00
5610 #define SRM_DI1_SW_GEN1_6__DI1_CNT_UP_6       0x1F040600,0x000001FF
5611
5612 #define SRM_DI1_SW_GEN1_7__ADDR                   0x1F040604
5613 #define SRM_DI1_SW_GEN1_7__EMPTY       0x1F040604,0x00000000
5614 #define SRM_DI1_SW_GEN1_7__FULL       0x1F040604,0xffffffff
5615 #define SRM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_GEN_EN_7       0x1F040604,0x60000000
5616 #define SRM_DI1_SW_GEN1_7__DI1_CNT_AUTO_RELOAD_7       0x1F040604,0x10000000
5617 #define SRM_DI1_SW_GEN1_7__DI1_CNT_CLR_SEL_7       0x1F040604,0x0E000000
5618 #define SRM_DI1_SW_GEN1_7__DI1_CNT_DOWN_7       0x1F040604,0x01FF0000
5619 #define SRM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_TRIGGER_SEL_7       0x1F040604,0x00007000
5620 #define SRM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_CLR_SEL_7       0x1F040604,0x00000E00
5621 #define SRM_DI1_SW_GEN1_7__DI1_CNT_UP_7       0x1F040604,0x000001FF
5622
5623 #define SRM_DI1_SW_GEN1_8__ADDR                   0x1F040608
5624 #define SRM_DI1_SW_GEN1_8__EMPTY       0x1F040608,0x00000000
5625 #define SRM_DI1_SW_GEN1_8__FULL       0x1F040608,0xffffffff
5626 #define SRM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_GEN_EN_8       0x1F040608,0x60000000
5627 #define SRM_DI1_SW_GEN1_8__DI1_CNT_AUTO_RELOAD_8       0x1F040608,0x10000000
5628 #define SRM_DI1_SW_GEN1_8__DI1_CNT_CLR_SEL_8       0x1F040608,0x0E000000
5629 #define SRM_DI1_SW_GEN1_8__DI1_CNT_DOWN_8       0x1F040608,0x01FF0000
5630 #define SRM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_TRIGGER_SEL_8       0x1F040608,0x00007000
5631 #define SRM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_CLR_SEL_8       0x1F040608,0x00000E00
5632 #define SRM_DI1_SW_GEN1_8__DI1_CNT_UP_8       0x1F040608,0x000001FF
5633
5634 #define SRM_DI1_SW_GEN1_9__ADDR                   0x1F04060C
5635 #define SRM_DI1_SW_GEN1_9__EMPTY       0x1F04060C,0x00000000
5636 #define SRM_DI1_SW_GEN1_9__FULL       0x1F04060C,0xffffffff
5637 #define SRM_DI1_SW_GEN1_9__DI1_GENTIME_SEL_9       0x1F04060C,0xE0000000
5638 #define SRM_DI1_SW_GEN1_9__DI1_CNT_AUTO_RELOAD_9       0x1F04060C,0x10000000
5639 #define SRM_DI1_SW_GEN1_9__DI1_CNT_CLR_SEL_9       0x1F04060C,0x0E000000
5640 #define SRM_DI1_SW_GEN1_9__DI1_CNT_DOWN_9       0x1F04060C,0x01FF0000
5641 #define SRM_DI1_SW_GEN1_9__DI1_TAG_SEL_9       0x1F04060C,0x00008000
5642 #define SRM_DI1_SW_GEN1_9__DI1_CNT_UP_9       0x1F04060C,0x000001FF
5643
5644 #define SRM_DI1_SYNC_AS_GEN__ADDR                   0x1F040610
5645 #define SRM_DI1_SYNC_AS_GEN__EMPTY       0x1F040610,0x00000000
5646 #define SRM_DI1_SYNC_AS_GEN__FULL       0x1F040610,0xffffffff
5647 #define SRM_DI1_SYNC_AS_GEN__DI1_SYNC_START_EN       0x1F040610,0x10000000
5648 #define SRM_DI1_SYNC_AS_GEN__DI1_VSYNC_SEL       0x1F040610,0x0000E000
5649 #define SRM_DI1_SYNC_AS_GEN__DI1_SYNC_START       0x1F040610,0x00000FFF
5650
5651 #define SRM_DI1_DW_GEN_0__ADDR                  0x1F040614
5652 #define SRM_DI1_DW_GEN_0__EMPTY                 0x1F040614,0x00000000
5653 #define SRM_DI1_DW_GEN_0__FULL                  0x1F040614,0xffffffff
5654 #define SRM_DI1_DW_GEN_0__DI1_ACCESS_SIZE_0     0x1F040614,0xFF000000
5655 #define SRM_DI1_DW_GEN_0__DI1_COMPONNENT_SIZE_0 0x1F040614,0x00FF0000
5656 #define SRM_DI1_DW_GEN_0__DI1_CST_0             0x1F040614,0x0000C000
5657 #define SRM_DI1_DW_GEN_0__DI1_PT_6_0            0x1F040614,0x00003000
5658 #define SRM_DI1_DW_GEN_0__DI1_PT_5_0            0x1F040614,0x00000C00
5659 #define SRM_DI1_DW_GEN_0__DI1_PT_4_0            0x1F040614,0x00000300
5660 #define SRM_DI1_DW_GEN_0__DI1_PT_3_0            0x1F040614,0x000000C0
5661 #define SRM_DI1_DW_GEN_0__DI1_PT_2_0            0x1F040614,0x00000030
5662 #define SRM_DI1_DW_GEN_0__DI1_PT_1_0            0x1F040614,0x0000000C
5663 #define SRM_DI1_DW_GEN_0__DI1_PT_0_0            0x1F040614,0x00000003
5664
5665 #define SRM_DI1_DW_GEN_0__ADDR                    0x1F040614
5666 #define SRM_DI1_DW_GEN_0__EMPTY                   0x1F040614,0x00000000
5667 #define SRM_DI1_DW_GEN_0__FULL                    0x1F040614,0xffffffff
5668 #define SRM_DI1_DW_GEN_0__DI1_SERIAL_PERIOD_0     0x1F040614,0xFF000000
5669 #define SRM_DI1_DW_GEN_0__DI1_START_PERIOD_0      0x1F040614,0x00FF0000
5670 #define SRM_DI1_DW_GEN_0__DI1_CST_0               0x1F040614,0x0000C000
5671 #define SRM_DI1_DW_GEN_0__DI1_SERIAL_VALID_BITS_0 0x1F040614,0x000001F0
5672 #define SRM_DI1_DW_GEN_0__DI1_SERIAL_RS_0         0x1F040614,0x0000000C
5673 #define SRM_DI1_DW_GEN_0__DI1_SERIAL_CLK_0        0x1F040614,0x00000003
5674
5675 #define SRM_DI1_DW_GEN_1__ADDR                  0x1F040618
5676 #define SRM_DI1_DW_GEN_1__EMPTY                 0x1F040618,0x00000000
5677 #define SRM_DI1_DW_GEN_1__FULL                  0x1F040618,0xffffffff
5678 #define SRM_DI1_DW_GEN_1__DI1_ACCESS_SIZE_1     0x1F040618,0xFF000000
5679 #define SRM_DI1_DW_GEN_1__DI1_COMPONNENT_SIZE_1 0x1F040618,0x00FF0000
5680 #define SRM_DI1_DW_GEN_1__DI1_CST_1             0x1F040618,0x0000C000
5681 #define SRM_DI1_DW_GEN_1__DI1_PT_6_1            0x1F040618,0x00003000
5682 #define SRM_DI1_DW_GEN_1__DI1_PT_5_1            0x1F040618,0x00000C00
5683 #define SRM_DI1_DW_GEN_1__DI1_PT_4_1            0x1F040618,0x00000300
5684 #define SRM_DI1_DW_GEN_1__DI1_PT_3_1            0x1F040618,0x000000C0
5685 #define SRM_DI1_DW_GEN_1__DI1_PT_2_1            0x1F040618,0x00000030
5686 #define SRM_DI1_DW_GEN_1__DI1_PT_1_1            0x1F040618,0x0000000C
5687 #define SRM_DI1_DW_GEN_1__DI1_PT_0_1            0x1F040618,0x00000003
5688
5689 #define SRM_DI1_DW_GEN_1__ADDR                    0x1F040618
5690 #define SRM_DI1_DW_GEN_1__EMPTY                   0x1F040618,0x00000000
5691 #define SRM_DI1_DW_GEN_1__FULL                    0x1F040618,0xffffffff
5692 #define SRM_DI1_DW_GEN_1__DI1_SERIAL_PERIOD_1     0x1F040618,0xFF000000
5693 #define SRM_DI1_DW_GEN_1__DI1_START_PERIOD_1      0x1F040618,0x00FF0000
5694 #define SRM_DI1_DW_GEN_1__DI1_CST_1               0x1F040618,0x0000C000
5695 #define SRM_DI1_DW_GEN_1__DI1_SERIAL_VALID_BITS_1 0x1F040618,0x000001F0
5696 #define SRM_DI1_DW_GEN_1__DI1_SERIAL_RS_1         0x1F040618,0x0000000C
5697 #define SRM_DI1_DW_GEN_1__DI1_SERIAL_CLK_1        0x1F040618,0x00000003
5698
5699 #define SRM_DI1_DW_GEN_2__ADDR                  0x1F04061C
5700 #define SRM_DI1_DW_GEN_2__EMPTY                 0x1F04061C,0x00000000
5701 #define SRM_DI1_DW_GEN_2__FULL                  0x1F04061C,0xffffffff
5702 #define SRM_DI1_DW_GEN_2__DI1_ACCESS_SIZE_2     0x1F04061C,0xFF000000
5703 #define SRM_DI1_DW_GEN_2__DI1_COMPONNENT_SIZE_2 0x1F04061C,0x00FF0000
5704 #define SRM_DI1_DW_GEN_2__DI1_CST_2             0x1F04061C,0x0000C000
5705 #define SRM_DI1_DW_GEN_2__DI1_PT_6_2            0x1F04061C,0x00003000
5706 #define SRM_DI1_DW_GEN_2__DI1_PT_5_2            0x1F04061C,0x00000C00
5707 #define SRM_DI1_DW_GEN_2__DI1_PT_4_2            0x1F04061C,0x00000300
5708 #define SRM_DI1_DW_GEN_2__DI1_PT_3_2            0x1F04061C,0x000000C0
5709 #define SRM_DI1_DW_GEN_2__DI1_PT_2_2            0x1F04061C,0x00000030
5710 #define SRM_DI1_DW_GEN_2__DI1_PT_1_2            0x1F04061C,0x0000000C
5711 #define SRM_DI1_DW_GEN_2__DI1_PT_0_2            0x1F04061C,0x00000003
5712
5713 #define SRM_DI1_DW_GEN_2__ADDR                    0x1F04061C
5714 #define SRM_DI1_DW_GEN_2__EMPTY                   0x1F04061C,0x00000000
5715 #define SRM_DI1_DW_GEN_2__FULL                    0x1F04061C,0xffffffff
5716 #define SRM_DI1_DW_GEN_2__DI1_SERIAL_PERIOD_2     0x1F04061C,0xFF000000
5717 #define SRM_DI1_DW_GEN_2__DI1_START_PERIOD_2      0x1F04061C,0x00FF0000
5718 #define SRM_DI1_DW_GEN_2__DI1_CST_2               0x1F04061C,0x0000C000
5719 #define SRM_DI1_DW_GEN_2__DI1_SERIAL_VALID_BITS_2 0x1F04061C,0x000001F0
5720 #define SRM_DI1_DW_GEN_2__DI1_SERIAL_RS_2         0x1F04061C,0x0000000C
5721 #define SRM_DI1_DW_GEN_2__DI1_SERIAL_CLK_2        0x1F04061C,0x00000003
5722
5723 #define SRM_DI1_DW_GEN_3__ADDR                  0x1F040620
5724 #define SRM_DI1_DW_GEN_3__EMPTY                 0x1F040620,0x00000000
5725 #define SRM_DI1_DW_GEN_3__FULL                  0x1F040620,0xffffffff
5726 #define SRM_DI1_DW_GEN_3__DI1_ACCESS_SIZE_3     0x1F040620,0xFF000000
5727 #define SRM_DI1_DW_GEN_3__DI1_COMPONNENT_SIZE_3 0x1F040620,0x00FF0000
5728 #define SRM_DI1_DW_GEN_3__DI1_CST_3             0x1F040620,0x0000C000
5729 #define SRM_DI1_DW_GEN_3__DI1_PT_6_3            0x1F040620,0x00003000
5730 #define SRM_DI1_DW_GEN_3__DI1_PT_5_3            0x1F040620,0x00000C00
5731 #define SRM_DI1_DW_GEN_3__DI1_PT_4_3            0x1F040620,0x00000300
5732 #define SRM_DI1_DW_GEN_3__DI1_PT_3_3            0x1F040620,0x000000C0
5733 #define SRM_DI1_DW_GEN_3__DI1_PT_2_3            0x1F040620,0x00000030
5734 #define SRM_DI1_DW_GEN_3__DI1_PT_1_3            0x1F040620,0x0000000C
5735 #define SRM_DI1_DW_GEN_3__DI1_PT_0_3            0x1F040620,0x00000003
5736
5737 #define SRM_DI1_DW_GEN_3__ADDR                    0x1F040620
5738 #define SRM_DI1_DW_GEN_3__EMPTY                   0x1F040620,0x00000000
5739 #define SRM_DI1_DW_GEN_3__FULL                    0x1F040620,0xffffffff
5740 #define SRM_DI1_DW_GEN_3__DI1_SERIAL_PERIOD_3     0x1F040620,0xFF000000
5741 #define SRM_DI1_DW_GEN_3__DI1_START_PERIOD_3      0x1F040620,0x00FF0000
5742 #define SRM_DI1_DW_GEN_3__DI1_CST_3               0x1F040620,0x0000C000
5743 #define SRM_DI1_DW_GEN_3__DI1_SERIAL_VALID_BITS_3 0x1F040620,0x000001F0
5744 #define SRM_DI1_DW_GEN_3__DI1_SERIAL_RS_3         0x1F040620,0x0000000C
5745 #define SRM_DI1_DW_GEN_3__DI1_SERIAL_CLK_3        0x1F040620,0x00000003
5746
5747 #define SRM_DI1_DW_GEN_4__ADDR                  0x1F040624
5748 #define SRM_DI1_DW_GEN_4__EMPTY                 0x1F040624,0x00000000
5749 #define SRM_DI1_DW_GEN_4__FULL                  0x1F040624,0xffffffff
5750 #define SRM_DI1_DW_GEN_4__DI1_ACCESS_SIZE_4     0x1F040624,0xFF000000
5751 #define SRM_DI1_DW_GEN_4__DI1_COMPONNENT_SIZE_4 0x1F040624,0x00FF0000
5752 #define SRM_DI1_DW_GEN_4__DI1_CST_4             0x1F040624,0x0000C000
5753 #define SRM_DI1_DW_GEN_4__DI1_PT_6_4            0x1F040624,0x00003000
5754 #define SRM_DI1_DW_GEN_4__DI1_PT_5_4            0x1F040624,0x00000C00
5755 #define SRM_DI1_DW_GEN_4__DI1_PT_4_4            0x1F040624,0x00000300
5756 #define SRM_DI1_DW_GEN_4__DI1_PT_3_4            0x1F040624,0x000000C0
5757 #define SRM_DI1_DW_GEN_4__DI1_PT_2_4            0x1F040624,0x00000030
5758 #define SRM_DI1_DW_GEN_4__DI1_PT_1_4            0x1F040624,0x0000000C
5759 #define SRM_DI1_DW_GEN_4__DI1_PT_0_4            0x1F040624,0x00000003
5760
5761 #define SRM_DI1_DW_GEN_4__ADDR                    0x1F040624
5762 #define SRM_DI1_DW_GEN_4__EMPTY                   0x1F040624,0x00000000
5763 #define SRM_DI1_DW_GEN_4__FULL                    0x1F040624,0xffffffff
5764 #define SRM_DI1_DW_GEN_4__DI1_SERIAL_PERIOD_4     0x1F040624,0xFF000000
5765 #define SRM_DI1_DW_GEN_4__DI1_START_PERIOD_4      0x1F040624,0x00FF0000
5766 #define SRM_DI1_DW_GEN_4__DI1_CST_4               0x1F040624,0x0000C000
5767 #define SRM_DI1_DW_GEN_4__DI1_SERIAL_VALID_BITS_4 0x1F040624,0x000001F0
5768 #define SRM_DI1_DW_GEN_4__DI1_SERIAL_RS_4         0x1F040624,0x0000000C
5769 #define SRM_DI1_DW_GEN_4__DI1_SERIAL_CLK_4        0x1F040624,0x00000003
5770
5771 #define SRM_DI1_DW_GEN_5__ADDR                  0x1F040628
5772 #define SRM_DI1_DW_GEN_5__EMPTY                 0x1F040628,0x00000000
5773 #define SRM_DI1_DW_GEN_5__FULL                  0x1F040628,0xffffffff
5774 #define SRM_DI1_DW_GEN_5__DI1_ACCESS_SIZE_5     0x1F040628,0xFF000000
5775 #define SRM_DI1_DW_GEN_5__DI1_COMPONNENT_SIZE_5 0x1F040628,0x00FF0000
5776 #define SRM_DI1_DW_GEN_5__DI1_CST_5             0x1F040628,0x0000C000
5777 #define SRM_DI1_DW_GEN_5__DI1_PT_6_5            0x1F040628,0x00003000
5778 #define SRM_DI1_DW_GEN_5__DI1_PT_5_5            0x1F040628,0x00000C00
5779 #define SRM_DI1_DW_GEN_5__DI1_PT_4_5            0x1F040628,0x00000300
5780 #define SRM_DI1_DW_GEN_5__DI1_PT_3_5            0x1F040628,0x000000C0
5781 #define SRM_DI1_DW_GEN_5__DI1_PT_2_5            0x1F040628,0x00000030
5782 #define SRM_DI1_DW_GEN_5__DI1_PT_1_5            0x1F040628,0x0000000C
5783 #define SRM_DI1_DW_GEN_5__DI1_PT_0_5            0x1F040628,0x00000003
5784
5785 #define SRM_DI1_DW_GEN_5__ADDR                    0x1F040628
5786 #define SRM_DI1_DW_GEN_5__EMPTY                   0x1F040628,0x00000000
5787 #define SRM_DI1_DW_GEN_5__FULL                    0x1F040628,0xffffffff
5788 #define SRM_DI1_DW_GEN_5__DI1_SERIAL_PERIOD_5     0x1F040628,0xFF000000
5789 #define SRM_DI1_DW_GEN_5__DI1_START_PERIOD_5      0x1F040628,0x00FF0000
5790 #define SRM_DI1_DW_GEN_5__DI1_CST_5               0x1F040628,0x0000C000
5791 #define SRM_DI1_DW_GEN_5__DI1_SERIAL_VALID_BITS_5 0x1F040628,0x000001F0
5792 #define SRM_DI1_DW_GEN_5__DI1_SERIAL_RS_5         0x1F040628,0x0000000C
5793 #define SRM_DI1_DW_GEN_5__DI1_SERIAL_CLK_5        0x1F040628,0x00000003
5794
5795 #define SRM_DI1_DW_GEN_6__ADDR                  0x1F04062C
5796 #define SRM_DI1_DW_GEN_6__EMPTY                 0x1F04062C,0x00000000
5797 #define SRM_DI1_DW_GEN_6__FULL                  0x1F04062C,0xffffffff
5798 #define SRM_DI1_DW_GEN_6__DI1_ACCESS_SIZE_6     0x1F04062C,0xFF000000
5799 #define SRM_DI1_DW_GEN_6__DI1_COMPONNENT_SIZE_6 0x1F04062C,0x00FF0000
5800 #define SRM_DI1_DW_GEN_6__DI1_CST_6             0x1F04062C,0x0000C000
5801 #define SRM_DI1_DW_GEN_6__DI1_PT_6_6            0x1F04062C,0x00003000
5802 #define SRM_DI1_DW_GEN_6__DI1_PT_5_6            0x1F04062C,0x00000C00
5803 #define SRM_DI1_DW_GEN_6__DI1_PT_4_6            0x1F04062C,0x00000300
5804 #define SRM_DI1_DW_GEN_6__DI1_PT_3_6            0x1F04062C,0x000000C0
5805 #define SRM_DI1_DW_GEN_6__DI1_PT_2_6            0x1F04062C,0x00000030
5806 #define SRM_DI1_DW_GEN_6__DI1_PT_1_6            0x1F04062C,0x0000000C
5807 #define SRM_DI1_DW_GEN_6__DI1_PT_0_6            0x1F04062C,0x00000003
5808
5809 #define SRM_DI1_DW_GEN_6__ADDR                    0x1F04062C
5810 #define SRM_DI1_DW_GEN_6__EMPTY                   0x1F04062C,0x00000000
5811 #define SRM_DI1_DW_GEN_6__FULL                    0x1F04062C,0xffffffff
5812 #define SRM_DI1_DW_GEN_6__DI1_SERIAL_PERIOD_6     0x1F04062C,0xFF000000
5813 #define SRM_DI1_DW_GEN_6__DI1_START_PERIOD_6      0x1F04062C,0x00FF0000
5814 #define SRM_DI1_DW_GEN_6__DI1_CST_6               0x1F04062C,0x0000C000
5815 #define SRM_DI1_DW_GEN_6__DI1_SERIAL_VALID_BITS_6 0x1F04062C,0x000001F0
5816 #define SRM_DI1_DW_GEN_6__DI1_SERIAL_RS_6         0x1F04062C,0x0000000C
5817 #define SRM_DI1_DW_GEN_6__DI1_SERIAL_CLK_6        0x1F04062C,0x00000003
5818
5819 #define SRM_DI1_DW_GEN_7__ADDR                  0x1F040630
5820 #define SRM_DI1_DW_GEN_7__EMPTY                 0x1F040630,0x00000000
5821 #define SRM_DI1_DW_GEN_7__FULL                  0x1F040630,0xffffffff
5822 #define SRM_DI1_DW_GEN_7__DI1_ACCESS_SIZE_7     0x1F040630,0xFF000000
5823 #define SRM_DI1_DW_GEN_7__DI1_COMPONNENT_SIZE_7 0x1F040630,0x00FF0000
5824 #define SRM_DI1_DW_GEN_7__DI1_CST_7             0x1F040630,0x0000C000
5825 #define SRM_DI1_DW_GEN_7__DI1_PT_6_7            0x1F040630,0x00003000
5826 #define SRM_DI1_DW_GEN_7__DI1_PT_5_7            0x1F040630,0x00000C00
5827 #define SRM_DI1_DW_GEN_7__DI1_PT_4_7            0x1F040630,0x00000300
5828 #define SRM_DI1_DW_GEN_7__DI1_PT_3_7            0x1F040630,0x000000C0
5829 #define SRM_DI1_DW_GEN_7__DI1_PT_2_7            0x1F040630,0x00000030
5830 #define SRM_DI1_DW_GEN_7__DI1_PT_1_7            0x1F040630,0x0000000C
5831 #define SRM_DI1_DW_GEN_7__DI1_PT_0_7            0x1F040630,0x00000003
5832
5833 #define SRM_DI1_DW_GEN_7__ADDR                    0x1F040630
5834 #define SRM_DI1_DW_GEN_7__EMPTY                   0x1F040630,0x00000000
5835 #define SRM_DI1_DW_GEN_7__FULL                    0x1F040630,0xffffffff
5836 #define SRM_DI1_DW_GEN_7__DI1_SERIAL_PERIOD_7     0x1F040630,0xFF000000
5837 #define SRM_DI1_DW_GEN_7__DI1_START_PERIOD_7      0x1F040630,0x00FF0000
5838 #define SRM_DI1_DW_GEN_7__DI1_CST_7               0x1F040630,0x0000C000
5839 #define SRM_DI1_DW_GEN_7__DI1_SERIAL_VALID_BITS_7 0x1F040630,0x000001F0
5840 #define SRM_DI1_DW_GEN_7__DI1_SERIAL_RS_7         0x1F040630,0x0000000C
5841 #define SRM_DI1_DW_GEN_7__DI1_SERIAL_CLK_7        0x1F040630,0x00000003
5842
5843 #define SRM_DI1_DW_GEN_8__ADDR                  0x1F040634
5844 #define SRM_DI1_DW_GEN_8__EMPTY                 0x1F040634,0x00000000
5845 #define SRM_DI1_DW_GEN_8__FULL                  0x1F040634,0xffffffff
5846 #define SRM_DI1_DW_GEN_8__DI1_ACCESS_SIZE_8     0x1F040634,0xFF000000
5847 #define SRM_DI1_DW_GEN_8__DI1_COMPONNENT_SIZE_8 0x1F040634,0x00FF0000
5848 #define SRM_DI1_DW_GEN_8__DI1_CST_8             0x1F040634,0x0000C000
5849 #define SRM_DI1_DW_GEN_8__DI1_PT_6_8            0x1F040634,0x00003000
5850 #define SRM_DI1_DW_GEN_8__DI1_PT_5_8            0x1F040634,0x00000C00
5851 #define SRM_DI1_DW_GEN_8__DI1_PT_4_8            0x1F040634,0x00000300
5852 #define SRM_DI1_DW_GEN_8__DI1_PT_3_8            0x1F040634,0x000000C0
5853 #define SRM_DI1_DW_GEN_8__DI1_PT_2_8            0x1F040634,0x00000030
5854 #define SRM_DI1_DW_GEN_8__DI1_PT_1_8            0x1F040634,0x0000000C
5855 #define SRM_DI1_DW_GEN_8__DI1_PT_0_8            0x1F040634,0x00000003
5856
5857 #define SRM_DI1_DW_GEN_8__ADDR                    0x1F040634
5858 #define SRM_DI1_DW_GEN_8__EMPTY                   0x1F040634,0x00000000
5859 #define SRM_DI1_DW_GEN_8__FULL                    0x1F040634,0xffffffff
5860 #define SRM_DI1_DW_GEN_8__DI1_SERIAL_PERIOD_8     0x1F040634,0xFF000000
5861 #define SRM_DI1_DW_GEN_8__DI1_START_PERIOD_8      0x1F040634,0x00FF0000
5862 #define SRM_DI1_DW_GEN_8__DI1_CST_8               0x1F040634,0x0000C000
5863 #define SRM_DI1_DW_GEN_8__DI1_SERIAL_VALID_BITS_8 0x1F040634,0x000001F0
5864 #define SRM_DI1_DW_GEN_8__DI1_SERIAL_RS_8         0x1F040634,0x0000000C
5865 #define SRM_DI1_DW_GEN_8__DI1_SERIAL_CLK_8        0x1F040634,0x00000003
5866
5867 #define SRM_DI1_DW_GEN_9__ADDR                  0x1F040638
5868 #define SRM_DI1_DW_GEN_9__EMPTY                 0x1F040638,0x00000000
5869 #define SRM_DI1_DW_GEN_9__FULL                  0x1F040638,0xffffffff
5870 #define SRM_DI1_DW_GEN_9__DI1_ACCESS_SIZE_9     0x1F040638,0xFF000000
5871 #define SRM_DI1_DW_GEN_9__DI1_COMPONNENT_SIZE_9 0x1F040638,0x00FF0000
5872 #define SRM_DI1_DW_GEN_9__DI1_CST_9             0x1F040638,0x0000C000
5873 #define SRM_DI1_DW_GEN_9__DI1_PT_6_9            0x1F040638,0x00003000
5874 #define SRM_DI1_DW_GEN_9__DI1_PT_5_9            0x1F040638,0x00000C00
5875 #define SRM_DI1_DW_GEN_9__DI1_PT_4_9            0x1F040638,0x00000300
5876 #define SRM_DI1_DW_GEN_9__DI1_PT_3_9            0x1F040638,0x000000C0
5877 #define SRM_DI1_DW_GEN_9__DI1_PT_2_9            0x1F040638,0x00000030
5878 #define SRM_DI1_DW_GEN_9__DI1_PT_1_9            0x1F040638,0x0000000C
5879 #define SRM_DI1_DW_GEN_9__DI1_PT_0_9            0x1F040638,0x00000003
5880
5881 #define SRM_DI1_DW_GEN_9__ADDR                    0x1F040638
5882 #define SRM_DI1_DW_GEN_9__EMPTY                   0x1F040638,0x00000000
5883 #define SRM_DI1_DW_GEN_9__FULL                    0x1F040638,0xffffffff
5884 #define SRM_DI1_DW_GEN_9__DI1_SERIAL_PERIOD_9     0x1F040638,0xFF000000
5885 #define SRM_DI1_DW_GEN_9__DI1_START_PERIOD_9      0x1F040638,0x00FF0000
5886 #define SRM_DI1_DW_GEN_9__DI1_CST_9               0x1F040638,0x0000C000
5887 #define SRM_DI1_DW_GEN_9__DI1_SERIAL_VALID_BITS_9 0x1F040638,0x000001F0
5888 #define SRM_DI1_DW_GEN_9__DI1_SERIAL_RS_9         0x1F040638,0x0000000C
5889 #define SRM_DI1_DW_GEN_9__DI1_SERIAL_CLK_9        0x1F040638,0x00000003
5890
5891 #define SRM_DI1_DW_GEN_10__ADDR                   0x1F04063C
5892 #define SRM_DI1_DW_GEN_10__EMPTY                  0x1F04063C,0x00000000
5893 #define SRM_DI1_DW_GEN_10__FULL                   0x1F04063C,0xffffffff
5894 #define SRM_DI1_DW_GEN_10__DI1_ACCESS_SIZE_10     0x1F04063C,0xFF000000
5895 #define SRM_DI1_DW_GEN_10__DI1_COMPONNENT_SIZE_10 0x1F04063C,0x00FF0000
5896 #define SRM_DI1_DW_GEN_10__DI1_CST_10             0x1F04063C,0x0000C000
5897 #define SRM_DI1_DW_GEN_10__DI1_PT_6_10            0x1F04063C,0x00003000
5898 #define SRM_DI1_DW_GEN_10__DI1_PT_5_10            0x1F04063C,0x00000C00
5899 #define SRM_DI1_DW_GEN_10__DI1_PT_4_10            0x1F04063C,0x00000300
5900 #define SRM_DI1_DW_GEN_10__DI1_PT_3_10            0x1F04063C,0x000000C0
5901 #define SRM_DI1_DW_GEN_10__DI1_PT_2_10            0x1F04063C,0x00000030
5902 #define SRM_DI1_DW_GEN_10__DI1_PT_1_10            0x1F04063C,0x0000000C
5903 #define SRM_DI1_DW_GEN_10__DI1_PT_0_10            0x1F04063C,0x00000003
5904
5905 #define SRM_DI1_DW_GEN_10__ADDR                     0x1F04063C
5906 #define SRM_DI1_DW_GEN_10__EMPTY                    0x1F04063C,0x00000000
5907 #define SRM_DI1_DW_GEN_10__FULL                     0x1F04063C,0xffffffff
5908 #define SRM_DI1_DW_GEN_10__DI1_SERIAL_PERIOD_10     0x1F04063C,0xFF000000
5909 #define SRM_DI1_DW_GEN_10__DI1_START_PERIOD_10      0x1F04063C,0x00FF0000
5910 #define SRM_DI1_DW_GEN_10__DI1_CST_10               0x1F04063C,0x0000C000
5911 #define SRM_DI1_DW_GEN_10__DI0_SERIAL_VALID_BITS_10 0x1F04063C,0x000001F0
5912 #define SRM_DI1_DW_GEN_10__DI1_SERIAL_RS_10         0x1F04063C,0x0000000C
5913 #define SRM_DI1_DW_GEN_10__DI1_SERIAL_CLK_10        0x1F04063C,0x00000003
5914
5915 #define SRM_DI1_DW_GEN_11__ADDR                   0x1F040640
5916 #define SRM_DI1_DW_GEN_11__EMPTY                  0x1F040640,0x00000000
5917 #define SRM_DI1_DW_GEN_11__FULL                   0x1F040640,0xffffffff
5918 #define SRM_DI1_DW_GEN_11__DI1_ACCESS_SIZE_11     0x1F040640,0xFF000000
5919 #define SRM_DI1_DW_GEN_11__DI1_COMPONNENT_SIZE_11 0x1F040640,0x00FF0000
5920 #define SRM_DI1_DW_GEN_11__DI1_CST_11             0x1F040640,0x0000C000
5921 #define SRM_DI1_DW_GEN_11__DI1_PT_6_11            0x1F040640,0x00003000
5922 #define SRM_DI1_DW_GEN_11__DI1_PT_5_11            0x1F040640,0x00000C00
5923 #define SRM_DI1_DW_GEN_11__DI1_PT_4_11            0x1F040640,0x00000300
5924 #define SRM_DI1_DW_GEN_11__DI1_PT_3_11            0x1F040640,0x000000C0
5925 #define SRM_DI1_DW_GEN_11__DI1_PT_2_11            0x1F040640,0x00000030
5926 #define SRM_DI1_DW_GEN_11__DI1_PT_1_11            0x1F040640,0x0000000C
5927 #define SRM_DI1_DW_GEN_11__DI1_PT_0_11            0x1F040640,0x00000003
5928
5929 #define SRM_DI1_DW_GEN_11__ADDR                     0x1F040640
5930 #define SRM_DI1_DW_GEN_11__EMPTY                    0x1F040640,0x00000000
5931 #define SRM_DI1_DW_GEN_11__FULL                     0x1F040640,0xffffffff
5932 #define SRM_DI1_DW_GEN_11__DI1_SERIAL_PERIOD_11     0x1F040640,0xFF000000
5933 #define SRM_DI1_DW_GEN_11__DI1_START_PERIOD_11      0x1F040640,0x00FF0000
5934 #define SRM_DI1_DW_GEN_11__DI1_CST_11               0x1F040640,0x0000C000
5935 #define SRM_DI1_DW_GEN_11__DI0_SERIAL_VALID_BITS_11 0x1F040640,0x000001F0
5936 #define SRM_DI1_DW_GEN_11__DI1_SERIAL_RS_11         0x1F040640,0x0000000C
5937 #define SRM_DI1_DW_GEN_11__DI1_SERIAL_CLK_11        0x1F040640,0x00000003
5938
5939 #define SRM_DI1_DW_SET0_0__ADDR                   0x1F040644
5940 #define SRM_DI1_DW_SET0_0__EMPTY       0x1F040644,0x00000000
5941 #define SRM_DI1_DW_SET0_0__FULL       0x1F040644,0xffffffff
5942 #define SRM_DI1_DW_SET0_0__DI1_DATA_CNT_DOWN0_0       0x1F040644,0x01FF0000
5943 #define SRM_DI1_DW_SET0_0__DI1_DATA_CNT_UP0_0       0x1F040644,0x000001FF
5944
5945 #define SRM_DI1_DW_SET0_1__ADDR                   0x1F040648
5946 #define SRM_DI1_DW_SET0_1__EMPTY       0x1F040648,0x00000000
5947 #define SRM_DI1_DW_SET0_1__FULL       0x1F040648,0xffffffff
5948 #define SRM_DI1_DW_SET0_1__DI1_DATA_CNT_DOWN0_1       0x1F040648,0x01FF0000
5949 #define SRM_DI1_DW_SET0_1__DI1_DATA_CNT_UP0_1       0x1F040648,0x000001FF
5950
5951 #define SRM_DI1_DW_SET0_2__ADDR                   0x1F04064C
5952 #define SRM_DI1_DW_SET0_2__EMPTY       0x1F04064C,0x00000000
5953 #define SRM_DI1_DW_SET0_2__FULL       0x1F04064C,0xffffffff
5954 #define SRM_DI1_DW_SET0_2__DI1_DATA_CNT_DOWN0_2       0x1F04064C,0x01FF0000
5955 #define SRM_DI1_DW_SET0_2__DI1_DATA_CNT_UP0_2       0x1F04064C,0x000001FF
5956
5957 #define SRM_DI1_DW_SET0_3__ADDR                   0x1F040650
5958 #define SRM_DI1_DW_SET0_3__EMPTY       0x1F040650,0x00000000
5959 #define SRM_DI1_DW_SET0_3__FULL       0x1F040650,0xffffffff
5960 #define SRM_DI1_DW_SET0_3__DI1_DATA_CNT_DOWN0_3       0x1F040650,0x01FF0000
5961 #define SRM_DI1_DW_SET0_3__DI1_DATA_CNT_UP0_3       0x1F040650,0x000001FF
5962
5963 #define SRM_DI1_DW_SET0_4__ADDR                   0x1F040654
5964 #define SRM_DI1_DW_SET0_4__EMPTY       0x1F040654,0x00000000
5965 #define SRM_DI1_DW_SET0_4__FULL       0x1F040654,0xffffffff
5966 #define SRM_DI1_DW_SET0_4__DI1_DATA_CNT_DOWN0_4       0x1F040654,0x01FF0000
5967 #define SRM_DI1_DW_SET0_4__DI1_DATA_CNT_UP0_4       0x1F040654,0x000001FF
5968
5969 #define SRM_DI1_DW_SET0_5__ADDR                   0x1F040658
5970 #define SRM_DI1_DW_SET0_5__EMPTY       0x1F040658,0x00000000
5971 #define SRM_DI1_DW_SET0_5__FULL       0x1F040658,0xffffffff
5972 #define SRM_DI1_DW_SET0_5__DI1_DATA_CNT_DOWN0_5       0x1F040658,0x01FF0000
5973 #define SRM_DI1_DW_SET0_5__DI1_DATA_CNT_UP0_5       0x1F040658,0x000001FF
5974
5975 #define SRM_DI1_DW_SET0_6__ADDR                   0x1F04065C
5976 #define SRM_DI1_DW_SET0_6__EMPTY       0x1F04065C,0x00000000
5977 #define SRM_DI1_DW_SET0_6__FULL       0x1F04065C,0xffffffff
5978 #define SRM_DI1_DW_SET0_6__DI1_DATA_CNT_DOWN0_6       0x1F04065C,0x01FF0000
5979 #define SRM_DI1_DW_SET0_6__DI1_DATA_CNT_UP0_6       0x1F04065C,0x000001FF
5980
5981 #define SRM_DI1_DW_SET0_7__ADDR                   0x1F040660
5982 #define SRM_DI1_DW_SET0_7__EMPTY       0x1F040660,0x00000000
5983 #define SRM_DI1_DW_SET0_7__FULL       0x1F040660,0xffffffff
5984 #define SRM_DI1_DW_SET0_7__DI1_DATA_CNT_DOWN0_7       0x1F040660,0x01FF0000
5985 #define SRM_DI1_DW_SET0_7__DI1_DATA_CNT_UP0_7       0x1F040660,0x000001FF
5986
5987 #define SRM_DI1_DW_SET0_8__ADDR                   0x1F040664
5988 #define SRM_DI1_DW_SET0_8__EMPTY       0x1F040664,0x00000000
5989 #define SRM_DI1_DW_SET0_8__FULL       0x1F040664,0xffffffff
5990 #define SRM_DI1_DW_SET0_8__DI1_DATA_CNT_DOWN0_8       0x1F040664,0x01FF0000
5991 #define SRM_DI1_DW_SET0_8__DI1_DATA_CNT_UP0_8       0x1F040664,0x000001FF
5992
5993 #define SRM_DI1_DW_SET0_9__ADDR                   0x1F040668
5994 #define SRM_DI1_DW_SET0_9__EMPTY       0x1F040668,0x00000000
5995 #define SRM_DI1_DW_SET0_9__FULL       0x1F040668,0xffffffff
5996 #define SRM_DI1_DW_SET0_9__DI1_DATA_CNT_DOWN0_9       0x1F040668,0x01FF0000
5997 #define SRM_DI1_DW_SET0_9__DI1_DATA_CNT_UP0_9       0x1F040668,0x000001FF
5998
5999 #define SRM_DI1_DW_SET0_10__ADDR                   0x1F04066C
6000 #define SRM_DI1_DW_SET0_10__EMPTY       0x1F04066C,0x00000000
6001 #define SRM_DI1_DW_SET0_10__FULL       0x1F04066C,0xffffffff
6002 #define SRM_DI1_DW_SET0_10__DI1_DATA_CNT_DOWN0_10       0x1F04066C,0x01FF0000
6003 #define SRM_DI1_DW_SET0_10__DI1_DATA_CNT_UP0_10       0x1F04066C,0x000001FF
6004
6005 #define SRM_DI1_DW_SET0_11__ADDR                   0x1F040670
6006 #define SRM_DI1_DW_SET0_11__EMPTY       0x1F040670,0x00000000
6007 #define SRM_DI1_DW_SET0_11__FULL       0x1F040670,0xffffffff
6008 #define SRM_DI1_DW_SET0_11__DI1_DATA_CNT_DOWN0_11       0x1F040670,0x01FF0000
6009 #define SRM_DI1_DW_SET0_11__DI1_DATA_CNT_UP0_11       0x1F040670,0x000001FF
6010
6011 #define SRM_DI1_DW_SET1_0__ADDR                   0x1F040674
6012 #define SRM_DI1_DW_SET1_0__EMPTY       0x1F040674,0x00000000
6013 #define SRM_DI1_DW_SET1_0__FULL       0x1F040674,0xffffffff
6014 #define SRM_DI1_DW_SET1_0__DI1_DATA_CNT_DOWN1_0       0x1F040674,0x01FF0000
6015 #define SRM_DI1_DW_SET1_0__DI1_DATA_CNT_UP1_0       0x1F040674,0x000001FF
6016
6017 #define SRM_DI1_DW_SET1_1__ADDR                   0x1F040678
6018 #define SRM_DI1_DW_SET1_1__EMPTY       0x1F040678,0x00000000
6019 #define SRM_DI1_DW_SET1_1__FULL       0x1F040678,0xffffffff
6020 #define SRM_DI1_DW_SET1_1__DI1_DATA_CNT_DOWN1_1       0x1F040678,0x01FF0000
6021 #define SRM_DI1_DW_SET1_1__DI1_DATA_CNT_UP1_1       0x1F040678,0x000001FF
6022
6023 #define SRM_DI1_DW_SET1_2__ADDR                   0x1F04067C
6024 #define SRM_DI1_DW_SET1_2__EMPTY       0x1F04067C,0x00000000
6025 #define SRM_DI1_DW_SET1_2__FULL       0x1F04067C,0xffffffff
6026 #define SRM_DI1_DW_SET1_2__DI1_DATA_CNT_DOWN1_2       0x1F04067C,0x01FF0000
6027 #define SRM_DI1_DW_SET1_2__DI1_DATA_CNT_UP1_2       0x1F04067C,0x000001FF
6028
6029 #define SRM_DI1_DW_SET1_3__ADDR                   0x1F040680
6030 #define SRM_DI1_DW_SET1_3__EMPTY       0x1F040680,0x00000000
6031 #define SRM_DI1_DW_SET1_3__FULL       0x1F040680,0xffffffff
6032 #define SRM_DI1_DW_SET1_3__DI1_DATA_CNT_DOWN1_3       0x1F040680,0x01FF0000
6033 #define SRM_DI1_DW_SET1_3__DI1_DATA_CNT_UP1_3       0x1F040680,0x000001FF
6034
6035 #define SRM_DI1_DW_SET1_4__ADDR                   0x1F040684
6036 #define SRM_DI1_DW_SET1_4__EMPTY       0x1F040684,0x00000000
6037 #define SRM_DI1_DW_SET1_4__FULL       0x1F040684,0xffffffff
6038 #define SRM_DI1_DW_SET1_4__DI1_DATA_CNT_DOWN1_4       0x1F040684,0x01FF0000
6039 #define SRM_DI1_DW_SET1_4__DI1_DATA_CNT_UP1_4       0x1F040684,0x000001FF
6040
6041 #define SRM_DI1_DW_SET1_5__ADDR                   0x1F040688
6042 #define SRM_DI1_DW_SET1_5__EMPTY       0x1F040688,0x00000000
6043 #define SRM_DI1_DW_SET1_5__FULL       0x1F040688,0xffffffff
6044 #define SRM_DI1_DW_SET1_5__DI1_DATA_CNT_DOWN1_5       0x1F040688,0x01FF0000
6045 #define SRM_DI1_DW_SET1_5__DI1_DATA_CNT_UP1_5       0x1F040688,0x000001FF
6046
6047 #define SRM_DI1_DW_SET1_6__ADDR                   0x1F04068C
6048 #define SRM_DI1_DW_SET1_6__EMPTY       0x1F04068C,0x00000000
6049 #define SRM_DI1_DW_SET1_6__FULL       0x1F04068C,0xffffffff
6050 #define SRM_DI1_DW_SET1_6__DI1_DATA_CNT_DOWN1_6       0x1F04068C,0x01FF0000
6051 #define SRM_DI1_DW_SET1_6__DI1_DATA_CNT_UP1_6       0x1F04068C,0x000001FF
6052
6053 #define SRM_DI1_DW_SET1_7__ADDR                   0x1F040690
6054 #define SRM_DI1_DW_SET1_7__EMPTY       0x1F040690,0x00000000
6055 #define SRM_DI1_DW_SET1_7__FULL       0x1F040690,0xffffffff
6056 #define SRM_DI1_DW_SET1_7__DI1_DATA_CNT_DOWN1_7       0x1F040690,0x01FF0000
6057 #define SRM_DI1_DW_SET1_7__DI1_DATA_CNT_UP1_7       0x1F040690,0x000001FF
6058
6059 #define SRM_DI1_DW_SET1_8__ADDR                   0x1F040694
6060 #define SRM_DI1_DW_SET1_8__EMPTY       0x1F040694,0x00000000
6061 #define SRM_DI1_DW_SET1_8__FULL       0x1F040694,0xffffffff
6062 #define SRM_DI1_DW_SET1_8__DI1_DATA_CNT_DOWN1_8       0x1F040694,0x01FF0000
6063 #define SRM_DI1_DW_SET1_8__DI1_DATA_CNT_UP1_8       0x1F040694,0x000001FF
6064
6065 #define SRM_DI1_DW_SET1_9__ADDR                   0x1F040698
6066 #define SRM_DI1_DW_SET1_9__EMPTY       0x1F040698,0x00000000
6067 #define SRM_DI1_DW_SET1_9__FULL       0x1F040698,0xffffffff
6068 #define SRM_DI1_DW_SET1_9__DI1_DATA_CNT_DOWN1_9       0x1F040698,0x01FF0000
6069 #define SRM_DI1_DW_SET1_9__DI1_DATA_CNT_UP1_9       0x1F040698,0x000001FF
6070
6071 #define SRM_DI1_DW_SET1_10__ADDR                   0x1F04069C
6072 #define SRM_DI1_DW_SET1_10__EMPTY       0x1F04069C,0x00000000
6073 #define SRM_DI1_DW_SET1_10__FULL       0x1F04069C,0xffffffff
6074 #define SRM_DI1_DW_SET1_10__DI1_DATA_CNT_DOWN1_10       0x1F04069C,0x01FF0000
6075 #define SRM_DI1_DW_SET1_10__DI1_DATA_CNT_UP1_10       0x1F04069C,0x000001FF
6076
6077 #define SRM_DI1_DW_SET1_11__ADDR                   0x1F0406A0
6078 #define SRM_DI1_DW_SET1_11__EMPTY       0x1F0406A0,0x00000000
6079 #define SRM_DI1_DW_SET1_11__FULL       0x1F0406A0,0xffffffff
6080 #define SRM_DI1_DW_SET1_11__DI1_DATA_CNT_DOWN1_11       0x1F0406A0,0x01FF0000
6081 #define SRM_DI1_DW_SET1_11__DI1_DATA_CNT_UP1_11       0x1F0406A0,0x000001FF
6082
6083 #define SRM_DI1_DW_SET2_0__ADDR                   0x1F0406A4
6084 #define SRM_DI1_DW_SET2_0__EMPTY       0x1F0406A4,0x00000000
6085 #define SRM_DI1_DW_SET2_0__FULL       0x1F0406A4,0xffffffff
6086 #define SRM_DI1_DW_SET2_0__DI1_DATA_CNT_DOWN2_0       0x1F0406A4,0x01FF0000
6087 #define SRM_DI1_DW_SET2_0__DI1_DATA_CNT_UP2_0       0x1F0406A4,0x000001FF
6088
6089 #define SRM_DI1_DW_SET2_1__ADDR                   0x1F0406A8
6090 #define SRM_DI1_DW_SET2_1__EMPTY       0x1F0406A8,0x00000000
6091 #define SRM_DI1_DW_SET2_1__FULL       0x1F0406A8,0xffffffff
6092 #define SRM_DI1_DW_SET2_1__DI1_DATA_CNT_DOWN2_1       0x1F0406A8,0x01FF0000
6093 #define SRM_DI1_DW_SET2_1__DI1_DATA_CNT_UP2_1       0x1F0406A8,0x000001FF
6094
6095 #define SRM_DI1_DW_SET2_2__ADDR                   0x1F0406AC
6096 #define SRM_DI1_DW_SET2_2__EMPTY       0x1F0406AC,0x00000000
6097 #define SRM_DI1_DW_SET2_2__FULL       0x1F0406AC,0xffffffff
6098 #define SRM_DI1_DW_SET2_2__DI1_DATA_CNT_DOWN2_2       0x1F0406AC,0x01FF0000
6099 #define SRM_DI1_DW_SET2_2__DI1_DATA_CNT_UP2_2       0x1F0406AC,0x000001FF
6100
6101 #define SRM_DI1_DW_SET2_3__ADDR                   0x1F0406B0
6102 #define SRM_DI1_DW_SET2_3__EMPTY       0x1F0406B0,0x00000000
6103 #define SRM_DI1_DW_SET2_3__FULL       0x1F0406B0,0xffffffff
6104 #define SRM_DI1_DW_SET2_3__DI1_DATA_CNT_DOWN2_3       0x1F0406B0,0x01FF0000
6105 #define SRM_DI1_DW_SET2_3__DI1_DATA_CNT_UP2_3       0x1F0406B0,0x000001FF
6106
6107 #define SRM_DI1_DW_SET2_4__ADDR                   0x1F0406B4
6108 #define SRM_DI1_DW_SET2_4__EMPTY       0x1F0406B4,0x00000000
6109 #define SRM_DI1_DW_SET2_4__FULL       0x1F0406B4,0xffffffff
6110 #define SRM_DI1_DW_SET2_4__DI1_DATA_CNT_DOWN2_4       0x1F0406B4,0x01FF0000
6111 #define SRM_DI1_DW_SET2_4__DI1_DATA_CNT_UP2_4       0x1F0406B4,0x000001FF
6112
6113 #define SRM_DI1_DW_SET2_5__ADDR                   0x1F0406B8
6114 #define SRM_DI1_DW_SET2_5__EMPTY       0x1F0406B8,0x00000000
6115 #define SRM_DI1_DW_SET2_5__FULL       0x1F0406B8,0xffffffff
6116 #define SRM_DI1_DW_SET2_5__DI1_DATA_CNT_DOWN2_5       0x1F0406B8,0x01FF0000
6117 #define SRM_DI1_DW_SET2_5__DI1_DATA_CNT_UP2_5       0x1F0406B8,0x000001FF
6118
6119 #define SRM_DI1_DW_SET2_6__ADDR                   0x1F0406BC
6120 #define SRM_DI1_DW_SET2_6__EMPTY       0x1F0406BC,0x00000000
6121 #define SRM_DI1_DW_SET2_6__FULL       0x1F0406BC,0xffffffff
6122 #define SRM_DI1_DW_SET2_6__DI1_DATA_CNT_DOWN2_6       0x1F0406BC,0x01FF0000
6123 #define SRM_DI1_DW_SET2_6__DI1_DATA_CNT_UP2_6       0x1F0406BC,0x000001FF
6124
6125 #define SRM_DI1_DW_SET2_7__ADDR                   0x1F0406C0
6126 #define SRM_DI1_DW_SET2_7__EMPTY       0x1F0406C0,0x00000000
6127 #define SRM_DI1_DW_SET2_7__FULL       0x1F0406C0,0xffffffff
6128 #define SRM_DI1_DW_SET2_7__DI1_DATA_CNT_DOWN2_7       0x1F0406C0,0x01FF0000
6129 #define SRM_DI1_DW_SET2_7__DI1_DATA_CNT_UP2_7       0x1F0406C0,0x000001FF
6130
6131 #define SRM_DI1_DW_SET2_8__ADDR                   0x1F0406C4
6132 #define SRM_DI1_DW_SET2_8__EMPTY       0x1F0406C4,0x00000000
6133 #define SRM_DI1_DW_SET2_8__FULL       0x1F0406C4,0xffffffff
6134 #define SRM_DI1_DW_SET2_8__DI1_DATA_CNT_DOWN2_8       0x1F0406C4,0x01FF0000
6135 #define SRM_DI1_DW_SET2_8__DI1_DATA_CNT_UP2_8       0x1F0406C4,0x000001FF
6136
6137 #define SRM_DI1_DW_SET2_9__ADDR                   0x1F0406C8
6138 #define SRM_DI1_DW_SET2_9__EMPTY       0x1F0406C8,0x00000000
6139 #define SRM_DI1_DW_SET2_9__FULL       0x1F0406C8,0xffffffff
6140 #define SRM_DI1_DW_SET2_9__DI1_DATA_CNT_DOWN2_9       0x1F0406C8,0x01FF0000
6141 #define SRM_DI1_DW_SET2_9__DI1_DATA_CNT_UP2_9       0x1F0406C8,0x000001FF
6142
6143 #define SRM_DI1_DW_SET2_10__ADDR                   0x1F0406CC
6144 #define SRM_DI1_DW_SET2_10__EMPTY       0x1F0406CC,0x00000000
6145 #define SRM_DI1_DW_SET2_10__FULL       0x1F0406CC,0xffffffff
6146 #define SRM_DI1_DW_SET2_10__DI1_DATA_CNT_DOWN2_10       0x1F0406CC,0x01FF0000
6147 #define SRM_DI1_DW_SET2_10__DI1_DATA_CNT_UP2_10       0x1F0406CC,0x000001FF
6148
6149 #define SRM_DI1_DW_SET2_11__ADDR                   0x1F0406D0
6150 #define SRM_DI1_DW_SET2_11__EMPTY       0x1F0406D0,0x00000000
6151 #define SRM_DI1_DW_SET2_11__FULL       0x1F0406D0,0xffffffff
6152 #define SRM_DI1_DW_SET2_11__DI1_DATA_CNT_DOWN2_11       0x1F0406D0,0x01FF0000
6153 #define SRM_DI1_DW_SET2_11__DI1_DATA_CNT_UP2_11       0x1F0406D0,0x000001FF
6154
6155 #define SRM_DI1_DW_SET3_0__ADDR                   0x1F0406D4
6156 #define SRM_DI1_DW_SET3_0__EMPTY       0x1F0406D4,0x00000000
6157 #define SRM_DI1_DW_SET3_0__FULL       0x1F0406D4,0xffffffff
6158 #define SRM_DI1_DW_SET3_0__DI1_DATA_CNT_DOWN3_0       0x1F0406D4,0x01FF0000
6159 #define SRM_DI1_DW_SET3_0__DI1_DATA_CNT_UP3_0       0x1F0406D4,0x000001FF
6160
6161 #define SRM_DI1_DW_SET3_1__ADDR                   0x1F0406D8
6162 #define SRM_DI1_DW_SET3_1__EMPTY       0x1F0406D8,0x00000000
6163 #define SRM_DI1_DW_SET3_1__FULL       0x1F0406D8,0xffffffff
6164 #define SRM_DI1_DW_SET3_1__DI1_DATA_CNT_DOWN3_1       0x1F0406D8,0x01FF0000
6165 #define SRM_DI1_DW_SET3_1__DI1_DATA_CNT_UP3_1       0x1F0406D8,0x000001FF
6166
6167 #define SRM_DI1_DW_SET3_2__ADDR                   0x1F0406DC
6168 #define SRM_DI1_DW_SET3_2__EMPTY       0x1F0406DC,0x00000000
6169 #define SRM_DI1_DW_SET3_2__FULL       0x1F0406DC,0xffffffff
6170 #define SRM_DI1_DW_SET3_2__DI1_DATA_CNT_DOWN3_2       0x1F0406DC,0x01FF0000
6171 #define SRM_DI1_DW_SET3_2__DI1_DATA_CNT_UP3_2       0x1F0406DC,0x000001FF
6172
6173 #define SRM_DI1_DW_SET3_3__ADDR                   0x1F0406E0
6174 #define SRM_DI1_DW_SET3_3__EMPTY       0x1F0406E0,0x00000000
6175 #define SRM_DI1_DW_SET3_3__FULL       0x1F0406E0,0xffffffff
6176 #define SRM_DI1_DW_SET3_3__DI1_DATA_CNT_DOWN3_3       0x1F0406E0,0x01FF0000
6177 #define SRM_DI1_DW_SET3_3__DI1_DATA_CNT_UP3_3       0x1F0406E0,0x000001FF
6178
6179 #define SRM_DI1_DW_SET3_4__ADDR                   0x1F0406E4
6180 #define SRM_DI1_DW_SET3_4__EMPTY       0x1F0406E4,0x00000000
6181 #define SRM_DI1_DW_SET3_4__FULL       0x1F0406E4,0xffffffff
6182 #define SRM_DI1_DW_SET3_4__DI1_DATA_CNT_DOWN3_4       0x1F0406E4,0x01FF0000
6183 #define SRM_DI1_DW_SET3_4__DI1_DATA_CNT_UP3_4       0x1F0406E4,0x000001FF
6184
6185 #define SRM_DI1_DW_SET3_5__ADDR                   0x1F0406E8
6186 #define SRM_DI1_DW_SET3_5__EMPTY       0x1F0406E8,0x00000000
6187 #define SRM_DI1_DW_SET3_5__FULL       0x1F0406E8,0xffffffff
6188 #define SRM_DI1_DW_SET3_5__DI1_DATA_CNT_DOWN3_5       0x1F0406E8,0x01FF0000
6189 #define SRM_DI1_DW_SET3_5__DI1_DATA_CNT_UP3_5       0x1F0406E8,0x000001FF
6190
6191 #define SRM_DI1_DW_SET3_6__ADDR                   0x1F0406EC
6192 #define SRM_DI1_DW_SET3_6__EMPTY       0x1F0406EC,0x00000000
6193 #define SRM_DI1_DW_SET3_6__FULL       0x1F0406EC,0xffffffff
6194 #define SRM_DI1_DW_SET3_6__DI1_DATA_CNT_DOWN3_6       0x1F0406EC,0x01FF0000
6195 #define SRM_DI1_DW_SET3_6__DI1_DATA_CNT_UP3_6       0x1F0406EC,0x000001FF
6196
6197 #define SRM_DI1_DW_SET3_7__ADDR                   0x1F0406F0
6198 #define SRM_DI1_DW_SET3_7__EMPTY       0x1F0406F0,0x00000000
6199 #define SRM_DI1_DW_SET3_7__FULL       0x1F0406F0,0xffffffff
6200 #define SRM_DI1_DW_SET3_7__DI1_DATA_CNT_DOWN3_7       0x1F0406F0,0x01FF0000
6201 #define SRM_DI1_DW_SET3_7__DI1_DATA_CNT_UP3_7       0x1F0406F0,0x000001FF
6202
6203 #define SRM_DI1_DW_SET3_8__ADDR                   0x1F0406F4
6204 #define SRM_DI1_DW_SET3_8__EMPTY       0x1F0406F4,0x00000000
6205 #define SRM_DI1_DW_SET3_8__FULL       0x1F0406F4,0xffffffff
6206 #define SRM_DI1_DW_SET3_8__DI1_DATA_CNT_DOWN3_8       0x1F0406F4,0x01FF0000
6207 #define SRM_DI1_DW_SET3_8__DI1_DATA_CNT_UP3_8       0x1F0406F4,0x000001FF
6208
6209 #define SRM_DI1_DW_SET3_9__ADDR                   0x1F0406F8
6210 #define SRM_DI1_DW_SET3_9__EMPTY       0x1F0406F8,0x00000000
6211 #define SRM_DI1_DW_SET3_9__FULL       0x1F0406F8,0xffffffff
6212 #define SRM_DI1_DW_SET3_9__DI1_DATA_CNT_DOWN3_9       0x1F0406F8,0x01FF0000
6213 #define SRM_DI1_DW_SET3_9__DI1_DATA_CNT_UP3_9       0x1F0406F8,0x000001FF
6214
6215 #define SRM_DI1_DW_SET3_10__ADDR                   0x1F0406FC
6216 #define SRM_DI1_DW_SET3_10__EMPTY       0x1F0406FC,0x00000000
6217 #define SRM_DI1_DW_SET3_10__FULL       0x1F0406FC,0xffffffff
6218 #define SRM_DI1_DW_SET3_10__DI1_DATA_CNT_DOWN3_10       0x1F0406FC,0x01FF0000
6219 #define SRM_DI1_DW_SET3_10__DI1_DATA_CNT_UP3_10       0x1F0406FC,0x000001FF
6220
6221 #define SRM_DI1_DW_SET3_11__ADDR                   0x1F040700
6222 #define SRM_DI1_DW_SET3_11__EMPTY       0x1F040700,0x00000000
6223 #define SRM_DI1_DW_SET3_11__FULL       0x1F040700,0xffffffff
6224 #define SRM_DI1_DW_SET3_11__DI1_DATA_CNT_DOWN3_11       0x1F040700,0x01FF0000
6225 #define SRM_DI1_DW_SET3_11__DI1_DATA_CNT_UP3_11       0x1F040700,0x000001FF
6226
6227 #define SRM_DI1_STP_REP_1__ADDR                   0x1F040704
6228 #define SRM_DI1_STP_REP_1__EMPTY       0x1F040704,0x00000000
6229 #define SRM_DI1_STP_REP_1__FULL       0x1F040704,0xffffffff
6230 #define SRM_DI1_STP_REP_1__DI1_STEP_REPEAT_2       0x1F040704,0x0FFF0000
6231 #define SRM_DI1_STP_REP_1__DI1_STEP_REPEAT_1       0x1F040704,0x00000FFF
6232
6233 #define SRM_DI1_STP_REP_2__ADDR                   0x1F040708
6234 #define SRM_DI1_STP_REP_2__EMPTY       0x1F040708,0x00000000
6235 #define SRM_DI1_STP_REP_2__FULL       0x1F040708,0xffffffff
6236 #define SRM_DI1_STP_REP_2__DI1_STEP_REPEAT_4       0x1F040708,0x0FFF0000
6237 #define SRM_DI1_STP_REP_2__DI1_STEP_REPEAT_3       0x1F040708,0x00000FFF
6238
6239 #define SRM_DI1_STP_REP_3__ADDR                   0x1F04070C
6240 #define SRM_DI1_STP_REP_3__EMPTY       0x1F04070C,0x00000000
6241 #define SRM_DI1_STP_REP_3__FULL       0x1F04070C,0xffffffff
6242 #define SRM_DI1_STP_REP_3__DI1_STEP_REPEAT_6       0x1F04070C,0x0FFF0000
6243 #define SRM_DI1_STP_REP_3__DI1_STEP_REPEAT_5       0x1F04070C,0x00000FFF
6244
6245 #define SRM_DI1_STP_REP_4__ADDR                   0x1F040710
6246 #define SRM_DI1_STP_REP_4__EMPTY       0x1F040710,0x00000000
6247 #define SRM_DI1_STP_REP_4__FULL       0x1F040710,0xffffffff
6248 #define SRM_DI1_STP_REP_4__DI1_STEP_REPEAT_8       0x1F040710,0x0FFF0000
6249 #define SRM_DI1_STP_REP_4__DI1_STEP_REPEAT_7       0x1F040710,0x00000FFF
6250
6251 #define SRM_DI1_STP_REP_9__ADDR                   0x1F040714
6252 #define SRM_DI1_STP_REP_9__EMPTY       0x1F040714,0x00000000
6253 #define SRM_DI1_STP_REP_9__FULL       0x1F040714,0xffffffff
6254 #define SRM_DI1_STP_REP_9__DI1_STEP_REPEAT_9       0x1F040714,0x00000FFF
6255
6256 #define SRM_DI1_SER_CONF__ADDR                   0x1F040718
6257 #define SRM_DI1_SER_CONF__EMPTY       0x1F040718,0x00000000
6258 #define SRM_DI1_SER_CONF__FULL       0x1F040718,0xffffffff
6259 #define SRM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_1       0x1F040718,0xF0000000
6260 #define SRM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_0       0x1F040718,0x0F000000
6261 #define SRM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_1       0x1F040718,0x00F00000
6262 #define SRM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_0       0x1F040718,0x000F0000
6263 #define SRM_DI1_SER_CONF__DI1_SERIAL_LATCH       0x1F040718,0x0000FF00
6264 #define SRM_DI1_SER_CONF__DI1_LLA_SER_ACCESS       0x1F040718,0x00000020
6265 #define SRM_DI1_SER_CONF__DI1_SER_CLK_POLARITY       0x1F040718,0x00000010
6266 #define SRM_DI1_SER_CONF__DI1_SERIAL_DATA_POLARITY       0x1F040718,0x00000008
6267 #define SRM_DI1_SER_CONF__DI1_SERIAL_RS_POLARITY       0x1F040718,0x00000004
6268 #define SRM_DI1_SER_CONF__DI1_SERIAL_CS_POLARITY       0x1F040718,0x00000002
6269 #define SRM_DI1_SER_CONF__DI1_WAIT4SERIAL       0x1F040718,0x00000001
6270
6271 #define SRM_DI1_SSC__ADDR                   0x1F04071C
6272 #define SRM_DI1_SSC__EMPTY       0x1F04071C,0x00000000
6273 #define SRM_DI1_SSC__FULL       0x1F04071C,0xffffffff
6274 #define SRM_DI1_SSC__DI1_PIN17_ERM     0x1F04071C,0x00800000
6275 #define SRM_DI1_SSC__DI1_PIN16_ERM     0x1F04071C,0x00400000
6276 #define SRM_DI1_SSC__DI1_PIN15_ERM     0x1F04071C,0x00200000
6277 #define SRM_DI1_SSC__DI1_PIN14_ERM     0x1F04071C,0x00100000
6278 #define SRM_DI1_SSC__DI1_PIN13_ERM     0x1F04071C,0x00080000
6279 #define SRM_DI1_SSC__DI1_PIN12_ERM     0x1F04071C,0x00040000
6280 #define SRM_DI1_SSC__DI1_PIN11_ERM     0x1F04071C,0x00020000
6281 #define SRM_DI1_SSC__DI1_CS_ERM        0x1F04071C,0x00010000
6282 #define SRM_DI1_SSC__DI1_WAIT_ON       0x1F04071C,0x00000020
6283 #define SRM_DI1_SSC__DI1_BYTE_EN_RD_IN       0x1F04071C,0x00000008
6284 #define SRM_DI1_SSC__DI1_BYTE_EN_PNTR       0x1F04071C,0x00000007
6285
6286 #define SRM_DI1_POL__ADDR                   0x1F040720
6287 #define SRM_DI1_POL__EMPTY       0x1F040720,0x00000000
6288 #define SRM_DI1_POL__FULL       0x1F040720,0xffffffff
6289 #define SRM_DI1_POL__DI1_WAIT_POLARITY       0x1F040720,0x04000000
6290 #define SRM_DI1_POL__DI1_CS1_BYTE_EN_POLARITY       0x1F040720,0x02000000
6291 #define SRM_DI1_POL__DI1_CS0_BYTE_EN_POLARITY       0x1F040720,0x01000000
6292 #define SRM_DI1_POL__DI1_CS1_DATA_POLARITY       0x1F040720,0x00800000
6293 #define SRM_DI1_POL__DI1_CS1_POLARITY_17       0x1F040720,0x00400000
6294 #define SRM_DI1_POL__DI1_CS1_POLARITY_16       0x1F040720,0x00200000
6295 #define SRM_DI1_POL__DI1_CS1_POLARITY_15       0x1F040720,0x00100000
6296 #define SRM_DI1_POL__DI1_CS1_POLARITY_14       0x1F040720,0x00080000
6297 #define SRM_DI1_POL__DI1_CS1_POLARITY_13       0x1F040720,0x00040000
6298 #define SRM_DI1_POL__DI1_CS1_POLARITY_12       0x1F040720,0x00020000
6299 #define SRM_DI1_POL__DI1_CS1_POLARITY_11       0x1F040720,0x00010000
6300 #define SRM_DI1_POL__DI1_CS0_DATA_POLARITY       0x1F040720,0x00008000
6301 #define SRM_DI1_POL__DI1_CS0_POLARITY_17       0x1F040720,0x00004000
6302 #define SRM_DI1_POL__DI1_CS0_POLARITY_16       0x1F040720,0x00002000
6303 #define SRM_DI1_POL__DI1_CS0_POLARITY_15       0x1F040720,0x00001000
6304 #define SRM_DI1_POL__DI1_CS0_POLARITY_14       0x1F040720,0x00000800
6305 #define SRM_DI1_POL__DI1_CS0_POLARITY_13       0x1F040720,0x00000400
6306 #define SRM_DI1_POL__DI1_CS0_POLARITY_12       0x1F040720,0x00000200
6307 #define SRM_DI1_POL__DI1_CS0_POLARITY_11       0x1F040720,0x00000100
6308 #define SRM_DI1_POL__DI1_DRDY_DATA_POLARITY       0x1F040720,0x00000080
6309 #define SRM_DI1_POL__DI1_DRDY_POLARITY_17       0x1F040720,0x00000040
6310 #define SRM_DI1_POL__DI1_DRDY_POLARITY_16       0x1F040720,0x00000020
6311 #define SRM_DI1_POL__DI1_DRDY_POLARITY_15       0x1F040720,0x00000010
6312 #define SRM_DI1_POL__DI1_DRDY_POLARITY_14       0x1F040720,0x00000008
6313 #define SRM_DI1_POL__DI1_DRDY_POLARITY_13       0x1F040720,0x00000004
6314 #define SRM_DI1_POL__DI1_DRDY_POLARITY_12       0x1F040720,0x00000002
6315 #define SRM_DI1_POL__DI1_DRDY_POLARITY_11       0x1F040720,0x00000001
6316
6317 #define SRM_DI1_AW0__ADDR                   0x1F040724
6318 #define SRM_DI1_AW0__EMPTY       0x1F040724,0x00000000
6319 #define SRM_DI1_AW0__FULL       0x1F040724,0xffffffff
6320 #define SRM_DI1_AW0__DI1_AW_TRIG_SEL       0x1F040724,0xF0000000
6321 #define SRM_DI1_AW0__DI1_AW_HEND       0x1F040724,0x0FFF0000
6322 #define SRM_DI1_AW0__DI1_AW_HCOUNT_SEL       0x1F040724,0x0000F000
6323 #define SRM_DI1_AW0__DI1_AW_HSTART       0x1F040724,0x00000FFF
6324
6325 #define SRM_DI1_AW1__ADDR                   0x1F040728
6326 #define SRM_DI1_AW1__EMPTY       0x1F040728,0x00000000
6327 #define SRM_DI1_AW1__FULL       0x1F040728,0xffffffff
6328 #define SRM_DI1_AW1__DI1_AW_VEND       0x1F040728,0x0FFF0000
6329 #define SRM_DI1_AW1__DI1_AW_VCOUNT_SEL       0x1F040728,0x0000F000
6330 #define SRM_DI1_AW1__DI1_AW_VSTART       0x1F040728,0x00000FFF
6331
6332 #define SRM_DI1_SCR_CONF__ADDR                   0x1F04072C
6333 #define SRM_DI1_SCR_CONF__EMPTY       0x1F04072C,0x00000000
6334 #define SRM_DI1_SCR_CONF__FULL       0x1F04072C,0xffffffff
6335 #define SRM_DI1_SCR_CONF__DI1_SCREEN_HEIGHT       0x1F04072C,0x00000FFF
6336
6337 #define SRM_DC_WR_CH_CONF_2__ADDR                   0x1F040410
6338 #define SRM_DC_WR_CH_CONF_2__EMPTY       0x1F040410,0x00000000
6339 #define SRM_DC_WR_CH_CONF_2__FULL       0x1F040410,0xffffffff
6340 #define SRM_DC_WR_CH_CONF_2__PROG_START_TIME_2       0x1F040410,0x07FF0000
6341 #define SRM_DC_WR_CH_CONF_2__CHAN_MASK_DEFAULT_2       0x1F040410,0x00000100
6342 #define SRM_DC_WR_CH_CONF_2__PROG_CHAN_TYP_2       0x1F040410,0x000000E0
6343 #define SRM_DC_WR_CH_CONF_2__PROG_DISP_ID_2       0x1F040410,0x00000018
6344 #define SRM_DC_WR_CH_CONF_2__PROG_DI_ID_2       0x1F040410,0x00000004
6345 #define SRM_DC_WR_CH_CONF_2__W_SIZE_2       0x1F040410,0x00000003
6346
6347 #define SRM_DC_WR_CH_ADDR_2__ADDR                   0x1F040414
6348 #define SRM_DC_WR_CH_ADDR_2__EMPTY       0x1F040414,0x00000000
6349 #define SRM_DC_WR_CH_ADDR_2__FULL       0x1F040414,0xffffffff
6350 #define SRM_DC_WR_CH_ADDR_2__ST_ADDR_2       0x1F040414,0x1FFFFFFF
6351
6352 #define SRM_DC_RL0_CH_2__ADDR                   0x1F040418
6353 #define SRM_DC_RL0_CH_2__EMPTY       0x1F040418,0x00000000
6354 #define SRM_DC_RL0_CH_2__FULL       0x1F040418,0xffffffff
6355 #define SRM_DC_RL0_CH_2__COD_NL_START_CHAN_2       0x1F040418,0xFF000000
6356 #define SRM_DC_RL0_CH_2__COD_NL_PRIORITY_CHAN_2       0x1F040418,0x000F0000
6357 #define SRM_DC_RL0_CH_2__COD_NF_START_CHAN_2       0x1F040418,0x0000FF00
6358 #define SRM_DC_RL0_CH_2__COD_NF_PRIORITY_CHAN_2       0x1F040418,0x0000000F
6359
6360 #define SRM_DC_RL1_CH_2__ADDR                   0x1F04041C
6361 #define SRM_DC_RL1_CH_2__EMPTY       0x1F04041C,0x00000000
6362 #define SRM_DC_RL1_CH_2__FULL       0x1F04041C,0xffffffff
6363 #define SRM_DC_RL1_CH_2__COD_NFIELD_START_CHAN_2       0x1F04041C,0xFF000000
6364 #define SRM_DC_RL1_CH_2__COD_NFIELD_PRIORITY_CHAN_2       0x1F04041C,0x000F0000
6365 #define SRM_DC_RL1_CH_2__COD_EOF_START_CHAN_2       0x1F04041C,0x0000FF00
6366 #define SRM_DC_RL1_CH_2__COD_EOF_PRIORITY_CHAN_2       0x1F04041C,0x0000000F
6367
6368 #define SRM_DC_RL2_CH_2__ADDR                   0x1F040420
6369 #define SRM_DC_RL2_CH_2__EMPTY       0x1F040420,0x00000000
6370 #define SRM_DC_RL2_CH_2__FULL       0x1F040420,0xffffffff
6371 #define SRM_DC_RL2_CH_2__COD_EOFIELD_START_CHAN_2       0x1F040420,0xFF000000
6372 #define SRM_DC_RL2_CH_2__COD_EOFIELD_PRIORITY_CHAN_2       0x1F040420,0x000F0000
6373 #define SRM_DC_RL2_CH_2__COD_EOL_START_CHAN_2       0x1F040420,0x0000FF00
6374 #define SRM_DC_RL2_CH_2__COD_EOL_PRIORITY_CHAN_2       0x1F040420,0x0000000F
6375
6376 #define SRM_DC_RL3_CH_2__ADDR                   0x1F040424
6377 #define SRM_DC_RL3_CH_2__EMPTY       0x1F040424,0x00000000
6378 #define SRM_DC_RL3_CH_2__FULL       0x1F040424,0xffffffff
6379 #define SRM_DC_RL3_CH_2__COD_NEW_CHAN_START_CHAN_2       0x1F040424,0xFF000000
6380 #define SRM_DC_RL3_CH_2__COD_NEW_CHAN_PRIORITY_CHAN_2       0x1F040424,0x000F0000
6381 #define SRM_DC_RL3_CH_2__COD_NEW_ADDR_START_CHAN_2       0x1F040424,0x0000FF00
6382 #define SRM_DC_RL3_CH_2__COD_NEW_ADDR_PRIORITY_CHAN_2       0x1F040424,0x0000000F
6383
6384 #define SRM_DC_RL4_CH_2__ADDR                   0x1F040428
6385 #define SRM_DC_RL4_CH_2__EMPTY       0x1F040428,0x00000000
6386 #define SRM_DC_RL4_CH_2__FULL       0x1F040428,0xffffffff
6387 #define SRM_DC_RL4_CH_2__COD_NEW_DATA_START_CHAN_2       0x1F040428,0x0000FF00
6388 #define SRM_DC_RL4_CH_2__COD_NEW_DATA_PRIORITY_CHAN_2       0x1F040428,0x0000000F
6389
6390 #define SRM_DC_WR_CH_CONF_6__ADDR                   0x1F04042C
6391 #define SRM_DC_WR_CH_CONF_6__EMPTY       0x1F04042C,0x00000000
6392 #define SRM_DC_WR_CH_CONF_6__FULL       0x1F04042C,0xffffffff
6393 #define SRM_DC_WR_CH_CONF_6__PROG_START_TIME_6       0x1F04042C,0x07FF0000
6394 #define SRM_DC_WR_CH_CONF_6__CHAN_MASK_DEFAULT_6       0x1F04042C,0x00000100
6395 #define SRM_DC_WR_CH_CONF_6__PROG_CHAN_TYP_6       0x1F04042C,0x000000E0
6396 #define SRM_DC_WR_CH_CONF_6__PROG_DISP_ID_6       0x1F04042C,0x00000018
6397 #define SRM_DC_WR_CH_CONF_6__PROG_DI_ID_6       0x1F04042C,0x00000004
6398 #define SRM_DC_WR_CH_CONF_6__W_SIZE_6       0x1F04042C,0x00000003
6399
6400 #define SRM_DC_WR_CH_ADDR_6__ADDR                   0x1F040430
6401 #define SRM_DC_WR_CH_ADDR_6__EMPTY       0x1F040430,0x00000000
6402 #define SRM_DC_WR_CH_ADDR_6__FULL       0x1F040430,0xffffffff
6403 #define SRM_DC_WR_CH_ADDR_6__ST_ADDR_6       0x1F040430,0x1FFFFFFF
6404
6405 #define SRM_DC_RL0_CH_6__ADDR                   0x1F040434
6406 #define SRM_DC_RL0_CH_6__EMPTY       0x1F040434,0x00000000
6407 #define SRM_DC_RL0_CH_6__FULL       0x1F040434,0xffffffff
6408 #define SRM_DC_RL0_CH_6__COD_NL_START_CHAN_6       0x1F040434,0xFF000000
6409 #define SRM_DC_RL0_CH_6__COD_NL_PRIORITY_CHAN_6       0x1F040434,0x000F0000
6410 #define SRM_DC_RL0_CH_6__COD_NF_START_CHAN_6       0x1F040434,0x0000FF00
6411 #define SRM_DC_RL0_CH_6__COD_NF_PRIORITY_CHAN_6       0x1F040434,0x0000000F
6412
6413 #define SRM_DC_RL1_CH_6__ADDR                   0x1F040438
6414 #define SRM_DC_RL1_CH_6__EMPTY       0x1F040438,0x00000000
6415 #define SRM_DC_RL1_CH_6__FULL       0x1F040438,0xffffffff
6416 #define SRM_DC_RL1_CH_6__COD_NFIELD_START_CHAN_6       0x1F040438,0xFF000000
6417 #define SRM_DC_RL1_CH_6__COD_NFIELD_PRIORITY_CHAN_6       0x1F040438,0x000F0000
6418 #define SRM_DC_RL1_CH_6__COD_EOF_START_CHAN_6       0x1F040438,0x0000FF00
6419 #define SRM_DC_RL1_CH_6__COD_EOF_PRIORITY_CHAN_6       0x1F040438,0x0000000F
6420
6421 #define SRM_DC_RL2_CH_6__ADDR                   0x1F04043C
6422 #define SRM_DC_RL2_CH_6__EMPTY       0x1F04043C,0x00000000
6423 #define SRM_DC_RL2_CH_6__FULL       0x1F04043C,0xffffffff
6424 #define SRM_DC_RL2_CH_6__COD_EOFIELD_START_CHAN_6       0x1F04043C,0xFF000000
6425 #define SRM_DC_RL2_CH_6__COD_EOFIELD_PRIORITY_CHAN_6       0x1F04043C,0x000F0000
6426 #define SRM_DC_RL2_CH_6__COD_EOL_START_CHAN_6       0x1F04043C,0x0000FF00
6427 #define SRM_DC_RL2_CH_6__COD_EOL_PRIORITY_CHAN_6       0x1F04043C,0x0000000F
6428
6429 #define SRM_DC_RL3_CH_6__ADDR                   0x1F040440
6430 #define SRM_DC_RL3_CH_6__EMPTY       0x1F040440,0x00000000
6431 #define SRM_DC_RL3_CH_6__FULL       0x1F040440,0xffffffff
6432 #define SRM_DC_RL3_CH_6__COD_NEW_CHAN_START_CHAN_6       0x1F040440,0xFF000000
6433 #define SRM_DC_RL3_CH_6__COD_NEW_CHAN_PRIORITY_CHAN_6       0x1F040440,0x000F0000
6434 #define SRM_DC_RL3_CH_6__COD_NEW_ADDR_START_CHAN_6       0x1F040440,0x0000FF00
6435 #define SRM_DC_RL3_CH_6__COD_NEW_ADDR_PRIORITY_CHAN_6       0x1F040440,0x0000000F
6436
6437 #define SRM_DC_RL4_CH_6__ADDR                   0x1F040444
6438 #define SRM_DC_RL4_CH_6__EMPTY       0x1F040444,0x00000000
6439 #define SRM_DC_RL4_CH_6__FULL       0x1F040444,0xffffffff
6440 #define SRM_DC_RL4_CH_6__COD_NEW_DATA_START_CHAN_6       0x1F040444,0x0000FF00
6441 #define SRM_DC_RL4_CH_6__COD_NEW_DATA_PRIORITY_CHAN_6       0x1F040444,0x0000000F
6442
6443 #define IPU_MEM_DC_MICROCODE_BASE_ADDR 0x1F080000
6444
6445 #define LPM_MEM_DI0_GENERAL__ADDR                   0x1F040118
6446 #define LPM_MEM_DI0_GENERAL__EMPTY       0x1F040118,0x00000000
6447 #define LPM_MEM_DI0_GENERAL__FULL       0x1F040118,0xffffffff
6448 #define LPM_MEM_DI0_GENERAL__DI0_DISP_Y_SEL       0x1F040118,0x70000000
6449 #define LPM_MEM_DI0_GENERAL__DI0_CLOCK_STOP_MODE       0x1F040118,0x0F000000
6450 #define LPM_MEM_DI0_GENERAL__DI0_DISP_CLOCK_INIT       0x1F040118,0x00800000
6451 #define LPM_MEM_DI0_GENERAL__DI0_MASK_SEL       0x1F040118,0x00400000
6452 #define LPM_MEM_DI0_GENERAL__DI0_VSYNC_EXT       0x1F040118,0x00200000
6453 #define LPM_MEM_DI0_GENERAL__DI0_CLK_EXT       0x1F040118,0x00100000
6454 #define LPM_MEM_DI0_GENERAL__DI0_WATCHDOG_MODE       0x1F040118,0x000C0000
6455 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_DISP_CLK       0x1F040118,0x00020000
6456 #define LPM_MEM_DI0_GENERAL__DI0_SYNC_COUNT_SEL       0x1F040118,0x0000F000
6457 #define LPM_MEM_DI0_GENERAL__DI0_ERR_TREATMENT       0x1F040118,0x00000800
6458 #define LPM_MEM_DI0_GENERAL__DI0_ERM_VSYNC_SEL     0x1F040118,0x00000400
6459 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_CS1       0x1F040118,0x00000200
6460 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_CS0       0x1F040118,0x00000100
6461 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_8       0x1F040118,0x00000080
6462 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_7       0x1F040118,0x00000040
6463 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_6       0x1F040118,0x00000020
6464 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_5       0x1F040118,0x00000010
6465 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_4       0x1F040118,0x00000008
6466 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_3       0x1F040118,0x00000004
6467 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_2       0x1F040118,0x00000002
6468 #define LPM_MEM_DI0_GENERAL__DI0_POLARITY_1       0x1F040118,0x00000001
6469
6470 #define LPM_MEM_DI0_BS_CLKGEN0__ADDR                   0x1F04011C
6471 #define LPM_MEM_DI0_BS_CLKGEN0__EMPTY       0x1F04011C,0x00000000
6472 #define LPM_MEM_DI0_BS_CLKGEN0__FULL       0x1F04011C,0xffffffff
6473 #define LPM_MEM_DI0_BS_CLKGEN0__DI0_DISP_CLK_OFFSET       0x1F04011C,0x01FF0000
6474 #define LPM_MEM_DI0_BS_CLKGEN0__DI0_DISP_CLK_PERIOD       0x1F04011C,0x00000FFF
6475
6476 #define LPM_MEM_DI0_BS_CLKGEN1__ADDR                   0x1F040120
6477 #define LPM_MEM_DI0_BS_CLKGEN1__EMPTY       0x1F040120,0x00000000
6478 #define LPM_MEM_DI0_BS_CLKGEN1__FULL       0x1F040120,0xffffffff
6479 #define LPM_MEM_DI0_BS_CLKGEN1__DI0_DISP_CLK_DOWN       0x1F040120,0x01FF0000
6480 #define LPM_MEM_DI0_BS_CLKGEN1__DI0_DISP_CLK_UP       0x1F040120,0x000001FF
6481
6482 #define LPM_MEM_DI0_SW_GEN0_1__ADDR                   0x1F040124
6483 #define LPM_MEM_DI0_SW_GEN0_1__EMPTY       0x1F040124,0x00000000
6484 #define LPM_MEM_DI0_SW_GEN0_1__FULL       0x1F040124,0xffffffff
6485 #define LPM_MEM_DI0_SW_GEN0_1__DI0_RUN_VALUE_M1_1       0x1F040124,0x7FF80000
6486 #define LPM_MEM_DI0_SW_GEN0_1__DI0_RUN_RESOLUTION_1       0x1F040124,0x00070000
6487 #define LPM_MEM_DI0_SW_GEN0_1__DI0_OFFSET_VALUE_1       0x1F040124,0x00007FF8
6488 #define LPM_MEM_DI0_SW_GEN0_1__DI0_OFFSET_RESOLUTION_1       0x1F040124,0x00000007
6489
6490 #define LPM_MEM_DI0_SW_GEN0_2__ADDR                   0x1F040128
6491 #define LPM_MEM_DI0_SW_GEN0_2__EMPTY       0x1F040128,0x00000000
6492 #define LPM_MEM_DI0_SW_GEN0_2__FULL       0x1F040128,0xffffffff
6493 #define LPM_MEM_DI0_SW_GEN0_2__DI0_RUN_VALUE_M1_2       0x1F040128,0x7FF80000
6494 #define LPM_MEM_DI0_SW_GEN0_2__DI0_RUN_RESOLUTION_2       0x1F040128,0x00070000
6495 #define LPM_MEM_DI0_SW_GEN0_2__DI0_OFFSET_VALUE_2       0x1F040128,0x00007FF8
6496 #define LPM_MEM_DI0_SW_GEN0_2__DI0_OFFSET_RESOLUTION_2       0x1F040128,0x00000007
6497
6498 #define LPM_MEM_DI0_SW_GEN0_3__ADDR                   0x1F04012C
6499 #define LPM_MEM_DI0_SW_GEN0_3__EMPTY       0x1F04012C,0x00000000
6500 #define LPM_MEM_DI0_SW_GEN0_3__FULL       0x1F04012C,0xffffffff
6501 #define LPM_MEM_DI0_SW_GEN0_3__DI0_RUN_VALUE_M1_3       0x1F04012C,0x7FF80000
6502 #define LPM_MEM_DI0_SW_GEN0_3__DI0_RUN_RESOLUTION_3       0x1F04012C,0x00070000
6503 #define LPM_MEM_DI0_SW_GEN0_3__DI0_OFFSET_VALUE_3       0x1F04012C,0x00007FF8
6504 #define LPM_MEM_DI0_SW_GEN0_3__DI0_OFFSET_RESOLUTION_3       0x1F04012C,0x00000007
6505
6506 #define LPM_MEM_DI0_SW_GEN0_4__ADDR                   0x1F040130
6507 #define LPM_MEM_DI0_SW_GEN0_4__EMPTY       0x1F040130,0x00000000
6508 #define LPM_MEM_DI0_SW_GEN0_4__FULL       0x1F040130,0xffffffff
6509 #define LPM_MEM_DI0_SW_GEN0_4__DI0_RUN_VALUE_M1_4       0x1F040130,0x7FF80000
6510 #define LPM_MEM_DI0_SW_GEN0_4__DI0_RUN_RESOLUTION_4       0x1F040130,0x00070000
6511 #define LPM_MEM_DI0_SW_GEN0_4__DI0_OFFSET_VALUE_4       0x1F040130,0x00007FF8
6512 #define LPM_MEM_DI0_SW_GEN0_4__DI0_OFFSET_RESOLUTION_4       0x1F040130,0x00000007
6513
6514 #define LPM_MEM_DI0_SW_GEN0_5__ADDR                   0x1F040134
6515 #define LPM_MEM_DI0_SW_GEN0_5__EMPTY       0x1F040134,0x00000000
6516 #define LPM_MEM_DI0_SW_GEN0_5__FULL       0x1F040134,0xffffffff
6517 #define LPM_MEM_DI0_SW_GEN0_5__DI0_RUN_VALUE_M1_5       0x1F040134,0x7FF80000
6518 #define LPM_MEM_DI0_SW_GEN0_5__DI0_RUN_RESOLUTION_5       0x1F040134,0x00070000
6519 #define LPM_MEM_DI0_SW_GEN0_5__DI0_OFFSET_VALUE_5       0x1F040134,0x00007FF8
6520 #define LPM_MEM_DI0_SW_GEN0_5__DI0_OFFSET_RESOLUTION_5       0x1F040134,0x00000007
6521
6522 #define LPM_MEM_DI0_SW_GEN0_6__ADDR                   0x1F040138
6523 #define LPM_MEM_DI0_SW_GEN0_6__EMPTY       0x1F040138,0x00000000
6524 #define LPM_MEM_DI0_SW_GEN0_6__FULL       0x1F040138,0xffffffff
6525 #define LPM_MEM_DI0_SW_GEN0_6__DI0_RUN_VALUE_M1_6       0x1F040138,0x7FF80000
6526 #define LPM_MEM_DI0_SW_GEN0_6__DI0_RUN_RESOLUTION_6       0x1F040138,0x00070000
6527 #define LPM_MEM_DI0_SW_GEN0_6__DI0_OFFSET_VALUE_6       0x1F040138,0x00007FF8
6528 #define LPM_MEM_DI0_SW_GEN0_6__DI0_OFFSET_RESOLUTION_6       0x1F040138,0x00000007
6529
6530 #define LPM_MEM_DI0_SW_GEN0_7__ADDR                   0x1F04013C
6531 #define LPM_MEM_DI0_SW_GEN0_7__EMPTY       0x1F04013C,0x00000000
6532 #define LPM_MEM_DI0_SW_GEN0_7__FULL       0x1F04013C,0xffffffff
6533 #define LPM_MEM_DI0_SW_GEN0_7__DI0_RUN_VALUE_M1_7       0x1F04013C,0x7FF80000
6534 #define LPM_MEM_DI0_SW_GEN0_7__DI0_RUN_RESOLUTION_7       0x1F04013C,0x00070000
6535 #define LPM_MEM_DI0_SW_GEN0_7__DI0_OFFSET_VALUE_7       0x1F04013C,0x00007FF8
6536 #define LPM_MEM_DI0_SW_GEN0_7__DI0_OFFSET_RESOLUTION_7       0x1F04013C,0x00000007
6537
6538 #define LPM_MEM_DI0_SW_GEN0_8__ADDR                   0x1F040140
6539 #define LPM_MEM_DI0_SW_GEN0_8__EMPTY       0x1F040140,0x00000000
6540 #define LPM_MEM_DI0_SW_GEN0_8__FULL       0x1F040140,0xffffffff
6541 #define LPM_MEM_DI0_SW_GEN0_8__DI0_RUN_VALUE_M1_8       0x1F040140,0x7FF80000
6542 #define LPM_MEM_DI0_SW_GEN0_8__DI0_RUN_RESOLUTION_8       0x1F040140,0x00070000
6543 #define LPM_MEM_DI0_SW_GEN0_8__DI0_OFFSET_VALUE_8       0x1F040140,0x00007FF8
6544 #define LPM_MEM_DI0_SW_GEN0_8__DI0_OFFSET_RESOLUTION_8       0x1F040140,0x00000007
6545
6546 #define LPM_MEM_DI0_SW_GEN0_9__ADDR                   0x1F040144
6547 #define LPM_MEM_DI0_SW_GEN0_9__EMPTY       0x1F040144,0x00000000
6548 #define LPM_MEM_DI0_SW_GEN0_9__FULL       0x1F040144,0xffffffff
6549 #define LPM_MEM_DI0_SW_GEN0_9__DI0_RUN_VALUE_M1_9       0x1F040144,0x7FF80000
6550 #define LPM_MEM_DI0_SW_GEN0_9__DI0_RUN_RESOLUTION_9       0x1F040144,0x00070000
6551 #define LPM_MEM_DI0_SW_GEN0_9__DI0_OFFSET_VALUE_9       0x1F040144,0x00007FF8
6552 #define LPM_MEM_DI0_SW_GEN0_9__DI0_OFFSET_RESOLUTION_9       0x1F040144,0x00000007
6553
6554 #define LPM_MEM_DI0_SW_GEN1_1__ADDR                   0x1F040148
6555 #define LPM_MEM_DI0_SW_GEN1_1__EMPTY       0x1F040148,0x00000000
6556 #define LPM_MEM_DI0_SW_GEN1_1__FULL       0x1F040148,0xffffffff
6557 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_GEN_EN_1       0x1F040148,0x60000000
6558 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_AUTO_RELOAD_1       0x1F040148,0x10000000
6559 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_CLR_SEL_1       0x1F040148,0x0E000000
6560 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_DOWN_1       0x1F040148,0x01FF0000
6561 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_TRIGGER_SEL_1       0x1F040148,0x00007000
6562 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_POLARITY_CLR_SEL_1       0x1F040148,0x00000E00
6563 #define LPM_MEM_DI0_SW_GEN1_1__DI0_CNT_UP_1       0x1F040148,0x000001FF
6564
6565 #define LPM_MEM_DI0_SW_GEN1_2__ADDR                   0x1F04014C
6566 #define LPM_MEM_DI0_SW_GEN1_2__EMPTY       0x1F04014C,0x00000000
6567 #define LPM_MEM_DI0_SW_GEN1_2__FULL       0x1F04014C,0xffffffff
6568 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_GEN_EN_2       0x1F04014C,0x60000000
6569 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_AUTO_RELOAD_2       0x1F04014C,0x10000000
6570 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_CLR_SEL_2       0x1F04014C,0x0E000000
6571 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_DOWN_2       0x1F04014C,0x01FF0000
6572 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_TRIGGER_SEL_2       0x1F04014C,0x00007000
6573 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_POLARITY_CLR_SEL_2       0x1F04014C,0x00000E00
6574 #define LPM_MEM_DI0_SW_GEN1_2__DI0_CNT_UP_2       0x1F04014C,0x000001FF
6575
6576 #define LPM_MEM_DI0_SW_GEN1_3__ADDR                   0x1F040150
6577 #define LPM_MEM_DI0_SW_GEN1_3__EMPTY       0x1F040150,0x00000000
6578 #define LPM_MEM_DI0_SW_GEN1_3__FULL       0x1F040150,0xffffffff
6579 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_GEN_EN_3       0x1F040150,0x60000000
6580 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_AUTO_RELOAD_3       0x1F040150,0x10000000
6581 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_CLR_SEL_3       0x1F040150,0x0E000000
6582 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_DOWN_3       0x1F040150,0x01FF0000
6583 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_TRIGGER_SEL_3       0x1F040150,0x00007000
6584 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_POLARITY_CLR_SEL_3       0x1F040150,0x00000E00
6585 #define LPM_MEM_DI0_SW_GEN1_3__DI0_CNT_UP_3       0x1F040150,0x000001FF
6586
6587 #define LPM_MEM_DI0_SW_GEN1_4__ADDR                   0x1F040154
6588 #define LPM_MEM_DI0_SW_GEN1_4__EMPTY       0x1F040154,0x00000000
6589 #define LPM_MEM_DI0_SW_GEN1_4__FULL       0x1F040154,0xffffffff
6590 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_GEN_EN_4       0x1F040154,0x60000000
6591 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_AUTO_RELOAD_4       0x1F040154,0x10000000
6592 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_CLR_SEL_4       0x1F040154,0x0E000000
6593 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_DOWN_4       0x1F040154,0x01FF0000
6594 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_TRIGGER_SEL_4       0x1F040154,0x00007000
6595 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_POLARITY_CLR_SEL_4       0x1F040154,0x00000E00
6596 #define LPM_MEM_DI0_SW_GEN1_4__DI0_CNT_UP_4       0x1F040154,0x000001FF
6597
6598 #define LPM_MEM_DI0_SW_GEN1_5__ADDR                   0x1F040158
6599 #define LPM_MEM_DI0_SW_GEN1_5__EMPTY       0x1F040158,0x00000000
6600 #define LPM_MEM_DI0_SW_GEN1_5__FULL       0x1F040158,0xffffffff
6601 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_GEN_EN_5       0x1F040158,0x60000000
6602 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_AUTO_RELOAD_5       0x1F040158,0x10000000
6603 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_CLR_SEL_5       0x1F040158,0x0E000000
6604 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_DOWN_5       0x1F040158,0x01FF0000
6605 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_TRIGGER_SEL_5       0x1F040158,0x00007000
6606 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_POLARITY_CLR_SEL_5       0x1F040158,0x00000E00
6607 #define LPM_MEM_DI0_SW_GEN1_5__DI0_CNT_UP_5       0x1F040158,0x000001FF
6608
6609 #define LPM_MEM_DI0_SW_GEN1_6__ADDR                   0x1F04015C
6610 #define LPM_MEM_DI0_SW_GEN1_6__EMPTY       0x1F04015C,0x00000000
6611 #define LPM_MEM_DI0_SW_GEN1_6__FULL       0x1F04015C,0xffffffff
6612 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_GEN_EN_6       0x1F04015C,0x60000000
6613 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_AUTO_RELOAD_6       0x1F04015C,0x10000000
6614 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_CLR_SEL_6       0x1F04015C,0x0E000000
6615 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_DOWN_6       0x1F04015C,0x01FF0000
6616 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_TRIGGER_SEL_6       0x1F04015C,0x00007000
6617 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_POLARITY_CLR_SEL_6       0x1F04015C,0x00000E00
6618 #define LPM_MEM_DI0_SW_GEN1_6__DI0_CNT_UP_6       0x1F04015C,0x000001FF
6619
6620 #define LPM_MEM_DI0_SW_GEN1_7__ADDR                   0x1F040160
6621 #define LPM_MEM_DI0_SW_GEN1_7__EMPTY       0x1F040160,0x00000000
6622 #define LPM_MEM_DI0_SW_GEN1_7__FULL       0x1F040160,0xffffffff
6623 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_GEN_EN_7       0x1F040160,0x60000000
6624 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_AUTO_RELOAD_7       0x1F040160,0x10000000
6625 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_CLR_SEL_7       0x1F040160,0x0E000000
6626 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_DOWN_7       0x1F040160,0x01FF0000
6627 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_TRIGGER_SEL_7       0x1F040160,0x00007000
6628 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_POLARITY_CLR_SEL_7       0x1F040160,0x00000E00
6629 #define LPM_MEM_DI0_SW_GEN1_7__DI0_CNT_UP_7       0x1F040160,0x000001FF
6630
6631 #define LPM_MEM_DI0_SW_GEN1_8__ADDR                   0x1F040164
6632 #define LPM_MEM_DI0_SW_GEN1_8__EMPTY       0x1F040164,0x00000000
6633 #define LPM_MEM_DI0_SW_GEN1_8__FULL       0x1F040164,0xffffffff
6634 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_GEN_EN_8       0x1F040164,0x60000000
6635 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_AUTO_RELOAD_8       0x1F040164,0x10000000
6636 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_CLR_SEL_8       0x1F040164,0x0E000000
6637 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_DOWN_8       0x1F040164,0x01FF0000
6638 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_TRIGGER_SEL_8       0x1F040164,0x00007000
6639 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_POLARITY_CLR_SEL_8       0x1F040164,0x00000E00
6640 #define LPM_MEM_DI0_SW_GEN1_8__DI0_CNT_UP_8       0x1F040164,0x000001FF
6641
6642 #define LPM_MEM_DI0_SW_GEN1_9__ADDR                   0x1F040168
6643 #define LPM_MEM_DI0_SW_GEN1_9__EMPTY       0x1F040168,0x00000000
6644 #define LPM_MEM_DI0_SW_GEN1_9__FULL       0x1F040168,0xffffffff
6645 #define LPM_MEM_DI0_SW_GEN1_9__DI0_GENTIME_SEL_9       0x1F040168,0xE0000000
6646 #define LPM_MEM_DI0_SW_GEN1_9__DI0_CNT_AUTO_RELOAD_9       0x1F040168,0x10000000
6647 #define LPM_MEM_DI0_SW_GEN1_9__DI0_CNT_CLR_SEL_9       0x1F040168,0x0E000000
6648 #define LPM_MEM_DI0_SW_GEN1_9__DI0_CNT_DOWN_9       0x1F040168,0x01FF0000
6649 #define LPM_MEM_DI0_SW_GEN1_9__DI0_TAG_SEL_9       0x1F040168,0x00008000
6650 #define LPM_MEM_DI0_SW_GEN1_9__DI0_CNT_UP_9       0x1F040168,0x000001FF
6651
6652 #define LPM_MEM_DI0_SYNC_AS_GEN__ADDR                   0x1F04016C
6653 #define LPM_MEM_DI0_SYNC_AS_GEN__EMPTY       0x1F04016C,0x00000000
6654 #define LPM_MEM_DI0_SYNC_AS_GEN__FULL       0x1F04016C,0xffffffff
6655 #define LPM_MEM_DI0_SYNC_AS_GEN__DI0_SYNC_START_EN       0x1F04016C,0x10000000
6656 #define LPM_MEM_DI0_SYNC_AS_GEN__DI0_VSYNC_SEL       0x1F04016C,0x0000E000
6657 #define LPM_MEM_DI0_SYNC_AS_GEN__DI0_SYNC_START       0x1F04016C,0x00000FFF
6658
6659 #define LPM_MEM_DI0_DW_GEN_0__ADDR                   0x1F040170
6660 #define LPM_MEM_DI0_DW_GEN_0__EMPTY       0x1F040170,0x00000000
6661 #define LPM_MEM_DI0_DW_GEN_0__FULL       0x1F040170,0xffffffff
6662 #define LPM_MEM_DI0_DW_GEN_0__DI0_ACCESS_SIZE_0       0x1F040170,0xFF000000
6663 #define LPM_MEM_DI0_DW_GEN_0__DI0_COMPONNENT_SIZE_0       0x1F040170,0x00FF0000
6664 #define LPM_MEM_DI0_DW_GEN_0__DI0_CST_0       0x1F040170,0x0000C000
6665 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_6_0       0x1F040170,0x00003000
6666 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_5_0       0x1F040170,0x00000C00
6667 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_4_0       0x1F040170,0x00000300
6668 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_3_0       0x1F040170,0x000000C0
6669 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_2_0       0x1F040170,0x00000030
6670 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_1_0       0x1F040170,0x0000000C
6671 #define LPM_MEM_DI0_DW_GEN_0__DI0_PT_0_0       0x1F040170,0x00000003
6672
6673 #define LPM_MEM_DI0_DW_GEN_0__ADDR                   0x1F040170
6674 #define LPM_MEM_DI0_DW_GEN_0__EMPTY       0x1F040170,0x00000000
6675 #define LPM_MEM_DI0_DW_GEN_0__FULL       0x1F040170,0xffffffff
6676 #define LPM_MEM_DI0_DW_GEN_0__DI0_SERIAL_PERIOD_0       0x1F040170,0xFF000000
6677 #define LPM_MEM_DI0_DW_GEN_0__DI0_START_PERIOD_0       0x1F040170,0x00FF0000
6678 #define LPM_MEM_DI0_DW_GEN_0__DI0_CST_0       0x1F040170,0x0000C000
6679 #define LPM_MEM_DI0_DW_GEN_0__DI0_SERIAL_VALID_BITS_0       0x1F040170,0x000001F0
6680 #define LPM_MEM_DI0_DW_GEN_0__DI0_SERIAL_RS_0       0x1F040170,0x0000000C
6681 #define LPM_MEM_DI0_DW_GEN_0__DI0_SERIAL_CLK_0       0x1F040170,0x00000003
6682
6683 #define LPM_MEM_DI0_DW_GEN_1__ADDR                   0x1F040174
6684 #define LPM_MEM_DI0_DW_GEN_1__EMPTY       0x1F040174,0x00000000
6685 #define LPM_MEM_DI0_DW_GEN_1__FULL       0x1F040174,0xffffffff
6686 #define LPM_MEM_DI0_DW_GEN_1__DI0_ACCESS_SIZE_1       0x1F040174,0xFF000000
6687 #define LPM_MEM_DI0_DW_GEN_1__DI0_COMPONNENT_SIZE_1       0x1F040174,0x00FF0000
6688 #define LPM_MEM_DI0_DW_GEN_1__DI0_CST_1       0x1F040174,0x0000C000
6689 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_6_1       0x1F040174,0x00003000
6690 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_5_1       0x1F040174,0x00000C00
6691 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_4_1       0x1F040174,0x00000300
6692 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_3_1       0x1F040174,0x000000C0
6693 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_2_1       0x1F040174,0x00000030
6694 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_1_1       0x1F040174,0x0000000C
6695 #define LPM_MEM_DI0_DW_GEN_1__DI0_PT_0_1       0x1F040174,0x00000003
6696
6697 #define LPM_MEM_DI0_DW_GEN_1__ADDR                   0x1F040174
6698 #define LPM_MEM_DI0_DW_GEN_1__EMPTY       0x1F040174,0x00000000
6699 #define LPM_MEM_DI0_DW_GEN_1__FULL       0x1F040174,0xffffffff
6700 #define LPM_MEM_DI0_DW_GEN_1__DI0_SERIAL_PERIOD_1       0x1F040174,0xFF000000
6701 #define LPM_MEM_DI0_DW_GEN_1__DI0_START_PERIOD_1       0x1F040174,0x00FF0000
6702 #define LPM_MEM_DI0_DW_GEN_1__DI0_CST_1       0x1F040174,0x0000C000
6703 #define LPM_MEM_DI0_DW_GEN_1__DI0_SERIAL_VALID_BITS_1       0x1F040174,0x000001F0
6704 #define LPM_MEM_DI0_DW_GEN_1__DI0_SERIAL_RS_1       0x1F040174,0x0000000C
6705 #define LPM_MEM_DI0_DW_GEN_1__DI0_SERIAL_CLK_1       0x1F040174,0x00000003
6706
6707 #define LPM_MEM_DI0_DW_GEN_2__ADDR                   0x1F040178
6708 #define LPM_MEM_DI0_DW_GEN_2__EMPTY       0x1F040178,0x00000000
6709 #define LPM_MEM_DI0_DW_GEN_2__FULL       0x1F040178,0xffffffff
6710 #define LPM_MEM_DI0_DW_GEN_2__DI0_ACCESS_SIZE_2       0x1F040178,0xFF000000
6711 #define LPM_MEM_DI0_DW_GEN_2__DI0_COMPONNENT_SIZE_2       0x1F040178,0x00FF0000
6712 #define LPM_MEM_DI0_DW_GEN_2__DI0_CST_2       0x1F040178,0x0000C000
6713 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_6_2       0x1F040178,0x00003000
6714 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_5_2       0x1F040178,0x00000C00
6715 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_4_2       0x1F040178,0x00000300
6716 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_3_2       0x1F040178,0x000000C0
6717 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_2_2       0x1F040178,0x00000030
6718 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_1_2       0x1F040178,0x0000000C
6719 #define LPM_MEM_DI0_DW_GEN_2__DI0_PT_0_2       0x1F040178,0x00000003
6720
6721 #define LPM_MEM_DI0_DW_GEN_2__ADDR                   0x1F040178
6722 #define LPM_MEM_DI0_DW_GEN_2__EMPTY       0x1F040178,0x00000000
6723 #define LPM_MEM_DI0_DW_GEN_2__FULL       0x1F040178,0xffffffff
6724 #define LPM_MEM_DI0_DW_GEN_2__DI0_SERIAL_PERIOD_2       0x1F040178,0xFF000000
6725 #define LPM_MEM_DI0_DW_GEN_2__DI0_START_PERIOD_2       0x1F040178,0x00FF0000
6726 #define LPM_MEM_DI0_DW_GEN_2__DI0_CST_2       0x1F040178,0x0000C000
6727 #define LPM_MEM_DI0_DW_GEN_2__DI0_SERIAL_VALID_BITS_2       0x1F040178,0x000001F0
6728 #define LPM_MEM_DI0_DW_GEN_2__DI0_SERIAL_RS_2       0x1F040178,0x0000000C
6729 #define LPM_MEM_DI0_DW_GEN_2__DI0_SERIAL_CLK_2       0x1F040178,0x00000003
6730
6731 #define LPM_MEM_DI0_DW_GEN_3__ADDR                   0x1F04017C
6732 #define LPM_MEM_DI0_DW_GEN_3__EMPTY       0x1F04017C,0x00000000
6733 #define LPM_MEM_DI0_DW_GEN_3__FULL       0x1F04017C,0xffffffff
6734 #define LPM_MEM_DI0_DW_GEN_3__DI0_ACCESS_SIZE_3       0x1F04017C,0xFF000000
6735 #define LPM_MEM_DI0_DW_GEN_3__DI0_COMPONNENT_SIZE_3       0x1F04017C,0x00FF0000
6736 #define LPM_MEM_DI0_DW_GEN_3__DI0_CST_3       0x1F04017C,0x0000C000
6737 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_6_3       0x1F04017C,0x00003000
6738 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_5_3       0x1F04017C,0x00000C00
6739 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_4_3       0x1F04017C,0x00000300
6740 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_3_3       0x1F04017C,0x000000C0
6741 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_2_3       0x1F04017C,0x00000030
6742 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_1_3       0x1F04017C,0x0000000C
6743 #define LPM_MEM_DI0_DW_GEN_3__DI0_PT_0_3       0x1F04017C,0x00000003
6744
6745 #define LPM_MEM_DI0_DW_GEN_3__ADDR                   0x1F04017C
6746 #define LPM_MEM_DI0_DW_GEN_3__EMPTY       0x1F04017C,0x00000000
6747 #define LPM_MEM_DI0_DW_GEN_3__FULL       0x1F04017C,0xffffffff
6748 #define LPM_MEM_DI0_DW_GEN_3__DI0_SERIAL_PERIOD_3       0x1F04017C,0xFF000000
6749 #define LPM_MEM_DI0_DW_GEN_3__DI0_START_PERIOD_3       0x1F04017C,0x00FF0000
6750 #define LPM_MEM_DI0_DW_GEN_3__DI0_CST_3       0x1F04017C,0x0000C000
6751 #define LPM_MEM_DI0_DW_GEN_3__DI0_SERIAL_VALID_BITS_3       0x1F04017C,0x000001F0
6752 #define LPM_MEM_DI0_DW_GEN_3__DI0_SERIAL_RS_3       0x1F04017C,0x0000000C
6753 #define LPM_MEM_DI0_DW_GEN_3__DI0_SERIAL_CLK_3       0x1F04017C,0x00000003
6754
6755 #define LPM_MEM_DI0_DW_GEN_4__ADDR                   0x1F040180
6756 #define LPM_MEM_DI0_DW_GEN_4__EMPTY       0x1F040180,0x00000000
6757 #define LPM_MEM_DI0_DW_GEN_4__FULL       0x1F040180,0xffffffff
6758 #define LPM_MEM_DI0_DW_GEN_4__DI0_ACCESS_SIZE_4       0x1F040180,0xFF000000
6759 #define LPM_MEM_DI0_DW_GEN_4__DI0_COMPONNENT_SIZE_4       0x1F040180,0x00FF0000
6760 #define LPM_MEM_DI0_DW_GEN_4__DI0_CST_4       0x1F040180,0x0000C000
6761 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_6_4       0x1F040180,0x00003000
6762 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_5_4       0x1F040180,0x00000C00
6763 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_4_4       0x1F040180,0x00000300
6764 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_3_4       0x1F040180,0x000000C0
6765 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_2_4       0x1F040180,0x00000030
6766 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_1_4       0x1F040180,0x0000000C
6767 #define LPM_MEM_DI0_DW_GEN_4__DI0_PT_0_4       0x1F040180,0x00000003
6768
6769 #define LPM_MEM_DI0_DW_GEN_4__ADDR                   0x1F040180
6770 #define LPM_MEM_DI0_DW_GEN_4__EMPTY       0x1F040180,0x00000000
6771 #define LPM_MEM_DI0_DW_GEN_4__FULL       0x1F040180,0xffffffff
6772 #define LPM_MEM_DI0_DW_GEN_4__DI0_SERIAL_PERIOD_4       0x1F040180,0xFF000000
6773 #define LPM_MEM_DI0_DW_GEN_4__DI0_START_PERIOD_4       0x1F040180,0x00FF0000
6774 #define LPM_MEM_DI0_DW_GEN_4__DI0_CST_4       0x1F040180,0x0000C000
6775 #define LPM_MEM_DI0_DW_GEN_4__DI0_SERIAL_VALID_BITS_4       0x1F040180,0x000001F0
6776 #define LPM_MEM_DI0_DW_GEN_4__DI0_SERIAL_RS_4       0x1F040180,0x0000000C
6777 #define LPM_MEM_DI0_DW_GEN_4__DI0_SERIAL_CLK_4       0x1F040180,0x00000003
6778
6779 #define LPM_MEM_DI0_DW_GEN_5__ADDR                   0x1F040184
6780 #define LPM_MEM_DI0_DW_GEN_5__EMPTY       0x1F040184,0x00000000
6781 #define LPM_MEM_DI0_DW_GEN_5__FULL       0x1F040184,0xffffffff
6782 #define LPM_MEM_DI0_DW_GEN_5__DI0_ACCESS_SIZE_5       0x1F040184,0xFF000000
6783 #define LPM_MEM_DI0_DW_GEN_5__DI0_COMPONNENT_SIZE_5       0x1F040184,0x00FF0000
6784 #define LPM_MEM_DI0_DW_GEN_5__DI0_CST_5       0x1F040184,0x0000C000
6785 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_6_5       0x1F040184,0x00003000
6786 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_5_5       0x1F040184,0x00000C00
6787 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_4_5       0x1F040184,0x00000300
6788 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_3_5       0x1F040184,0x000000C0
6789 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_2_5       0x1F040184,0x00000030
6790 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_1_5       0x1F040184,0x0000000C
6791 #define LPM_MEM_DI0_DW_GEN_5__DI0_PT_0_5       0x1F040184,0x00000003
6792
6793 #define LPM_MEM_DI0_DW_GEN_5__ADDR                   0x1F040184
6794 #define LPM_MEM_DI0_DW_GEN_5__EMPTY       0x1F040184,0x00000000
6795 #define LPM_MEM_DI0_DW_GEN_5__FULL       0x1F040184,0xffffffff
6796 #define LPM_MEM_DI0_DW_GEN_5__DI0_SERIAL_PERIOD_5       0x1F040184,0xFF000000
6797 #define LPM_MEM_DI0_DW_GEN_5__DI0_START_PERIOD_5       0x1F040184,0x00FF0000
6798 #define LPM_MEM_DI0_DW_GEN_5__DI0_CST_5       0x1F040184,0x0000C000
6799 #define LPM_MEM_DI0_DW_GEN_5__DI0_SERIAL_VALID_BITS_5       0x1F040184,0x000001F0
6800 #define LPM_MEM_DI0_DW_GEN_5__DI0_SERIAL_RS_5       0x1F040184,0x0000000C
6801 #define LPM_MEM_DI0_DW_GEN_5__DI0_SERIAL_CLK_5       0x1F040184,0x00000003
6802
6803 #define LPM_MEM_DI0_DW_GEN_6__ADDR                   0x1F040188
6804 #define LPM_MEM_DI0_DW_GEN_6__EMPTY       0x1F040188,0x00000000
6805 #define LPM_MEM_DI0_DW_GEN_6__FULL       0x1F040188,0xffffffff
6806 #define LPM_MEM_DI0_DW_GEN_6__DI0_ACCESS_SIZE_6       0x1F040188,0xFF000000
6807 #define LPM_MEM_DI0_DW_GEN_6__DI0_COMPONNENT_SIZE_6       0x1F040188,0x00FF0000
6808 #define LPM_MEM_DI0_DW_GEN_6__DI0_CST_6       0x1F040188,0x0000C000
6809 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_6_6       0x1F040188,0x00003000
6810 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_5_6       0x1F040188,0x00000C00
6811 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_4_6       0x1F040188,0x00000300
6812 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_3_6       0x1F040188,0x000000C0
6813 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_2_6       0x1F040188,0x00000030
6814 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_1_6       0x1F040188,0x0000000C
6815 #define LPM_MEM_DI0_DW_GEN_6__DI0_PT_0_6       0x1F040188,0x00000003
6816
6817 #define LPM_MEM_DI0_DW_GEN_6__ADDR                   0x1F040188
6818 #define LPM_MEM_DI0_DW_GEN_6__EMPTY       0x1F040188,0x00000000
6819 #define LPM_MEM_DI0_DW_GEN_6__FULL       0x1F040188,0xffffffff
6820 #define LPM_MEM_DI0_DW_GEN_6__DI0_SERIAL_PERIOD_6       0x1F040188,0xFF000000
6821 #define LPM_MEM_DI0_DW_GEN_6__DI0_START_PERIOD_6       0x1F040188,0x00FF0000
6822 #define LPM_MEM_DI0_DW_GEN_6__DI0_CST_6       0x1F040188,0x0000C000
6823 #define LPM_MEM_DI0_DW_GEN_6__DI0_SERIAL_VALID_BITS_6       0x1F040188,0x000001F0
6824 #define LPM_MEM_DI0_DW_GEN_6__DI0_SERIAL_RS_6       0x1F040188,0x0000000C
6825 #define LPM_MEM_DI0_DW_GEN_6__DI0_SERIAL_CLK_6       0x1F040188,0x00000003
6826
6827 #define LPM_MEM_DI0_DW_GEN_7__ADDR                   0x1F04018C
6828 #define LPM_MEM_DI0_DW_GEN_7__EMPTY       0x1F04018C,0x00000000
6829 #define LPM_MEM_DI0_DW_GEN_7__FULL       0x1F04018C,0xffffffff
6830 #define LPM_MEM_DI0_DW_GEN_7__DI0_ACCESS_SIZE_7       0x1F04018C,0xFF000000
6831 #define LPM_MEM_DI0_DW_GEN_7__DI0_COMPONNENT_SIZE_7       0x1F04018C,0x00FF0000
6832 #define LPM_MEM_DI0_DW_GEN_7__DI0_CST_7       0x1F04018C,0x0000C000
6833 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_6_7       0x1F04018C,0x00003000
6834 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_5_7       0x1F04018C,0x00000C00
6835 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_4_7       0x1F04018C,0x00000300
6836 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_3_7       0x1F04018C,0x000000C0
6837 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_2_7       0x1F04018C,0x00000030
6838 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_1_7       0x1F04018C,0x0000000C
6839 #define LPM_MEM_DI0_DW_GEN_7__DI0_PT_0_7       0x1F04018C,0x00000003
6840
6841 #define LPM_MEM_DI0_DW_GEN_7__ADDR                   0x1F04018C
6842 #define LPM_MEM_DI0_DW_GEN_7__EMPTY       0x1F04018C,0x00000000
6843 #define LPM_MEM_DI0_DW_GEN_7__FULL       0x1F04018C,0xffffffff
6844 #define LPM_MEM_DI0_DW_GEN_7__DI0_SERIAL_PERIOD_7       0x1F04018C,0xFF000000
6845 #define LPM_MEM_DI0_DW_GEN_7__DI0_START_PERIOD_7       0x1F04018C,0x00FF0000
6846 #define LPM_MEM_DI0_DW_GEN_7__DI0_CST_7       0x1F04018C,0x0000C000
6847 #define LPM_MEM_DI0_DW_GEN_7__DI0_SERIAL_VALID_BITS_7       0x1F04018C,0x000001F0
6848 #define LPM_MEM_DI0_DW_GEN_7__DI0_SERIAL_RS_7       0x1F04018C,0x0000000C
6849 #define LPM_MEM_DI0_DW_GEN_7__DI0_SERIAL_CLK_7       0x1F04018C,0x00000003
6850
6851 #define LPM_MEM_DI0_DW_GEN_8__ADDR                   0x1F040190
6852 #define LPM_MEM_DI0_DW_GEN_8__EMPTY       0x1F040190,0x00000000
6853 #define LPM_MEM_DI0_DW_GEN_8__FULL       0x1F040190,0xffffffff
6854 #define LPM_MEM_DI0_DW_GEN_8__DI0_ACCESS_SIZE_8       0x1F040190,0xFF000000
6855 #define LPM_MEM_DI0_DW_GEN_8__DI0_COMPONNENT_SIZE_8       0x1F040190,0x00FF0000
6856 #define LPM_MEM_DI0_DW_GEN_8__DI0_CST_8       0x1F040190,0x0000C000
6857 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_6_8       0x1F040190,0x00003000
6858 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_5_8       0x1F040190,0x00000C00
6859 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_4_8       0x1F040190,0x00000300
6860 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_3_8       0x1F040190,0x000000C0
6861 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_2_8       0x1F040190,0x00000030
6862 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_1_8       0x1F040190,0x0000000C
6863 #define LPM_MEM_DI0_DW_GEN_8__DI0_PT_0_8       0x1F040190,0x00000003
6864
6865 #define LPM_MEM_DI0_DW_GEN_8__ADDR                   0x1F040190
6866 #define LPM_MEM_DI0_DW_GEN_8__EMPTY       0x1F040190,0x00000000
6867 #define LPM_MEM_DI0_DW_GEN_8__FULL       0x1F040190,0xffffffff
6868 #define LPM_MEM_DI0_DW_GEN_8__DI0_SERIAL_PERIOD_8       0x1F040190,0xFF000000
6869 #define LPM_MEM_DI0_DW_GEN_8__DI0_START_PERIOD_8       0x1F040190,0x00FF0000
6870 #define LPM_MEM_DI0_DW_GEN_8__DI0_CST_8       0x1F040190,0x0000C000
6871 #define LPM_MEM_DI0_DW_GEN_8__DI0_SERIAL_VALID_BITS_8       0x1F040190,0x000001F0
6872 #define LPM_MEM_DI0_DW_GEN_8__DI0_SERIAL_RS_8       0x1F040190,0x0000000C
6873 #define LPM_MEM_DI0_DW_GEN_8__DI0_SERIAL_CLK_8       0x1F040190,0x00000003
6874
6875 #define LPM_MEM_DI0_DW_GEN_9__ADDR                   0x1F040194
6876 #define LPM_MEM_DI0_DW_GEN_9__EMPTY       0x1F040194,0x00000000
6877 #define LPM_MEM_DI0_DW_GEN_9__FULL       0x1F040194,0xffffffff
6878 #define LPM_MEM_DI0_DW_GEN_9__DI0_ACCESS_SIZE_9       0x1F040194,0xFF000000
6879 #define LPM_MEM_DI0_DW_GEN_9__DI0_COMPONNENT_SIZE_9       0x1F040194,0x00FF0000
6880 #define LPM_MEM_DI0_DW_GEN_9__DI0_CST_9       0x1F040194,0x0000C000
6881 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_6_9       0x1F040194,0x00003000
6882 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_5_9       0x1F040194,0x00000C00
6883 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_4_9       0x1F040194,0x00000300
6884 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_3_9       0x1F040194,0x000000C0
6885 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_2_9       0x1F040194,0x00000030
6886 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_1_9       0x1F040194,0x0000000C
6887 #define LPM_MEM_DI0_DW_GEN_9__DI0_PT_0_9       0x1F040194,0x00000003
6888
6889 #define LPM_MEM_DI0_DW_GEN_9__ADDR                   0x1F040194
6890 #define LPM_MEM_DI0_DW_GEN_9__EMPTY       0x1F040194,0x00000000
6891 #define LPM_MEM_DI0_DW_GEN_9__FULL       0x1F040194,0xffffffff
6892 #define LPM_MEM_DI0_DW_GEN_9__DI0_SERIAL_PERIOD_9       0x1F040194,0xFF000000
6893 #define LPM_MEM_DI0_DW_GEN_9__DI0_START_PERIOD_9       0x1F040194,0x00FF0000
6894 #define LPM_MEM_DI0_DW_GEN_9__DI0_CST_9       0x1F040194,0x0000C000
6895 #define LPM_MEM_DI0_DW_GEN_9__DI0_SERIAL_VALID_BITS_9       0x1F040194,0x000001F0
6896 #define LPM_MEM_DI0_DW_GEN_9__DI0_SERIAL_RS_9       0x1F040194,0x0000000C
6897 #define LPM_MEM_DI0_DW_GEN_9__DI0_SERIAL_CLK_9       0x1F040194,0x00000003
6898
6899 #define LPM_MEM_DI0_DW_GEN_10__ADDR                   0x1F040198
6900 #define LPM_MEM_DI0_DW_GEN_10__EMPTY       0x1F040198,0x00000000
6901 #define LPM_MEM_DI0_DW_GEN_10__FULL       0x1F040198,0xffffffff
6902 #define LPM_MEM_DI0_DW_GEN_10__DI0_ACCESS_SIZE_10       0x1F040198,0xFF000000
6903 #define LPM_MEM_DI0_DW_GEN_10__DI0_COMPONNENT_SIZE_10       0x1F040198,0x00FF0000
6904 #define LPM_MEM_DI0_DW_GEN_10__DI0_CST_10       0x1F040198,0x0000C000
6905 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_6_10       0x1F040198,0x00003000
6906 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_5_10       0x1F040198,0x00000C00
6907 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_4_10       0x1F040198,0x00000300
6908 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_3_10       0x1F040198,0x000000C0
6909 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_2_10       0x1F040198,0x00000030
6910 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_1_10       0x1F040198,0x0000000C
6911 #define LPM_MEM_DI0_DW_GEN_10__DI0_PT_0_10       0x1F040198,0x00000003
6912
6913 #define LPM_MEM_DI0_DW_GEN_10__ADDR                   0x1F040198
6914 #define LPM_MEM_DI0_DW_GEN_10__EMPTY       0x1F040198,0x00000000
6915 #define LPM_MEM_DI0_DW_GEN_10__FULL       0x1F040198,0xffffffff
6916 #define LPM_MEM_DI0_DW_GEN_10__DI0_SERIAL_PERIOD_10       0x1F040198,0xFF000000
6917 #define LPM_MEM_DI0_DW_GEN_10__DI0_START_PERIOD_10       0x1F040198,0x00FF0000
6918 #define LPM_MEM_DI0_DW_GEN_10__DI0_CST_10       0x1F040198,0x0000C000
6919 #define LPM_MEM_DI0_DW_GEN_10__DI0_SERIAL_VALID_BITS_10       0x1F040198,0x000001F0
6920 #define LPM_MEM_DI0_DW_GEN_10__DI0_SERIAL_RS_10       0x1F040198,0x0000000C
6921 #define LPM_MEM_DI0_DW_GEN_10__DI0_SERIAL_CLK_10       0x1F040198,0x00000003
6922
6923 #define LPM_MEM_DI0_DW_GEN_11__ADDR                   0x1F04019C
6924 #define LPM_MEM_DI0_DW_GEN_11__EMPTY       0x1F04019C,0x00000000
6925 #define LPM_MEM_DI0_DW_GEN_11__FULL       0x1F04019C,0xffffffff
6926 #define LPM_MEM_DI0_DW_GEN_11__DI0_ACCESS_SIZE_11       0x1F04019C,0xFF000000
6927 #define LPM_MEM_DI0_DW_GEN_11__DI0_COMPONNENT_SIZE_11       0x1F04019C,0x00FF0000
6928 #define LPM_MEM_DI0_DW_GEN_11__DI0_CST_11       0x1F04019C,0x0000C000
6929 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_6_11       0x1F04019C,0x00003000
6930 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_5_11       0x1F04019C,0x00000C00
6931 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_4_11       0x1F04019C,0x00000300
6932 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_3_11       0x1F04019C,0x000000C0
6933 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_2_11       0x1F04019C,0x00000030
6934 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_1_11       0x1F04019C,0x0000000C
6935 #define LPM_MEM_DI0_DW_GEN_11__DI0_PT_0_11       0x1F04019C,0x00000003
6936
6937 #define LPM_MEM_DI0_DW_GEN_11__ADDR                   0x1F04019C
6938 #define LPM_MEM_DI0_DW_GEN_11__EMPTY       0x1F04019C,0x00000000
6939 #define LPM_MEM_DI0_DW_GEN_11__FULL       0x1F04019C,0xffffffff
6940 #define LPM_MEM_DI0_DW_GEN_11__DI0_SERIAL_PERIOD_11       0x1F04019C,0xFF000000
6941 #define LPM_MEM_DI0_DW_GEN_11__DI0_START_PERIOD_11       0x1F04019C,0x00FF0000
6942 #define LPM_MEM_DI0_DW_GEN_11__DI0_CST_11       0x1F04019C,0x0000C000
6943 #define LPM_MEM_DI0_DW_GEN_11__DI0_SERIAL_VALID_BITS_11       0x1F04019C,0x000001F0
6944 #define LPM_MEM_DI0_DW_GEN_11__DI0_SERIAL_RS_11       0x1F04019C,0x0000000C
6945 #define LPM_MEM_DI0_DW_GEN_11__DI0_SERIAL_CLK_11       0x1F04019C,0x00000003
6946
6947 #define LPM_MEM_DI0_DW_SET0_0__ADDR                   0x1F0401A0
6948 #define LPM_MEM_DI0_DW_SET0_0__EMPTY       0x1F0401A0,0x00000000
6949 #define LPM_MEM_DI0_DW_SET0_0__FULL       0x1F0401A0,0xffffffff
6950 #define LPM_MEM_DI0_DW_SET0_0__DI0_DATA_CNT_DOWN0_0       0x1F0401A0,0x01FF0000
6951 #define LPM_MEM_DI0_DW_SET0_0__DI0_DATA_CNT_UP0_0       0x1F0401A0,0x000001FF
6952
6953 #define LPM_MEM_DI0_DW_SET0_1__ADDR                   0x1F0401A4
6954 #define LPM_MEM_DI0_DW_SET0_1__EMPTY       0x1F0401A4,0x00000000
6955 #define LPM_MEM_DI0_DW_SET0_1__FULL       0x1F0401A4,0xffffffff
6956 #define LPM_MEM_DI0_DW_SET0_1__DI0_DATA_CNT_DOWN0_1       0x1F0401A4,0x01FF0000
6957 #define LPM_MEM_DI0_DW_SET0_1__DI0_DATA_CNT_UP0_1       0x1F0401A4,0x000001FF
6958
6959 #define LPM_MEM_DI0_DW_SET0_2__ADDR                   0x1F0401A8
6960 #define LPM_MEM_DI0_DW_SET0_2__EMPTY       0x1F0401A8,0x00000000
6961 #define LPM_MEM_DI0_DW_SET0_2__FULL       0x1F0401A8,0xffffffff
6962 #define LPM_MEM_DI0_DW_SET0_2__DI0_DATA_CNT_DOWN0_2       0x1F0401A8,0x01FF0000
6963 #define LPM_MEM_DI0_DW_SET0_2__DI0_DATA_CNT_UP0_2       0x1F0401A8,0x000001FF
6964
6965 #define LPM_MEM_DI0_DW_SET0_3__ADDR                   0x1F0401AC
6966 #define LPM_MEM_DI0_DW_SET0_3__EMPTY       0x1F0401AC,0x00000000
6967 #define LPM_MEM_DI0_DW_SET0_3__FULL       0x1F0401AC,0xffffffff
6968 #define LPM_MEM_DI0_DW_SET0_3__DI0_DATA_CNT_DOWN0_3       0x1F0401AC,0x01FF0000
6969 #define LPM_MEM_DI0_DW_SET0_3__DI0_DATA_CNT_UP0_3       0x1F0401AC,0x000001FF
6970
6971 #define LPM_MEM_DI0_DW_SET0_4__ADDR                   0x1F0401B0
6972 #define LPM_MEM_DI0_DW_SET0_4__EMPTY       0x1F0401B0,0x00000000
6973 #define LPM_MEM_DI0_DW_SET0_4__FULL       0x1F0401B0,0xffffffff
6974 #define LPM_MEM_DI0_DW_SET0_4__DI0_DATA_CNT_DOWN0_4       0x1F0401B0,0x01FF0000
6975 #define LPM_MEM_DI0_DW_SET0_4__DI0_DATA_CNT_UP0_4       0x1F0401B0,0x000001FF
6976
6977 #define LPM_MEM_DI0_DW_SET0_5__ADDR                   0x1F0401B4
6978 #define LPM_MEM_DI0_DW_SET0_5__EMPTY       0x1F0401B4,0x00000000
6979 #define LPM_MEM_DI0_DW_SET0_5__FULL       0x1F0401B4,0xffffffff
6980 #define LPM_MEM_DI0_DW_SET0_5__DI0_DATA_CNT_DOWN0_5       0x1F0401B4,0x01FF0000
6981 #define LPM_MEM_DI0_DW_SET0_5__DI0_DATA_CNT_UP0_5       0x1F0401B4,0x000001FF
6982
6983 #define LPM_MEM_DI0_DW_SET0_6__ADDR                   0x1F0401B8
6984 #define LPM_MEM_DI0_DW_SET0_6__EMPTY       0x1F0401B8,0x00000000
6985 #define LPM_MEM_DI0_DW_SET0_6__FULL       0x1F0401B8,0xffffffff
6986 #define LPM_MEM_DI0_DW_SET0_6__DI0_DATA_CNT_DOWN0_6       0x1F0401B8,0x01FF0000
6987 #define LPM_MEM_DI0_DW_SET0_6__DI0_DATA_CNT_UP0_6       0x1F0401B8,0x000001FF
6988
6989 #define LPM_MEM_DI0_DW_SET0_7__ADDR                   0x1F0401BC
6990 #define LPM_MEM_DI0_DW_SET0_7__EMPTY       0x1F0401BC,0x00000000
6991 #define LPM_MEM_DI0_DW_SET0_7__FULL       0x1F0401BC,0xffffffff
6992 #define LPM_MEM_DI0_DW_SET0_7__DI0_DATA_CNT_DOWN0_7       0x1F0401BC,0x01FF0000
6993 #define LPM_MEM_DI0_DW_SET0_7__DI0_DATA_CNT_UP0_7       0x1F0401BC,0x000001FF
6994
6995 #define LPM_MEM_DI0_DW_SET0_8__ADDR                   0x1F0401C0
6996 #define LPM_MEM_DI0_DW_SET0_8__EMPTY       0x1F0401C0,0x00000000
6997 #define LPM_MEM_DI0_DW_SET0_8__FULL       0x1F0401C0,0xffffffff
6998 #define LPM_MEM_DI0_DW_SET0_8__DI0_DATA_CNT_DOWN0_8       0x1F0401C0,0x01FF0000
6999 #define LPM_MEM_DI0_DW_SET0_8__DI0_DATA_CNT_UP0_8       0x1F0401C0,0x000001FF
7000
7001 #define LPM_MEM_DI0_DW_SET0_9__ADDR                   0x1F0401C4
7002 #define LPM_MEM_DI0_DW_SET0_9__EMPTY       0x1F0401C4,0x00000000
7003 #define LPM_MEM_DI0_DW_SET0_9__FULL       0x1F0401C4,0xffffffff
7004 #define LPM_MEM_DI0_DW_SET0_9__DI0_DATA_CNT_DOWN0_9       0x1F0401C4,0x01FF0000
7005 #define LPM_MEM_DI0_DW_SET0_9__DI0_DATA_CNT_UP0_9       0x1F0401C4,0x000001FF
7006
7007 #define LPM_MEM_DI0_DW_SET0_10__ADDR                   0x1F0401C8
7008 #define LPM_MEM_DI0_DW_SET0_10__EMPTY       0x1F0401C8,0x00000000
7009 #define LPM_MEM_DI0_DW_SET0_10__FULL       0x1F0401C8,0xffffffff
7010 #define LPM_MEM_DI0_DW_SET0_10__DI0_DATA_CNT_DOWN0_10       0x1F0401C8,0x01FF0000
7011 #define LPM_MEM_DI0_DW_SET0_10__DI0_DATA_CNT_UP0_10       0x1F0401C8,0x000001FF
7012
7013 #define LPM_MEM_DI0_DW_SET0_11__ADDR                   0x1F0401CC
7014 #define LPM_MEM_DI0_DW_SET0_11__EMPTY       0x1F0401CC,0x00000000
7015 #define LPM_MEM_DI0_DW_SET0_11__FULL       0x1F0401CC,0xffffffff
7016 #define LPM_MEM_DI0_DW_SET0_11__DI0_DATA_CNT_DOWN0_11       0x1F0401CC,0x01FF0000
7017 #define LPM_MEM_DI0_DW_SET0_11__DI0_DATA_CNT_UP0_11       0x1F0401CC,0x000001FF
7018
7019 #define LPM_MEM_DI0_DW_SET1_0__ADDR                   0x1F0401D0
7020 #define LPM_MEM_DI0_DW_SET1_0__EMPTY       0x1F0401D0,0x00000000
7021 #define LPM_MEM_DI0_DW_SET1_0__FULL       0x1F0401D0,0xffffffff
7022 #define LPM_MEM_DI0_DW_SET1_0__DI0_DATA_CNT_DOWN1_0       0x1F0401D0,0x01FF0000
7023 #define LPM_MEM_DI0_DW_SET1_0__DI0_DATA_CNT_UP1_0       0x1F0401D0,0x000001FF
7024
7025 #define LPM_MEM_DI0_DW_SET1_1__ADDR                   0x1F0401D4
7026 #define LPM_MEM_DI0_DW_SET1_1__EMPTY       0x1F0401D4,0x00000000
7027 #define LPM_MEM_DI0_DW_SET1_1__FULL       0x1F0401D4,0xffffffff
7028 #define LPM_MEM_DI0_DW_SET1_1__DI0_DATA_CNT_DOWN1_1       0x1F0401D4,0x01FF0000
7029 #define LPM_MEM_DI0_DW_SET1_1__DI0_DATA_CNT_UP1_1       0x1F0401D4,0x000001FF
7030
7031 #define LPM_MEM_DI0_DW_SET1_2__ADDR                   0x1F0401D8
7032 #define LPM_MEM_DI0_DW_SET1_2__EMPTY       0x1F0401D8,0x00000000
7033 #define LPM_MEM_DI0_DW_SET1_2__FULL       0x1F0401D8,0xffffffff
7034 #define LPM_MEM_DI0_DW_SET1_2__DI0_DATA_CNT_DOWN1_2       0x1F0401D8,0x01FF0000
7035 #define LPM_MEM_DI0_DW_SET1_2__DI0_DATA_CNT_UP1_2       0x1F0401D8,0x000001FF
7036
7037 #define LPM_MEM_DI0_DW_SET1_3__ADDR                   0x1F0401DC
7038 #define LPM_MEM_DI0_DW_SET1_3__EMPTY       0x1F0401DC,0x00000000
7039 #define LPM_MEM_DI0_DW_SET1_3__FULL       0x1F0401DC,0xffffffff
7040 #define LPM_MEM_DI0_DW_SET1_3__DI0_DATA_CNT_DOWN1_3       0x1F0401DC,0x01FF0000
7041 #define LPM_MEM_DI0_DW_SET1_3__DI0_DATA_CNT_UP1_3       0x1F0401DC,0x000001FF
7042
7043 #define LPM_MEM_DI0_DW_SET1_4__ADDR                   0x1F0401E0
7044 #define LPM_MEM_DI0_DW_SET1_4__EMPTY       0x1F0401E0,0x00000000
7045 #define LPM_MEM_DI0_DW_SET1_4__FULL       0x1F0401E0,0xffffffff
7046 #define LPM_MEM_DI0_DW_SET1_4__DI0_DATA_CNT_DOWN1_4       0x1F0401E0,0x01FF0000
7047 #define LPM_MEM_DI0_DW_SET1_4__DI0_DATA_CNT_UP1_4       0x1F0401E0,0x000001FF
7048
7049 #define LPM_MEM_DI0_DW_SET1_5__ADDR                   0x1F0401E4
7050 #define LPM_MEM_DI0_DW_SET1_5__EMPTY       0x1F0401E4,0x00000000
7051 #define LPM_MEM_DI0_DW_SET1_5__FULL       0x1F0401E4,0xffffffff
7052 #define LPM_MEM_DI0_DW_SET1_5__DI0_DATA_CNT_DOWN1_5       0x1F0401E4,0x01FF0000
7053 #define LPM_MEM_DI0_DW_SET1_5__DI0_DATA_CNT_UP1_5       0x1F0401E4,0x000001FF
7054
7055 #define LPM_MEM_DI0_DW_SET1_6__ADDR                   0x1F0401E8
7056 #define LPM_MEM_DI0_DW_SET1_6__EMPTY       0x1F0401E8,0x00000000
7057 #define LPM_MEM_DI0_DW_SET1_6__FULL       0x1F0401E8,0xffffffff
7058 #define LPM_MEM_DI0_DW_SET1_6__DI0_DATA_CNT_DOWN1_6       0x1F0401E8,0x01FF0000
7059 #define LPM_MEM_DI0_DW_SET1_6__DI0_DATA_CNT_UP1_6       0x1F0401E8,0x000001FF
7060
7061 #define LPM_MEM_DI0_DW_SET1_7__ADDR                   0x1F0401EC
7062 #define LPM_MEM_DI0_DW_SET1_7__EMPTY       0x1F0401EC,0x00000000
7063 #define LPM_MEM_DI0_DW_SET1_7__FULL       0x1F0401EC,0xffffffff
7064 #define LPM_MEM_DI0_DW_SET1_7__DI0_DATA_CNT_DOWN1_7       0x1F0401EC,0x01FF0000
7065 #define LPM_MEM_DI0_DW_SET1_7__DI0_DATA_CNT_UP1_7       0x1F0401EC,0x000001FF
7066
7067 #define LPM_MEM_DI0_DW_SET1_8__ADDR                   0x1F0401F0
7068 #define LPM_MEM_DI0_DW_SET1_8__EMPTY       0x1F0401F0,0x00000000
7069 #define LPM_MEM_DI0_DW_SET1_8__FULL       0x1F0401F0,0xffffffff
7070 #define LPM_MEM_DI0_DW_SET1_8__DI0_DATA_CNT_DOWN1_8       0x1F0401F0,0x01FF0000
7071 #define LPM_MEM_DI0_DW_SET1_8__DI0_DATA_CNT_UP1_8       0x1F0401F0,0x000001FF
7072
7073 #define LPM_MEM_DI0_DW_SET1_9__ADDR                   0x1F0401F4
7074 #define LPM_MEM_DI0_DW_SET1_9__EMPTY       0x1F0401F4,0x00000000
7075 #define LPM_MEM_DI0_DW_SET1_9__FULL       0x1F0401F4,0xffffffff
7076 #define LPM_MEM_DI0_DW_SET1_9__DI0_DATA_CNT_DOWN1_9       0x1F0401F4,0x01FF0000
7077 #define LPM_MEM_DI0_DW_SET1_9__DI0_DATA_CNT_UP1_9       0x1F0401F4,0x000001FF
7078
7079 #define LPM_MEM_DI0_DW_SET1_10__ADDR                   0x1F0401F8
7080 #define LPM_MEM_DI0_DW_SET1_10__EMPTY       0x1F0401F8,0x00000000
7081 #define LPM_MEM_DI0_DW_SET1_10__FULL       0x1F0401F8,0xffffffff
7082 #define LPM_MEM_DI0_DW_SET1_10__DI0_DATA_CNT_DOWN1_10       0x1F0401F8,0x01FF0000
7083 #define LPM_MEM_DI0_DW_SET1_10__DI0_DATA_CNT_UP1_10       0x1F0401F8,0x000001FF
7084
7085 #define LPM_MEM_DI0_DW_SET1_11__ADDR                   0x1F0401FC
7086 #define LPM_MEM_DI0_DW_SET1_11__EMPTY       0x1F0401FC,0x00000000
7087 #define LPM_MEM_DI0_DW_SET1_11__FULL       0x1F0401FC,0xffffffff
7088 #define LPM_MEM_DI0_DW_SET1_11__DI0_DATA_CNT_DOWN1_11       0x1F0401FC,0x01FF0000
7089 #define LPM_MEM_DI0_DW_SET1_11__DI0_DATA_CNT_UP1_11       0x1F0401FC,0x000001FF
7090
7091 #define LPM_MEM_DI0_DW_SET2_0__ADDR                   0x1F040200
7092 #define LPM_MEM_DI0_DW_SET2_0__EMPTY       0x1F040200,0x00000000
7093 #define LPM_MEM_DI0_DW_SET2_0__FULL       0x1F040200,0xffffffff
7094 #define LPM_MEM_DI0_DW_SET2_0__DI0_DATA_CNT_DOWN2_0       0x1F040200,0x01FF0000
7095 #define LPM_MEM_DI0_DW_SET2_0__DI0_DATA_CNT_UP2_0       0x1F040200,0x000001FF
7096
7097 #define LPM_MEM_DI0_DW_SET2_1__ADDR                   0x1F040204
7098 #define LPM_MEM_DI0_DW_SET2_1__EMPTY       0x1F040204,0x00000000
7099 #define LPM_MEM_DI0_DW_SET2_1__FULL       0x1F040204,0xffffffff
7100 #define LPM_MEM_DI0_DW_SET2_1__DI0_DATA_CNT_DOWN2_1       0x1F040204,0x01FF0000
7101 #define LPM_MEM_DI0_DW_SET2_1__DI0_DATA_CNT_UP2_1       0x1F040204,0x000001FF
7102
7103 #define LPM_MEM_DI0_DW_SET2_2__ADDR                   0x1F040208
7104 #define LPM_MEM_DI0_DW_SET2_2__EMPTY       0x1F040208,0x00000000
7105 #define LPM_MEM_DI0_DW_SET2_2__FULL       0x1F040208,0xffffffff
7106 #define LPM_MEM_DI0_DW_SET2_2__DI0_DATA_CNT_DOWN2_2       0x1F040208,0x01FF0000
7107 #define LPM_MEM_DI0_DW_SET2_2__DI0_DATA_CNT_UP2_2       0x1F040208,0x000001FF
7108
7109 #define LPM_MEM_DI0_DW_SET2_3__ADDR                   0x1F04020C
7110 #define LPM_MEM_DI0_DW_SET2_3__EMPTY       0x1F04020C,0x00000000
7111 #define LPM_MEM_DI0_DW_SET2_3__FULL       0x1F04020C,0xffffffff
7112 #define LPM_MEM_DI0_DW_SET2_3__DI0_DATA_CNT_DOWN2_3       0x1F04020C,0x01FF0000
7113 #define LPM_MEM_DI0_DW_SET2_3__DI0_DATA_CNT_UP2_3       0x1F04020C,0x000001FF
7114
7115 #define LPM_MEM_DI0_DW_SET2_4__ADDR                   0x1F040210
7116 #define LPM_MEM_DI0_DW_SET2_4__EMPTY       0x1F040210,0x00000000
7117 #define LPM_MEM_DI0_DW_SET2_4__FULL       0x1F040210,0xffffffff
7118 #define LPM_MEM_DI0_DW_SET2_4__DI0_DATA_CNT_DOWN2_4       0x1F040210,0x01FF0000
7119 #define LPM_MEM_DI0_DW_SET2_4__DI0_DATA_CNT_UP2_4       0x1F040210,0x000001FF
7120
7121 #define LPM_MEM_DI0_DW_SET2_5__ADDR                   0x1F040214
7122 #define LPM_MEM_DI0_DW_SET2_5__EMPTY       0x1F040214,0x00000000
7123 #define LPM_MEM_DI0_DW_SET2_5__FULL       0x1F040214,0xffffffff
7124 #define LPM_MEM_DI0_DW_SET2_5__DI0_DATA_CNT_DOWN2_5       0x1F040214,0x01FF0000
7125 #define LPM_MEM_DI0_DW_SET2_5__DI0_DATA_CNT_UP2_5       0x1F040214,0x000001FF
7126
7127 #define LPM_MEM_DI0_DW_SET2_6__ADDR                   0x1F040218
7128 #define LPM_MEM_DI0_DW_SET2_6__EMPTY       0x1F040218,0x00000000
7129 #define LPM_MEM_DI0_DW_SET2_6__FULL       0x1F040218,0xffffffff
7130 #define LPM_MEM_DI0_DW_SET2_6__DI0_DATA_CNT_DOWN2_6       0x1F040218,0x01FF0000
7131 #define LPM_MEM_DI0_DW_SET2_6__DI0_DATA_CNT_UP2_6       0x1F040218,0x000001FF
7132
7133 #define LPM_MEM_DI0_DW_SET2_7__ADDR                   0x1F04021C
7134 #define LPM_MEM_DI0_DW_SET2_7__EMPTY       0x1F04021C,0x00000000
7135 #define LPM_MEM_DI0_DW_SET2_7__FULL       0x1F04021C,0xffffffff
7136 #define LPM_MEM_DI0_DW_SET2_7__DI0_DATA_CNT_DOWN2_7       0x1F04021C,0x01FF0000
7137 #define LPM_MEM_DI0_DW_SET2_7__DI0_DATA_CNT_UP2_7       0x1F04021C,0x000001FF
7138
7139 #define LPM_MEM_DI0_DW_SET2_8__ADDR                   0x1F040220
7140 #define LPM_MEM_DI0_DW_SET2_8__EMPTY       0x1F040220,0x00000000
7141 #define LPM_MEM_DI0_DW_SET2_8__FULL       0x1F040220,0xffffffff
7142 #define LPM_MEM_DI0_DW_SET2_8__DI0_DATA_CNT_DOWN2_8       0x1F040220,0x01FF0000
7143 #define LPM_MEM_DI0_DW_SET2_8__DI0_DATA_CNT_UP2_8       0x1F040220,0x000001FF
7144
7145 #define LPM_MEM_DI0_DW_SET2_9__ADDR                   0x1F040224
7146 #define LPM_MEM_DI0_DW_SET2_9__EMPTY       0x1F040224,0x00000000
7147 #define LPM_MEM_DI0_DW_SET2_9__FULL       0x1F040224,0xffffffff
7148 #define LPM_MEM_DI0_DW_SET2_9__DI0_DATA_CNT_DOWN2_9       0x1F040224,0x01FF0000
7149 #define LPM_MEM_DI0_DW_SET2_9__DI0_DATA_CNT_UP2_9       0x1F040224,0x000001FF
7150
7151 #define LPM_MEM_DI0_DW_SET2_10__ADDR                   0x1F040228
7152 #define LPM_MEM_DI0_DW_SET2_10__EMPTY       0x1F040228,0x00000000
7153 #define LPM_MEM_DI0_DW_SET2_10__FULL       0x1F040228,0xffffffff
7154 #define LPM_MEM_DI0_DW_SET2_10__DI0_DATA_CNT_DOWN2_10       0x1F040228,0x01FF0000
7155 #define LPM_MEM_DI0_DW_SET2_10__DI0_DATA_CNT_UP2_10       0x1F040228,0x000001FF
7156
7157 #define LPM_MEM_DI0_DW_SET2_11__ADDR                   0x1F04022C
7158 #define LPM_MEM_DI0_DW_SET2_11__EMPTY       0x1F04022C,0x00000000
7159 #define LPM_MEM_DI0_DW_SET2_11__FULL       0x1F04022C,0xffffffff
7160 #define LPM_MEM_DI0_DW_SET2_11__DI0_DATA_CNT_DOWN2_11       0x1F04022C,0x01FF0000
7161 #define LPM_MEM_DI0_DW_SET2_11__DI0_DATA_CNT_UP2_11       0x1F04022C,0x000001FF
7162
7163 #define LPM_MEM_DI0_DW_SET3_0__ADDR                   0x1F040230
7164 #define LPM_MEM_DI0_DW_SET3_0__EMPTY       0x1F040230,0x00000000
7165 #define LPM_MEM_DI0_DW_SET3_0__FULL       0x1F040230,0xffffffff
7166 #define LPM_MEM_DI0_DW_SET3_0__DI0_DATA_CNT_DOWN3_0       0x1F040230,0x01FF0000
7167 #define LPM_MEM_DI0_DW_SET3_0__DI0_DATA_CNT_UP3_0       0x1F040230,0x000001FF
7168
7169 #define LPM_MEM_DI0_DW_SET3_1__ADDR                   0x1F040234
7170 #define LPM_MEM_DI0_DW_SET3_1__EMPTY       0x1F040234,0x00000000
7171 #define LPM_MEM_DI0_DW_SET3_1__FULL       0x1F040234,0xffffffff
7172 #define LPM_MEM_DI0_DW_SET3_1__DI0_DATA_CNT_DOWN3_1       0x1F040234,0x01FF0000
7173 #define LPM_MEM_DI0_DW_SET3_1__DI0_DATA_CNT_UP3_1       0x1F040234,0x000001FF
7174
7175 #define LPM_MEM_DI0_DW_SET3_2__ADDR                   0x1F040238
7176 #define LPM_MEM_DI0_DW_SET3_2__EMPTY       0x1F040238,0x00000000
7177 #define LPM_MEM_DI0_DW_SET3_2__FULL       0x1F040238,0xffffffff
7178 #define LPM_MEM_DI0_DW_SET3_2__DI0_DATA_CNT_DOWN3_2       0x1F040238,0x01FF0000
7179 #define LPM_MEM_DI0_DW_SET3_2__DI0_DATA_CNT_UP3_2       0x1F040238,0x000001FF
7180
7181 #define LPM_MEM_DI0_DW_SET3_3__ADDR                   0x1F04023C
7182 #define LPM_MEM_DI0_DW_SET3_3__EMPTY       0x1F04023C,0x00000000
7183 #define LPM_MEM_DI0_DW_SET3_3__FULL       0x1F04023C,0xffffffff
7184 #define LPM_MEM_DI0_DW_SET3_3__DI0_DATA_CNT_DOWN3_3       0x1F04023C,0x01FF0000
7185 #define LPM_MEM_DI0_DW_SET3_3__DI0_DATA_CNT_UP3_3       0x1F04023C,0x000001FF
7186
7187 #define LPM_MEM_DI0_DW_SET3_4__ADDR                   0x1F040240
7188 #define LPM_MEM_DI0_DW_SET3_4__EMPTY       0x1F040240,0x00000000
7189 #define LPM_MEM_DI0_DW_SET3_4__FULL       0x1F040240,0xffffffff
7190 #define LPM_MEM_DI0_DW_SET3_4__DI0_DATA_CNT_DOWN3_4       0x1F040240,0x01FF0000
7191 #define LPM_MEM_DI0_DW_SET3_4__DI0_DATA_CNT_UP3_4       0x1F040240,0x000001FF
7192
7193 #define LPM_MEM_DI0_DW_SET3_5__ADDR                   0x1F040244
7194 #define LPM_MEM_DI0_DW_SET3_5__EMPTY       0x1F040244,0x00000000
7195 #define LPM_MEM_DI0_DW_SET3_5__FULL       0x1F040244,0xffffffff
7196 #define LPM_MEM_DI0_DW_SET3_5__DI0_DATA_CNT_DOWN3_5       0x1F040244,0x01FF0000
7197 #define LPM_MEM_DI0_DW_SET3_5__DI0_DATA_CNT_UP3_5       0x1F040244,0x000001FF
7198
7199 #define LPM_MEM_DI0_DW_SET3_6__ADDR                   0x1F040248
7200 #define LPM_MEM_DI0_DW_SET3_6__EMPTY       0x1F040248,0x00000000
7201 #define LPM_MEM_DI0_DW_SET3_6__FULL       0x1F040248,0xffffffff
7202 #define LPM_MEM_DI0_DW_SET3_6__DI0_DATA_CNT_DOWN3_6       0x1F040248,0x01FF0000
7203 #define LPM_MEM_DI0_DW_SET3_6__DI0_DATA_CNT_UP3_6       0x1F040248,0x000001FF
7204
7205 #define LPM_MEM_DI0_DW_SET3_7__ADDR                   0x1F04024C
7206 #define LPM_MEM_DI0_DW_SET3_7__EMPTY       0x1F04024C,0x00000000
7207 #define LPM_MEM_DI0_DW_SET3_7__FULL       0x1F04024C,0xffffffff
7208 #define LPM_MEM_DI0_DW_SET3_7__DI0_DATA_CNT_DOWN3_7       0x1F04024C,0x01FF0000
7209 #define LPM_MEM_DI0_DW_SET3_7__DI0_DATA_CNT_UP3_7       0x1F04024C,0x000001FF
7210
7211 #define LPM_MEM_DI0_DW_SET3_8__ADDR                   0x1F040250
7212 #define LPM_MEM_DI0_DW_SET3_8__EMPTY       0x1F040250,0x00000000
7213 #define LPM_MEM_DI0_DW_SET3_8__FULL       0x1F040250,0xffffffff
7214 #define LPM_MEM_DI0_DW_SET3_8__DI0_DATA_CNT_DOWN3_8       0x1F040250,0x01FF0000
7215 #define LPM_MEM_DI0_DW_SET3_8__DI0_DATA_CNT_UP3_8       0x1F040250,0x000001FF
7216
7217 #define LPM_MEM_DI0_DW_SET3_9__ADDR                   0x1F040254
7218 #define LPM_MEM_DI0_DW_SET3_9__EMPTY       0x1F040254,0x00000000
7219 #define LPM_MEM_DI0_DW_SET3_9__FULL       0x1F040254,0xffffffff
7220 #define LPM_MEM_DI0_DW_SET3_9__DI0_DATA_CNT_DOWN3_9       0x1F040254,0x01FF0000
7221 #define LPM_MEM_DI0_DW_SET3_9__DI0_DATA_CNT_UP3_9       0x1F040254,0x000001FF
7222
7223 #define LPM_MEM_DI0_DW_SET3_10__ADDR                   0x1F040258
7224 #define LPM_MEM_DI0_DW_SET3_10__EMPTY       0x1F040258,0x00000000
7225 #define LPM_MEM_DI0_DW_SET3_10__FULL       0x1F040258,0xffffffff
7226 #define LPM_MEM_DI0_DW_SET3_10__DI0_DATA_CNT_DOWN3_10       0x1F040258,0x01FF0000
7227 #define LPM_MEM_DI0_DW_SET3_10__DI0_DATA_CNT_UP3_10       0x1F040258,0x000001FF
7228
7229 #define LPM_MEM_DI0_DW_SET3_11__ADDR                   0x1F04025C
7230 #define LPM_MEM_DI0_DW_SET3_11__EMPTY       0x1F04025C,0x00000000
7231 #define LPM_MEM_DI0_DW_SET3_11__FULL       0x1F04025C,0xffffffff
7232 #define LPM_MEM_DI0_DW_SET3_11__DI0_DATA_CNT_DOWN3_11       0x1F04025C,0x01FF0000
7233 #define LPM_MEM_DI0_DW_SET3_11__DI0_DATA_CNT_UP3_11       0x1F04025C,0x000001FF
7234
7235 #define LPM_MEM_DI0_STP_REP_1__ADDR                   0x1F040260
7236 #define LPM_MEM_DI0_STP_REP_1__EMPTY       0x1F040260,0x00000000
7237 #define LPM_MEM_DI0_STP_REP_1__FULL       0x1F040260,0xffffffff
7238 #define LPM_MEM_DI0_STP_REP_1__DI0_STEP_REPEAT_2       0x1F040260,0x0FFF0000
7239 #define LPM_MEM_DI0_STP_REP_1__DI0_STEP_REPEAT_1       0x1F040260,0x00000FFF
7240
7241 #define LPM_MEM_DI0_STP_REP_2__ADDR                   0x1F040264
7242 #define LPM_MEM_DI0_STP_REP_2__EMPTY       0x1F040264,0x00000000
7243 #define LPM_MEM_DI0_STP_REP_2__FULL       0x1F040264,0xffffffff
7244 #define LPM_MEM_DI0_STP_REP_2__DI0_STEP_REPEAT_4       0x1F040264,0x0FFF0000
7245 #define LPM_MEM_DI0_STP_REP_2__DI0_STEP_REPEAT_3       0x1F040264,0x00000FFF
7246
7247 #define LPM_MEM_DI0_STP_REP_3__ADDR                   0x1F040268
7248 #define LPM_MEM_DI0_STP_REP_3__EMPTY       0x1F040268,0x00000000
7249 #define LPM_MEM_DI0_STP_REP_3__FULL       0x1F040268,0xffffffff
7250 #define LPM_MEM_DI0_STP_REP_3__DI0_STEP_REPEAT_6       0x1F040268,0x0FFF0000
7251 #define LPM_MEM_DI0_STP_REP_3__DI0_STEP_REPEAT_5       0x1F040268,0x00000FFF
7252
7253 #define LPM_MEM_DI0_STP_REP_4__ADDR                   0x1F04026C
7254 #define LPM_MEM_DI0_STP_REP_4__EMPTY       0x1F04026C,0x00000000
7255 #define LPM_MEM_DI0_STP_REP_4__FULL       0x1F04026C,0xffffffff
7256 #define LPM_MEM_DI0_STP_REP_4__DI0_STEP_REPEAT_8       0x1F04026C,0x0FFF0000
7257 #define LPM_MEM_DI0_STP_REP_4__DI0_STEP_REPEAT_7       0x1F04026C,0x00000FFF
7258
7259 #define LPM_MEM_DI0_STP_REP_9__ADDR                   0x1F040270
7260 #define LPM_MEM_DI0_STP_REP_9__EMPTY       0x1F040270,0x00000000
7261 #define LPM_MEM_DI0_STP_REP_9__FULL       0x1F040270,0xffffffff
7262 #define LPM_MEM_DI0_STP_REP_9__DI0_STEP_REPEAT_9       0x1F040270,0x00000FFF
7263
7264 #define LPM_MEM_DI0_SER_CONF__ADDR                   0x1F040274
7265 #define LPM_MEM_DI0_SER_CONF__EMPTY       0x1F040274,0x00000000
7266 #define LPM_MEM_DI0_SER_CONF__FULL       0x1F040274,0xffffffff
7267 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_1       0x1F040274,0xF0000000
7268 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_R_0       0x1F040274,0x0F000000
7269 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_1       0x1F040274,0x00F00000
7270 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_LLA_PNTR_RS_W_0       0x1F040274,0x000F0000
7271 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_LATCH       0x1F040274,0x0000FF00
7272 #define LPM_MEM_DI0_SER_CONF__DI0_LLA_SER_ACCESS       0x1F040274,0x00000020
7273 #define LPM_MEM_DI0_SER_CONF__DI0_SER_CLK_POLARITY       0x1F040274,0x00000010
7274 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_DATA_POLARITY       0x1F040274,0x00000008
7275 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_RS_POLARITY       0x1F040274,0x00000004
7276 #define LPM_MEM_DI0_SER_CONF__DI0_SERIAL_CS_POLARITY       0x1F040274,0x00000002
7277 #define LPM_MEM_DI0_SER_CONF__DI0_WAIT4SERIAL       0x1F040274,0x00000001
7278
7279 #define LPM_MEM_DI0_SSC__ADDR                   0x1F040278
7280 #define LPM_MEM_DI0_SSC__EMPTY       0x1F040278,0x00000000
7281 #define LPM_MEM_DI0_SSC__FULL       0x1F040278,0xffffffff
7282 #define LPM_MEM_DI0_SSC__DI0_PIN17_ERM       0x1F040278,0x00800000
7283 #define LPM_MEM_DI0_SSC__DI0_PIN16_ERM       0x1F040278,0x00400000
7284 #define LPM_MEM_DI0_SSC__DI0_PIN15_ERM       0x1F040278,0x00200000
7285 #define LPM_MEM_DI0_SSC__DI0_PIN14_ERM       0x1F040278,0x00100000
7286 #define LPM_MEM_DI0_SSC__DI0_PIN13_ERM       0x1F040278,0x00080000
7287 #define LPM_MEM_DI0_SSC__DI0_PIN12_ERM       0x1F040278,0x00040000
7288 #define LPM_MEM_DI0_SSC__DI0_PIN11_ERM       0x1F040278,0x00020000
7289 #define LPM_MEM_DI0_SSC__DI0_CS_ERM       0x1F040278,0x00010000
7290 #define LPM_MEM_DI0_SSC__DI0_WAIT_ON       0x1F040278,0x00000020
7291 #define LPM_MEM_DI0_SSC__DI0_BYTE_EN_RD_IN       0x1F040278,0x00000008
7292 #define LPM_MEM_DI0_SSC__DI0_BYTE_EN_PNTR       0x1F040278,0x00000007
7293
7294 #define LPM_MEM_DI0_POL__ADDR                   0x1F04027C
7295 #define LPM_MEM_DI0_POL__EMPTY       0x1F04027C,0x00000000
7296 #define LPM_MEM_DI0_POL__FULL       0x1F04027C,0xffffffff
7297 #define LPM_MEM_DI0_POL__DI0_WAIT_POLARITY       0x1F04027C,0x04000000
7298 #define LPM_MEM_DI0_POL__DI0_CS1_BYTE_EN_POLARITY       0x1F04027C,0x02000000
7299 #define LPM_MEM_DI0_POL__DI0_CS0_BYTE_EN_POLARITY       0x1F04027C,0x01000000
7300 #define LPM_MEM_DI0_POL__DI0_CS1_DATA_POLARITY       0x1F04027C,0x00800000
7301 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_17       0x1F04027C,0x00400000
7302 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_16       0x1F04027C,0x00200000
7303 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_15       0x1F04027C,0x00100000
7304 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_14       0x1F04027C,0x00080000
7305 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_13       0x1F04027C,0x00040000
7306 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_12       0x1F04027C,0x00020000
7307 #define LPM_MEM_DI0_POL__DI0_CS1_POLARITY_11       0x1F04027C,0x00010000
7308 #define LPM_MEM_DI0_POL__DI0_CS0_DATA_POLARITY       0x1F04027C,0x00008000
7309 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_17       0x1F04027C,0x00004000
7310 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_16       0x1F04027C,0x00002000
7311 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_15       0x1F04027C,0x00001000
7312 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_14       0x1F04027C,0x00000800
7313 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_13       0x1F04027C,0x00000400
7314 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_12       0x1F04027C,0x00000200
7315 #define LPM_MEM_DI0_POL__DI0_CS0_POLARITY_11       0x1F04027C,0x00000100
7316 #define LPM_MEM_DI0_POL__DI0_DRDY_DATA_POLARITY       0x1F04027C,0x00000080
7317 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_17       0x1F04027C,0x00000040
7318 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_16       0x1F04027C,0x00000020
7319 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_15       0x1F04027C,0x00000010
7320 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_14       0x1F04027C,0x00000008
7321 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_13       0x1F04027C,0x00000004
7322 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_12       0x1F04027C,0x00000002
7323 #define LPM_MEM_DI0_POL__DI0_DRDY_POLARITY_11       0x1F04027C,0x00000001
7324
7325 #define LPM_MEM_DI0_AW0__ADDR                   0x1F040280
7326 #define LPM_MEM_DI0_AW0__EMPTY       0x1F040280,0x00000000
7327 #define LPM_MEM_DI0_AW0__FULL       0x1F040280,0xffffffff
7328 #define LPM_MEM_DI0_AW0__DI0_AW_TRIG_SEL       0x1F040280,0xF0000000
7329 #define LPM_MEM_DI0_AW0__DI0_AW_HEND       0x1F040280,0x0FFF0000
7330 #define LPM_MEM_DI0_AW0__DI0_AW_HCOUNT_SEL       0x1F040280,0x0000F000
7331 #define LPM_MEM_DI0_AW0__DI0_AW_HSTART       0x1F040280,0x00000FFF
7332
7333 #define LPM_MEM_DI0_AW1__ADDR                   0x1F040284
7334 #define LPM_MEM_DI0_AW1__EMPTY       0x1F040284,0x00000000
7335 #define LPM_MEM_DI0_AW1__FULL       0x1F040284,0xffffffff
7336 #define LPM_MEM_DI0_AW1__DI0_AW_VEND       0x1F040284,0x0FFF0000
7337 #define LPM_MEM_DI0_AW1__DI0_AW_VCOUNT_SEL       0x1F040284,0x0000F000
7338 #define LPM_MEM_DI0_AW1__DI0_AW_VSTART       0x1F040284,0x00000FFF
7339
7340 #define LPM_MEM_DI0_SCR_CONF__ADDR                   0x1F040288
7341 #define LPM_MEM_DI0_SCR_CONF__EMPTY       0x1F040288,0x00000000
7342 #define LPM_MEM_DI0_SCR_CONF__FULL       0x1F040288,0xffffffff
7343 #define LPM_MEM_DI0_SCR_CONF__DI0_SCREEN_HEIGHT       0x1F040288,0x00000FFF
7344
7345 #define LPM_MEM_DI1_GENERAL__ADDR                   0x1F04028C
7346 #define LPM_MEM_DI1_GENERAL__EMPTY       0x1F04028C,0x00000000
7347 #define LPM_MEM_DI1_GENERAL__FULL       0x1F04028C,0xffffffff
7348 #define LPM_MEM_DI1_GENERAL__DI1_DISP_Y_SEL       0x1F04028C,0x70000000
7349 #define LPM_MEM_DI1_GENERAL__DI1_CLOCK_STOP_MODE       0x1F04028C,0x0F000000
7350 #define LPM_MEM_DI1_GENERAL__DI1_DISP_CLOCK_INIT       0x1F04028C,0x00800000
7351 #define LPM_MEM_DI1_GENERAL__DI1_MASK_SEL       0x1F04028C,0x00400000
7352 #define LPM_MEM_DI1_GENERAL__DI1_VSYNC_EXT       0x1F04028C,0x00200000
7353 #define LPM_MEM_DI1_GENERAL__DI1_CLK_EXT       0x1F04028C,0x00100000
7354 #define LPM_MEM_DI1_GENERAL__DI1_WATCHDOG_MODE       0x1F04028C,0x000C0000
7355 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_DISP_CLK       0x1F04028C,0x00020000
7356 #define LPM_MEM_DI1_GENERAL__DI1_SYNC_COUNT_SEL       0x1F04028C,0x0000F000
7357 #define LPM_MEM_DI1_GENERAL__DI1_ERR_TREATMENT       0x1F04028C,0x00000800
7358 #define LPM_MEM_DI1_GENERAL__DI1_ERM_VSYNC_SEL     0x1F04028C,0x00000400
7359 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_CS1       0x1F04028C,0x00000200
7360 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_CS0       0x1F04028C,0x00000100
7361 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_8       0x1F04028C,0x00000080
7362 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_7       0x1F04028C,0x00000040
7363 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_6       0x1F04028C,0x00000020
7364 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_5       0x1F04028C,0x00000010
7365 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_4       0x1F04028C,0x00000008
7366 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_3       0x1F04028C,0x00000004
7367 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_2       0x1F04028C,0x00000002
7368 #define LPM_MEM_DI1_GENERAL__DI1_POLARITY_1       0x1F04028C,0x00000001
7369
7370 #define LPM_MEM_DI1_BS_CLKGEN0__ADDR                   0x1F040290
7371 #define LPM_MEM_DI1_BS_CLKGEN0__EMPTY       0x1F040290,0x00000000
7372 #define LPM_MEM_DI1_BS_CLKGEN0__FULL       0x1F040290,0xffffffff
7373 #define LPM_MEM_DI1_BS_CLKGEN0__DI1_DISP_CLK_OFFSET       0x1F040290,0x01FF0000
7374 #define LPM_MEM_DI1_BS_CLKGEN0__DI1_DISP_CLK_PERIOD       0x1F040290,0x00000FFF
7375
7376 #define LPM_MEM_DI1_BS_CLKGEN1__ADDR                   0x1F040294
7377 #define LPM_MEM_DI1_BS_CLKGEN1__EMPTY       0x1F040294,0x00000000
7378 #define LPM_MEM_DI1_BS_CLKGEN1__FULL       0x1F040294,0xffffffff
7379 #define LPM_MEM_DI1_BS_CLKGEN1__DI1_DISP_CLK_DOWN       0x1F040294,0x01FF0000
7380 #define LPM_MEM_DI1_BS_CLKGEN1__DI1_DISP_CLK_UP       0x1F040294,0x000001FF
7381
7382 #define LPM_MEM_DI1_SW_GEN0_1__ADDR                   0x1F040298
7383 #define LPM_MEM_DI1_SW_GEN0_1__EMPTY       0x1F040298,0x00000000
7384 #define LPM_MEM_DI1_SW_GEN0_1__FULL       0x1F040298,0xffffffff
7385 #define LPM_MEM_DI1_SW_GEN0_1__DI1_RUN_VALUE_M1_1       0x1F040298,0x7FF80000
7386 #define LPM_MEM_DI1_SW_GEN0_1__DI1_RUN_RESOLUTION_1       0x1F040298,0x00070000
7387 #define LPM_MEM_DI1_SW_GEN0_1__DI1_OFFSET_VALUE_1       0x1F040298,0x00007FF8
7388 #define LPM_MEM_DI1_SW_GEN0_1__DI1_OFFSET_RESOLUTION_1       0x1F040298,0x00000007
7389
7390 #define LPM_MEM_DI1_SW_GEN0_2__ADDR                   0x1F04029C
7391 #define LPM_MEM_DI1_SW_GEN0_2__EMPTY       0x1F04029C,0x00000000
7392 #define LPM_MEM_DI1_SW_GEN0_2__FULL       0x1F04029C,0xffffffff
7393 #define LPM_MEM_DI1_SW_GEN0_2__DI1_RUN_VALUE_M1_2       0x1F04029C,0x7FF80000
7394 #define LPM_MEM_DI1_SW_GEN0_2__DI1_RUN_RESOLUTION_2       0x1F04029C,0x00070000
7395 #define LPM_MEM_DI1_SW_GEN0_2__DI1_OFFSET_VALUE_2       0x1F04029C,0x00007FF8
7396 #define LPM_MEM_DI1_SW_GEN0_2__DI1_OFFSET_RESOLUTION_2       0x1F04029C,0x00000007
7397
7398 #define LPM_MEM_DI1_SW_GEN0_3__ADDR                   0x1F0402A0
7399 #define LPM_MEM_DI1_SW_GEN0_3__EMPTY       0x1F0402A0,0x00000000
7400 #define LPM_MEM_DI1_SW_GEN0_3__FULL       0x1F0402A0,0xffffffff
7401 #define LPM_MEM_DI1_SW_GEN0_3__DI1_RUN_VALUE_M1_3       0x1F0402A0,0x7FF80000
7402 #define LPM_MEM_DI1_SW_GEN0_3__DI1_RUN_RESOLUTION_3       0x1F0402A0,0x00070000
7403 #define LPM_MEM_DI1_SW_GEN0_3__DI1_OFFSET_VALUE_3       0x1F0402A0,0x00007FF8
7404 #define LPM_MEM_DI1_SW_GEN0_3__DI1_OFFSET_RESOLUTION_3       0x1F0402A0,0x00000007
7405
7406 #define LPM_MEM_DI1_SW_GEN0_4__ADDR                   0x1F0402A4
7407 #define LPM_MEM_DI1_SW_GEN0_4__EMPTY       0x1F0402A4,0x00000000
7408 #define LPM_MEM_DI1_SW_GEN0_4__FULL       0x1F0402A4,0xffffffff
7409 #define LPM_MEM_DI1_SW_GEN0_4__DI1_RUN_VALUE_M1_4       0x1F0402A4,0x7FF80000
7410 #define LPM_MEM_DI1_SW_GEN0_4__DI1_RUN_RESOLUTION_4       0x1F0402A4,0x00070000
7411 #define LPM_MEM_DI1_SW_GEN0_4__DI1_OFFSET_VALUE_4       0x1F0402A4,0x00007FF8
7412 #define LPM_MEM_DI1_SW_GEN0_4__DI1_OFFSET_RESOLUTION_4       0x1F0402A4,0x00000007
7413
7414 #define LPM_MEM_DI1_SW_GEN0_5__ADDR                   0x1F0402A8
7415 #define LPM_MEM_DI1_SW_GEN0_5__EMPTY       0x1F0402A8,0x00000000
7416 #define LPM_MEM_DI1_SW_GEN0_5__FULL       0x1F0402A8,0xffffffff
7417 #define LPM_MEM_DI1_SW_GEN0_5__DI1_RUN_VALUE_M1_5       0x1F0402A8,0x7FF80000
7418 #define LPM_MEM_DI1_SW_GEN0_5__DI1_RUN_RESOLUTION_5       0x1F0402A8,0x00070000
7419 #define LPM_MEM_DI1_SW_GEN0_5__DI1_OFFSET_VALUE_5       0x1F0402A8,0x00007FF8
7420 #define LPM_MEM_DI1_SW_GEN0_5__DI1_OFFSET_RESOLUTION_5       0x1F0402A8,0x00000007
7421
7422 #define LPM_MEM_DI1_SW_GEN0_6__ADDR                   0x1F0402AC
7423 #define LPM_MEM_DI1_SW_GEN0_6__EMPTY       0x1F0402AC,0x00000000
7424 #define LPM_MEM_DI1_SW_GEN0_6__FULL       0x1F0402AC,0xffffffff
7425 #define LPM_MEM_DI1_SW_GEN0_6__DI1_RUN_VALUE_M1_6       0x1F0402AC,0x7FF80000
7426 #define LPM_MEM_DI1_SW_GEN0_6__DI1_RUN_RESOLUTION_6       0x1F0402AC,0x00070000
7427 #define LPM_MEM_DI1_SW_GEN0_6__DI1_OFFSET_VALUE_6       0x1F0402AC,0x00007FF8
7428 #define LPM_MEM_DI1_SW_GEN0_6__DI1_OFFSET_RESOLUTION_6       0x1F0402AC,0x00000007
7429
7430 #define LPM_MEM_DI1_SW_GEN0_7__ADDR                   0x1F0402B0
7431 #define LPM_MEM_DI1_SW_GEN0_7__EMPTY       0x1F0402B0,0x00000000
7432 #define LPM_MEM_DI1_SW_GEN0_7__FULL       0x1F0402B0,0xffffffff
7433 #define LPM_MEM_DI1_SW_GEN0_7__DI1_RUN_VALUE_M1_7       0x1F0402B0,0x7FF80000
7434 #define LPM_MEM_DI1_SW_GEN0_7__DI1_RUN_RESOLUTION_7       0x1F0402B0,0x00070000
7435 #define LPM_MEM_DI1_SW_GEN0_7__DI1_OFFSET_VALUE_7       0x1F0402B0,0x00007FF8
7436 #define LPM_MEM_DI1_SW_GEN0_7__DI1_OFFSET_RESOLUTION_7       0x1F0402B0,0x00000007
7437
7438 #define LPM_MEM_DI1_SW_GEN0_8__ADDR                   0x1F0402B4
7439 #define LPM_MEM_DI1_SW_GEN0_8__EMPTY       0x1F0402B4,0x00000000
7440 #define LPM_MEM_DI1_SW_GEN0_8__FULL       0x1F0402B4,0xffffffff
7441 #define LPM_MEM_DI1_SW_GEN0_8__DI1_RUN_VALUE_M1_8       0x1F0402B4,0x7FF80000
7442 #define LPM_MEM_DI1_SW_GEN0_8__DI1_RUN_RESOLUTION_8       0x1F0402B4,0x00070000
7443 #define LPM_MEM_DI1_SW_GEN0_8__DI1_OFFSET_VALUE_8       0x1F0402B4,0x00007FF8
7444 #define LPM_MEM_DI1_SW_GEN0_8__DI1_OFFSET_RESOLUTION_8       0x1F0402B4,0x00000007
7445
7446 #define LPM_MEM_DI1_SW_GEN0_9__ADDR                   0x1F0402B8
7447 #define LPM_MEM_DI1_SW_GEN0_9__EMPTY       0x1F0402B8,0x00000000
7448 #define LPM_MEM_DI1_SW_GEN0_9__FULL       0x1F0402B8,0xffffffff
7449 #define LPM_MEM_DI1_SW_GEN0_9__DI1_RUN_VALUE_M1_9       0x1F0402B8,0x7FF80000
7450 #define LPM_MEM_DI1_SW_GEN0_9__DI1_RUN_RESOLUTION_9       0x1F0402B8,0x00070000
7451 #define LPM_MEM_DI1_SW_GEN0_9__DI1_OFFSET_VALUE_9       0x1F0402B8,0x00007FF8
7452 #define LPM_MEM_DI1_SW_GEN0_9__DI1_OFFSET_RESOLUTION_9       0x1F0402B8,0x00000007
7453
7454 #define LPM_MEM_DI1_SW_GEN1_1__ADDR                   0x1F0402BC
7455 #define LPM_MEM_DI1_SW_GEN1_1__EMPTY       0x1F0402BC,0x00000000
7456 #define LPM_MEM_DI1_SW_GEN1_1__FULL       0x1F0402BC,0xffffffff
7457 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_GEN_EN_1       0x1F0402BC,0x60000000
7458 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_AUTO_RELOAD_1       0x1F0402BC,0x10000000
7459 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_CLR_SEL_1       0x1F0402BC,0x0E000000
7460 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_DOWN_1       0x1F0402BC,0x01FF0000
7461 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_TRIGGER_SEL_1       0x1F0402BC,0x00007000
7462 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_POLARITY_CLR_SEL_1       0x1F0402BC,0x00000E00
7463 #define LPM_MEM_DI1_SW_GEN1_1__DI1_CNT_UP_1       0x1F0402BC,0x000001FF
7464
7465 #define LPM_MEM_DI1_SW_GEN1_2__ADDR                   0x1F0402C0
7466 #define LPM_MEM_DI1_SW_GEN1_2__EMPTY       0x1F0402C0,0x00000000
7467 #define LPM_MEM_DI1_SW_GEN1_2__FULL       0x1F0402C0,0xffffffff
7468 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_GEN_EN_2       0x1F0402C0,0x60000000
7469 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_AUTO_RELOAD_2       0x1F0402C0,0x10000000
7470 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_CLR_SEL_2       0x1F0402C0,0x0E000000
7471 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_DOWN_2       0x1F0402C0,0x01FF0000
7472 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_TRIGGER_SEL_2       0x1F0402C0,0x00007000
7473 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_POLARITY_CLR_SEL_2       0x1F0402C0,0x00000E00
7474 #define LPM_MEM_DI1_SW_GEN1_2__DI1_CNT_UP_2       0x1F0402C0,0x000001FF
7475
7476 #define LPM_MEM_DI1_SW_GEN1_3__ADDR                   0x1F0402C4
7477 #define LPM_MEM_DI1_SW_GEN1_3__EMPTY       0x1F0402C4,0x00000000
7478 #define LPM_MEM_DI1_SW_GEN1_3__FULL       0x1F0402C4,0xffffffff
7479 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_GEN_EN_3       0x1F0402C4,0x60000000
7480 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_AUTO_RELOAD_3       0x1F0402C4,0x10000000
7481 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_CLR_SEL_3       0x1F0402C4,0x0E000000
7482 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_DOWN_3       0x1F0402C4,0x01FF0000
7483 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_TRIGGER_SEL_3       0x1F0402C4,0x00007000
7484 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_POLARITY_CLR_SEL_3       0x1F0402C4,0x00000E00
7485 #define LPM_MEM_DI1_SW_GEN1_3__DI1_CNT_UP_3       0x1F0402C4,0x000001FF
7486
7487 #define LPM_MEM_DI1_SW_GEN1_4__ADDR                   0x1F0402C8
7488 #define LPM_MEM_DI1_SW_GEN1_4__EMPTY       0x1F0402C8,0x00000000
7489 #define LPM_MEM_DI1_SW_GEN1_4__FULL       0x1F0402C8,0xffffffff
7490 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_GEN_EN_4       0x1F0402C8,0x60000000
7491 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_AUTO_RELOAD_4       0x1F0402C8,0x10000000
7492 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_CLR_SEL_4       0x1F0402C8,0x0E000000
7493 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_DOWN_4       0x1F0402C8,0x01FF0000
7494 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_TRIGGER_SEL_4       0x1F0402C8,0x00007000
7495 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_POLARITY_CLR_SEL_4       0x1F0402C8,0x00000E00
7496 #define LPM_MEM_DI1_SW_GEN1_4__DI1_CNT_UP_4       0x1F0402C8,0x000001FF
7497
7498 #define LPM_MEM_DI1_SW_GEN1_5__ADDR                   0x1F0402CC
7499 #define LPM_MEM_DI1_SW_GEN1_5__EMPTY       0x1F0402CC,0x00000000
7500 #define LPM_MEM_DI1_SW_GEN1_5__FULL       0x1F0402CC,0xffffffff
7501 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_GEN_EN_5       0x1F0402CC,0x60000000
7502 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_AUTO_RELOAD_5       0x1F0402CC,0x10000000
7503 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_CLR_SEL_5       0x1F0402CC,0x0E000000
7504 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_DOWN_5       0x1F0402CC,0x01FF0000
7505 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_TRIGGER_SEL_5       0x1F0402CC,0x00007000
7506 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_POLARITY_CLR_SEL_5       0x1F0402CC,0x00000E00
7507 #define LPM_MEM_DI1_SW_GEN1_5__DI1_CNT_UP_5       0x1F0402CC,0x000001FF
7508
7509 #define LPM_MEM_DI1_SW_GEN1_6__ADDR                   0x1F0402D0
7510 #define LPM_MEM_DI1_SW_GEN1_6__EMPTY       0x1F0402D0,0x00000000
7511 #define LPM_MEM_DI1_SW_GEN1_6__FULL       0x1F0402D0,0xffffffff
7512 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_GEN_EN_6       0x1F0402D0,0x60000000
7513 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_AUTO_RELOAD_6       0x1F0402D0,0x10000000
7514 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_CLR_SEL_6       0x1F0402D0,0x0E000000
7515 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_DOWN_6       0x1F0402D0,0x01FF0000
7516 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_TRIGGER_SEL_6       0x1F0402D0,0x00007000
7517 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_POLARITY_CLR_SEL_6       0x1F0402D0,0x00000E00
7518 #define LPM_MEM_DI1_SW_GEN1_6__DI1_CNT_UP_6       0x1F0402D0,0x000001FF
7519
7520 #define LPM_MEM_DI1_SW_GEN1_7__ADDR                   0x1F0402D4
7521 #define LPM_MEM_DI1_SW_GEN1_7__EMPTY       0x1F0402D4,0x00000000
7522 #define LPM_MEM_DI1_SW_GEN1_7__FULL       0x1F0402D4,0xffffffff
7523 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_GEN_EN_7       0x1F0402D4,0x60000000
7524 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_AUTO_RELOAD_7       0x1F0402D4,0x10000000
7525 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_CLR_SEL_7       0x1F0402D4,0x0E000000
7526 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_DOWN_7       0x1F0402D4,0x01FF0000
7527 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_TRIGGER_SEL_7       0x1F0402D4,0x00007000
7528 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_POLARITY_CLR_SEL_7       0x1F0402D4,0x00000E00
7529 #define LPM_MEM_DI1_SW_GEN1_7__DI1_CNT_UP_7       0x1F0402D4,0x000001FF
7530
7531 #define LPM_MEM_DI1_SW_GEN1_8__ADDR                   0x1F0402D8
7532 #define LPM_MEM_DI1_SW_GEN1_8__EMPTY       0x1F0402D8,0x00000000
7533 #define LPM_MEM_DI1_SW_GEN1_8__FULL       0x1F0402D8,0xffffffff
7534 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_GEN_EN_8       0x1F0402D8,0x60000000
7535 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_AUTO_RELOAD_8       0x1F0402D8,0x10000000
7536 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_CLR_SEL_8       0x1F0402D8,0x0E000000
7537 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_DOWN_8       0x1F0402D8,0x01FF0000
7538 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_TRIGGER_SEL_8       0x1F0402D8,0x00007000
7539 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_POLARITY_CLR_SEL_8       0x1F0402D8,0x00000E00
7540 #define LPM_MEM_DI1_SW_GEN1_8__DI1_CNT_UP_8       0x1F0402D8,0x000001FF
7541
7542 #define LPM_MEM_DI1_SW_GEN1_9__ADDR                   0x1F0402DC
7543 #define LPM_MEM_DI1_SW_GEN1_9__EMPTY       0x1F0402DC,0x00000000
7544 #define LPM_MEM_DI1_SW_GEN1_9__FULL       0x1F0402DC,0xffffffff
7545 #define LPM_MEM_DI1_SW_GEN1_9__DI1_GENTIME_SEL_9       0x1F0402DC,0xE0000000
7546 #define LPM_MEM_DI1_SW_GEN1_9__DI1_CNT_AUTO_RELOAD_9       0x1F0402DC,0x10000000
7547 #define LPM_MEM_DI1_SW_GEN1_9__DI1_CNT_CLR_SEL_9       0x1F0402DC,0x0E000000
7548 #define LPM_MEM_DI1_SW_GEN1_9__DI1_CNT_DOWN_9       0x1F0402DC,0x01FF0000
7549 #define LPM_MEM_DI1_SW_GEN1_9__DI1_TAG_SEL_9       0x1F0402DC,0x00008000
7550 #define LPM_MEM_DI1_SW_GEN1_9__DI1_CNT_UP_9       0x1F0402DC,0x000001FF
7551
7552 #define LPM_MEM_DI1_SYNC_AS_GEN__ADDR                   0x1F0402E0
7553 #define LPM_MEM_DI1_SYNC_AS_GEN__EMPTY       0x1F0402E0,0x00000000
7554 #define LPM_MEM_DI1_SYNC_AS_GEN__FULL       0x1F0402E0,0xffffffff
7555 #define LPM_MEM_DI1_SYNC_AS_GEN__DI1_SYNC_START_EN       0x1F0402E0,0x10000000
7556 #define LPM_MEM_DI1_SYNC_AS_GEN__DI1_VSYNC_SEL       0x1F0402E0,0x0000E000
7557 #define LPM_MEM_DI1_SYNC_AS_GEN__DI1_SYNC_START       0x1F0402E0,0x00000FFF
7558
7559 #define LPM_MEM_DI1_DW_GEN_0__ADDR                   0x1F0402E4
7560 #define LPM_MEM_DI1_DW_GEN_0__EMPTY       0x1F0402E4,0x00000000
7561 #define LPM_MEM_DI1_DW_GEN_0__FULL       0x1F0402E4,0xffffffff
7562 #define LPM_MEM_DI1_DW_GEN_0__DI1_ACCESS_SIZE_0       0x1F0402E4,0xFF000000
7563 #define LPM_MEM_DI1_DW_GEN_0__DI1_COMPONNENT_SIZE_0       0x1F0402E4,0x00FF0000
7564 #define LPM_MEM_DI1_DW_GEN_0__DI1_CST_0       0x1F0402E4,0x0000C000
7565 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_6_0       0x1F0402E4,0x00003000
7566 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_5_0       0x1F0402E4,0x00000C00
7567 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_4_0       0x1F0402E4,0x00000300
7568 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_3_0       0x1F0402E4,0x000000C0
7569 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_2_0       0x1F0402E4,0x00000030
7570 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_1_0       0x1F0402E4,0x0000000C
7571 #define LPM_MEM_DI1_DW_GEN_0__DI1_PT_0_0       0x1F0402E4,0x00000003
7572
7573 #define LPM_MEM_DI1_DW_GEN_0__ADDR                   0x1F0402E4
7574 #define LPM_MEM_DI1_DW_GEN_0__EMPTY       0x1F0402E4,0x00000000
7575 #define LPM_MEM_DI1_DW_GEN_0__FULL       0x1F0402E4,0xffffffff
7576 #define LPM_MEM_DI1_DW_GEN_0__DI1_SERIAL_PERIOD_0       0x1F0402E4,0xFF000000
7577 #define LPM_MEM_DI1_DW_GEN_0__DI1_START_PERIOD_0       0x1F0402E4,0x00FF0000
7578 #define LPM_MEM_DI1_DW_GEN_0__DI1_CST_0       0x1F0402E4,0x0000C000
7579 #define LPM_MEM_DI1_DW_GEN_0__DI1_SERIAL_VALID_BITS_0       0x1F0402E4,0x000001F0
7580 #define LPM_MEM_DI1_DW_GEN_0__DI1_SERIAL_RS_0       0x1F0402E4,0x0000000C
7581 #define LPM_MEM_DI1_DW_GEN_0__DI1_SERIAL_CLK_0       0x1F0402E4,0x00000003
7582
7583 #define LPM_MEM_DI1_DW_GEN_1__ADDR                   0x1F0402E8
7584 #define LPM_MEM_DI1_DW_GEN_1__EMPTY       0x1F0402E8,0x00000000
7585 #define LPM_MEM_DI1_DW_GEN_1__FULL       0x1F0402E8,0xffffffff
7586 #define LPM_MEM_DI1_DW_GEN_1__DI1_ACCESS_SIZE_1       0x1F0402E8,0xFF000000
7587 #define LPM_MEM_DI1_DW_GEN_1__DI1_COMPONNENT_SIZE_1       0x1F0402E8,0x00FF0000
7588 #define LPM_MEM_DI1_DW_GEN_1__DI1_CST_1       0x1F0402E8,0x0000C000
7589 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_6_1       0x1F0402E8,0x00003000
7590 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_5_1       0x1F0402E8,0x00000C00
7591 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_4_1       0x1F0402E8,0x00000300
7592 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_3_1       0x1F0402E8,0x000000C0
7593 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_2_1       0x1F0402E8,0x00000030
7594 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_1_1       0x1F0402E8,0x0000000C
7595 #define LPM_MEM_DI1_DW_GEN_1__DI1_PT_0_1       0x1F0402E8,0x00000003
7596
7597 #define LPM_MEM_DI1_DW_GEN_1__ADDR                   0x1F0402E8
7598 #define LPM_MEM_DI1_DW_GEN_1__EMPTY       0x1F0402E8,0x00000000
7599 #define LPM_MEM_DI1_DW_GEN_1__FULL       0x1F0402E8,0xffffffff
7600 #define LPM_MEM_DI1_DW_GEN_1__DI1_SERIAL_PERIOD_1       0x1F0402E8,0xFF000000
7601 #define LPM_MEM_DI1_DW_GEN_1__DI1_START_PERIOD_1       0x1F0402E8,0x00FF0000
7602 #define LPM_MEM_DI1_DW_GEN_1__DI1_CST_1       0x1F0402E8,0x0000C000
7603 #define LPM_MEM_DI1_DW_GEN_1__DI1_SERIAL_VALID_BITS_1       0x1F0402E8,0x000001F0
7604 #define LPM_MEM_DI1_DW_GEN_1__DI1_SERIAL_RS_1       0x1F0402E8,0x0000000C
7605 #define LPM_MEM_DI1_DW_GEN_1__DI1_SERIAL_CLK_1       0x1F0402E8,0x00000003
7606
7607 #define LPM_MEM_DI1_DW_GEN_2__ADDR                   0x1F0402EC
7608 #define LPM_MEM_DI1_DW_GEN_2__EMPTY       0x1F0402EC,0x00000000
7609 #define LPM_MEM_DI1_DW_GEN_2__FULL       0x1F0402EC,0xffffffff
7610 #define LPM_MEM_DI1_DW_GEN_2__DI1_ACCESS_SIZE_2       0x1F0402EC,0xFF000000
7611 #define LPM_MEM_DI1_DW_GEN_2__DI1_COMPONNENT_SIZE_2       0x1F0402EC,0x00FF0000
7612 #define LPM_MEM_DI1_DW_GEN_2__DI1_CST_2       0x1F0402EC,0x0000C000
7613 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_6_2       0x1F0402EC,0x00003000
7614 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_5_2       0x1F0402EC,0x00000C00
7615 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_4_2       0x1F0402EC,0x00000300
7616 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_3_2       0x1F0402EC,0x000000C0
7617 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_2_2       0x1F0402EC,0x00000030
7618 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_1_2       0x1F0402EC,0x0000000C
7619 #define LPM_MEM_DI1_DW_GEN_2__DI1_PT_0_2       0x1F0402EC,0x00000003
7620
7621 #define LPM_MEM_DI1_DW_GEN_2__ADDR                   0x1F0402EC
7622 #define LPM_MEM_DI1_DW_GEN_2__EMPTY       0x1F0402EC,0x00000000
7623 #define LPM_MEM_DI1_DW_GEN_2__FULL       0x1F0402EC,0xffffffff
7624 #define LPM_MEM_DI1_DW_GEN_2__DI1_SERIAL_PERIOD_2       0x1F0402EC,0xFF000000
7625 #define LPM_MEM_DI1_DW_GEN_2__DI1_START_PERIOD_2       0x1F0402EC,0x00FF0000
7626 #define LPM_MEM_DI1_DW_GEN_2__DI1_CST_2       0x1F0402EC,0x0000C000
7627 #define LPM_MEM_DI1_DW_GEN_2__DI1_SERIAL_VALID_BITS_2       0x1F0402EC,0x000001F0
7628 #define LPM_MEM_DI1_DW_GEN_2__DI1_SERIAL_RS_2       0x1F0402EC,0x0000000C
7629 #define LPM_MEM_DI1_DW_GEN_2__DI1_SERIAL_CLK_2       0x1F0402EC,0x00000003
7630
7631 #define LPM_MEM_DI1_DW_GEN_3__ADDR                   0x1F0402F0
7632 #define LPM_MEM_DI1_DW_GEN_3__EMPTY       0x1F0402F0,0x00000000
7633 #define LPM_MEM_DI1_DW_GEN_3__FULL       0x1F0402F0,0xffffffff
7634 #define LPM_MEM_DI1_DW_GEN_3__DI1_ACCESS_SIZE_3       0x1F0402F0,0xFF000000
7635 #define LPM_MEM_DI1_DW_GEN_3__DI1_COMPONNENT_SIZE_3       0x1F0402F0,0x00FF0000
7636 #define LPM_MEM_DI1_DW_GEN_3__DI1_CST_3       0x1F0402F0,0x0000C000
7637 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_6_3       0x1F0402F0,0x00003000
7638 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_5_3       0x1F0402F0,0x00000C00
7639 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_4_3       0x1F0402F0,0x00000300
7640 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_3_3       0x1F0402F0,0x000000C0
7641 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_2_3       0x1F0402F0,0x00000030
7642 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_1_3       0x1F0402F0,0x0000000C
7643 #define LPM_MEM_DI1_DW_GEN_3__DI1_PT_0_3       0x1F0402F0,0x00000003
7644
7645 #define LPM_MEM_DI1_DW_GEN_3__ADDR                   0x1F0402F0
7646 #define LPM_MEM_DI1_DW_GEN_3__EMPTY       0x1F0402F0,0x00000000
7647 #define LPM_MEM_DI1_DW_GEN_3__FULL       0x1F0402F0,0xffffffff
7648 #define LPM_MEM_DI1_DW_GEN_3__DI1_SERIAL_PERIOD_3       0x1F0402F0,0xFF000000
7649 #define LPM_MEM_DI1_DW_GEN_3__DI1_START_PERIOD_3       0x1F0402F0,0x00FF0000
7650 #define LPM_MEM_DI1_DW_GEN_3__DI1_CST_3       0x1F0402F0,0x0000C000
7651 #define LPM_MEM_DI1_DW_GEN_3__DI1_SERIAL_VALID_BITS_3       0x1F0402F0,0x000001F0
7652 #define LPM_MEM_DI1_DW_GEN_3__DI1_SERIAL_RS_3       0x1F0402F0,0x0000000C
7653 #define LPM_MEM_DI1_DW_GEN_3__DI1_SERIAL_CLK_3       0x1F0402F0,0x00000003
7654
7655 #define LPM_MEM_DI1_DW_GEN_4__ADDR                   0x1F0402F4
7656 #define LPM_MEM_DI1_DW_GEN_4__EMPTY       0x1F0402F4,0x00000000
7657 #define LPM_MEM_DI1_DW_GEN_4__FULL       0x1F0402F4,0xffffffff
7658 #define LPM_MEM_DI1_DW_GEN_4__DI1_ACCESS_SIZE_4       0x1F0402F4,0xFF000000
7659 #define LPM_MEM_DI1_DW_GEN_4__DI1_COMPONNENT_SIZE_4       0x1F0402F4,0x00FF0000
7660 #define LPM_MEM_DI1_DW_GEN_4__DI1_CST_4       0x1F0402F4,0x0000C000
7661 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_6_4       0x1F0402F4,0x00003000
7662 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_5_4       0x1F0402F4,0x00000C00
7663 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_4_4       0x1F0402F4,0x00000300
7664 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_3_4       0x1F0402F4,0x000000C0
7665 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_2_4       0x1F0402F4,0x00000030
7666 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_1_4       0x1F0402F4,0x0000000C
7667 #define LPM_MEM_DI1_DW_GEN_4__DI1_PT_0_4       0x1F0402F4,0x00000003
7668
7669 #define LPM_MEM_DI1_DW_GEN_4__ADDR                   0x1F0402F4
7670 #define LPM_MEM_DI1_DW_GEN_4__EMPTY       0x1F0402F4,0x00000000
7671 #define LPM_MEM_DI1_DW_GEN_4__FULL       0x1F0402F4,0xffffffff
7672 #define LPM_MEM_DI1_DW_GEN_4__DI1_SERIAL_PERIOD_4       0x1F0402F4,0xFF000000
7673 #define LPM_MEM_DI1_DW_GEN_4__DI1_START_PERIOD_4       0x1F0402F4,0x00FF0000
7674 #define LPM_MEM_DI1_DW_GEN_4__DI1_CST_4       0x1F0402F4,0x0000C000
7675 #define LPM_MEM_DI1_DW_GEN_4__DI1_SERIAL_VALID_BITS_4       0x1F0402F4,0x000001F0
7676 #define LPM_MEM_DI1_DW_GEN_4__DI1_SERIAL_RS_4       0x1F0402F4,0x0000000C
7677 #define LPM_MEM_DI1_DW_GEN_4__DI1_SERIAL_CLK_4       0x1F0402F4,0x00000003
7678
7679 #define LPM_MEM_DI1_DW_GEN_5__ADDR                   0x1F0402F8
7680 #define LPM_MEM_DI1_DW_GEN_5__EMPTY       0x1F0402F8,0x00000000
7681 #define LPM_MEM_DI1_DW_GEN_5__FULL       0x1F0402F8,0xffffffff
7682 #define LPM_MEM_DI1_DW_GEN_5__DI1_ACCESS_SIZE_5       0x1F0402F8,0xFF000000
7683 #define LPM_MEM_DI1_DW_GEN_5__DI1_COMPONNENT_SIZE_5       0x1F0402F8,0x00FF0000
7684 #define LPM_MEM_DI1_DW_GEN_5__DI1_CST_5       0x1F0402F8,0x0000C000
7685 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_6_5       0x1F0402F8,0x00003000
7686 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_5_5       0x1F0402F8,0x00000C00
7687 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_4_5       0x1F0402F8,0x00000300
7688 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_3_5       0x1F0402F8,0x000000C0
7689 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_2_5       0x1F0402F8,0x00000030
7690 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_1_5       0x1F0402F8,0x0000000C
7691 #define LPM_MEM_DI1_DW_GEN_5__DI1_PT_0_5       0x1F0402F8,0x00000003
7692
7693 #define LPM_MEM_DI1_DW_GEN_5__ADDR                   0x1F0402F8
7694 #define LPM_MEM_DI1_DW_GEN_5__EMPTY       0x1F0402F8,0x00000000
7695 #define LPM_MEM_DI1_DW_GEN_5__FULL       0x1F0402F8,0xffffffff
7696 #define LPM_MEM_DI1_DW_GEN_5__DI1_SERIAL_PERIOD_5       0x1F0402F8,0xFF000000
7697 #define LPM_MEM_DI1_DW_GEN_5__DI1_START_PERIOD_5       0x1F0402F8,0x00FF0000
7698 #define LPM_MEM_DI1_DW_GEN_5__DI1_CST_5       0x1F0402F8,0x0000C000
7699 #define LPM_MEM_DI1_DW_GEN_5__DI1_SERIAL_VALID_BITS_5       0x1F0402F8,0x000001F0
7700 #define LPM_MEM_DI1_DW_GEN_5__DI1_SERIAL_RS_5       0x1F0402F8,0x0000000C
7701 #define LPM_MEM_DI1_DW_GEN_5__DI1_SERIAL_CLK_5       0x1F0402F8,0x00000003
7702
7703 #define LPM_MEM_DI1_DW_GEN_6__ADDR                   0x1F0402FC
7704 #define LPM_MEM_DI1_DW_GEN_6__EMPTY       0x1F0402FC,0x00000000
7705 #define LPM_MEM_DI1_DW_GEN_6__FULL       0x1F0402FC,0xffffffff
7706 #define LPM_MEM_DI1_DW_GEN_6__DI1_ACCESS_SIZE_6       0x1F0402FC,0xFF000000
7707 #define LPM_MEM_DI1_DW_GEN_6__DI1_COMPONNENT_SIZE_6       0x1F0402FC,0x00FF0000
7708 #define LPM_MEM_DI1_DW_GEN_6__DI1_CST_6       0x1F0402FC,0x0000C000
7709 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_6_6       0x1F0402FC,0x00003000
7710 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_5_6       0x1F0402FC,0x00000C00
7711 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_4_6       0x1F0402FC,0x00000300
7712 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_3_6       0x1F0402FC,0x000000C0
7713 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_2_6       0x1F0402FC,0x00000030
7714 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_1_6       0x1F0402FC,0x0000000C
7715 #define LPM_MEM_DI1_DW_GEN_6__DI1_PT_0_6       0x1F0402FC,0x00000003
7716
7717 #define LPM_MEM_DI1_DW_GEN_6__ADDR                   0x1F0402FC
7718 #define LPM_MEM_DI1_DW_GEN_6__EMPTY       0x1F0402FC,0x00000000
7719 #define LPM_MEM_DI1_DW_GEN_6__FULL       0x1F0402FC,0xffffffff
7720 #define LPM_MEM_DI1_DW_GEN_6__DI1_SERIAL_PERIOD_6       0x1F0402FC,0xFF000000
7721 #define LPM_MEM_DI1_DW_GEN_6__DI1_START_PERIOD_6       0x1F0402FC,0x00FF0000
7722 #define LPM_MEM_DI1_DW_GEN_6__DI1_CST_6       0x1F0402FC,0x0000C000
7723 #define LPM_MEM_DI1_DW_GEN_6__DI1_SERIAL_VALID_BITS_6       0x1F0402FC,0x000001F0
7724 #define LPM_MEM_DI1_DW_GEN_6__DI1_SERIAL_RS_6       0x1F0402FC,0x0000000C
7725 #define LPM_MEM_DI1_DW_GEN_6__DI1_SERIAL_CLK_6       0x1F0402FC,0x00000003
7726
7727 #define LPM_MEM_DI1_DW_GEN_7__ADDR                   0x1F040300
7728 #define LPM_MEM_DI1_DW_GEN_7__EMPTY       0x1F040300,0x00000000
7729 #define LPM_MEM_DI1_DW_GEN_7__FULL       0x1F040300,0xffffffff
7730 #define LPM_MEM_DI1_DW_GEN_7__DI1_ACCESS_SIZE_7       0x1F040300,0xFF000000
7731 #define LPM_MEM_DI1_DW_GEN_7__DI1_COMPONNENT_SIZE_7       0x1F040300,0x00FF0000
7732 #define LPM_MEM_DI1_DW_GEN_7__DI1_CST_7       0x1F040300,0x0000C000
7733 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_6_7       0x1F040300,0x00003000
7734 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_5_7       0x1F040300,0x00000C00
7735 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_4_7       0x1F040300,0x00000300
7736 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_3_7       0x1F040300,0x000000C0
7737 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_2_7       0x1F040300,0x00000030
7738 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_1_7       0x1F040300,0x0000000C
7739 #define LPM_MEM_DI1_DW_GEN_7__DI1_PT_0_7       0x1F040300,0x00000003
7740
7741 #define LPM_MEM_DI1_DW_GEN_7__ADDR                   0x1F040300
7742 #define LPM_MEM_DI1_DW_GEN_7__EMPTY       0x1F040300,0x00000000
7743 #define LPM_MEM_DI1_DW_GEN_7__FULL       0x1F040300,0xffffffff
7744 #define LPM_MEM_DI1_DW_GEN_7__DI1_SERIAL_PERIOD_7       0x1F040300,0xFF000000
7745 #define LPM_MEM_DI1_DW_GEN_7__DI1_START_PERIOD_7       0x1F040300,0x00FF0000
7746 #define LPM_MEM_DI1_DW_GEN_7__DI1_CST_7       0x1F040300,0x0000C000
7747 #define LPM_MEM_DI1_DW_GEN_7__DI1_SERIAL_VALID_BITS_7       0x1F040300,0x000001F0
7748 #define LPM_MEM_DI1_DW_GEN_7__DI1_SERIAL_RS_7       0x1F040300,0x0000000C
7749 #define LPM_MEM_DI1_DW_GEN_7__DI1_SERIAL_CLK_7       0x1F040300,0x00000003
7750
7751 #define LPM_MEM_DI1_DW_GEN_8__ADDR                   0x1F040304
7752 #define LPM_MEM_DI1_DW_GEN_8__EMPTY       0x1F040304,0x00000000
7753 #define LPM_MEM_DI1_DW_GEN_8__FULL       0x1F040304,0xffffffff
7754 #define LPM_MEM_DI1_DW_GEN_8__DI1_ACCESS_SIZE_8       0x1F040304,0xFF000000
7755 #define LPM_MEM_DI1_DW_GEN_8__DI1_COMPONNENT_SIZE_8       0x1F040304,0x00FF0000
7756 #define LPM_MEM_DI1_DW_GEN_8__DI1_CST_8       0x1F040304,0x0000C000
7757 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_6_8       0x1F040304,0x00003000
7758 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_5_8       0x1F040304,0x00000C00
7759 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_4_8       0x1F040304,0x00000300
7760 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_3_8       0x1F040304,0x000000C0
7761 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_2_8       0x1F040304,0x00000030
7762 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_1_8       0x1F040304,0x0000000C
7763 #define LPM_MEM_DI1_DW_GEN_8__DI1_PT_0_8       0x1F040304,0x00000003
7764
7765 #define LPM_MEM_DI1_DW_GEN_8__ADDR                   0x1F040304
7766 #define LPM_MEM_DI1_DW_GEN_8__EMPTY       0x1F040304,0x00000000
7767 #define LPM_MEM_DI1_DW_GEN_8__FULL       0x1F040304,0xffffffff
7768 #define LPM_MEM_DI1_DW_GEN_8__DI1_SERIAL_PERIOD_8       0x1F040304,0xFF000000
7769 #define LPM_MEM_DI1_DW_GEN_8__DI1_START_PERIOD_8       0x1F040304,0x00FF0000
7770 #define LPM_MEM_DI1_DW_GEN_8__DI1_CST_8       0x1F040304,0x0000C000
7771 #define LPM_MEM_DI1_DW_GEN_8__DI1_SERIAL_VALID_BITS_8       0x1F040304,0x000001F0
7772 #define LPM_MEM_DI1_DW_GEN_8__DI1_SERIAL_RS_8       0x1F040304,0x0000000C
7773 #define LPM_MEM_DI1_DW_GEN_8__DI1_SERIAL_CLK_8       0x1F040304,0x00000003
7774
7775 #define LPM_MEM_DI1_DW_GEN_9__ADDR                   0x1F040308
7776 #define LPM_MEM_DI1_DW_GEN_9__EMPTY       0x1F040308,0x00000000
7777 #define LPM_MEM_DI1_DW_GEN_9__FULL       0x1F040308,0xffffffff
7778 #define LPM_MEM_DI1_DW_GEN_9__DI1_ACCESS_SIZE_9       0x1F040308,0xFF000000
7779 #define LPM_MEM_DI1_DW_GEN_9__DI1_COMPONNENT_SIZE_9       0x1F040308,0x00FF0000
7780 #define LPM_MEM_DI1_DW_GEN_9__DI1_CST_9       0x1F040308,0x0000C000
7781 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_6_9       0x1F040308,0x00003000
7782 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_5_9       0x1F040308,0x00000C00
7783 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_4_9       0x1F040308,0x00000300
7784 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_3_9       0x1F040308,0x000000C0
7785 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_2_9       0x1F040308,0x00000030
7786 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_1_9       0x1F040308,0x0000000C
7787 #define LPM_MEM_DI1_DW_GEN_9__DI1_PT_0_9       0x1F040308,0x00000003
7788
7789 #define LPM_MEM_DI1_DW_GEN_9__ADDR                   0x1F040308
7790 #define LPM_MEM_DI1_DW_GEN_9__EMPTY       0x1F040308,0x00000000
7791 #define LPM_MEM_DI1_DW_GEN_9__FULL       0x1F040308,0xffffffff
7792 #define LPM_MEM_DI1_DW_GEN_9__DI1_SERIAL_PERIOD_9       0x1F040308,0xFF000000
7793 #define LPM_MEM_DI1_DW_GEN_9__DI1_START_PERIOD_9       0x1F040308,0x00FF0000
7794 #define LPM_MEM_DI1_DW_GEN_9__DI1_CST_9       0x1F040308,0x0000C000
7795 #define LPM_MEM_DI1_DW_GEN_9__DI1_SERIAL_VALID_BITS_9       0x1F040308,0x000001F0
7796 #define LPM_MEM_DI1_DW_GEN_9__DI1_SERIAL_RS_9       0x1F040308,0x0000000C
7797 #define LPM_MEM_DI1_DW_GEN_9__DI1_SERIAL_CLK_9       0x1F040308,0x00000003
7798
7799 #define LPM_MEM_DI1_DW_GEN_10__ADDR                   0x1F04030C
7800 #define LPM_MEM_DI1_DW_GEN_10__EMPTY       0x1F04030C,0x00000000
7801 #define LPM_MEM_DI1_DW_GEN_10__FULL       0x1F04030C,0xffffffff
7802 #define LPM_MEM_DI1_DW_GEN_10__DI1_ACCESS_SIZE_10       0x1F04030C,0xFF000000
7803 #define LPM_MEM_DI1_DW_GEN_10__DI1_COMPONNENT_SIZE_10       0x1F04030C,0x00FF0000
7804 #define LPM_MEM_DI1_DW_GEN_10__DI1_CST_10       0x1F04030C,0x0000C000
7805 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_6_10       0x1F04030C,0x00003000
7806 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_5_10       0x1F04030C,0x00000C00
7807 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_4_10       0x1F04030C,0x00000300
7808 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_3_10       0x1F04030C,0x000000C0
7809 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_2_10       0x1F04030C,0x00000030
7810 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_1_10       0x1F04030C,0x0000000C
7811 #define LPM_MEM_DI1_DW_GEN_10__DI1_PT_0_10       0x1F04030C,0x00000003
7812
7813 #define LPM_MEM_DI1_DW_GEN_10__ADDR                   0x1F04030C
7814 #define LPM_MEM_DI1_DW_GEN_10__EMPTY       0x1F04030C,0x00000000
7815 #define LPM_MEM_DI1_DW_GEN_10__FULL       0x1F04030C,0xffffffff
7816 #define LPM_MEM_DI1_DW_GEN_10__DI1_SERIAL_PERIOD_10       0x1F04030C,0xFF000000
7817 #define LPM_MEM_DI1_DW_GEN_10__DI1_START_PERIOD_10       0x1F04030C,0x00FF0000
7818 #define LPM_MEM_DI1_DW_GEN_10__DI1_CST_10       0x1F04030C,0x0000C000
7819 #define LPM_MEM_DI1_DW_GEN_10__DI0_SERIAL_VALID_BITS_10       0x1F04030C,0x000001F0
7820 #define LPM_MEM_DI1_DW_GEN_10__DI1_SERIAL_RS_10       0x1F04030C,0x0000000C
7821 #define LPM_MEM_DI1_DW_GEN_10__DI1_SERIAL_CLK_10       0x1F04030C,0x00000003
7822
7823 #define LPM_MEM_DI1_DW_GEN_11__ADDR                   0x1F040310
7824 #define LPM_MEM_DI1_DW_GEN_11__EMPTY       0x1F040310,0x00000000
7825 #define LPM_MEM_DI1_DW_GEN_11__FULL       0x1F040310,0xffffffff
7826 #define LPM_MEM_DI1_DW_GEN_11__DI1_ACCESS_SIZE_11       0x1F040310,0xFF000000
7827 #define LPM_MEM_DI1_DW_GEN_11__DI1_COMPONNENT_SIZE_11       0x1F040310,0x00FF0000
7828 #define LPM_MEM_DI1_DW_GEN_11__DI1_CST_11       0x1F040310,0x0000C000
7829 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_6_11       0x1F040310,0x00003000
7830 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_5_11       0x1F040310,0x00000C00
7831 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_4_11       0x1F040310,0x00000300
7832 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_3_11       0x1F040310,0x000000C0
7833 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_2_11       0x1F040310,0x00000030
7834 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_1_11       0x1F040310,0x0000000C
7835 #define LPM_MEM_DI1_DW_GEN_11__DI1_PT_0_11       0x1F040310,0x00000003
7836
7837 #define LPM_MEM_DI1_DW_GEN_11__ADDR                   0x1F040310
7838 #define LPM_MEM_DI1_DW_GEN_11__EMPTY       0x1F040310,0x00000000
7839 #define LPM_MEM_DI1_DW_GEN_11__FULL       0x1F040310,0xffffffff
7840 #define LPM_MEM_DI1_DW_GEN_11__DI1_SERIAL_PERIOD_11       0x1F040310,0xFF000000
7841 #define LPM_MEM_DI1_DW_GEN_11__DI1_START_PERIOD_11       0x1F040310,0x00FF0000
7842 #define LPM_MEM_DI1_DW_GEN_11__DI1_CST_11       0x1F040310,0x0000C000
7843 #define LPM_MEM_DI1_DW_GEN_11__DI0_SERIAL_VALID_BITS_11       0x1F040310,0x000001F0
7844 #define LPM_MEM_DI1_DW_GEN_11__DI1_SERIAL_RS_11       0x1F040310,0x0000000C
7845 #define LPM_MEM_DI1_DW_GEN_11__DI1_SERIAL_CLK_11       0x1F040310,0x00000003
7846
7847 #define LPM_MEM_DI1_DW_SET0_0__ADDR                   0x1F040314
7848 #define LPM_MEM_DI1_DW_SET0_0__EMPTY       0x1F040314,0x00000000
7849 #define LPM_MEM_DI1_DW_SET0_0__FULL       0x1F040314,0xffffffff
7850 #define LPM_MEM_DI1_DW_SET0_0__DI1_DATA_CNT_DOWN0_0       0x1F040314,0x01FF0000
7851 #define LPM_MEM_DI1_DW_SET0_0__DI1_DATA_CNT_UP0_0       0x1F040314,0x000001FF
7852
7853 #define LPM_MEM_DI1_DW_SET0_1__ADDR                   0x1F040318
7854 #define LPM_MEM_DI1_DW_SET0_1__EMPTY       0x1F040318,0x00000000
7855 #define LPM_MEM_DI1_DW_SET0_1__FULL       0x1F040318,0xffffffff
7856 #define LPM_MEM_DI1_DW_SET0_1__DI1_DATA_CNT_DOWN0_1       0x1F040318,0x01FF0000
7857 #define LPM_MEM_DI1_DW_SET0_1__DI1_DATA_CNT_UP0_1       0x1F040318,0x000001FF
7858
7859 #define LPM_MEM_DI1_DW_SET0_2__ADDR                   0x1F04031C
7860 #define LPM_MEM_DI1_DW_SET0_2__EMPTY       0x1F04031C,0x00000000
7861 #define LPM_MEM_DI1_DW_SET0_2__FULL       0x1F04031C,0xffffffff
7862 #define LPM_MEM_DI1_DW_SET0_2__DI1_DATA_CNT_DOWN0_2       0x1F04031C,0x01FF0000
7863 #define LPM_MEM_DI1_DW_SET0_2__DI1_DATA_CNT_UP0_2       0x1F04031C,0x000001FF
7864
7865 #define LPM_MEM_DI1_DW_SET0_3__ADDR                   0x1F040320
7866 #define LPM_MEM_DI1_DW_SET0_3__EMPTY       0x1F040320,0x00000000
7867 #define LPM_MEM_DI1_DW_SET0_3__FULL       0x1F040320,0xffffffff
7868 #define LPM_MEM_DI1_DW_SET0_3__DI1_DATA_CNT_DOWN0_3       0x1F040320,0x01FF0000
7869 #define LPM_MEM_DI1_DW_SET0_3__DI1_DATA_CNT_UP0_3       0x1F040320,0x000001FF
7870
7871 #define LPM_MEM_DI1_DW_SET0_4__ADDR                   0x1F040324
7872 #define LPM_MEM_DI1_DW_SET0_4__EMPTY       0x1F040324,0x00000000
7873 #define LPM_MEM_DI1_DW_SET0_4__FULL       0x1F040324,0xffffffff
7874 #define LPM_MEM_DI1_DW_SET0_4__DI1_DATA_CNT_DOWN0_4       0x1F040324,0x01FF0000
7875 #define LPM_MEM_DI1_DW_SET0_4__DI1_DATA_CNT_UP0_4       0x1F040324,0x000001FF
7876
7877 #define LPM_MEM_DI1_DW_SET0_5__ADDR                   0x1F040328
7878 #define LPM_MEM_DI1_DW_SET0_5__EMPTY       0x1F040328,0x00000000
7879 #define LPM_MEM_DI1_DW_SET0_5__FULL       0x1F040328,0xffffffff
7880 #define LPM_MEM_DI1_DW_SET0_5__DI1_DATA_CNT_DOWN0_5       0x1F040328,0x01FF0000
7881 #define LPM_MEM_DI1_DW_SET0_5__DI1_DATA_CNT_UP0_5       0x1F040328,0x000001FF
7882
7883 #define LPM_MEM_DI1_DW_SET0_6__ADDR                   0x1F04032C
7884 #define LPM_MEM_DI1_DW_SET0_6__EMPTY       0x1F04032C,0x00000000
7885 #define LPM_MEM_DI1_DW_SET0_6__FULL       0x1F04032C,0xffffffff
7886 #define LPM_MEM_DI1_DW_SET0_6__DI1_DATA_CNT_DOWN0_6       0x1F04032C,0x01FF0000
7887 #define LPM_MEM_DI1_DW_SET0_6__DI1_DATA_CNT_UP0_6       0x1F04032C,0x000001FF
7888
7889 #define LPM_MEM_DI1_DW_SET0_7__ADDR                   0x1F040330
7890 #define LPM_MEM_DI1_DW_SET0_7__EMPTY       0x1F040330,0x00000000
7891 #define LPM_MEM_DI1_DW_SET0_7__FULL       0x1F040330,0xffffffff
7892 #define LPM_MEM_DI1_DW_SET0_7__DI1_DATA_CNT_DOWN0_7       0x1F040330,0x01FF0000
7893 #define LPM_MEM_DI1_DW_SET0_7__DI1_DATA_CNT_UP0_7       0x1F040330,0x000001FF
7894
7895 #define LPM_MEM_DI1_DW_SET0_8__ADDR                   0x1F040334
7896 #define LPM_MEM_DI1_DW_SET0_8__EMPTY       0x1F040334,0x00000000
7897 #define LPM_MEM_DI1_DW_SET0_8__FULL       0x1F040334,0xffffffff
7898 #define LPM_MEM_DI1_DW_SET0_8__DI1_DATA_CNT_DOWN0_8       0x1F040334,0x01FF0000
7899 #define LPM_MEM_DI1_DW_SET0_8__DI1_DATA_CNT_UP0_8       0x1F040334,0x000001FF
7900
7901 #define LPM_MEM_DI1_DW_SET0_9__ADDR                   0x1F040338
7902 #define LPM_MEM_DI1_DW_SET0_9__EMPTY       0x1F040338,0x00000000
7903 #define LPM_MEM_DI1_DW_SET0_9__FULL       0x1F040338,0xffffffff
7904 #define LPM_MEM_DI1_DW_SET0_9__DI1_DATA_CNT_DOWN0_9       0x1F040338,0x01FF0000
7905 #define LPM_MEM_DI1_DW_SET0_9__DI1_DATA_CNT_UP0_9       0x1F040338,0x000001FF
7906
7907 #define LPM_MEM_DI1_DW_SET0_10__ADDR                   0x1F04033C
7908 #define LPM_MEM_DI1_DW_SET0_10__EMPTY       0x1F04033C,0x00000000
7909 #define LPM_MEM_DI1_DW_SET0_10__FULL       0x1F04033C,0xffffffff
7910 #define LPM_MEM_DI1_DW_SET0_10__DI1_DATA_CNT_DOWN0_10       0x1F04033C,0x01FF0000
7911 #define LPM_MEM_DI1_DW_SET0_10__DI1_DATA_CNT_UP0_10       0x1F04033C,0x000001FF
7912
7913 #define LPM_MEM_DI1_DW_SET0_11__ADDR                   0x1F040340
7914 #define LPM_MEM_DI1_DW_SET0_11__EMPTY       0x1F040340,0x00000000
7915 #define LPM_MEM_DI1_DW_SET0_11__FULL       0x1F040340,0xffffffff
7916 #define LPM_MEM_DI1_DW_SET0_11__DI1_DATA_CNT_DOWN0_11       0x1F040340,0x01FF0000
7917 #define LPM_MEM_DI1_DW_SET0_11__DI1_DATA_CNT_UP0_11       0x1F040340,0x000001FF
7918
7919 #define LPM_MEM_DI1_DW_SET1_0__ADDR                   0x1F040344
7920 #define LPM_MEM_DI1_DW_SET1_0__EMPTY       0x1F040344,0x00000000
7921 #define LPM_MEM_DI1_DW_SET1_0__FULL       0x1F040344,0xffffffff
7922 #define LPM_MEM_DI1_DW_SET1_0__DI1_DATA_CNT_DOWN1_0       0x1F040344,0x01FF0000
7923 #define LPM_MEM_DI1_DW_SET1_0__DI1_DATA_CNT_UP1_0       0x1F040344,0x000001FF
7924
7925 #define LPM_MEM_DI1_DW_SET1_1__ADDR                   0x1F040348
7926 #define LPM_MEM_DI1_DW_SET1_1__EMPTY       0x1F040348,0x00000000
7927 #define LPM_MEM_DI1_DW_SET1_1__FULL       0x1F040348,0xffffffff
7928 #define LPM_MEM_DI1_DW_SET1_1__DI1_DATA_CNT_DOWN1_1       0x1F040348,0x01FF0000
7929 #define LPM_MEM_DI1_DW_SET1_1__DI1_DATA_CNT_UP1_1       0x1F040348,0x000001FF
7930
7931 #define LPM_MEM_DI1_DW_SET1_2__ADDR                   0x1F04034C
7932 #define LPM_MEM_DI1_DW_SET1_2__EMPTY       0x1F04034C,0x00000000
7933 #define LPM_MEM_DI1_DW_SET1_2__FULL       0x1F04034C,0xffffffff
7934 #define LPM_MEM_DI1_DW_SET1_2__DI1_DATA_CNT_DOWN1_2       0x1F04034C,0x01FF0000
7935 #define LPM_MEM_DI1_DW_SET1_2__DI1_DATA_CNT_UP1_2       0x1F04034C,0x000001FF
7936
7937 #define LPM_MEM_DI1_DW_SET1_3__ADDR                   0x1F040350
7938 #define LPM_MEM_DI1_DW_SET1_3__EMPTY       0x1F040350,0x00000000
7939 #define LPM_MEM_DI1_DW_SET1_3__FULL       0x1F040350,0xffffffff
7940 #define LPM_MEM_DI1_DW_SET1_3__DI1_DATA_CNT_DOWN1_3       0x1F040350,0x01FF0000
7941 #define LPM_MEM_DI1_DW_SET1_3__DI1_DATA_CNT_UP1_3       0x1F040350,0x000001FF
7942
7943 #define LPM_MEM_DI1_DW_SET1_4__ADDR                   0x1F040354
7944 #define LPM_MEM_DI1_DW_SET1_4__EMPTY       0x1F040354,0x00000000
7945 #define LPM_MEM_DI1_DW_SET1_4__FULL       0x1F040354,0xffffffff
7946 #define LPM_MEM_DI1_DW_SET1_4__DI1_DATA_CNT_DOWN1_4       0x1F040354,0x01FF0000
7947 #define LPM_MEM_DI1_DW_SET1_4__DI1_DATA_CNT_UP1_4       0x1F040354,0x000001FF
7948
7949 #define LPM_MEM_DI1_DW_SET1_5__ADDR                   0x1F040358
7950 #define LPM_MEM_DI1_DW_SET1_5__EMPTY       0x1F040358,0x00000000
7951 #define LPM_MEM_DI1_DW_SET1_5__FULL       0x1F040358,0xffffffff
7952 #define LPM_MEM_DI1_DW_SET1_5__DI1_DATA_CNT_DOWN1_5       0x1F040358,0x01FF0000
7953 #define LPM_MEM_DI1_DW_SET1_5__DI1_DATA_CNT_UP1_5       0x1F040358,0x000001FF
7954
7955 #define LPM_MEM_DI1_DW_SET1_6__ADDR                   0x1F04035C
7956 #define LPM_MEM_DI1_DW_SET1_6__EMPTY       0x1F04035C,0x00000000
7957 #define LPM_MEM_DI1_DW_SET1_6__FULL       0x1F04035C,0xffffffff
7958 #define LPM_MEM_DI1_DW_SET1_6__DI1_DATA_CNT_DOWN1_6       0x1F04035C,0x01FF0000
7959 #define LPM_MEM_DI1_DW_SET1_6__DI1_DATA_CNT_UP1_6       0x1F04035C,0x000001FF
7960
7961 #define LPM_MEM_DI1_DW_SET1_7__ADDR                   0x1F040360
7962 #define LPM_MEM_DI1_DW_SET1_7__EMPTY       0x1F040360,0x00000000
7963 #define LPM_MEM_DI1_DW_SET1_7__FULL       0x1F040360,0xffffffff
7964 #define LPM_MEM_DI1_DW_SET1_7__DI1_DATA_CNT_DOWN1_7       0x1F040360,0x01FF0000
7965 #define LPM_MEM_DI1_DW_SET1_7__DI1_DATA_CNT_UP1_7       0x1F040360,0x000001FF
7966
7967 #define LPM_MEM_DI1_DW_SET1_8__ADDR                   0x1F040364
7968 #define LPM_MEM_DI1_DW_SET1_8__EMPTY       0x1F040364,0x00000000
7969 #define LPM_MEM_DI1_DW_SET1_8__FULL       0x1F040364,0xffffffff
7970 #define LPM_MEM_DI1_DW_SET1_8__DI1_DATA_CNT_DOWN1_8       0x1F040364,0x01FF0000
7971 #define LPM_MEM_DI1_DW_SET1_8__DI1_DATA_CNT_UP1_8       0x1F040364,0x000001FF
7972
7973 #define LPM_MEM_DI1_DW_SET1_9__ADDR                   0x1F040368
7974 #define LPM_MEM_DI1_DW_SET1_9__EMPTY       0x1F040368,0x00000000
7975 #define LPM_MEM_DI1_DW_SET1_9__FULL       0x1F040368,0xffffffff
7976 #define LPM_MEM_DI1_DW_SET1_9__DI1_DATA_CNT_DOWN1_9       0x1F040368,0x01FF0000
7977 #define LPM_MEM_DI1_DW_SET1_9__DI1_DATA_CNT_UP1_9       0x1F040368,0x000001FF
7978
7979 #define LPM_MEM_DI1_DW_SET1_10__ADDR                   0x1F04036C
7980 #define LPM_MEM_DI1_DW_SET1_10__EMPTY       0x1F04036C,0x00000000
7981 #define LPM_MEM_DI1_DW_SET1_10__FULL       0x1F04036C,0xffffffff
7982 #define LPM_MEM_DI1_DW_SET1_10__DI1_DATA_CNT_DOWN1_10       0x1F04036C,0x01FF0000
7983 #define LPM_MEM_DI1_DW_SET1_10__DI1_DATA_CNT_UP1_10       0x1F04036C,0x000001FF
7984
7985 #define LPM_MEM_DI1_DW_SET1_11__ADDR                   0x1F040370
7986 #define LPM_MEM_DI1_DW_SET1_11__EMPTY       0x1F040370,0x00000000
7987 #define LPM_MEM_DI1_DW_SET1_11__FULL       0x1F040370,0xffffffff
7988 #define LPM_MEM_DI1_DW_SET1_11__DI1_DATA_CNT_DOWN1_11       0x1F040370,0x01FF0000
7989 #define LPM_MEM_DI1_DW_SET1_11__DI1_DATA_CNT_UP1_11       0x1F040370,0x000001FF
7990
7991 #define LPM_MEM_DI1_DW_SET2_0__ADDR                   0x1F040374
7992 #define LPM_MEM_DI1_DW_SET2_0__EMPTY       0x1F040374,0x00000000
7993 #define LPM_MEM_DI1_DW_SET2_0__FULL       0x1F040374,0xffffffff
7994 #define LPM_MEM_DI1_DW_SET2_0__DI1_DATA_CNT_DOWN2_0       0x1F040374,0x01FF0000
7995 #define LPM_MEM_DI1_DW_SET2_0__DI1_DATA_CNT_UP2_0       0x1F040374,0x000001FF
7996
7997 #define LPM_MEM_DI1_DW_SET2_1__ADDR                   0x1F040378
7998 #define LPM_MEM_DI1_DW_SET2_1__EMPTY       0x1F040378,0x00000000
7999 #define LPM_MEM_DI1_DW_SET2_1__FULL       0x1F040378,0xffffffff
8000 #define LPM_MEM_DI1_DW_SET2_1__DI1_DATA_CNT_DOWN2_1       0x1F040378,0x01FF0000
8001 #define LPM_MEM_DI1_DW_SET2_1__DI1_DATA_CNT_UP2_1       0x1F040378,0x000001FF
8002
8003 #define LPM_MEM_DI1_DW_SET2_2__ADDR                   0x1F04037C
8004 #define LPM_MEM_DI1_DW_SET2_2__EMPTY       0x1F04037C,0x00000000
8005 #define LPM_MEM_DI1_DW_SET2_2__FULL       0x1F04037C,0xffffffff
8006 #define LPM_MEM_DI1_DW_SET2_2__DI1_DATA_CNT_DOWN2_2       0x1F04037C,0x01FF0000
8007 #define LPM_MEM_DI1_DW_SET2_2__DI1_DATA_CNT_UP2_2       0x1F04037C,0x000001FF
8008
8009 #define LPM_MEM_DI1_DW_SET2_3__ADDR                   0x1F040380
8010 #define LPM_MEM_DI1_DW_SET2_3__EMPTY       0x1F040380,0x00000000
8011 #define LPM_MEM_DI1_DW_SET2_3__FULL       0x1F040380,0xffffffff
8012 #define LPM_MEM_DI1_DW_SET2_3__DI1_DATA_CNT_DOWN2_3       0x1F040380,0x01FF0000
8013 #define LPM_MEM_DI1_DW_SET2_3__DI1_DATA_CNT_UP2_3       0x1F040380,0x000001FF
8014
8015 #define LPM_MEM_DI1_DW_SET2_4__ADDR                   0x1F040384
8016 #define LPM_MEM_DI1_DW_SET2_4__EMPTY       0x1F040384,0x00000000
8017 #define LPM_MEM_DI1_DW_SET2_4__FULL       0x1F040384,0xffffffff
8018 #define LPM_MEM_DI1_DW_SET2_4__DI1_DATA_CNT_DOWN2_4       0x1F040384,0x01FF0000
8019 #define LPM_MEM_DI1_DW_SET2_4__DI1_DATA_CNT_UP2_4       0x1F040384,0x000001FF
8020
8021 #define LPM_MEM_DI1_DW_SET2_5__ADDR                   0x1F040388
8022 #define LPM_MEM_DI1_DW_SET2_5__EMPTY       0x1F040388,0x00000000
8023 #define LPM_MEM_DI1_DW_SET2_5__FULL       0x1F040388,0xffffffff
8024 #define LPM_MEM_DI1_DW_SET2_5__DI1_DATA_CNT_DOWN2_5       0x1F040388,0x01FF0000
8025 #define LPM_MEM_DI1_DW_SET2_5__DI1_DATA_CNT_UP2_5       0x1F040388,0x000001FF
8026
8027 #define LPM_MEM_DI1_DW_SET2_6__ADDR                   0x1F04038C
8028 #define LPM_MEM_DI1_DW_SET2_6__EMPTY       0x1F04038C,0x00000000
8029 #define LPM_MEM_DI1_DW_SET2_6__FULL       0x1F04038C,0xffffffff
8030 #define LPM_MEM_DI1_DW_SET2_6__DI1_DATA_CNT_DOWN2_6       0x1F04038C,0x01FF0000
8031 #define LPM_MEM_DI1_DW_SET2_6__DI1_DATA_CNT_UP2_6       0x1F04038C,0x000001FF
8032
8033 #define LPM_MEM_DI1_DW_SET2_7__ADDR                   0x1F040390
8034 #define LPM_MEM_DI1_DW_SET2_7__EMPTY       0x1F040390,0x00000000
8035 #define LPM_MEM_DI1_DW_SET2_7__FULL       0x1F040390,0xffffffff
8036 #define LPM_MEM_DI1_DW_SET2_7__DI1_DATA_CNT_DOWN2_7       0x1F040390,0x01FF0000
8037 #define LPM_MEM_DI1_DW_SET2_7__DI1_DATA_CNT_UP2_7       0x1F040390,0x000001FF
8038
8039 #define LPM_MEM_DI1_DW_SET2_8__ADDR                   0x1F040394
8040 #define LPM_MEM_DI1_DW_SET2_8__EMPTY       0x1F040394,0x00000000
8041 #define LPM_MEM_DI1_DW_SET2_8__FULL       0x1F040394,0xffffffff
8042 #define LPM_MEM_DI1_DW_SET2_8__DI1_DATA_CNT_DOWN2_8       0x1F040394,0x01FF0000
8043 #define LPM_MEM_DI1_DW_SET2_8__DI1_DATA_CNT_UP2_8       0x1F040394,0x000001FF
8044
8045 #define LPM_MEM_DI1_DW_SET2_9__ADDR                   0x1F040398
8046 #define LPM_MEM_DI1_DW_SET2_9__EMPTY       0x1F040398,0x00000000
8047 #define LPM_MEM_DI1_DW_SET2_9__FULL       0x1F040398,0xffffffff
8048 #define LPM_MEM_DI1_DW_SET2_9__DI1_DATA_CNT_DOWN2_9       0x1F040398,0x01FF0000
8049 #define LPM_MEM_DI1_DW_SET2_9__DI1_DATA_CNT_UP2_9       0x1F040398,0x000001FF
8050
8051 #define LPM_MEM_DI1_DW_SET2_10__ADDR                   0x1F04039C
8052 #define LPM_MEM_DI1_DW_SET2_10__EMPTY       0x1F04039C,0x00000000
8053 #define LPM_MEM_DI1_DW_SET2_10__FULL       0x1F04039C,0xffffffff
8054 #define LPM_MEM_DI1_DW_SET2_10__DI1_DATA_CNT_DOWN2_10       0x1F04039C,0x01FF0000
8055 #define LPM_MEM_DI1_DW_SET2_10__DI1_DATA_CNT_UP2_10       0x1F04039C,0x000001FF
8056
8057 #define LPM_MEM_DI1_DW_SET2_11__ADDR                   0x1F0403A0
8058 #define LPM_MEM_DI1_DW_SET2_11__EMPTY       0x1F0403A0,0x00000000
8059 #define LPM_MEM_DI1_DW_SET2_11__FULL       0x1F0403A0,0xffffffff
8060 #define LPM_MEM_DI1_DW_SET2_11__DI1_DATA_CNT_DOWN2_11       0x1F0403A0,0x01FF0000
8061 #define LPM_MEM_DI1_DW_SET2_11__DI1_DATA_CNT_UP2_11       0x1F0403A0,0x000001FF
8062
8063 #define LPM_MEM_DI1_DW_SET3_0__ADDR                   0x1F0403A4
8064 #define LPM_MEM_DI1_DW_SET3_0__EMPTY       0x1F0403A4,0x00000000
8065 #define LPM_MEM_DI1_DW_SET3_0__FULL       0x1F0403A4,0xffffffff
8066 #define LPM_MEM_DI1_DW_SET3_0__DI1_DATA_CNT_DOWN3_0       0x1F0403A4,0x01FF0000
8067 #define LPM_MEM_DI1_DW_SET3_0__DI1_DATA_CNT_UP3_0       0x1F0403A4,0x000001FF
8068
8069 #define LPM_MEM_DI1_DW_SET3_1__ADDR                   0x1F0403A8
8070 #define LPM_MEM_DI1_DW_SET3_1__EMPTY       0x1F0403A8,0x00000000
8071 #define LPM_MEM_DI1_DW_SET3_1__FULL       0x1F0403A8,0xffffffff
8072 #define LPM_MEM_DI1_DW_SET3_1__DI1_DATA_CNT_DOWN3_1       0x1F0403A8,0x01FF0000
8073 #define LPM_MEM_DI1_DW_SET3_1__DI1_DATA_CNT_UP3_1       0x1F0403A8,0x000001FF
8074
8075 #define LPM_MEM_DI1_DW_SET3_2__ADDR                   0x1F0403AC
8076 #define LPM_MEM_DI1_DW_SET3_2__EMPTY       0x1F0403AC,0x00000000
8077 #define LPM_MEM_DI1_DW_SET3_2__FULL       0x1F0403AC,0xffffffff
8078 #define LPM_MEM_DI1_DW_SET3_2__DI1_DATA_CNT_DOWN3_2       0x1F0403AC,0x01FF0000
8079 #define LPM_MEM_DI1_DW_SET3_2__DI1_DATA_CNT_UP3_2       0x1F0403AC,0x000001FF
8080
8081 #define LPM_MEM_DI1_DW_SET3_3__ADDR                   0x1F0403B0
8082 #define LPM_MEM_DI1_DW_SET3_3__EMPTY       0x1F0403B0,0x00000000
8083 #define LPM_MEM_DI1_DW_SET3_3__FULL       0x1F0403B0,0xffffffff
8084 #define LPM_MEM_DI1_DW_SET3_3__DI1_DATA_CNT_DOWN3_3       0x1F0403B0,0x01FF0000
8085 #define LPM_MEM_DI1_DW_SET3_3__DI1_DATA_CNT_UP3_3       0x1F0403B0,0x000001FF
8086
8087 #define LPM_MEM_DI1_DW_SET3_4__ADDR                   0x1F0403B4
8088 #define LPM_MEM_DI1_DW_SET3_4__EMPTY       0x1F0403B4,0x00000000
8089 #define LPM_MEM_DI1_DW_SET3_4__FULL       0x1F0403B4,0xffffffff
8090 #define LPM_MEM_DI1_DW_SET3_4__DI1_DATA_CNT_DOWN3_4       0x1F0403B4,0x01FF0000
8091 #define LPM_MEM_DI1_DW_SET3_4__DI1_DATA_CNT_UP3_4       0x1F0403B4,0x000001FF
8092
8093 #define LPM_MEM_DI1_DW_SET3_5__ADDR                   0x1F0403B8
8094 #define LPM_MEM_DI1_DW_SET3_5__EMPTY       0x1F0403B8,0x00000000
8095 #define LPM_MEM_DI1_DW_SET3_5__FULL       0x1F0403B8,0xffffffff
8096 #define LPM_MEM_DI1_DW_SET3_5__DI1_DATA_CNT_DOWN3_5       0x1F0403B8,0x01FF0000
8097 #define LPM_MEM_DI1_DW_SET3_5__DI1_DATA_CNT_UP3_5       0x1F0403B8,0x000001FF
8098
8099 #define LPM_MEM_DI1_DW_SET3_6__ADDR                   0x1F0403BC
8100 #define LPM_MEM_DI1_DW_SET3_6__EMPTY       0x1F0403BC,0x00000000
8101 #define LPM_MEM_DI1_DW_SET3_6__FULL       0x1F0403BC,0xffffffff
8102 #define LPM_MEM_DI1_DW_SET3_6__DI1_DATA_CNT_DOWN3_6       0x1F0403BC,0x01FF0000
8103 #define LPM_MEM_DI1_DW_SET3_6__DI1_DATA_CNT_UP3_6       0x1F0403BC,0x000001FF
8104
8105 #define LPM_MEM_DI1_DW_SET3_7__ADDR                   0x1F0403C0
8106 #define LPM_MEM_DI1_DW_SET3_7__EMPTY       0x1F0403C0,0x00000000
8107 #define LPM_MEM_DI1_DW_SET3_7__FULL       0x1F0403C0,0xffffffff
8108 #define LPM_MEM_DI1_DW_SET3_7__DI1_DATA_CNT_DOWN3_7       0x1F0403C0,0x01FF0000
8109 #define LPM_MEM_DI1_DW_SET3_7__DI1_DATA_CNT_UP3_7       0x1F0403C0,0x000001FF
8110
8111 #define LPM_MEM_DI1_DW_SET3_8__ADDR                   0x1F0403C4
8112 #define LPM_MEM_DI1_DW_SET3_8__EMPTY       0x1F0403C4,0x00000000
8113 #define LPM_MEM_DI1_DW_SET3_8__FULL       0x1F0403C4,0xffffffff
8114 #define LPM_MEM_DI1_DW_SET3_8__DI1_DATA_CNT_DOWN3_8       0x1F0403C4,0x01FF0000
8115 #define LPM_MEM_DI1_DW_SET3_8__DI1_DATA_CNT_UP3_8       0x1F0403C4,0x000001FF
8116
8117 #define LPM_MEM_DI1_DW_SET3_9__ADDR                   0x1F0403C8
8118 #define LPM_MEM_DI1_DW_SET3_9__EMPTY       0x1F0403C8,0x00000000
8119 #define LPM_MEM_DI1_DW_SET3_9__FULL       0x1F0403C8,0xffffffff
8120 #define LPM_MEM_DI1_DW_SET3_9__DI1_DATA_CNT_DOWN3_9       0x1F0403C8,0x01FF0000
8121 #define LPM_MEM_DI1_DW_SET3_9__DI1_DATA_CNT_UP3_9       0x1F0403C8,0x000001FF
8122
8123 #define LPM_MEM_DI1_DW_SET3_10__ADDR                   0x1F0403CC
8124 #define LPM_MEM_DI1_DW_SET3_10__EMPTY       0x1F0403CC,0x00000000
8125 #define LPM_MEM_DI1_DW_SET3_10__FULL       0x1F0403CC,0xffffffff
8126 #define LPM_MEM_DI1_DW_SET3_10__DI1_DATA_CNT_DOWN3_10       0x1F0403CC,0x01FF0000
8127 #define LPM_MEM_DI1_DW_SET3_10__DI1_DATA_CNT_UP3_10       0x1F0403CC,0x000001FF
8128
8129 #define LPM_MEM_DI1_DW_SET3_11__ADDR                   0x1F0403D0
8130 #define LPM_MEM_DI1_DW_SET3_11__EMPTY       0x1F0403D0,0x00000000
8131 #define LPM_MEM_DI1_DW_SET3_11__FULL       0x1F0403D0,0xffffffff
8132 #define LPM_MEM_DI1_DW_SET3_11__DI1_DATA_CNT_DOWN3_11       0x1F0403D0,0x01FF0000
8133 #define LPM_MEM_DI1_DW_SET3_11__DI1_DATA_CNT_UP3_11       0x1F0403D0,0x000001FF
8134
8135 #define LPM_MEM_DI1_STP_REP_1__ADDR                   0x1F0403D4
8136 #define LPM_MEM_DI1_STP_REP_1__EMPTY       0x1F0403D4,0x00000000
8137 #define LPM_MEM_DI1_STP_REP_1__FULL       0x1F0403D4,0xffffffff
8138 #define LPM_MEM_DI1_STP_REP_1__DI1_STEP_REPEAT_2       0x1F0403D4,0x0FFF0000
8139 #define LPM_MEM_DI1_STP_REP_1__DI1_STEP_REPEAT_1       0x1F0403D4,0x00000FFF
8140
8141 #define LPM_MEM_DI1_STP_REP_2__ADDR                   0x1F0403D8
8142 #define LPM_MEM_DI1_STP_REP_2__EMPTY       0x1F0403D8,0x00000000
8143 #define LPM_MEM_DI1_STP_REP_2__FULL       0x1F0403D8,0xffffffff
8144 #define LPM_MEM_DI1_STP_REP_2__DI1_STEP_REPEAT_4       0x1F0403D8,0x0FFF0000
8145 #define LPM_MEM_DI1_STP_REP_2__DI1_STEP_REPEAT_3       0x1F0403D8,0x00000FFF
8146
8147 #define LPM_MEM_DI1_STP_REP_3__ADDR                   0x1F0403DC
8148 #define LPM_MEM_DI1_STP_REP_3__EMPTY       0x1F0403DC,0x00000000
8149 #define LPM_MEM_DI1_STP_REP_3__FULL       0x1F0403DC,0xffffffff
8150 #define LPM_MEM_DI1_STP_REP_3__DI1_STEP_REPEAT_6       0x1F0403DC,0x0FFF0000
8151 #define LPM_MEM_DI1_STP_REP_3__DI1_STEP_REPEAT_5       0x1F0403DC,0x00000FFF
8152
8153 #define LPM_MEM_DI1_STP_REP_4__ADDR                   0x1F0403E0
8154 #define LPM_MEM_DI1_STP_REP_4__EMPTY       0x1F0403E0,0x00000000
8155 #define LPM_MEM_DI1_STP_REP_4__FULL       0x1F0403E0,0xffffffff
8156 #define LPM_MEM_DI1_STP_REP_4__DI1_STEP_REPEAT_8       0x1F0403E0,0x0FFF0000
8157 #define LPM_MEM_DI1_STP_REP_4__DI1_STEP_REPEAT_7       0x1F0403E0,0x00000FFF
8158
8159 #define LPM_MEM_DI1_STP_REP_9__ADDR                   0x1F0403E4
8160 #define LPM_MEM_DI1_STP_REP_9__EMPTY       0x1F0403E4,0x00000000
8161 #define LPM_MEM_DI1_STP_REP_9__FULL       0x1F0403E4,0xffffffff
8162 #define LPM_MEM_DI1_STP_REP_9__DI1_STEP_REPEAT_9       0x1F0403E4,0x00000FFF
8163
8164 #define LPM_MEM_DI1_SER_CONF__ADDR                   0x1F0403E8
8165 #define LPM_MEM_DI1_SER_CONF__EMPTY       0x1F0403E8,0x00000000
8166 #define LPM_MEM_DI1_SER_CONF__FULL       0x1F0403E8,0xffffffff
8167 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_1       0x1F0403E8,0xF0000000
8168 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_R_0       0x1F0403E8,0x0F000000
8169 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_1       0x1F0403E8,0x00F00000
8170 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_LLA_PNTR_RS_W_0       0x1F0403E8,0x000F0000
8171 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_LATCH       0x1F0403E8,0x0000FF00
8172 #define LPM_MEM_DI1_SER_CONF__DI1_LLA_SER_ACCESS       0x1F0403E8,0x00000020
8173 #define LPM_MEM_DI1_SER_CONF__DI1_SER_CLK_POLARITY       0x1F0403E8,0x00000010
8174 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_DATA_POLARITY       0x1F0403E8,0x00000008
8175 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_RS_POLARITY       0x1F0403E8,0x00000004
8176 #define LPM_MEM_DI1_SER_CONF__DI1_SERIAL_CS_POLARITY       0x1F0403E8,0x00000002
8177 #define LPM_MEM_DI1_SER_CONF__DI1_WAIT4SERIAL       0x1F0403E8,0x00000001
8178
8179 #define LPM_MEM_DI1_SSC__ADDR                   0x1F0403EC
8180 #define LPM_MEM_DI1_SSC__EMPTY       0x1F0403EC,0x00000000
8181 #define LPM_MEM_DI1_SSC__FULL       0x1F0403EC,0xffffffff
8182 #define LPM_MEM_DI1_SSC__DI1_PIN17_ERM       0x1F0403EC,0x00800000
8183 #define LPM_MEM_DI1_SSC__DI1_PIN16_ERM       0x1F0403EC,0x00400000
8184 #define LPM_MEM_DI1_SSC__DI1_PIN15_ERM       0x1F0403EC,0x00200000
8185 #define LPM_MEM_DI1_SSC__DI1_PIN14_ERM       0x1F0403EC,0x00100000
8186 #define LPM_MEM_DI1_SSC__DI1_PIN13_ERM       0x1F0403EC,0x00080000
8187 #define LPM_MEM_DI1_SSC__DI1_PIN12_ERM       0x1F0403EC,0x00040000
8188 #define LPM_MEM_DI1_SSC__DI1_PIN11_ERM       0x1F0403EC,0x00020000
8189 #define LPM_MEM_DI1_SSC__DI1_CS_ERM       0x1F0403EC,0x00010000
8190 #define LPM_MEM_DI1_SSC__DI1_WAIT_ON       0x1F0403EC,0x00000020
8191 #define LPM_MEM_DI1_SSC__DI1_BYTE_EN_RD_IN       0x1F0403EC,0x00000008
8192 #define LPM_MEM_DI1_SSC__DI1_BYTE_EN_PNTR       0x1F0403EC,0x00000007
8193
8194 #define LPM_MEM_DI1_POL__ADDR                   0x1F0403F0
8195 #define LPM_MEM_DI1_POL__EMPTY       0x1F0403F0,0x00000000
8196 #define LPM_MEM_DI1_POL__FULL       0x1F0403F0,0xffffffff
8197 #define LPM_MEM_DI1_POL__DI1_WAIT_POLARITY       0x1F0403F0,0x04000000
8198 #define LPM_MEM_DI1_POL__DI1_CS1_BYTE_EN_POLARITY       0x1F0403F0,0x02000000
8199 #define LPM_MEM_DI1_POL__DI1_CS0_BYTE_EN_POLARITY       0x1F0403F0,0x01000000
8200 #define LPM_MEM_DI1_POL__DI1_CS1_DATA_POLARITY       0x1F0403F0,0x00800000
8201 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_17       0x1F0403F0,0x00400000
8202 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_16       0x1F0403F0,0x00200000
8203 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_15       0x1F0403F0,0x00100000
8204 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_14       0x1F0403F0,0x00080000
8205 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_13       0x1F0403F0,0x00040000
8206 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_12       0x1F0403F0,0x00020000
8207 #define LPM_MEM_DI1_POL__DI1_CS1_POLARITY_11       0x1F0403F0,0x00010000
8208 #define LPM_MEM_DI1_POL__DI1_CS0_DATA_POLARITY       0x1F0403F0,0x00008000
8209 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_17       0x1F0403F0,0x00004000
8210 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_16       0x1F0403F0,0x00002000
8211 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_15       0x1F0403F0,0x00001000
8212 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_14       0x1F0403F0,0x00000800
8213 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_13       0x1F0403F0,0x00000400
8214 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_12       0x1F0403F0,0x00000200
8215 #define LPM_MEM_DI1_POL__DI1_CS0_POLARITY_11       0x1F0403F0,0x00000100
8216 #define LPM_MEM_DI1_POL__DI1_DRDY_DATA_POLARITY       0x1F0403F0,0x00000080
8217 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_17       0x1F0403F0,0x00000040
8218 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_16       0x1F0403F0,0x00000020
8219 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_15       0x1F0403F0,0x00000010
8220 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_14       0x1F0403F0,0x00000008
8221 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_13       0x1F0403F0,0x00000004
8222 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_12       0x1F0403F0,0x00000002
8223 #define LPM_MEM_DI1_POL__DI1_DRDY_POLARITY_11       0x1F0403F0,0x00000001
8224
8225 #define LPM_MEM_DI1_AW0__ADDR                   0x1F0403F4
8226 #define LPM_MEM_DI1_AW0__EMPTY       0x1F0403F4,0x00000000
8227 #define LPM_MEM_DI1_AW0__FULL       0x1F0403F4,0xffffffff
8228 #define LPM_MEM_DI1_AW0__DI1_AW_TRIG_SEL       0x1F0403F4,0xF0000000
8229 #define LPM_MEM_DI1_AW0__DI1_AW_HEND       0x1F0403F4,0x0FFF0000
8230 #define LPM_MEM_DI1_AW0__DI1_AW_HCOUNT_SEL       0x1F0403F4,0x0000F000
8231 #define LPM_MEM_DI1_AW0__DI1_AW_HSTART       0x1F0403F4,0x00000FFF
8232
8233 #define LPM_MEM_DI1_AW1__ADDR                   0x1F0403F8
8234 #define LPM_MEM_DI1_AW1__EMPTY       0x1F0403F8,0x00000000
8235 #define LPM_MEM_DI1_AW1__FULL       0x1F0403F8,0xffffffff
8236 #define LPM_MEM_DI1_AW1__DI1_AW_VEND       0x1F0403F8,0x0FFF0000
8237 #define LPM_MEM_DI1_AW1__DI1_AW_VCOUNT_SEL       0x1F0403F8,0x0000F000
8238 #define LPM_MEM_DI1_AW1__DI1_AW_VSTART       0x1F0403F8,0x00000FFF
8239
8240 #define LPM_MEM_DI1_SCR_CONF__ADDR                   0x1F0403FC
8241 #define LPM_MEM_DI1_SCR_CONF__EMPTY       0x1F0403FC,0x00000000
8242 #define LPM_MEM_DI1_SCR_CONF__FULL       0x1F0403FC,0xffffffff
8243 #define LPM_MEM_DI1_SCR_CONF__DI1_SCREEN_HEIGHT       0x1F0403FC,0x00000FFF
8244
8245 #define LPM_MEM_DMFC_RD_CHAN__ADDR                   0x1F040400
8246 #define LPM_MEM_DMFC_RD_CHAN__EMPTY       0x1F040400,0x00000000
8247 #define LPM_MEM_DMFC_RD_CHAN__FULL       0x1F040400,0xffffffff
8248 #define LPM_MEM_DMFC_RD_CHAN__DMFC_PPW_C       0x1F040400,0x03000000
8249 #define LPM_MEM_DMFC_RD_CHAN__DMFC_WM_CLR_0       0x1F040400,0x00E00000
8250 #define LPM_MEM_DMFC_RD_CHAN__DMFC_WM_SET_0       0x1F040400,0x001C0000
8251 #define LPM_MEM_DMFC_RD_CHAN__DMFC_WM_EN_0       0x1F040400,0x00020000
8252 #define LPM_MEM_DMFC_RD_CHAN__DMFC_BURST_SIZE_0       0x1F040400,0x000000C0
8253
8254 #define LPM_MEM_DMFC_WR_CHAN__ADDR                   0x1F040404
8255 #define LPM_MEM_DMFC_WR_CHAN__EMPTY       0x1F040404,0x00000000
8256 #define LPM_MEM_DMFC_WR_CHAN__FULL       0x1F040404,0xffffffff
8257 #define LPM_MEM_DMFC_WR_CHAN__DMFC_BURST_SIZE_2C       0x1F040404,0xC0000000
8258 #define LPM_MEM_DMFC_WR_CHAN__DMFC_FIFO_SIZE_2C       0x1F040404,0x38000000
8259 #define LPM_MEM_DMFC_WR_CHAN__DMFC_ST_ADDR_2C       0x1F040404,0x07000000
8260 #define LPM_MEM_DMFC_WR_CHAN__DMFC_BURST_SIZE_1C       0x1F040404,0x00C00000
8261 #define LPM_MEM_DMFC_WR_CHAN__DMFC_FIFO_SIZE_1C       0x1F040404,0x00380000
8262 #define LPM_MEM_DMFC_WR_CHAN__DMFC_ST_ADDR_1C       0x1F040404,0x00070000
8263 #define LPM_MEM_DMFC_WR_CHAN__DMFC_BURST_SIZE_2       0x1F040404,0x0000C000
8264 #define LPM_MEM_DMFC_WR_CHAN__DMFC_FIFO_SIZE_2       0x1F040404,0x00003800
8265 #define LPM_MEM_DMFC_WR_CHAN__DMFC_ST_ADDR_2       0x1F040404,0x00000700
8266 #define LPM_MEM_DMFC_WR_CHAN__DMFC_BURST_SIZE_1       0x1F040404,0x000000C0
8267 #define LPM_MEM_DMFC_WR_CHAN__DMFC_FIFO_SIZE_1       0x1F040404,0x00000038
8268 #define LPM_MEM_DMFC_WR_CHAN__DMFC_ST_ADDR_1       0x1F040404,0x00000007
8269
8270 #define LPM_MEM_DMFC_WR_CHAN_DEF__ADDR                   0x1F040408
8271 #define LPM_MEM_DMFC_WR_CHAN_DEF__EMPTY       0x1F040408,0x00000000
8272 #define LPM_MEM_DMFC_WR_CHAN_DEF__FULL       0x1F040408,0xffffffff
8273 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_2C       0x1F040408,0xE0000000
8274 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_SET_2C       0x1F040408,0x1C000000
8275 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_EN_2C       0x1F040408,0x02000000
8276 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_1C       0x1F040408,0x00E00000
8277 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_SET_1C       0x1F040408,0x001C0000
8278 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_EN_1C       0x1F040408,0x00020000
8279 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_2       0x1F040408,0x0000E000
8280 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_SET_2       0x1F040408,0x00001C00
8281 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_EN_2       0x1F040408,0x00000200
8282 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_CLR_1       0x1F040408,0x000000E0
8283 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_SET_1       0x1F040408,0x0000001C
8284 #define LPM_MEM_DMFC_WR_CHAN_DEF__DMFC_WM_EN_1       0x1F040408,0x00000002
8285
8286 #define LPM_MEM_DMFC_DP_CHAN__ADDR                   0x1F04040C
8287 #define LPM_MEM_DMFC_DP_CHAN__EMPTY       0x1F04040C,0x00000000
8288 #define LPM_MEM_DMFC_DP_CHAN__FULL       0x1F04040C,0xffffffff
8289 #define LPM_MEM_DMFC_DP_CHAN__DMFC_BURST_SIZE_6F       0x1F04040C,0xC0000000
8290 #define LPM_MEM_DMFC_DP_CHAN__DMFC_FIFO_SIZE_6F       0x1F04040C,0x38000000
8291 #define LPM_MEM_DMFC_DP_CHAN__DMFC_ST_ADDR_6F       0x1F04040C,0x07000000
8292 #define LPM_MEM_DMFC_DP_CHAN__DMFC_BURST_SIZE_6B       0x1F04040C,0x00C00000
8293 #define LPM_MEM_DMFC_DP_CHAN__DMFC_FIFO_SIZE_6B       0x1F04040C,0x00380000
8294 #define LPM_MEM_DMFC_DP_CHAN__DMFC_ST_ADDR_6B       0x1F04040C,0x00070000
8295 #define LPM_MEM_DMFC_DP_CHAN__DMFC_BURST_SIZE_5F       0x1F04040C,0x0000C000
8296 #define LPM_MEM_DMFC_DP_CHAN__DMFC_FIFO_SIZE_5F       0x1F04040C,0x00003800
8297 #define LPM_MEM_DMFC_DP_CHAN__DMFC_ST_ADDR_5F       0x1F04040C,0x00000700
8298 #define LPM_MEM_DMFC_DP_CHAN__DMFC_BURST_SIZE_5B       0x1F04040C,0x000000C0
8299 #define LPM_MEM_DMFC_DP_CHAN__DMFC_FIFO_SIZE_5B       0x1F04040C,0x00000038
8300 #define LPM_MEM_DMFC_DP_CHAN__DMFC_ST_ADDR_5B       0x1F04040C,0x00000007
8301
8302 #define LPM_MEM_DMFC_DP_CHAN_DEF__ADDR                   0x1F040410
8303 #define LPM_MEM_DMFC_DP_CHAN_DEF__EMPTY       0x1F040410,0x00000000
8304 #define LPM_MEM_DMFC_DP_CHAN_DEF__FULL       0x1F040410,0xffffffff
8305 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_6F       0x1F040410,0xE0000000
8306 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_SET_6F       0x1F040410,0x1C000000
8307 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_EN_6F       0x1F040410,0x02000000
8308 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_6B       0x1F040410,0x00E00000
8309 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_SET_6B       0x1F040410,0x001C0000
8310 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_EN_6B       0x1F040410,0x00020000
8311 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_5F       0x1F040410,0x0000E000
8312 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_SET_5F       0x1F040410,0x00001C00
8313 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_EN_5F       0x1F040410,0x00000200
8314 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_CLR_5B       0x1F040410,0x000000E0
8315 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_SET_5B       0x1F040410,0x0000001C
8316 #define LPM_MEM_DMFC_DP_CHAN_DEF__DMFC_WM_EN_5B       0x1F040410,0x00000002
8317
8318 #define LPM_MEM_DMFC_GENERAL1__ADDR                   0x1F040414
8319 #define LPM_MEM_DMFC_GENERAL1__EMPTY       0x1F040414,0x00000000
8320 #define LPM_MEM_DMFC_GENERAL1__FULL       0x1F040414,0xffffffff
8321 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_9       0x1F040414,0x01000000
8322 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_6F       0x1F040414,0x00800000
8323 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_6B       0x1F040414,0x00400000
8324 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_5F       0x1F040414,0x00200000
8325 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_5B       0x1F040414,0x00100000
8326 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_4       0x1F040414,0x00080000
8327 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_3       0x1F040414,0x00040000
8328 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_2       0x1F040414,0x00020000
8329 #define LPM_MEM_DMFC_GENERAL1__WAIT4EOT_1       0x1F040414,0x00010000
8330 #define LPM_MEM_DMFC_GENERAL1__DMFC_WM_CLR_9     0x1F040414,0x0000E000
8331 #define LPM_MEM_DMFC_GENERAL1__DMFC_WM_SET_9     0x1F040414,0x00001C00
8332 #define LPM_MEM_DMFC_GENERAL1__DMFC_WM_EN_9      0x1F040414,0x00000200
8333 #define LPM_MEM_DMFC_GENERAL1__DMFC_BURST_SIZE_9       0x1F040414,0x00000060
8334 #define LPM_MEM_DMFC_GENERAL1__DMFC_DCDP_SYNC_PR       0x1F040414,0x00000003
8335
8336 #define LPM_MEM_DMFC_GENERAL2__ADDR                   0x1F040418
8337 #define LPM_MEM_DMFC_GENERAL2__EMPTY       0x1F040418,0x00000000
8338 #define LPM_MEM_DMFC_GENERAL2__FULL       0x1F040418,0xffffffff
8339 #define LPM_MEM_DMFC_GENERAL2__DMFC_FRAME_HEIGHT_RD       0x1F040418,0x1FFF0000
8340 #define LPM_MEM_DMFC_GENERAL2__DMFC_FRAME_WIDTH_RD       0x1F040418,0x00001FFF
8341
8342 #define LPM_MEM_DMFC_IC_CTRL__ADDR                   0x1F04041C
8343 #define LPM_MEM_DMFC_IC_CTRL__EMPTY       0x1F04041C,0x00000000
8344 #define LPM_MEM_DMFC_IC_CTRL__FULL       0x1F04041C,0xffffffff
8345 #define LPM_MEM_DMFC_IC_CTRL__DMFC_IC_FRAME_HEIGHT_RD       0x1F04041C,0xFFF80000
8346 #define LPM_MEM_DMFC_IC_CTRL__DMFC_IC_FRAME_WIDTH_RD       0x1F04041C,0x0007FFC0
8347 #define LPM_MEM_DMFC_IC_CTRL__DMFC_IC_PPW_C       0x1F04041C,0x00000030
8348 #define LPM_MEM_DMFC_IC_CTRL__DMFC_IC_IN_PORT         0x1F04041C,0x00000007
8349
8350 #define LPM_MEM_DC_READ_CH_CONF__ADDR                   0x1F040420
8351 #define LPM_MEM_DC_READ_CH_CONF__EMPTY       0x1F040420,0x00000000
8352 #define LPM_MEM_DC_READ_CH_CONF__FULL       0x1F040420,0xffffffff
8353 #define LPM_MEM_DC_READ_CH_CONF__TIME_OUT_VALUE       0x1F040420,0xFFFF0000
8354 #define LPM_MEM_DC_READ_CH_CONF__CS_ID_3       0x1F040420,0x00000800
8355 #define LPM_MEM_DC_READ_CH_CONF__CS_ID_2       0x1F040420,0x00000400
8356 #define LPM_MEM_DC_READ_CH_CONF__CS_ID_1       0x1F040420,0x00000200
8357 #define LPM_MEM_DC_READ_CH_CONF__CS_ID_0       0x1F040420,0x00000100
8358 #define LPM_MEM_DC_READ_CH_CONF__CHAN_MASK_DEFAULT_0       0x1F040420,0x00000040
8359 #define LPM_MEM_DC_READ_CH_CONF__W_SIZE_0       0x1F040420,0x00000030
8360 #define LPM_MEM_DC_READ_CH_CONF__PROG_DISP_ID_0       0x1F040420,0x0000000C
8361 #define LPM_MEM_DC_READ_CH_CONF__PROG_DI_ID_0       0x1F040420,0x00000002
8362 #define LPM_MEM_DC_READ_CH_CONF__RD_CHANNEL_EN       0x1F040420,0x00000001
8363
8364 #define LPM_MEM_DC_READ_CH_ADDR__ADDR                   0x1F040424
8365 #define LPM_MEM_DC_READ_CH_ADDR__EMPTY       0x1F040424,0x00000000
8366 #define LPM_MEM_DC_READ_CH_ADDR__FULL       0x1F040424,0xffffffff
8367 #define LPM_MEM_DC_READ_CH_ADDR__ST_ADDR_0       0x1F040424,0x1FFFFFFF
8368
8369 #define LPM_MEM_DC_RL0_CH_0__ADDR                   0x1F040428
8370 #define LPM_MEM_DC_RL0_CH_0__EMPTY       0x1F040428,0x00000000
8371 #define LPM_MEM_DC_RL0_CH_0__FULL       0x1F040428,0xffffffff
8372 #define LPM_MEM_DC_RL0_CH_0__COD_NL_START_CHAN_0       0x1F040428,0xFF000000
8373 #define LPM_MEM_DC_RL0_CH_0__COD_NL_PRIORITY_CHAN_0       0x1F040428,0x000F0000
8374 #define LPM_MEM_DC_RL0_CH_0__COD_NF_START_CHAN_0       0x1F040428,0x0000FF00
8375 #define LPM_MEM_DC_RL0_CH_0__COD_NF_PRIORITY_CHAN_0       0x1F040428,0x0000000F
8376
8377 #define LPM_MEM_DC_RL1_CH_0__ADDR                   0x1F04042C
8378 #define LPM_MEM_DC_RL1_CH_0__EMPTY       0x1F04042C,0x00000000
8379 #define LPM_MEM_DC_RL1_CH_0__FULL       0x1F04042C,0xffffffff
8380 #define LPM_MEM_DC_RL1_CH_0__COD_NFIELD_START_CHAN_0       0x1F04042C,0xFF000000
8381 #define LPM_MEM_DC_RL1_CH_0__COD_NFIELD_PRIORITY_CHAN_0       0x1F04042C,0x000F0000
8382 #define LPM_MEM_DC_RL1_CH_0__COD_EOF_START_CHAN_0       0x1F04042C,0x0000FF00
8383 #define LPM_MEM_DC_RL1_CH_0__COD_EOF_PRIORITY_CHAN_0       0x1F04042C,0x0000000F
8384
8385 #define LPM_MEM_DC_RL2_CH_0__ADDR                   0x1F040430
8386 #define LPM_MEM_DC_RL2_CH_0__EMPTY       0x1F040430,0x00000000
8387 #define LPM_MEM_DC_RL2_CH_0__FULL       0x1F040430,0xffffffff
8388 #define LPM_MEM_DC_RL2_CH_0__COD_EOFIELD_START_CHAN_0       0x1F040430,0xFF000000
8389 #define LPM_MEM_DC_RL2_CH_0__COD_EOFIELD_PRIORITY_CHAN_0       0x1F040430,0x000F0000
8390 #define LPM_MEM_DC_RL2_CH_0__COD_EOL_START_CHAN_0       0x1F040430,0x0000FF00
8391 #define LPM_MEM_DC_RL2_CH_0__COD_EOL_PRIORITY_CHAN_0       0x1F040430,0x0000000F
8392
8393 #define LPM_MEM_DC_RL3_CH_0__ADDR                   0x1F040434
8394 #define LPM_MEM_DC_RL3_CH_0__EMPTY       0x1F040434,0x00000000
8395 #define LPM_MEM_DC_RL3_CH_0__FULL       0x1F040434,0xffffffff
8396 #define LPM_MEM_DC_RL3_CH_0__COD_NEW_CHAN_START_CHAN_0       0x1F040434,0xFF000000
8397 #define LPM_MEM_DC_RL3_CH_0__COD_NEW_CHAN_PRIORITY_CHAN_0       0x1F040434,0x000F0000
8398 #define LPM_MEM_DC_RL3_CH_0__COD_NEW_ADDR_START_CHAN_0       0x1F040434,0x0000FF00
8399 #define LPM_MEM_DC_RL3_CH_0__COD_NEW_ADDR_PRIORITY_CHAN_0       0x1F040434,0x0000000F
8400
8401 #define LPM_MEM_DC_RL4_CH_0__ADDR                   0x1F040438
8402 #define LPM_MEM_DC_RL4_CH_0__EMPTY       0x1F040438,0x00000000
8403 #define LPM_MEM_DC_RL4_CH_0__FULL       0x1F040438,0xffffffff
8404 #define LPM_MEM_DC_RL4_CH_0__COD_NEW_DATA_START_CHAN_0       0x1F040438,0x0000FF00
8405 #define LPM_MEM_DC_RL4_CH_0__COD_NEW_DATA_PRIORITY_CHAN_0       0x1F040438,0x0000000F
8406
8407 #define LPM_MEM_DC_WR_CH_CONF_1__ADDR                   0x1F04043C
8408 #define LPM_MEM_DC_WR_CH_CONF_1__EMPTY       0x1F04043C,0x00000000
8409 #define LPM_MEM_DC_WR_CH_CONF_1__FULL       0x1F04043C,0xffffffff
8410 #define LPM_MEM_DC_WR_CH_CONF_1__PROG_START_TIME_1       0x1F04043C,0x07FF0000
8411 #define LPM_MEM_DC_WR_CH_CONF_1__FIELD_MODE_1       0x1F04043C,0x00000200
8412 #define LPM_MEM_DC_WR_CH_CONF_1__CHAN_MASK_DEFAULT_1       0x1F04043C,0x00000100
8413 #define LPM_MEM_DC_WR_CH_CONF_1__PROG_CHAN_TYP_1       0x1F04043C,0x000000E0
8414 #define LPM_MEM_DC_WR_CH_CONF_1__PROG_DISP_ID_1       0x1F04043C,0x00000018
8415 #define LPM_MEM_DC_WR_CH_CONF_1__PROG_DI_ID_1       0x1F04043C,0x00000004
8416 #define LPM_MEM_DC_WR_CH_CONF_1__W_SIZE_1       0x1F04043C,0x00000003
8417
8418 #define LPM_MEM_DC_WR_CH_ADDR_1__ADDR                   0x1F040440
8419 #define LPM_MEM_DC_WR_CH_ADDR_1__EMPTY       0x1F040440,0x00000000
8420 #define LPM_MEM_DC_WR_CH_ADDR_1__FULL       0x1F040440,0xffffffff
8421 #define LPM_MEM_DC_WR_CH_ADDR_1__ST_ADDR_1       0x1F040440,0x1FFFFFFF
8422
8423 #define LPM_MEM_DC_RL0_CH_1__ADDR                   0x1F040444
8424 #define LPM_MEM_DC_RL0_CH_1__EMPTY       0x1F040444,0x00000000
8425 #define LPM_MEM_DC_RL0_CH_1__FULL       0x1F040444,0xffffffff
8426 #define LPM_MEM_DC_RL0_CH_1__COD_NL_START_CHAN_1       0x1F040444,0xFF000000
8427 #define LPM_MEM_DC_RL0_CH_1__COD_NL_PRIORITY_CHAN_1       0x1F040444,0x000F0000
8428 #define LPM_MEM_DC_RL0_CH_1__COD_NF_START_CHAN_1       0x1F040444,0x0000FF00
8429 #define LPM_MEM_DC_RL0_CH_1__COD_NF_PRIORITY_CHAN_1       0x1F040444,0x0000000F
8430
8431 #define LPM_MEM_DC_RL1_CH_1__ADDR                   0x1F040448
8432 #define LPM_MEM_DC_RL1_CH_1__EMPTY       0x1F040448,0x00000000
8433 #define LPM_MEM_DC_RL1_CH_1__FULL       0x1F040448,0xffffffff
8434 #define LPM_MEM_DC_RL1_CH_1__COD_NFIELD_START_CHAN_1       0x1F040448,0xFF000000
8435 #define LPM_MEM_DC_RL1_CH_1__COD_NFIELD_PRIORITY_CHAN_1       0x1F040448,0x000F0000
8436 #define LPM_MEM_DC_RL1_CH_1__COD_EOF_START_CHAN_1       0x1F040448,0x0000FF00
8437 #define LPM_MEM_DC_RL1_CH_1__COD_EOF_PRIORITY_CHAN_1       0x1F040448,0x0000000F
8438
8439 #define LPM_MEM_DC_RL2_CH_1__ADDR                   0x1F04044C
8440 #define LPM_MEM_DC_RL2_CH_1__EMPTY       0x1F04044C,0x00000000
8441 #define LPM_MEM_DC_RL2_CH_1__FULL       0x1F04044C,0xffffffff
8442 #define LPM_MEM_DC_RL2_CH_1__COD_EOFIELD_START_CHAN_1       0x1F04044C,0xFF000000
8443 #define LPM_MEM_DC_RL2_CH_1__COD_EOFIELD_PRIORITY_CHAN_1       0x1F04044C,0x000F0000
8444 #define LPM_MEM_DC_RL2_CH_1__COD_EOL_START_CHAN_1       0x1F04044C,0x0000FF00
8445 #define LPM_MEM_DC_RL2_CH_1__COD_EOL_PRIORITY_CHAN_1       0x1F04044C,0x0000000F
8446
8447 #define LPM_MEM_DC_RL3_CH_1__ADDR                   0x1F040450
8448 #define LPM_MEM_DC_RL3_CH_1__EMPTY       0x1F040450,0x00000000
8449 #define LPM_MEM_DC_RL3_CH_1__FULL       0x1F040450,0xffffffff
8450 #define LPM_MEM_DC_RL3_CH_1__COD_NEW_CHAN_START_CHAN_1       0x1F040450,0xFF000000
8451 #define LPM_MEM_DC_RL3_CH_1__COD_NEW_CHAN_PRIORITY_CHAN_1       0x1F040450,0x000F0000
8452 #define LPM_MEM_DC_RL3_CH_1__COD_NEW_ADDR_START_CHAN_1       0x1F040450,0x0000FF00
8453 #define LPM_MEM_DC_RL3_CH_1__COD_NEW_ADDR_PRIORITY_CHAN_1       0x1F040450,0x0000000F
8454
8455 #define LPM_MEM_DC_RL4_CH_1__ADDR                   0x1F040454
8456 #define LPM_MEM_DC_RL4_CH_1__EMPTY       0x1F040454,0x00000000
8457 #define LPM_MEM_DC_RL4_CH_1__FULL       0x1F040454,0xffffffff
8458 #define LPM_MEM_DC_RL4_CH_1__COD_NEW_DATA_START_CHAN_1       0x1F040454,0x0000FF00
8459 #define LPM_MEM_DC_RL4_CH_1__COD_NEW_DATA_PRIORITY_CHAN_1       0x1F040454,0x0000000F
8460
8461 #define LPM_MEM_DC_WR_CH_CONF_2__ADDR                   0x1F040458
8462 #define LPM_MEM_DC_WR_CH_CONF_2__EMPTY       0x1F040458,0x00000000
8463 #define LPM_MEM_DC_WR_CH_CONF_2__FULL       0x1F040458,0xffffffff
8464 #define LPM_MEM_DC_WR_CH_CONF_2__PROG_START_TIME_2       0x1F040458,0x07FF0000
8465 #define LPM_MEM_DC_WR_CH_CONF_2__CHAN_MASK_DEFAULT_2       0x1F040458,0x00000100
8466 #define LPM_MEM_DC_WR_CH_CONF_2__PROG_CHAN_TYP_2       0x1F040458,0x000000E0
8467 #define LPM_MEM_DC_WR_CH_CONF_2__PROG_DISP_ID_2       0x1F040458,0x00000018
8468 #define LPM_MEM_DC_WR_CH_CONF_2__PROG_DI_ID_2       0x1F040458,0x00000004
8469 #define LPM_MEM_DC_WR_CH_CONF_2__W_SIZE_2       0x1F040458,0x00000003
8470
8471 #define LPM_MEM_DC_WR_CH_ADDR_2__ADDR                   0x1F04045C
8472 #define LPM_MEM_DC_WR_CH_ADDR_2__EMPTY       0x1F04045C,0x00000000
8473 #define LPM_MEM_DC_WR_CH_ADDR_2__FULL       0x1F04045C,0xffffffff
8474 #define LPM_MEM_DC_WR_CH_ADDR_2__ST_ADDR_2       0x1F04045C,0x1FFFFFFF
8475
8476 #define LPM_MEM_DC_RL0_CH_2__ADDR                   0x1F040460
8477 #define LPM_MEM_DC_RL0_CH_2__EMPTY       0x1F040460,0x00000000
8478 #define LPM_MEM_DC_RL0_CH_2__FULL       0x1F040460,0xffffffff
8479 #define LPM_MEM_DC_RL0_CH_2__COD_NL_START_CHAN_2       0x1F040460,0xFF000000
8480 #define LPM_MEM_DC_RL0_CH_2__COD_NL_PRIORITY_CHAN_2       0x1F040460,0x000F0000
8481 #define LPM_MEM_DC_RL0_CH_2__COD_NF_START_CHAN_2       0x1F040460,0x0000FF00
8482 #define LPM_MEM_DC_RL0_CH_2__COD_NF_PRIORITY_CHAN_2       0x1F040460,0x0000000F
8483
8484 #define LPM_MEM_DC_RL1_CH_2__ADDR                   0x1F040464
8485 #define LPM_MEM_DC_RL1_CH_2__EMPTY       0x1F040464,0x00000000
8486 #define LPM_MEM_DC_RL1_CH_2__FULL       0x1F040464,0xffffffff
8487 #define LPM_MEM_DC_RL1_CH_2__COD_NFIELD_START_CHAN_2       0x1F040464,0xFF000000
8488 #define LPM_MEM_DC_RL1_CH_2__COD_NFIELD_PRIORITY_CHAN_2       0x1F040464,0x000F0000
8489 #define LPM_MEM_DC_RL1_CH_2__COD_EOF_START_CHAN_2       0x1F040464,0x0000FF00
8490 #define LPM_MEM_DC_RL1_CH_2__COD_EOF_PRIORITY_CHAN_2       0x1F040464,0x0000000F
8491
8492 #define LPM_MEM_DC_RL2_CH_2__ADDR                   0x1F040468
8493 #define LPM_MEM_DC_RL2_CH_2__EMPTY       0x1F040468,0x00000000
8494 #define LPM_MEM_DC_RL2_CH_2__FULL       0x1F040468,0xffffffff
8495 #define LPM_MEM_DC_RL2_CH_2__COD_EOFIELD_START_CHAN_2       0x1F040468,0xFF000000
8496 #define LPM_MEM_DC_RL2_CH_2__COD_EOFIELD_PRIORITY_CHAN_2       0x1F040468,0x000F0000
8497 #define LPM_MEM_DC_RL2_CH_2__COD_EOL_START_CHAN_2       0x1F040468,0x0000FF00
8498 #define LPM_MEM_DC_RL2_CH_2__COD_EOL_PRIORITY_CHAN_2       0x1F040468,0x0000000F
8499
8500 #define LPM_MEM_DC_RL3_CH_2__ADDR                   0x1F04046C
8501 #define LPM_MEM_DC_RL3_CH_2__EMPTY       0x1F04046C,0x00000000
8502 #define LPM_MEM_DC_RL3_CH_2__FULL       0x1F04046C,0xffffffff
8503 #define LPM_MEM_DC_RL3_CH_2__COD_NEW_CHAN_START_CHAN_2       0x1F04046C,0xFF000000
8504 #define LPM_MEM_DC_RL3_CH_2__COD_NEW_CHAN_PRIORITY_CHAN_2       0x1F04046C,0x000F0000
8505 #define LPM_MEM_DC_RL3_CH_2__COD_NEW_ADDR_START_CHAN_2       0x1F04046C,0x0000FF00
8506 #define LPM_MEM_DC_RL3_CH_2__COD_NEW_ADDR_PRIORITY_CHAN_2       0x1F04046C,0x0000000F
8507
8508 #define LPM_MEM_DC_RL4_CH_2__ADDR                   0x1F040470
8509 #define LPM_MEM_DC_RL4_CH_2__EMPTY       0x1F040470,0x00000000
8510 #define LPM_MEM_DC_RL4_CH_2__FULL       0x1F040470,0xffffffff
8511 #define LPM_MEM_DC_RL4_CH_2__COD_NEW_DATA_START_CHAN_2       0x1F040470,0x0000FF00
8512 #define LPM_MEM_DC_RL4_CH_2__COD_NEW_DATA_PRIORITY_CHAN_2       0x1F040470,0x0000000F
8513
8514 #define LPM_MEM_DC_CMD_CH_CONF_3__ADDR                   0x1F040474
8515 #define LPM_MEM_DC_CMD_CH_CONF_3__EMPTY       0x1F040474,0x00000000
8516 #define LPM_MEM_DC_CMD_CH_CONF_3__FULL       0x1F040474,0xffffffff
8517 #define LPM_MEM_DC_CMD_CH_CONF_3__COD_CMND_START_CHAN_RS1_3       0x1F040474,0xFF000000
8518 #define LPM_MEM_DC_CMD_CH_CONF_3__COD_CMND_START_CHAN_RS0_3       0x1F040474,0x0000FF00
8519 #define LPM_MEM_DC_CMD_CH_CONF_3__W_SIZE_3       0x1F040474,0x00000003
8520
8521 #define LPM_MEM_DC_CMD_CH_CONF_4__ADDR                   0x1F040478
8522 #define LPM_MEM_DC_CMD_CH_CONF_4__EMPTY       0x1F040478,0x00000000
8523 #define LPM_MEM_DC_CMD_CH_CONF_4__FULL       0x1F040478,0xffffffff
8524 #define LPM_MEM_DC_CMD_CH_CONF_4__COD_CMND_START_CHAN_RS1_4       0x1F040478,0xFF000000
8525 #define LPM_MEM_DC_CMD_CH_CONF_4__COD_CMND_START_CHAN_RS0_4       0x1F040478,0x0000FF00
8526 #define LPM_MEM_DC_CMD_CH_CONF_4__W_SIZE_4       0x1F040478,0x00000003
8527
8528 #define LPM_MEM_DC_WR_CH_CONF_5__ADDR                   0x1F04047C
8529 #define LPM_MEM_DC_WR_CH_CONF_5__EMPTY       0x1F04047C,0x00000000
8530 #define LPM_MEM_DC_WR_CH_CONF_5__FULL       0x1F04047C,0xffffffff
8531 #define LPM_MEM_DC_WR_CH_CONF_5__PROG_START_TIME_5       0x1F04047C,0x07FF0000
8532 #define LPM_MEM_DC_WR_CH_CONF_5__FIELD_MODE_5       0x1F04047C,0x00000200
8533 #define LPM_MEM_DC_WR_CH_CONF_5__CHAN_MASK_DEFAULT_5       0x1F04047C,0x00000100
8534 #define LPM_MEM_DC_WR_CH_CONF_5__PROG_CHAN_TYP_5       0x1F04047C,0x000000E0
8535 #define LPM_MEM_DC_WR_CH_CONF_5__PROG_DISP_ID_5       0x1F04047C,0x00000018
8536 #define LPM_MEM_DC_WR_CH_CONF_5__PROG_DI_ID_5       0x1F04047C,0x00000004
8537 #define LPM_MEM_DC_WR_CH_CONF_5__W_SIZE_5       0x1F04047C,0x00000003
8538
8539 #define LPM_MEM_DC_WR_CH_ADDR_5__ADDR                   0x1F040480
8540 #define LPM_MEM_DC_WR_CH_ADDR_5__EMPTY       0x1F040480,0x00000000
8541 #define LPM_MEM_DC_WR_CH_ADDR_5__FULL       0x1F040480,0xffffffff
8542 #define LPM_MEM_DC_WR_CH_ADDR_5__ST_ADDR_5       0x1F040480,0x1FFFFFFF
8543
8544 #define LPM_MEM_DC_RL0_CH_5__ADDR                   0x1F040484
8545 #define LPM_MEM_DC_RL0_CH_5__EMPTY       0x1F040484,0x00000000
8546 #define LPM_MEM_DC_RL0_CH_5__FULL       0x1F040484,0xffffffff
8547 #define LPM_MEM_DC_RL0_CH_5__COD_NL_START_CHAN_5       0x1F040484,0xFF000000
8548 #define LPM_MEM_DC_RL0_CH_5__COD_NL_PRIORITY_CHAN_5       0x1F040484,0x000F0000
8549 #define LPM_MEM_DC_RL0_CH_5__COD_NF_START_CHAN_5       0x1F040484,0x0000FF00
8550 #define LPM_MEM_DC_RL0_CH_5__COD_NF_PRIORITY_CHAN_5       0x1F040484,0x0000000F
8551
8552 #define LPM_MEM_DC_RL1_CH_5__ADDR                   0x1F040488
8553 #define LPM_MEM_DC_RL1_CH_5__EMPTY       0x1F040488,0x00000000
8554 #define LPM_MEM_DC_RL1_CH_5__FULL       0x1F040488,0xffffffff
8555 #define LPM_MEM_DC_RL1_CH_5__COD_NFIELD_START_CHAN_5       0x1F040488,0xFF000000
8556 #define LPM_MEM_DC_RL1_CH_5__COD_NFIELD_PRIORITY_CHAN_5       0x1F040488,0x000F0000
8557 #define LPM_MEM_DC_RL1_CH_5__COD_EOF_START_CHAN_5       0x1F040488,0x0000FF00
8558 #define LPM_MEM_DC_RL1_CH_5__COD_EOF_PRIORITY_CHAN_5       0x1F040488,0x0000000F
8559
8560 #define LPM_MEM_DC_RL2_CH_5__ADDR                   0x1F04048C
8561 #define LPM_MEM_DC_RL2_CH_5__EMPTY       0x1F04048C,0x00000000
8562 #define LPM_MEM_DC_RL2_CH_5__FULL       0x1F04048C,0xffffffff
8563 #define LPM_MEM_DC_RL2_CH_5__COD_EOFIELD_START_CHAN_5       0x1F04048C,0xFF000000
8564 #define LPM_MEM_DC_RL2_CH_5__COD_EOFIELD_PRIORITY_CHAN_5       0x1F04048C,0x000F0000
8565 #define LPM_MEM_DC_RL2_CH_5__COD_EOL_START_CHAN_5       0x1F04048C,0x0000FF00
8566 #define LPM_MEM_DC_RL2_CH_5__COD_EOL_PRIORITY_CHAN_5       0x1F04048C,0x0000000F
8567
8568 #define LPM_MEM_DC_RL3_CH_5__ADDR                   0x1F040490
8569 #define LPM_MEM_DC_RL3_CH_5__EMPTY       0x1F040490,0x00000000
8570 #define LPM_MEM_DC_RL3_CH_5__FULL       0x1F040490,0xffffffff
8571 #define LPM_MEM_DC_RL3_CH_5__COD_NEW_CHAN_START_CHAN_5       0x1F040490,0xFF000000
8572 #define LPM_MEM_DC_RL3_CH_5__COD_NEW_CHAN_PRIORITY_CHAN_5       0x1F040490,0x000F0000
8573 #define LPM_MEM_DC_RL3_CH_5__COD_NEW_ADDR_START_CHAN_5       0x1F040490,0x0000FF00
8574 #define LPM_MEM_DC_RL3_CH_5__COD_NEW_ADDR_PRIORITY_CHAN_5       0x1F040490,0x0000000F
8575
8576 #define LPM_MEM_DC_RL4_CH_5__ADDR                   0x1F040494
8577 #define LPM_MEM_DC_RL4_CH_5__EMPTY       0x1F040494,0x00000000
8578 #define LPM_MEM_DC_RL4_CH_5__FULL       0x1F040494,0xffffffff
8579 #define LPM_MEM_DC_RL4_CH_5__COD_NEW_DATA_START_CHAN_5       0x1F040494,0x0000FF00
8580 #define LPM_MEM_DC_RL4_CH_5__COD_NEW_DATA_PRIORITY_CHAN_5       0x1F040494,0x0000000F
8581
8582 #define LPM_MEM_DC_WR_CH_CONF_6__ADDR                   0x1F040498
8583 #define LPM_MEM_DC_WR_CH_CONF_6__EMPTY       0x1F040498,0x00000000
8584 #define LPM_MEM_DC_WR_CH_CONF_6__FULL       0x1F040498,0xffffffff
8585 #define LPM_MEM_DC_WR_CH_CONF_6__PROG_START_TIME_6       0x1F040498,0x07FF0000
8586 #define LPM_MEM_DC_WR_CH_CONF_6__CHAN_MASK_DEFAULT_6       0x1F040498,0x00000100
8587 #define LPM_MEM_DC_WR_CH_CONF_6__PROG_CHAN_TYP_6       0x1F040498,0x000000E0
8588 #define LPM_MEM_DC_WR_CH_CONF_6__PROG_DISP_ID_6       0x1F040498,0x00000018
8589 #define LPM_MEM_DC_WR_CH_CONF_6__PROG_DI_ID_6       0x1F040498,0x00000004
8590 #define LPM_MEM_DC_WR_CH_CONF_6__W_SIZE_6       0x1F040498,0x00000003
8591
8592 #define LPM_MEM_DC_WR_CH_ADDR_6__ADDR                   0x1F04049C
8593 #define LPM_MEM_DC_WR_CH_ADDR_6__EMPTY       0x1F04049C,0x00000000
8594 #define LPM_MEM_DC_WR_CH_ADDR_6__FULL       0x1F04049C,0xffffffff
8595 #define LPM_MEM_DC_WR_CH_ADDR_6__ST_ADDR_6       0x1F04049C,0x1FFFFFFF
8596
8597 #define LPM_MEM_DC_RL0_CH_6__ADDR                   0x1F0404A0
8598 #define LPM_MEM_DC_RL0_CH_6__EMPTY       0x1F0404A0,0x00000000
8599 #define LPM_MEM_DC_RL0_CH_6__FULL       0x1F0404A0,0xffffffff
8600 #define LPM_MEM_DC_RL0_CH_6__COD_NL_START_CHAN_6       0x1F0404A0,0xFF000000
8601 #define LPM_MEM_DC_RL0_CH_6__COD_NL_PRIORITY_CHAN_6       0x1F0404A0,0x000F0000
8602 #define LPM_MEM_DC_RL0_CH_6__COD_NF_START_CHAN_6       0x1F0404A0,0x0000FF00
8603 #define LPM_MEM_DC_RL0_CH_6__COD_NF_PRIORITY_CHAN_6       0x1F0404A0,0x0000000F
8604
8605 #define LPM_MEM_DC_RL1_CH_6__ADDR                   0x1F0404A4
8606 #define LPM_MEM_DC_RL1_CH_6__EMPTY       0x1F0404A4,0x00000000
8607 #define LPM_MEM_DC_RL1_CH_6__FULL       0x1F0404A4,0xffffffff
8608 #define LPM_MEM_DC_RL1_CH_6__COD_NFIELD_START_CHAN_6       0x1F0404A4,0xFF000000
8609 #define LPM_MEM_DC_RL1_CH_6__COD_NFIELD_PRIORITY_CHAN_6       0x1F0404A4,0x000F0000
8610 #define LPM_MEM_DC_RL1_CH_6__COD_EOF_START_CHAN_6       0x1F0404A4,0x0000FF00
8611 #define LPM_MEM_DC_RL1_CH_6__COD_EOF_PRIORITY_CHAN_6       0x1F0404A4,0x0000000F
8612
8613 #define LPM_MEM_DC_RL2_CH_6__ADDR                   0x1F0404A8
8614 #define LPM_MEM_DC_RL2_CH_6__EMPTY       0x1F0404A8,0x00000000
8615 #define LPM_MEM_DC_RL2_CH_6__FULL       0x1F0404A8,0xffffffff
8616 #define LPM_MEM_DC_RL2_CH_6__COD_EOFIELD_START_CHAN_6       0x1F0404A8,0xFF000000
8617 #define LPM_MEM_DC_RL2_CH_6__COD_EOFIELD_PRIORITY_CHAN_6       0x1F0404A8,0x000F0000
8618 #define LPM_MEM_DC_RL2_CH_6__COD_EOL_START_CHAN_6       0x1F0404A8,0x0000FF00
8619 #define LPM_MEM_DC_RL2_CH_6__COD_EOL_PRIORITY_CHAN_6       0x1F0404A8,0x0000000F
8620
8621 #define LPM_MEM_DC_RL3_CH_6__ADDR                   0x1F0404AC
8622 #define LPM_MEM_DC_RL3_CH_6__EMPTY       0x1F0404AC,0x00000000
8623 #define LPM_MEM_DC_RL3_CH_6__FULL       0x1F0404AC,0xffffffff
8624 #define LPM_MEM_DC_RL3_CH_6__COD_NEW_CHAN_START_CHAN_6       0x1F0404AC,0xFF000000
8625 #define LPM_MEM_DC_RL3_CH_6__COD_NEW_CHAN_PRIORITY_CHAN_6       0x1F0404AC,0x000F0000
8626 #define LPM_MEM_DC_RL3_CH_6__COD_NEW_ADDR_START_CHAN_6       0x1F0404AC,0x0000FF00
8627 #define LPM_MEM_DC_RL3_CH_6__COD_NEW_ADDR_PRIORITY_CHAN_6       0x1F0404AC,0x0000000F
8628
8629 #define LPM_MEM_DC_RL4_CH_6__ADDR                   0x1F0404B0
8630 #define LPM_MEM_DC_RL4_CH_6__EMPTY       0x1F0404B0,0x00000000
8631 #define LPM_MEM_DC_RL4_CH_6__FULL       0x1F0404B0,0xffffffff
8632 #define LPM_MEM_DC_RL4_CH_6__COD_NEW_DATA_START_CHAN_6       0x1F0404B0,0x0000FF00
8633 #define LPM_MEM_DC_RL4_CH_6__COD_NEW_DATA_PRIORITY_CHAN_6       0x1F0404B0,0x0000000F
8634
8635 #define LPM_MEM_DC_WR_CH_CONF1_8__ADDR                   0x1F0404B4
8636 #define LPM_MEM_DC_WR_CH_CONF1_8__EMPTY       0x1F0404B4,0x00000000
8637 #define LPM_MEM_DC_WR_CH_CONF1_8__FULL       0x1F0404B4,0xffffffff
8638 #define LPM_MEM_DC_WR_CH_CONF1_8__MCU_DISP_ID_8       0x1F0404B4,0x00000018
8639 #define LPM_MEM_DC_WR_CH_CONF1_8__CHAN_MASK_DEFAULT_8       0x1F0404B4,0x00000004
8640 #define LPM_MEM_DC_WR_CH_CONF1_8__W_SIZE_8       0x1F0404B4,0x00000003
8641
8642 #define LPM_MEM_DC_WR_CH_CONF2_8__ADDR                   0x1F0404B8
8643 #define LPM_MEM_DC_WR_CH_CONF2_8__EMPTY       0x1F0404B8,0x00000000
8644 #define LPM_MEM_DC_WR_CH_CONF2_8__FULL       0x1F0404B8,0xffffffff
8645 #define LPM_MEM_DC_WR_CH_CONF2_8__NEW_ADDR_SPACE_SA_8       0x1F0404B8,0x1FFFFFFF
8646
8647 #define LPM_MEM_DC_RL1_CH_8__ADDR                   0x1F0404BC
8648 #define LPM_MEM_DC_RL1_CH_8__EMPTY       0x1F0404BC,0x00000000
8649 #define LPM_MEM_DC_RL1_CH_8__FULL       0x1F0404BC,0xffffffff
8650 #define LPM_MEM_DC_RL1_CH_8__COD_NEW_ADDR_START_CHAN_W_8_1       0x1F0404BC,0xFF000000
8651 #define LPM_MEM_DC_RL1_CH_8__COD_NEW_ADDR_START_CHAN_W_8_0       0x1F0404BC,0x0000FF00
8652 #define LPM_MEM_DC_RL1_CH_8__COD_NEW_ADDR_PRIORITY_CHAN_8       0x1F0404BC,0x0000000F
8653
8654 #define LPM_MEM_DC_RL2_CH_8__ADDR                   0x1F0404C0
8655 #define LPM_MEM_DC_RL2_CH_8__EMPTY       0x1F0404C0,0x00000000
8656 #define LPM_MEM_DC_RL2_CH_8__FULL       0x1F0404C0,0xffffffff
8657 #define LPM_MEM_DC_RL2_CH_8__COD_NEW_CHAN_START_CHAN_W_8_1       0x1F0404C0,0xFF000000
8658 #define LPM_MEM_DC_RL2_CH_8__COD_NEW_CHAN_START_CHAN_W_8_0       0x1F0404C0,0x0000FF00
8659 #define LPM_MEM_DC_RL2_CH_8__COD_NEW_CHAN_PRIORITY_CHAN_8       0x1F0404C0,0x0000000F
8660
8661 #define LPM_MEM_DC_RL3_CH_8__ADDR                   0x1F0404C4
8662 #define LPM_MEM_DC_RL3_CH_8__EMPTY       0x1F0404C4,0x00000000
8663 #define LPM_MEM_DC_RL3_CH_8__FULL       0x1F0404C4,0xffffffff
8664 #define LPM_MEM_DC_RL3_CH_8__COD_NEW_DATA_START_CHAN_W_8_1       0x1F0404C4,0xFF000000
8665 #define LPM_MEM_DC_RL3_CH_8__COD_NEW_DATA_START_CHAN_W_8_0       0x1F0404C4,0x0000FF00
8666 #define LPM_MEM_DC_RL3_CH_8__COD_NEW_DATA_PRIORITY_CHAN_8       0x1F0404C4,0x0000000F
8667
8668 #define LPM_MEM_DC_RL4_CH_8__ADDR                   0x1F0404C8
8669 #define LPM_MEM_DC_RL4_CH_8__EMPTY       0x1F0404C8,0x00000000
8670 #define LPM_MEM_DC_RL4_CH_8__FULL       0x1F0404C8,0xffffffff
8671 #define LPM_MEM_DC_RL4_CH_8__COD_NEW_ADDR_START_CHAN_R_8_1       0x1F0404C8,0xFF000000
8672 #define LPM_MEM_DC_RL4_CH_8__COD_NEW_ADDR_START_CHAN_R_8_0       0x1F0404C8,0x0000FF00
8673
8674 #define LPM_MEM_DC_RL5_CH_8__ADDR                   0x1F0404CC
8675 #define LPM_MEM_DC_RL5_CH_8__EMPTY       0x1F0404CC,0x00000000
8676 #define LPM_MEM_DC_RL5_CH_8__FULL       0x1F0404CC,0xffffffff
8677 #define LPM_MEM_DC_RL5_CH_8__COD_NEW_CHAN_START_CHAN_R_8_1       0x1F0404CC,0xFF000000
8678 #define LPM_MEM_DC_RL5_CH_8__COD_NEW_CHAN_START_CHAN_R_8_0       0x1F0404CC,0x0000FF00
8679
8680 #define LPM_MEM_DC_RL6_CH_8__ADDR                   0x1F0404D0
8681 #define LPM_MEM_DC_RL6_CH_8__EMPTY       0x1F0404D0,0x00000000
8682 #define LPM_MEM_DC_RL6_CH_8__FULL       0x1F0404D0,0xffffffff
8683 #define LPM_MEM_DC_RL6_CH_8__COD_NEW_DATA_START_CHAN_R_8_1       0x1F0404D0,0xFF000000
8684 #define LPM_MEM_DC_RL6_CH_8__COD_NEW_DATA_START_CHAN_R_8_0       0x1F0404D0,0x0000FF00
8685
8686 #define LPM_MEM_DC_WR_CH_CONF1_9__ADDR                   0x1F0404D4
8687 #define LPM_MEM_DC_WR_CH_CONF1_9__EMPTY       0x1F0404D4,0x00000000
8688 #define LPM_MEM_DC_WR_CH_CONF1_9__FULL       0x1F0404D4,0xffffffff
8689 #define LPM_MEM_DC_WR_CH_CONF1_9__MCU_DISP_ID_9       0x1F0404D4,0x00000018
8690 #define LPM_MEM_DC_WR_CH_CONF1_9__CHAN_MASK_DEFAULT_9       0x1F0404D4,0x00000004
8691 #define LPM_MEM_DC_WR_CH_CONF1_9__W_SIZE_9       0x1F0404D4,0x00000003
8692
8693 #define LPM_MEM_DC_WR_CH_CONF2_9__ADDR                   0x1F0404D8
8694 #define LPM_MEM_DC_WR_CH_CONF2_9__EMPTY       0x1F0404D8,0x00000000
8695 #define LPM_MEM_DC_WR_CH_CONF2_9__FULL       0x1F0404D8,0xffffffff
8696 #define LPM_MEM_DC_WR_CH_CONF2_9__NEW_ADDR_SPACE_SA_9       0x1F0404D8,0x1FFFFFFF
8697
8698 #define LPM_MEM_DC_RL1_CH_9__ADDR                   0x1F0404DC
8699 #define LPM_MEM_DC_RL1_CH_9__EMPTY       0x1F0404DC,0x00000000
8700 #define LPM_MEM_DC_RL1_CH_9__FULL       0x1F0404DC,0xffffffff
8701 #define LPM_MEM_DC_RL1_CH_9__COD_NEW_ADDR_START_CHAN_W_9_1       0x1F0404DC,0xFF000000
8702 #define LPM_MEM_DC_RL1_CH_9__COD_NEW_ADDR_START_CHAN_W_9_0       0x1F0404DC,0x0000FF00
8703 #define LPM_MEM_DC_RL1_CH_9__COD_NEW_ADDR_PRIORITY_CHAN_9       0x1F0404DC,0x0000000F
8704
8705 #define LPM_MEM_DC_RL2_CH_9__ADDR                   0x1F0404E0
8706 #define LPM_MEM_DC_RL2_CH_9__EMPTY       0x1F0404E0,0x00000000
8707 #define LPM_MEM_DC_RL2_CH_9__FULL       0x1F0404E0,0xffffffff
8708 #define LPM_MEM_DC_RL2_CH_9__COD_NEW_CHAN_START_CHAN_W_9_1       0x1F0404E0,0xFF000000
8709 #define LPM_MEM_DC_RL2_CH_9__COD_NEW_CHAN_START_CHAN_W_9_0       0x1F0404E0,0x0000FF00
8710 #define LPM_MEM_DC_RL2_CH_9__COD_NEW_CHAN_PRIORITY_CHAN_9       0x1F0404E0,0x0000000F
8711
8712 #define LPM_MEM_DC_RL3_CH_9__ADDR                   0x1F0404E4
8713 #define LPM_MEM_DC_RL3_CH_9__EMPTY       0x1F0404E4,0x00000000
8714 #define LPM_MEM_DC_RL3_CH_9__FULL       0x1F0404E4,0xffffffff
8715 #define LPM_MEM_DC_RL3_CH_9__COD_NEW_DATA_START_CHAN_W_9_1       0x1F0404E4,0xFF000000
8716 #define LPM_MEM_DC_RL3_CH_9__COD_NEW_DATA_START_CHAN_W_9_0       0x1F0404E4,0x0000FF00
8717 #define LPM_MEM_DC_RL3_CH_9__COD_NEW_DATA_PRIORITY_CHAN_9       0x1F0404E4,0x0000000F
8718
8719 #define LPM_MEM_DC_RL4_CH_9__ADDR                   0x1F0404E8
8720 #define LPM_MEM_DC_RL4_CH_9__EMPTY       0x1F0404E8,0x00000000
8721 #define LPM_MEM_DC_RL4_CH_9__FULL       0x1F0404E8,0xffffffff
8722 #define LPM_MEM_DC_RL4_CH_9__COD_NEW_ADDR_START_CHAN_R_9_1       0x1F0404E8,0xFF000000
8723 #define LPM_MEM_DC_RL4_CH_9__COD_NEW_ADDR_START_CHAN_R_9_0       0x1F0404E8,0x0000FF00
8724
8725 #define LPM_MEM_DC_RL5_CH_9__ADDR                   0x1F0404EC
8726 #define LPM_MEM_DC_RL5_CH_9__EMPTY       0x1F0404EC,0x00000000
8727 #define LPM_MEM_DC_RL5_CH_9__FULL       0x1F0404EC,0xffffffff
8728 #define LPM_MEM_DC_RL5_CH_9__COD_NEW_CHAN_START_CHAN_R_9_1       0x1F0404EC,0xFF000000
8729 #define LPM_MEM_DC_RL5_CH_9__COD_NEW_CHAN_START_CHAN_R_9_0       0x1F0404EC,0x0000FF00
8730
8731 #define LPM_MEM_DC_RL6_CH_9__ADDR                   0x1F0404F0
8732 #define LPM_MEM_DC_RL6_CH_9__EMPTY       0x1F0404F0,0x00000000
8733 #define LPM_MEM_DC_RL6_CH_9__FULL       0x1F0404F0,0xffffffff
8734 #define LPM_MEM_DC_RL6_CH_9__COD_NEW_DATA_START_CHAN_R_9_1       0x1F0404F0,0xFF000000
8735 #define LPM_MEM_DC_RL6_CH_9__COD_NEW_DATA_START_CHAN_R_9_0       0x1F0404F0,0x0000FF00
8736
8737 #define LPM_MEM_DC_GEN__ADDR                   0x1F0404F4
8738 #define LPM_MEM_DC_GEN__EMPTY       0x1F0404F4,0x00000000
8739 #define LPM_MEM_DC_GEN__FULL       0x1F0404F4,0xffffffff
8740 #define LPM_MEM_DC_GEN__DC_BK_EN       0x1F0404F4,0x01000000
8741 #define LPM_MEM_DC_GEN__DC_BKDIV       0x1F0404F4,0x00FF0000
8742 #define LPM_MEM_DC_GEN__DC_CH5_TYPE       0x1F0404F4,0x00000100
8743 #define LPM_MEM_DC_GEN__SYNC_PRIORITY_1       0x1F0404F4,0x00000080
8744 #define LPM_MEM_DC_GEN__SYNC_PRIORITY_5       0x1F0404F4,0x00000040
8745 #define LPM_MEM_DC_GEN__MASK4CHAN_5       0x1F0404F4,0x00000020
8746 #define LPM_MEM_DC_GEN__MASK_EN       0x1F0404F4,0x00000010
8747 #define LPM_MEM_DC_GEN__SYNC_1_6       0x1F0404F4,0x00000006
8748
8749 #define LPM_MEM_DC_DISP_CONF1_0__ADDR                0x1F0404F8
8750 #define LPM_MEM_DC_DISP_CONF1_0__EMPTY               0x1F0404F8,0x00000000
8751 #define LPM_MEM_DC_DISP_CONF1_0__FULL                0x1F0404F8,0xffffffff
8752 #define LPM_MEM_DC_DISP_CONF1_0__DISP_RD_VALUE_PTR_0 0x1F0404F8,0x00000080
8753 #define LPM_MEM_DC_DISP_CONF1_0__MCU_ACC_LB_MASK_0   0x1F0404F8,0x00000040
8754 #define LPM_MEM_DC_DISP_CONF1_0__ADDR_BE_L_INC_0     0x1F0404F8,0x00000030
8755 #define LPM_MEM_DC_DISP_CONF1_0__ADDR_INCREMENT_0    0x1F0404F8,0x0000000C
8756 #define LPM_MEM_DC_DISP_CONF1_0__DISP_TYP_0          0x1F0404F8,0x00000003
8757
8758 #define LPM_MEM_DC_DISP_CONF1_1__ADDR                0x1F0404FC
8759 #define LPM_MEM_DC_DISP_CONF1_1__EMPTY               0x1F0404FC,0x00000000
8760 #define LPM_MEM_DC_DISP_CONF1_1__FULL                0x1F0404FC,0xffffffff
8761 #define LPM_MEM_DC_DISP_CONF1_1__DISP_RD_VALUE_PTR_1 0x1F0404FC,0x00000080
8762 #define LPM_MEM_DC_DISP_CONF1_1__MCU_ACC_LB_MASK_1   0x1F0404FC,0x00000040
8763 #define LPM_MEM_DC_DISP_CONF1_1__ADDR_BE_L_INC_1     0x1F0404FC,0x00000030
8764 #define LPM_MEM_DC_DISP_CONF1_1__ADDR_INCREMENT_1    0x1F0404FC,0x0000000C
8765 #define LPM_MEM_DC_DISP_CONF1_1__DISP_TYP_1          0x1F0404FC,0x00000003
8766
8767 #define LPM_MEM_DC_DISP_CONF1_2__ADDR                0x1F040500
8768 #define LPM_MEM_DC_DISP_CONF1_2__EMPTY               0x1F040500,0x00000000
8769 #define LPM_MEM_DC_DISP_CONF1_2__FULL                0x1F040500,0xffffffff
8770 #define LPM_MEM_DC_DISP_CONF1_2__DISP_RD_VALUE_PTR_2 0x1F040500,0x00000080
8771 #define LPM_MEM_DC_DISP_CONF1_2__MCU_ACC_LB_MASK_2   0x1F040500,0x00000040
8772 #define LPM_MEM_DC_DISP_CONF1_2__ADDR_BE_L_INC_2     0x1F040500,0x00000030
8773 #define LPM_MEM_DC_DISP_CONF1_2__ADDR_INCREMENT_2    0x1F040500,0x0000000C
8774 #define LPM_MEM_DC_DISP_CONF1_2__DISP_TYP_2          0x1F040500,0x00000003
8775
8776 #define LPM_MEM_DC_DISP_CONF1_3__ADDR                0x1F040504
8777 #define LPM_MEM_DC_DISP_CONF1_3__EMPTY               0x1F040504,0x00000000
8778 #define LPM_MEM_DC_DISP_CONF1_3__FULL                0x1F040504,0xffffffff
8779 #define LPM_MEM_DC_DISP_CONF1_3__DISP_RD_VALUE_PTR_3 0x1F040504,0x00000080
8780 #define LPM_MEM_DC_DISP_CONF1_3__MCU_ACC_LB_MASK_3   0x1F040504,0x00000040
8781 #define LPM_MEM_DC_DISP_CONF1_3__ADDR_BE_L_INC_3     0x1F040504,0x00000030
8782 #define LPM_MEM_DC_DISP_CONF1_3__ADDR_INCREMENT_3    0x1F040504,0x0000000C
8783 #define LPM_MEM_DC_DISP_CONF1_3__DISP_TYP_3          0x1F040504,0x00000003
8784
8785 #define LPM_MEM_DC_DISP_CONF2_0__ADDR                   0x1F040508
8786 #define LPM_MEM_DC_DISP_CONF2_0__EMPTY       0x1F040508,0x00000000
8787 #define LPM_MEM_DC_DISP_CONF2_0__FULL       0x1F040508,0xffffffff
8788 #define LPM_MEM_DC_DISP_CONF2_0__SL_0       0x1F040508,0x1FFFFFFF
8789
8790 #define LPM_MEM_DC_DISP_CONF2_1__ADDR                   0x1F04050C
8791 #define LPM_MEM_DC_DISP_CONF2_1__EMPTY       0x1F04050C,0x00000000
8792 #define LPM_MEM_DC_DISP_CONF2_1__FULL       0x1F04050C,0xffffffff
8793 #define LPM_MEM_DC_DISP_CONF2_1__SL_1       0x1F04050C,0x1FFFFFFF
8794
8795 #define LPM_MEM_DC_DISP_CONF2_2__ADDR                   0x1F040510
8796 #define LPM_MEM_DC_DISP_CONF2_2__EMPTY       0x1F040510,0x00000000
8797 #define LPM_MEM_DC_DISP_CONF2_2__FULL       0x1F040510,0xffffffff
8798 #define LPM_MEM_DC_DISP_CONF2_2__SL_2       0x1F040510,0x1FFFFFFF
8799
8800 #define LPM_MEM_DC_DISP_CONF2_3__ADDR                   0x1F040514
8801 #define LPM_MEM_DC_DISP_CONF2_3__EMPTY       0x1F040514,0x00000000
8802 #define LPM_MEM_DC_DISP_CONF2_3__FULL       0x1F040514,0xffffffff
8803 #define LPM_MEM_DC_DISP_CONF2_3__SL_3       0x1F040514,0x1FFFFFFF
8804
8805 #define LPM_MEM_DC_DI0_CONF_1__ADDR                   0x1F040518
8806 #define LPM_MEM_DC_DI0_CONF_1__EMPTY       0x1F040518,0x00000000
8807 #define LPM_MEM_DC_DI0_CONF_1__FULL       0x1F040518,0xffffffff
8808 #define LPM_MEM_DC_DI0_CONF_1__DI_READ_DATA_MASK_0       0x1F040518,0xFFFFFFFF
8809
8810 #define LPM_MEM_DC_DI0_CONF_2__ADDR                   0x1F04051C
8811 #define LPM_MEM_DC_DI0_CONF_2__EMPTY       0x1F04051C,0x00000000
8812 #define LPM_MEM_DC_DI0_CONF_2__FULL       0x1F04051C,0xffffffff
8813 #define LPM_MEM_DC_DI0_CONF_2__DI_READ_DATA_ACK_VALUE_0       0x1F04051C,0xFFFFFFFF
8814
8815 #define LPM_MEM_DC_DI1_CONF_1__ADDR                   0x1F040520
8816 #define LPM_MEM_DC_DI1_CONF_1__EMPTY       0x1F040520,0x00000000
8817 #define LPM_MEM_DC_DI1_CONF_1__FULL       0x1F040520,0xffffffff
8818 #define LPM_MEM_DC_DI1_CONF_1__DI_READ_DATA_MASK_1       0x1F040520,0xFFFFFFFF
8819
8820 #define LPM_MEM_DC_DI1_CONF_2__ADDR                   0x1F040524
8821 #define LPM_MEM_DC_DI1_CONF_2__EMPTY       0x1F040524,0x00000000
8822 #define LPM_MEM_DC_DI1_CONF_2__FULL       0x1F040524,0xffffffff
8823 #define LPM_MEM_DC_DI1_CONF_2__DI_READ_DATA_ACK_VALUE_1       0x1F040524,0xFFFFFFFF
8824
8825 #define LPM_MEM_DC_MAP_CONF_0__ADDR                   0x1F040528
8826 #define LPM_MEM_DC_MAP_CONF_0__EMPTY       0x1F040528,0x00000000
8827 #define LPM_MEM_DC_MAP_CONF_0__FULL       0x1F040528,0xffffffff
8828 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE2_1       0x1F040528,0x7C000000
8829 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE1_1       0x1F040528,0x03E00000
8830 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE0_1       0x1F040528,0x001F0000
8831 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE2_0       0x1F040528,0x00007C00
8832 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE1_0       0x1F040528,0x000003E0
8833 #define LPM_MEM_DC_MAP_CONF_0__MAPPING_PNTR_BYTE0_0       0x1F040528,0x0000001F
8834
8835 #define LPM_MEM_DC_MAP_CONF_1__ADDR                   0x1F04052C
8836 #define LPM_MEM_DC_MAP_CONF_1__EMPTY       0x1F04052C,0x00000000
8837 #define LPM_MEM_DC_MAP_CONF_1__FULL       0x1F04052C,0xffffffff
8838 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE2_3       0x1F04052C,0x7C000000
8839 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE1_3       0x1F04052C,0x03E00000
8840 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE0_3       0x1F04052C,0x001F0000
8841 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE2_2       0x1F04052C,0x00007C00
8842 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE1_2       0x1F04052C,0x000003E0
8843 #define LPM_MEM_DC_MAP_CONF_1__MAPPING_PNTR_BYTE0_2       0x1F04052C,0x0000001F
8844
8845 #define LPM_MEM_DC_MAP_CONF_2__ADDR                   0x1F040530
8846 #define LPM_MEM_DC_MAP_CONF_2__EMPTY       0x1F040530,0x00000000
8847 #define LPM_MEM_DC_MAP_CONF_2__FULL       0x1F040530,0xffffffff
8848 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE2_5       0x1F040530,0x7C000000
8849 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE1_5       0x1F040530,0x03E00000
8850 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE0_5       0x1F040530,0x001F0000
8851 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE2_4       0x1F040530,0x00007C00
8852 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE1_4       0x1F040530,0x000003E0
8853 #define LPM_MEM_DC_MAP_CONF_2__MAPPING_PNTR_BYTE0_4       0x1F040530,0x0000001F
8854
8855 #define LPM_MEM_DC_MAP_CONF_3__ADDR                   0x1F040534
8856 #define LPM_MEM_DC_MAP_CONF_3__EMPTY       0x1F040534,0x00000000
8857 #define LPM_MEM_DC_MAP_CONF_3__FULL       0x1F040534,0xffffffff
8858 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE2_7       0x1F040534,0x7C000000
8859 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE1_7       0x1F040534,0x03E00000
8860 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE0_7       0x1F040534,0x001F0000
8861 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE2_6       0x1F040534,0x00007C00
8862 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE1_6       0x1F040534,0x000003E0
8863 #define LPM_MEM_DC_MAP_CONF_3__MAPPING_PNTR_BYTE0_6       0x1F040534,0x0000001F
8864
8865 #define LPM_MEM_DC_MAP_CONF_4__ADDR                   0x1F040538
8866 #define LPM_MEM_DC_MAP_CONF_4__EMPTY       0x1F040538,0x00000000
8867 #define LPM_MEM_DC_MAP_CONF_4__FULL       0x1F040538,0xffffffff
8868 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE2_9       0x1F040538,0x7C000000
8869 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE1_9       0x1F040538,0x03E00000
8870 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE0_9       0x1F040538,0x001F0000
8871 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE2_8       0x1F040538,0x00007C00
8872 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE1_8       0x1F040538,0x000003E0
8873 #define LPM_MEM_DC_MAP_CONF_4__MAPPING_PNTR_BYTE0_8       0x1F040538,0x0000001F
8874
8875 #define LPM_MEM_DC_MAP_CONF_5__ADDR                   0x1F04053C
8876 #define LPM_MEM_DC_MAP_CONF_5__EMPTY       0x1F04053C,0x00000000
8877 #define LPM_MEM_DC_MAP_CONF_5__FULL       0x1F04053C,0xffffffff
8878 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE2_11       0x1F04053C,0x7C000000
8879 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE1_11       0x1F04053C,0x03E00000
8880 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE0_11       0x1F04053C,0x001F0000
8881 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE2_10       0x1F04053C,0x00007C00
8882 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE1_10       0x1F04053C,0x000003E0
8883 #define LPM_MEM_DC_MAP_CONF_5__MAPPING_PNTR_BYTE0_10       0x1F04053C,0x0000001F
8884
8885 #define LPM_MEM_DC_MAP_CONF_6__ADDR                   0x1F040540
8886 #define LPM_MEM_DC_MAP_CONF_6__EMPTY       0x1F040540,0x00000000
8887 #define LPM_MEM_DC_MAP_CONF_6__FULL       0x1F040540,0xffffffff
8888 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE2_13       0x1F040540,0x7C000000
8889 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE1_13       0x1F040540,0x03E00000
8890 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE0_13       0x1F040540,0x001F0000
8891 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE2_12       0x1F040540,0x00007C00
8892 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE1_12       0x1F040540,0x000003E0
8893 #define LPM_MEM_DC_MAP_CONF_6__MAPPING_PNTR_BYTE0_12       0x1F040540,0x0000001F
8894
8895 #define LPM_MEM_DC_MAP_CONF_7__ADDR                   0x1F040544
8896 #define LPM_MEM_DC_MAP_CONF_7__EMPTY       0x1F040544,0x00000000
8897 #define LPM_MEM_DC_MAP_CONF_7__FULL       0x1F040544,0xffffffff
8898 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE2_15       0x1F040544,0x7C000000
8899 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE1_15       0x1F040544,0x03E00000
8900 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE0_15       0x1F040544,0x001F0000
8901 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE2_14       0x1F040544,0x00007C00
8902 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE1_14       0x1F040544,0x000003E0
8903 #define LPM_MEM_DC_MAP_CONF_7__MAPPING_PNTR_BYTE0_14       0x1F040544,0x0000001F
8904
8905 #define LPM_MEM_DC_MAP_CONF_8__ADDR                   0x1F040548
8906 #define LPM_MEM_DC_MAP_CONF_8__EMPTY       0x1F040548,0x00000000
8907 #define LPM_MEM_DC_MAP_CONF_8__FULL       0x1F040548,0xffffffff
8908 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE2_17       0x1F040548,0x7C000000
8909 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE1_17       0x1F040548,0x03E00000
8910 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE0_17       0x1F040548,0x001F0000
8911 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE2_16       0x1F040548,0x00007C00
8912 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE1_16       0x1F040548,0x000003E0
8913 #define LPM_MEM_DC_MAP_CONF_8__MAPPING_PNTR_BYTE0_16       0x1F040548,0x0000001F
8914
8915 #define LPM_MEM_DC_MAP_CONF_9__ADDR                   0x1F04054C
8916 #define LPM_MEM_DC_MAP_CONF_9__EMPTY       0x1F04054C,0x00000000
8917 #define LPM_MEM_DC_MAP_CONF_9__FULL       0x1F04054C,0xffffffff
8918 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE2_19       0x1F04054C,0x7C000000
8919 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE1_19       0x1F04054C,0x03E00000
8920 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE0_19       0x1F04054C,0x001F0000
8921 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE2_18       0x1F04054C,0x00007C00
8922 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE1_18       0x1F04054C,0x000003E0
8923 #define LPM_MEM_DC_MAP_CONF_9__MAPPING_PNTR_BYTE0_18       0x1F04054C,0x0000001F
8924
8925 #define LPM_MEM_DC_MAP_CONF_10__ADDR                   0x1F040550
8926 #define LPM_MEM_DC_MAP_CONF_10__EMPTY       0x1F040550,0x00000000
8927 #define LPM_MEM_DC_MAP_CONF_10__FULL       0x1F040550,0xffffffff
8928 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE2_21       0x1F040550,0x7C000000
8929 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE1_21       0x1F040550,0x03E00000
8930 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE0_21       0x1F040550,0x001F0000
8931 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE2_20       0x1F040550,0x00007C00
8932 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE1_20       0x1F040550,0x000003E0
8933 #define LPM_MEM_DC_MAP_CONF_10__MAPPING_PNTR_BYTE0_20       0x1F040550,0x0000001F
8934
8935 #define LPM_MEM_DC_MAP_CONF_11__ADDR                   0x1F040554
8936 #define LPM_MEM_DC_MAP_CONF_11__EMPTY       0x1F040554,0x00000000
8937 #define LPM_MEM_DC_MAP_CONF_11__FULL       0x1F040554,0xffffffff
8938 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE2_23       0x1F040554,0x7C000000
8939 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE1_23       0x1F040554,0x03E00000
8940 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE0_23       0x1F040554,0x001F0000
8941 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE2_22       0x1F040554,0x00007C00
8942 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE1_22       0x1F040554,0x000003E0
8943 #define LPM_MEM_DC_MAP_CONF_11__MAPPING_PNTR_BYTE0_22       0x1F040554,0x0000001F
8944
8945 #define LPM_MEM_DC_MAP_CONF_12__ADDR                   0x1F040558
8946 #define LPM_MEM_DC_MAP_CONF_12__EMPTY       0x1F040558,0x00000000
8947 #define LPM_MEM_DC_MAP_CONF_12__FULL       0x1F040558,0xffffffff
8948 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE2_25       0x1F040558,0x7C000000
8949 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE1_25       0x1F040558,0x03E00000
8950 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE0_25       0x1F040558,0x001F0000
8951 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE2_24       0x1F040558,0x00007C00
8952 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE1_24       0x1F040558,0x000003E0
8953 #define LPM_MEM_DC_MAP_CONF_12__MAPPING_PNTR_BYTE0_24       0x1F040558,0x0000001F
8954
8955 #define LPM_MEM_DC_MAP_CONF_13__ADDR                   0x1F04055C
8956 #define LPM_MEM_DC_MAP_CONF_13__EMPTY       0x1F04055C,0x00000000
8957 #define LPM_MEM_DC_MAP_CONF_13__FULL       0x1F04055C,0xffffffff
8958 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE2_27       0x1F04055C,0x7C000000
8959 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE1_27       0x1F04055C,0x03E00000
8960 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE0_27       0x1F04055C,0x001F0000
8961 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE2_26       0x1F04055C,0x00007C00
8962 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE1_26       0x1F04055C,0x000003E0
8963 #define LPM_MEM_DC_MAP_CONF_13__MAPPING_PNTR_BYTE0_26       0x1F04055C,0x0000001F
8964
8965 #define LPM_MEM_DC_MAP_CONF_14__ADDR                   0x1F040560
8966 #define LPM_MEM_DC_MAP_CONF_14__EMPTY       0x1F040560,0x00000000
8967 #define LPM_MEM_DC_MAP_CONF_14__FULL       0x1F040560,0xffffffff
8968 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE2_29       0x1F040560,0x7C000000
8969 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE1_29       0x1F040560,0x03E00000
8970 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE0_29       0x1F040560,0x001F0000
8971 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE2_28       0x1F040560,0x00007C00
8972 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE1_28       0x1F040560,0x000003E0
8973 #define LPM_MEM_DC_MAP_CONF_14__MAPPING_PNTR_BYTE0_28       0x1F040560,0x0000001F
8974
8975 #define LPM_MEM_DC_MAP_CONF_15__ADDR                   0x1F040564
8976 #define LPM_MEM_DC_MAP_CONF_15__EMPTY       0x1F040564,0x00000000
8977 #define LPM_MEM_DC_MAP_CONF_15__FULL       0x1F040564,0xffffffff
8978 #define LPM_MEM_DC_MAP_CONF_15__MD_OFFSET_1       0x1F040564,0x1F000000
8979 #define LPM_MEM_DC_MAP_CONF_15__MD_MASK_1       0x1F040564,0x00FF0000
8980 #define LPM_MEM_DC_MAP_CONF_15__MD_OFFSET_0       0x1F040564,0x00001F00
8981 #define LPM_MEM_DC_MAP_CONF_15__MD_MASK_0       0x1F040564,0x000000FF
8982
8983 #define LPM_MEM_DC_MAP_CONF_16__ADDR                   0x1F040568
8984 #define LPM_MEM_DC_MAP_CONF_16__EMPTY       0x1F040568,0x00000000
8985 #define LPM_MEM_DC_MAP_CONF_16__FULL       0x1F040568,0xffffffff
8986 #define LPM_MEM_DC_MAP_CONF_16__MD_OFFSET_3       0x1F040568,0x1F000000
8987 #define LPM_MEM_DC_MAP_CONF_16__MD_MASK_3       0x1F040568,0x00FF0000
8988 #define LPM_MEM_DC_MAP_CONF_16__MD_OFFSET_2       0x1F040568,0x00001F00
8989 #define LPM_MEM_DC_MAP_CONF_16__MD_MASK_2       0x1F040568,0x000000FF
8990
8991 #define LPM_MEM_DC_MAP_CONF_17__ADDR                   0x1F04056C
8992 #define LPM_MEM_DC_MAP_CONF_17__EMPTY       0x1F04056C,0x00000000
8993 #define LPM_MEM_DC_MAP_CONF_17__FULL       0x1F04056C,0xffffffff
8994 #define LPM_MEM_DC_MAP_CONF_17__MD_OFFSET_5       0x1F04056C,0x1F000000
8995 #define LPM_MEM_DC_MAP_CONF_17__MD_MASK_5       0x1F04056C,0x00FF0000
8996 #define LPM_MEM_DC_MAP_CONF_17__MD_OFFSET_4       0x1F04056C,0x00001F00
8997 #define LPM_MEM_DC_MAP_CONF_17__MD_MASK_4       0x1F04056C,0x000000FF
8998
8999 #define LPM_MEM_DC_MAP_CONF_18__ADDR                   0x1F040570
9000 #define LPM_MEM_DC_MAP_CONF_18__EMPTY       0x1F040570,0x00000000
9001 #define LPM_MEM_DC_MAP_CONF_18__FULL       0x1F040570,0xffffffff
9002 #define LPM_MEM_DC_MAP_CONF_18__MD_OFFSET_7       0x1F040570,0x1F000000
9003 #define LPM_MEM_DC_MAP_CONF_18__MD_MASK_7       0x1F040570,0x00FF0000
9004 #define LPM_MEM_DC_MAP_CONF_18__MD_OFFSET_6       0x1F040570,0x00001F00
9005 #define LPM_MEM_DC_MAP_CONF_18__MD_MASK_6       0x1F040570,0x000000FF
9006
9007 #define LPM_MEM_DC_MAP_CONF_19__ADDR                   0x1F040574
9008 #define LPM_MEM_DC_MAP_CONF_19__EMPTY       0x1F040574,0x00000000
9009 #define LPM_MEM_DC_MAP_CONF_19__FULL       0x1F040574,0xffffffff
9010 #define LPM_MEM_DC_MAP_CONF_19__MD_OFFSET_9       0x1F040574,0x1F000000
9011 #define LPM_MEM_DC_MAP_CONF_19__MD_MASK_9       0x1F040574,0x00FF0000
9012 #define LPM_MEM_DC_MAP_CONF_19__MD_OFFSET_8       0x1F040574,0x00001F00
9013 #define LPM_MEM_DC_MAP_CONF_19__MD_MASK_8       0x1F040574,0x000000FF
9014
9015 #define LPM_MEM_DC_MAP_CONF_20__ADDR                   0x1F040578
9016 #define LPM_MEM_DC_MAP_CONF_20__EMPTY       0x1F040578,0x00000000
9017 #define LPM_MEM_DC_MAP_CONF_20__FULL       0x1F040578,0xffffffff
9018 #define LPM_MEM_DC_MAP_CONF_20__MD_OFFSET_11       0x1F040578,0x1F000000
9019 #define LPM_MEM_DC_MAP_CONF_20__MD_MASK_11       0x1F040578,0x00FF0000
9020 #define LPM_MEM_DC_MAP_CONF_20__MD_OFFSET_10       0x1F040578,0x00001F00
9021 #define LPM_MEM_DC_MAP_CONF_20__MD_MASK_10       0x1F040578,0x000000FF
9022
9023 #define LPM_MEM_DC_MAP_CONF_21__ADDR                   0x1F04057C
9024 #define LPM_MEM_DC_MAP_CONF_21__EMPTY       0x1F04057C,0x00000000
9025 #define LPM_MEM_DC_MAP_CONF_21__FULL       0x1F04057C,0xffffffff
9026 #define LPM_MEM_DC_MAP_CONF_21__MD_OFFSET_13       0x1F04057C,0x1F000000
9027 #define LPM_MEM_DC_MAP_CONF_21__MD_MASK_13       0x1F04057C,0x00FF0000
9028 #define LPM_MEM_DC_MAP_CONF_21__MD_OFFSET_12       0x1F04057C,0x00001F00
9029 #define LPM_MEM_DC_MAP_CONF_21__MD_MASK_12       0x1F04057C,0x000000FF
9030
9031 #define LPM_MEM_DC_MAP_CONF_22__ADDR                   0x1F040580
9032 #define LPM_MEM_DC_MAP_CONF_22__EMPTY       0x1F040580,0x00000000
9033 #define LPM_MEM_DC_MAP_CONF_22__FULL       0x1F040580,0xffffffff
9034 #define LPM_MEM_DC_MAP_CONF_22__MD_OFFSET_15       0x1F040580,0x1F000000
9035 #define LPM_MEM_DC_MAP_CONF_22__MD_MASK_15       0x1F040580,0x00FF0000
9036 #define LPM_MEM_DC_MAP_CONF_22__MD_OFFSET_14       0x1F040580,0x00001F00
9037 #define LPM_MEM_DC_MAP_CONF_22__MD_MASK_14       0x1F040580,0x000000FF
9038
9039 #define LPM_MEM_DC_MAP_CONF_23__ADDR                   0x1F040584
9040 #define LPM_MEM_DC_MAP_CONF_23__EMPTY       0x1F040584,0x00000000
9041 #define LPM_MEM_DC_MAP_CONF_23__FULL       0x1F040584,0xffffffff
9042 #define LPM_MEM_DC_MAP_CONF_23__MD_OFFSET_17       0x1F040584,0x1F000000
9043 #define LPM_MEM_DC_MAP_CONF_23__MD_MASK_17       0x1F040584,0x00FF0000
9044 #define LPM_MEM_DC_MAP_CONF_23__MD_OFFSET_16       0x1F040584,0x00001F00
9045 #define LPM_MEM_DC_MAP_CONF_23__MD_MASK_16       0x1F040584,0x000000FF
9046
9047 #define LPM_MEM_DC_MAP_CONF_24__ADDR                   0x1F040588
9048 #define LPM_MEM_DC_MAP_CONF_24__EMPTY       0x1F040588,0x00000000
9049 #define LPM_MEM_DC_MAP_CONF_24__FULL       0x1F040588,0xffffffff
9050 #define LPM_MEM_DC_MAP_CONF_24__MD_OFFSET_19       0x1F040588,0x1F000000
9051 #define LPM_MEM_DC_MAP_CONF_24__MD_MASK_19       0x1F040588,0x00FF0000
9052 #define LPM_MEM_DC_MAP_CONF_24__MD_OFFSET_18       0x1F040588,0x00001F00
9053 #define LPM_MEM_DC_MAP_CONF_24__MD_MASK_18       0x1F040588,0x000000FF
9054
9055 #define LPM_MEM_DC_MAP_CONF_25__ADDR                   0x1F04058C
9056 #define LPM_MEM_DC_MAP_CONF_25__EMPTY       0x1F04058C,0x00000000
9057 #define LPM_MEM_DC_MAP_CONF_25__FULL       0x1F04058C,0xffffffff
9058 #define LPM_MEM_DC_MAP_CONF_25__MD_OFFSET_21       0x1F04058C,0x1F000000
9059 #define LPM_MEM_DC_MAP_CONF_25__MD_MASK_21       0x1F04058C,0x00FF0000
9060 #define LPM_MEM_DC_MAP_CONF_25__MD_OFFSET_20       0x1F04058C,0x00001F00
9061 #define LPM_MEM_DC_MAP_CONF_25__MD_MASK_20       0x1F04058C,0x000000FF
9062
9063 #define LPM_MEM_DC_MAP_CONF_26__ADDR                   0x1F040590
9064 #define LPM_MEM_DC_MAP_CONF_26__EMPTY       0x1F040590,0x00000000
9065 #define LPM_MEM_DC_MAP_CONF_26__FULL       0x1F040590,0xffffffff
9066 #define LPM_MEM_DC_MAP_CONF_26__MD_OFFSET_23       0x1F040590,0x1F000000
9067 #define LPM_MEM_DC_MAP_CONF_26__MD_MASK_23       0x1F040590,0x00FF0000
9068 #define LPM_MEM_DC_MAP_CONF_26__MD_OFFSET_22       0x1F040590,0x00001F00
9069 #define LPM_MEM_DC_MAP_CONF_26__MD_MASK_22       0x1F040590,0x000000FF
9070
9071 #define LPM_MEM_DC_UGDE0_0__ADDR                   0x1F040594
9072 #define LPM_MEM_DC_UGDE0_0__EMPTY       0x1F040594,0x00000000
9073 #define LPM_MEM_DC_UGDE0_0__FULL       0x1F040594,0xffffffff
9074 #define LPM_MEM_DC_UGDE0_0__NF_NL_0       0x1F040594,0x18000000
9075 #define LPM_MEM_DC_UGDE0_0__AUTORESTART_0       0x1F040594,0x04000000
9076 #define LPM_MEM_DC_UGDE0_0__ODD_EN_0       0x1F040594,0x02000000
9077 #define LPM_MEM_DC_UGDE0_0__COD_ODD_START_0       0x1F040594,0x00FF0000
9078 #define LPM_MEM_DC_UGDE0_0__COD_EV_START_0       0x1F040594,0x0000FF00
9079 #define LPM_MEM_DC_UGDE0_0__COD_EV_PRIORITY_0       0x1F040594,0x00000078
9080 #define LPM_MEM_DC_UGDE0_0__ID_CODED_0       0x1F040594,0x00000007
9081
9082 #define LPM_MEM_DC_UGDE0_1__ADDR                   0x1F040598
9083 #define LPM_MEM_DC_UGDE0_1__EMPTY       0x1F040598,0x00000000
9084 #define LPM_MEM_DC_UGDE0_1__FULL       0x1F040598,0xffffffff
9085 #define LPM_MEM_DC_UGDE0_1__STEP_0       0x1F040598,0x1FFFFFFF
9086
9087 #define LPM_MEM_DC_UGDE0_2__ADDR                   0x1F04059C
9088 #define LPM_MEM_DC_UGDE0_2__EMPTY       0x1F04059C,0x00000000
9089 #define LPM_MEM_DC_UGDE0_2__FULL       0x1F04059C,0xffffffff
9090 #define LPM_MEM_DC_UGDE0_2__OFFSET_DT_0       0x1F04059C,0x1FFFFFFF
9091
9092 #define LPM_MEM_DC_UGDE0_3__ADDR                   0x1F0405A0
9093 #define LPM_MEM_DC_UGDE0_3__EMPTY       0x1F0405A0,0x00000000
9094 #define LPM_MEM_DC_UGDE0_3__FULL       0x1F0405A0,0xffffffff
9095 #define LPM_MEM_DC_UGDE0_3__STEP_REPEAT_0       0x1F0405A0,0x1FFFFFFF
9096
9097 #define LPM_MEM_DC_UGDE1_0__ADDR                   0x1F0405A4
9098 #define LPM_MEM_DC_UGDE1_0__EMPTY       0x1F0405A4,0x00000000
9099 #define LPM_MEM_DC_UGDE1_0__FULL       0x1F0405A4,0xffffffff
9100 #define LPM_MEM_DC_UGDE1_0__NF_NL_1       0x1F0405A4,0x18000000
9101 #define LPM_MEM_DC_UGDE1_0__AUTORESTART_1       0x1F0405A4,0x04000000
9102 #define LPM_MEM_DC_UGDE1_0__ODD_EN_1       0x1F0405A4,0x02000000
9103 #define LPM_MEM_DC_UGDE1_0__COD_ODD_START_1       0x1F0405A4,0x00FF0000
9104 #define LPM_MEM_DC_UGDE1_0__COD_EV_START_1       0x1F0405A4,0x00007F80
9105 #define LPM_MEM_DC_UGDE1_0__COD_EV_PRIORITY_1       0x1F0405A4,0x00000078
9106 #define LPM_MEM_DC_UGDE1_0__ID_CODED_1       0x1F0405A4,0x00000007
9107
9108 #define LPM_MEM_DC_UGDE1_1__ADDR                   0x1F0405A8
9109 #define LPM_MEM_DC_UGDE1_1__EMPTY       0x1F0405A8,0x00000000
9110 #define LPM_MEM_DC_UGDE1_1__FULL       0x1F0405A8,0xffffffff
9111 #define LPM_MEM_DC_UGDE1_1__STEP_1       0x1F0405A8,0x1FFFFFFF
9112
9113 #define LPM_MEM_DC_UGDE1_2__ADDR                   0x1F0405AC
9114 #define LPM_MEM_DC_UGDE1_2__EMPTY       0x1F0405AC,0x00000000
9115 #define LPM_MEM_DC_UGDE1_2__FULL       0x1F0405AC,0xffffffff
9116 #define LPM_MEM_DC_UGDE1_2__OFFSET_DT_1       0x1F0405AC,0x1FFFFFFF
9117
9118 #define LPM_MEM_DC_UGDE1_3__ADDR                   0x1F0405B0
9119 #define LPM_MEM_DC_UGDE1_3__EMPTY       0x1F0405B0,0x00000000
9120 #define LPM_MEM_DC_UGDE1_3__FULL       0x1F0405B0,0xffffffff
9121 #define LPM_MEM_DC_UGDE1_3__STEP_REPEAT_1       0x1F0405B0,0x1FFFFFFF
9122
9123 #define LPM_MEM_DC_UGDE2_0__ADDR                   0x1F0405B4
9124 #define LPM_MEM_DC_UGDE2_0__EMPTY       0x1F0405B4,0x00000000
9125 #define LPM_MEM_DC_UGDE2_0__FULL       0x1F0405B4,0xffffffff
9126 #define LPM_MEM_DC_UGDE2_0__NF_NL_2       0x1F0405B4,0x18000000
9127 #define LPM_MEM_DC_UGDE2_0__AUTORESTART_2       0x1F0405B4,0x04000000
9128 #define LPM_MEM_DC_UGDE2_0__ODD_EN_2       0x1F0405B4,0x02000000
9129 #define LPM_MEM_DC_UGDE2_0__COD_ODD_START_2       0x1F0405B4,0x00FF0000
9130 #define LPM_MEM_DC_UGDE2_0__COD_EV_START_2       0x1F0405B4,0x00007F80
9131 #define LPM_MEM_DC_UGDE2_0__COD_EV_PRIORITY_2       0x1F0405B4,0x00000078
9132 #define LPM_MEM_DC_UGDE2_0__ID_CODED_2       0x1F0405B4,0x00000007
9133
9134 #define LPM_MEM_DC_UGDE2_1__ADDR                   0x1F0405B8
9135 #define LPM_MEM_DC_UGDE2_1__EMPTY       0x1F0405B8,0x00000000
9136 #define LPM_MEM_DC_UGDE2_1__FULL       0x1F0405B8,0xffffffff
9137 #define LPM_MEM_DC_UGDE2_1__STEP_2       0x1F0405B8,0x1FFFFFFF
9138
9139 #define LPM_MEM_DC_UGDE2_2__ADDR                   0x1F0405BC
9140 #define LPM_MEM_DC_UGDE2_2__EMPTY       0x1F0405BC,0x00000000
9141 #define LPM_MEM_DC_UGDE2_2__FULL       0x1F0405BC,0xffffffff
9142 #define LPM_MEM_DC_UGDE2_2__OFFSET_DT_2       0x1F0405BC,0x1FFFFFFF
9143
9144 #define LPM_MEM_DC_UGDE2_3__ADDR                   0x1F0405C0
9145 #define LPM_MEM_DC_UGDE2_3__EMPTY       0x1F0405C0,0x00000000
9146 #define LPM_MEM_DC_UGDE2_3__FULL       0x1F0405C0,0xffffffff
9147 #define LPM_MEM_DC_UGDE2_3__STEP_REPEAT_2       0x1F0405C0,0x1FFFFFFF
9148
9149 #define LPM_MEM_DC_UGDE3_0__ADDR                   0x1F0405C4
9150 #define LPM_MEM_DC_UGDE3_0__EMPTY       0x1F0405C4,0x00000000
9151 #define LPM_MEM_DC_UGDE3_0__FULL       0x1F0405C4,0xffffffff
9152 #define LPM_MEM_DC_UGDE3_0__NF_NL_3       0x1F0405C4,0x18000000
9153 #define LPM_MEM_DC_UGDE3_0__AUTORESTART_3       0x1F0405C4,0x04000000
9154 #define LPM_MEM_DC_UGDE3_0__ODD_EN_3       0x1F0405C4,0x02000000
9155 #define LPM_MEM_DC_UGDE3_0__COD_ODD_START_3       0x1F0405C4,0x00FF0000
9156 #define LPM_MEM_DC_UGDE3_0__COD_EV_START_3       0x1F0405C4,0x00007F80
9157 #define LPM_MEM_DC_UGDE3_0__COD_EV_PRIORITY_3       0x1F0405C4,0x00000078
9158 #define LPM_MEM_DC_UGDE3_0__ID_CODED_3       0x1F0405C4,0x00000007
9159
9160 #define LPM_MEM_DC_UGDE3_1__ADDR                   0x1F0405C8
9161 #define LPM_MEM_DC_UGDE3_1__EMPTY       0x1F0405C8,0x00000000
9162 #define LPM_MEM_DC_UGDE3_1__FULL       0x1F0405C8,0xffffffff
9163 #define LPM_MEM_DC_UGDE3_1__STEP_3       0x1F0405C8,0x1FFFFFFF
9164
9165 #define LPM_MEM_DC_UGDE3_2__ADDR                   0x1F0405CC
9166 #define LPM_MEM_DC_UGDE3_2__EMPTY       0x1F0405CC,0x00000000
9167 #define LPM_MEM_DC_UGDE3_2__FULL       0x1F0405CC,0xffffffff
9168 #define LPM_MEM_DC_UGDE3_2__OFFSET_DT_3       0x1F0405CC,0x1FFFFFFF
9169
9170 #define LPM_MEM_DC_UGDE3_3__ADDR                   0x1F0405D0
9171 #define LPM_MEM_DC_UGDE3_3__EMPTY       0x1F0405D0,0x00000000
9172 #define LPM_MEM_DC_UGDE3_3__FULL       0x1F0405D0,0xffffffff
9173 #define LPM_MEM_DC_UGDE3_3__STEP_REPEAT_3       0x1F0405D0,0x1FFFFFFF
9174
9175 #define LPM_MEM_DC_LLA0__ADDR                   0x1F0405D4
9176 #define LPM_MEM_DC_LLA0__EMPTY       0x1F0405D4,0x00000000
9177 #define LPM_MEM_DC_LLA0__FULL       0x1F0405D4,0xffffffff
9178 #define LPM_MEM_DC_LLA0__MCU_RS_3_0       0x1F0405D4,0xFF000000
9179 #define LPM_MEM_DC_LLA0__MCU_RS_2_0       0x1F0405D4,0x00FF0000
9180 #define LPM_MEM_DC_LLA0__MCU_RS_1_0       0x1F0405D4,0x0000FF00
9181 #define LPM_MEM_DC_LLA0__MCU_RS_0_0       0x1F0405D4,0x000000FF
9182
9183 #define LPM_MEM_DC_LLA1__ADDR                   0x1F0405D8
9184 #define LPM_MEM_DC_LLA1__EMPTY       0x1F0405D8,0x00000000
9185 #define LPM_MEM_DC_LLA1__FULL       0x1F0405D8,0xffffffff
9186 #define LPM_MEM_DC_LLA1__MCU_RS_3_1       0x1F0405D8,0xFF000000
9187 #define LPM_MEM_DC_LLA1__MCU_RS_2_1       0x1F0405D8,0x00FF0000
9188 #define LPM_MEM_DC_LLA1__MCU_RS_1_1       0x1F0405D8,0x0000FF00
9189 #define LPM_MEM_DC_LLA1__MCU_RS_0_1       0x1F0405D8,0x000000FF
9190
9191 #define LPM_MEM_DC_R_LLA0__ADDR                   0x1F0405DC
9192 #define LPM_MEM_DC_R_LLA0__EMPTY       0x1F0405DC,0x00000000
9193 #define LPM_MEM_DC_R_LLA0__FULL       0x1F0405DC,0xffffffff
9194 #define LPM_MEM_DC_R_LLA0__MCU_RS_R_3_0       0x1F0405DC,0xFF000000
9195 #define LPM_MEM_DC_R_LLA0__MCU_RS_R_2_0       0x1F0405DC,0x00FF0000
9196 #define LPM_MEM_DC_R_LLA0__MCU_RS_R_1_0       0x1F0405DC,0x0000FF00
9197 #define LPM_MEM_DC_R_LLA0__MCU_RS_R_0_0       0x1F0405DC,0x000000FF
9198
9199 #define LPM_MEM_DC_R_LLA1__ADDR                   0x1F0405E0
9200 #define LPM_MEM_DC_R_LLA1__EMPTY       0x1F0405E0,0x00000000
9201 #define LPM_MEM_DC_R_LLA1__FULL       0x1F0405E0,0xffffffff
9202 #define LPM_MEM_DC_R_LLA1__MCU_RS_R_3_1       0x1F0405E0,0xFF000000
9203 #define LPM_MEM_DC_R_LLA1__MCU_RS_R_2_1       0x1F0405E0,0x00FF0000
9204 #define LPM_MEM_DC_R_LLA1__MCU_RS_R_1_1       0x1F0405E0,0x0000FF00
9205 #define LPM_MEM_DC_R_LLA1__MCU_RS_R_0_1       0x1F0405E0,0x000000FF
9206
9207 #define LPM_MEM_DC_WR_CH_ADDR_5_ALT__ADDR                   0x1F0405E4
9208 #define LPM_MEM_DC_WR_CH_ADDR_5_ALT__EMPTY       0x1F0405E4,0x00000000
9209 #define LPM_MEM_DC_WR_CH_ADDR_5_ALT__FULL       0x1F0405E4,0xffffffff
9210 #define LPM_MEM_DC_WR_CH_ADDR_5_ALT__ST_ADDR_5_ALT       0x1F0405E4,0x1FFFFFFF
9211
9212 #define LPM_MEM_IDMAC_CONF__ADDR                   0x1F0405E8
9213 #define LPM_MEM_IDMAC_CONF__EMPTY       0x1F0405E8,0x00000000
9214 #define LPM_MEM_IDMAC_CONF__FULL       0x1F0405E8,0xffffffff
9215 #define LPM_MEM_IDMAC_CONF__P_ENDIAN       0x1F0405E8,0x00010000
9216 #define LPM_MEM_IDMAC_CONF__WIDPT       0x1F0405E8,0x00000018
9217 #define LPM_MEM_IDMAC_CONF__MAX_REQ_READ       0x1F0405E8,0x00000007
9218
9219 #define LPM_MEM_IDMAC_CH_EN_1__ADDR                   0x1F0405EC
9220 #define LPM_MEM_IDMAC_CH_EN_1__EMPTY       0x1F0405EC,0x00000000
9221 #define LPM_MEM_IDMAC_CH_EN_1__FULL       0x1F0405EC,0xffffffff
9222 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_31       0x1F0405EC,0x80000000
9223 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_29       0x1F0405EC,0x20000000
9224 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_28       0x1F0405EC,0x10000000
9225 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_27       0x1F0405EC,0x08000000
9226 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_24       0x1F0405EC,0x01000000
9227 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_23       0x1F0405EC,0x00800000
9228 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_22       0x1F0405EC,0x00400000
9229 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_21       0x1F0405EC,0x00200000
9230 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_20       0x1F0405EC,0x00100000
9231 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_18       0x1F0405EC,0x00040000
9232 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_17       0x1F0405EC,0x00020000
9233 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_15       0x1F0405EC,0x00008000
9234 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_14       0x1F0405EC,0x00004000
9235 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_12       0x1F0405EC,0x00001000
9236 #define LPM_MEM_IDMAC_CH_EN_1__IDMAC_CH_EN_11       0x1F0405EC,0x00000800
9237
9238 #define LPM_MEM_IDMAC_CH_EN_2__ADDR                   0x1F0405F0
9239 #define LPM_MEM_IDMAC_CH_EN_2__EMPTY       0x1F0405F0,0x00000000
9240 #define LPM_MEM_IDMAC_CH_EN_2__FULL       0x1F0405F0,0xffffffff
9241 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_52       0x1F0405F0,0x00100000
9242 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_51       0x1F0405F0,0x00080000
9243 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_50       0x1F0405F0,0x00040000
9244 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_49       0x1F0405F0,0x00020000
9245 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_48       0x1F0405F0,0x00010000
9246 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_47       0x1F0405F0,0x00008000
9247 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_46       0x1F0405F0,0x00004000
9248 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_45       0x1F0405F0,0x00002000
9249 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_44       0x1F0405F0,0x00001000
9250 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_43       0x1F0405F0,0x00000800
9251 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_42       0x1F0405F0,0x00000400
9252 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_41       0x1F0405F0,0x00000200
9253 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_40       0x1F0405F0,0x00000100
9254 #define LPM_MEM_IDMAC_CH_EN_2__IDMAC_CH_EN_33       0x1F0405F0,0x00000002
9255
9256 #define LPM_MEM_IDMAC_SEP_ALPHA__ADDR                   0x1F0405F4
9257 #define LPM_MEM_IDMAC_SEP_ALPHA__EMPTY       0x1F0405F4,0x00000000
9258 #define LPM_MEM_IDMAC_SEP_ALPHA__FULL       0x1F0405F4,0xffffffff
9259 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_29       0x1F0405F4,0x20000000
9260 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_27       0x1F0405F4,0x08000000
9261 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_24       0x1F0405F4,0x01000000
9262 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_23       0x1F0405F4,0x00800000
9263 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_15       0x1F0405F4,0x00008000
9264 #define LPM_MEM_IDMAC_SEP_ALPHA__IDMAC_SEP_AL_14       0x1F0405F4,0x00004000
9265
9266 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__ADDR                   0x1F0405F8
9267 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__EMPTY       0x1F0405F8,0x00000000
9268 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__FULL       0x1F0405F8,0xffffffff
9269 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_29       0x1F0405F8,0x20000000
9270 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_24       0x1F0405F8,0x01000000
9271 #define LPM_MEM_IDMAC_ALT_SEP_ALPHA__IDMAC_ALT_SEP_AL_23       0x1F0405F8,0x00800000
9272
9273 #define LPM_MEM_IDMAC_CH_PRI_1__ADDR                   0x1F0405FC
9274 #define LPM_MEM_IDMAC_CH_PRI_1__EMPTY       0x1F0405FC,0x00000000
9275 #define LPM_MEM_IDMAC_CH_PRI_1__FULL       0x1F0405FC,0xffffffff
9276 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_29       0x1F0405FC,0x20000000
9277 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_28       0x1F0405FC,0x10000000
9278 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_27       0x1F0405FC,0x08000000
9279 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_24       0x1F0405FC,0x01000000
9280 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_23       0x1F0405FC,0x00800000
9281 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_22       0x1F0405FC,0x00400000
9282 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_21       0x1F0405FC,0x00200000
9283 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_20       0x1F0405FC,0x00100000
9284 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_15       0x1F0405FC,0x00008000
9285 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_14       0x1F0405FC,0x00004000
9286 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_12       0x1F0405FC,0x00001000
9287 #define LPM_MEM_IDMAC_CH_PRI_1__IDMAC_CH_PRI_11       0x1F0405FC,0x00000800
9288
9289 #define LPM_MEM_IDMAC_CH_PRI_2__ADDR                   0x1F040600
9290 #define LPM_MEM_IDMAC_CH_PRI_2__EMPTY       0x1F040600,0x00000000
9291 #define LPM_MEM_IDMAC_CH_PRI_2__FULL       0x1F040600,0xffffffff
9292 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_50       0x1F040600,0x00040000
9293 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_49       0x1F040600,0x00020000
9294 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_48       0x1F040600,0x00010000
9295 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_47       0x1F040600,0x00008000
9296 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_46       0x1F040600,0x00004000
9297 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_45       0x1F040600,0x00002000
9298 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_44       0x1F040600,0x00001000
9299 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_43       0x1F040600,0x00000800
9300 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_42       0x1F040600,0x00000400
9301 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_41       0x1F040600,0x00000200
9302 #define LPM_MEM_IDMAC_CH_PRI_2__IDMAC_CH_PRI_40       0x1F040600,0x00000100
9303
9304 #define LPM_MEM_IDMAC_WM_EN_1__ADDR                   0x1F040604
9305 #define LPM_MEM_IDMAC_WM_EN_1__EMPTY       0x1F040604,0x00000000
9306 #define LPM_MEM_IDMAC_WM_EN_1__FULL       0x1F040604,0xffffffff
9307 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_29       0x1F040604,0x20000000
9308 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_28       0x1F040604,0x10000000
9309 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_27       0x1F040604,0x08000000
9310 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_24       0x1F040604,0x01000000
9311 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_23       0x1F040604,0x00800000
9312 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_14       0x1F040604,0x00004000
9313 #define LPM_MEM_IDMAC_WM_EN_1__IDMAC_WM_EN_12       0x1F040604,0x00001000
9314
9315 #define LPM_MEM_IDMAC_WM_EN_2__ADDR                   0x1F040608
9316 #define LPM_MEM_IDMAC_WM_EN_2__EMPTY       0x1F040608,0x00000000
9317 #define LPM_MEM_IDMAC_WM_EN_2__FULL       0x1F040608,0xffffffff
9318 #define LPM_MEM_IDMAC_WM_EN_2__IDMAC_WM_EN_44       0x1F040608,0x00001000
9319 #define LPM_MEM_IDMAC_WM_EN_2__IDMAC_WM_EN_43       0x1F040608,0x00000800
9320 #define LPM_MEM_IDMAC_WM_EN_2__IDMAC_WM_EN_42       0x1F040608,0x00000400
9321 #define LPM_MEM_IDMAC_WM_EN_2__IDMAC_WM_EN_41       0x1F040608,0x00000200
9322 #define LPM_MEM_IDMAC_WM_EN_2__IDMAC_WM_EN_40       0x1F040608,0x00000100
9323
9324 #define LPM_MEM_IDMAC_LOCK_EN_2__ADDR                   0x1F04060C
9325 #define LPM_MEM_IDMAC_LOCK_EN_2__EMPTY       0x1F04060C,0x00000000
9326 #define LPM_MEM_IDMAC_LOCK_EN_2__FULL       0x1F04060C,0xffffffff
9327 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_50       0x1F04060C,0x00040000
9328 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_49       0x1F04060C,0x00020000
9329 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_48       0x1F04060C,0x00010000
9330 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_47       0x1F04060C,0x00008000
9331 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_46       0x1F04060C,0x00004000
9332 #define LPM_MEM_IDMAC_LOCK_EN_2__IDMAC_LOCK_EN_45       0x1F04060C,0x00002000
9333
9334 #define LPM_MEM_IDMAC_SUB_ADDR_1__ADDR                   0x1F040614
9335 #define LPM_MEM_IDMAC_SUB_ADDR_1__EMPTY       0x1F040614,0x00000000
9336 #define LPM_MEM_IDMAC_SUB_ADDR_1__FULL       0x1F040614,0xffffffff
9337 #define LPM_MEM_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_33       0x1F040614,0x7F000000
9338 #define LPM_MEM_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_29       0x1F040614,0x007F0000
9339 #define LPM_MEM_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_24       0x1F040614,0x00007F00
9340 #define LPM_MEM_IDMAC_SUB_ADDR_1__IDMAC_SUB_ADDR_23       0x1F040614,0x0000007F
9341
9342 #define LPM_MEM_IDMAC_SUB_ADDR_2__ADDR                   0x1F040618
9343 #define LPM_MEM_IDMAC_SUB_ADDR_2__EMPTY       0x1F040618,0x00000000
9344 #define LPM_MEM_IDMAC_SUB_ADDR_2__FULL       0x1F040618,0xffffffff
9345 #define LPM_MEM_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_52       0x1F040618,0x007F0000
9346 #define LPM_MEM_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_51       0x1F040618,0x00007F00
9347 #define LPM_MEM_IDMAC_SUB_ADDR_2__IDMAC_SUB_ADDR_41       0x1F040618,0x0000007F
9348
9349 #define LPM_MEM_IDMAC_BNDM_EN_1__ADDR                   0x1F04061C
9350 #define LPM_MEM_IDMAC_BNDM_EN_1__EMPTY       0x1F04061C,0x00000000
9351 #define LPM_MEM_IDMAC_BNDM_EN_1__FULL       0x1F04061C,0xffffffff
9352 #define LPM_MEM_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_22       0x1F04061C,0x00400000
9353 #define LPM_MEM_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_21       0x1F04061C,0x00200000
9354 #define LPM_MEM_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_20       0x1F04061C,0x00100000
9355 #define LPM_MEM_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_12       0x1F04061C,0x00001000
9356 #define LPM_MEM_IDMAC_BNDM_EN_1__IDMAC_BNDM_EN_11       0x1F04061C,0x00000800
9357
9358 #define LPM_MEM_IDMAC_BNDM_EN_2__ADDR                   0x1F040620
9359 #define LPM_MEM_IDMAC_BNDM_EN_2__EMPTY       0x1F040620,0x00000000
9360 #define LPM_MEM_IDMAC_BNDM_EN_2__FULL       0x1F040620,0xffffffff
9361 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_50       0x1F040620,0x00040000
9362 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_49       0x1F040620,0x00020000
9363 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_48       0x1F040620,0x00010000
9364 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_47       0x1F040620,0x00008000
9365 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_46       0x1F040620,0x00004000
9366 #define LPM_MEM_IDMAC_BNDM_EN_2__IDMAC_BNDM_EN_45       0x1F040620,0x00002000
9367
9368 #define LPM_MEM_IDMAC_SC_CORD__ADDR                   0x1F040624
9369 #define LPM_MEM_IDMAC_SC_CORD__EMPTY       0x1F040624,0x00000000
9370 #define LPM_MEM_IDMAC_SC_CORD__FULL       0x1F040624,0xffffffff
9371 #define LPM_MEM_IDMAC_SC_CORD__SX0       0x1F040624,0x0FFF0000
9372 #define LPM_MEM_IDMAC_SC_CORD__SY0       0x1F040624,0x000007FF
9373
9374 #define LPM_MEM_IPU_CONF__ADDR                   0x1F040628
9375 #define LPM_MEM_IPU_CONF__EMPTY       0x1F040628,0x00000000
9376 #define LPM_MEM_IPU_CONF__FULL       0x1F040628,0xffffffff
9377 #define LPM_MEM_IPU_CONF__IC_DMFC_SYNC       0x1F040628,0x04000000
9378 #define LPM_MEM_IPU_CONF__IC_DMFC_SEL       0x1F040628,0x02000000
9379 #define LPM_MEM_IPU_CONF__IDMAC_DISABLE       0x1F040628,0x00400000
9380 #define LPM_MEM_IPU_CONF__IPU_DIAGBUS_ON       0x1F040628,0x00200000
9381 #define LPM_MEM_IPU_CONF__IPU_DIAGBUS_MODE       0x1F040628,0x001F0000
9382 #define LPM_MEM_IPU_CONF__DMFC_EN       0x1F040628,0x00000400
9383 #define LPM_MEM_IPU_CONF__DC_EN       0x1F040628,0x00000200
9384 #define LPM_MEM_IPU_CONF__DI1_EN       0x1F040628,0x00000080
9385 #define LPM_MEM_IPU_CONF__DI0_EN       0x1F040628,0x00000040
9386 #define LPM_MEM_IPU_CONF__DP_EN       0x1F040628,0x00000020
9387 #define LPM_MEM_IPU_CONF__IRT_EN       0x1F040628,0x00000008
9388 #define LPM_MEM_IPU_CONF__IC_EN       0x1F040628,0x00000004
9389
9390 #define LPM_MEM_IPU_INT_CTRL_1__ADDR                   0x1F040664
9391 #define LPM_MEM_IPU_INT_CTRL_1__EMPTY       0x1F040664,0x00000000
9392 #define LPM_MEM_IPU_INT_CTRL_1__FULL       0x1F040664,0xffffffff
9393 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_31       0x1F040664,0x80000000
9394 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_29       0x1F040664,0x20000000
9395 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_28       0x1F040664,0x10000000
9396 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_27       0x1F040664,0x08000000
9397 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_24       0x1F040664,0x01000000
9398 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_23       0x1F040664,0x00800000
9399 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_22       0x1F040664,0x00400000
9400 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_21       0x1F040664,0x00200000
9401 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_20       0x1F040664,0x00100000
9402 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_18       0x1F040664,0x00040000
9403 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_17       0x1F040664,0x00020000
9404 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_15       0x1F040664,0x00008000
9405 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_14       0x1F040664,0x00004000
9406 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_12       0x1F040664,0x00001000
9407 #define LPM_MEM_IPU_INT_CTRL_1__IDMAC_EOF_EN_11       0x1F040664,0x00000800
9408
9409 #define LPM_MEM_IPU_INT_CTRL_2__ADDR                   0x1F040668
9410 #define LPM_MEM_IPU_INT_CTRL_2__EMPTY       0x1F040668,0x00000000
9411 #define LPM_MEM_IPU_INT_CTRL_2__FULL       0x1F040668,0xffffffff
9412 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_52       0x1F040668,0x00100000
9413 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_51       0x1F040668,0x00080000
9414 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_50       0x1F040668,0x00040000
9415 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_49       0x1F040668,0x00020000
9416 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_48       0x1F040668,0x00010000
9417 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_47       0x1F040668,0x00008000
9418 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_46       0x1F040668,0x00004000
9419 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_45       0x1F040668,0x00002000
9420 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_44       0x1F040668,0x00001000
9421 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_43       0x1F040668,0x00000800
9422 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_42       0x1F040668,0x00000400
9423 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_41       0x1F040668,0x00000200
9424 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_40       0x1F040668,0x00000100
9425 #define LPM_MEM_IPU_INT_CTRL_2__IDMAC_EOF_EN_33       0x1F040668,0x00000002
9426
9427 #define LPM_MEM_IPU_INT_CTRL_3__ADDR                   0x1F04066C
9428 #define LPM_MEM_IPU_INT_CTRL_3__EMPTY       0x1F04066C,0x00000000
9429 #define LPM_MEM_IPU_INT_CTRL_3__FULL       0x1F04066C,0xffffffff
9430 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_31       0x1F04066C,0x80000000
9431 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_29       0x1F04066C,0x20000000
9432 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_28       0x1F04066C,0x10000000
9433 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_27       0x1F04066C,0x08000000
9434 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_24       0x1F04066C,0x01000000
9435 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_23       0x1F04066C,0x00800000
9436 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_22       0x1F04066C,0x00400000
9437 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_21       0x1F04066C,0x00200000
9438 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_20       0x1F04066C,0x00100000
9439 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_18       0x1F04066C,0x00040000
9440 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_17       0x1F04066C,0x00020000
9441 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_15       0x1F04066C,0x00008000
9442 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_14       0x1F04066C,0x00004000
9443 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_12       0x1F04066C,0x00001000
9444 #define LPM_MEM_IPU_INT_CTRL_3__IDMAC_NFACK_EN_11       0x1F04066C,0x00000800
9445
9446 #define LPM_MEM_IPU_INT_CTRL_4__ADDR                   0x1F040670
9447 #define LPM_MEM_IPU_INT_CTRL_4__EMPTY       0x1F040670,0x00000000
9448 #define LPM_MEM_IPU_INT_CTRL_4__FULL       0x1F040670,0xffffffff
9449 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_52       0x1F040670,0x00100000
9450 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_51       0x1F040670,0x00080000
9451 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_50       0x1F040670,0x00040000
9452 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_49       0x1F040670,0x00020000
9453 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_48       0x1F040670,0x00010000
9454 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_47       0x1F040670,0x00008000
9455 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_46       0x1F040670,0x00004000
9456 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_45       0x1F040670,0x00002000
9457 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_44       0x1F040670,0x00001000
9458 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_43       0x1F040670,0x00000800
9459 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_42       0x1F040670,0x00000400
9460 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_41       0x1F040670,0x00000200
9461 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_40       0x1F040670,0x00000100
9462 #define LPM_MEM_IPU_INT_CTRL_4__IDMAC_NFACK_EN_33       0x1F040670,0x00000002
9463
9464 #define LPM_MEM_IPU_INT_CTRL_5__ADDR                   0x1F040674
9465 #define LPM_MEM_IPU_INT_CTRL_5__EMPTY       0x1F040674,0x00000000
9466 #define LPM_MEM_IPU_INT_CTRL_5__FULL       0x1F040674,0xffffffff
9467 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_31       0x1F040674,0x80000000
9468 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_29       0x1F040674,0x20000000
9469 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_28       0x1F040674,0x10000000
9470 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_27       0x1F040674,0x08000000
9471 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_24       0x1F040674,0x01000000
9472 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_23       0x1F040674,0x00800000
9473 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_22       0x1F040674,0x00400000
9474 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_21       0x1F040674,0x00200000
9475 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_20       0x1F040674,0x00100000
9476 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_18       0x1F040674,0x00040000
9477 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_17       0x1F040674,0x00020000
9478 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_15       0x1F040674,0x00008000
9479 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_14       0x1F040674,0x00004000
9480 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_12       0x1F040674,0x00001000
9481 #define LPM_MEM_IPU_INT_CTRL_5__IDMAC_NFB4EOF_EN_11       0x1F040674,0x00000800
9482
9483 #define LPM_MEM_IPU_INT_CTRL_6__ADDR                   0x1F040678
9484 #define LPM_MEM_IPU_INT_CTRL_6__EMPTY       0x1F040678,0x00000000
9485 #define LPM_MEM_IPU_INT_CTRL_6__FULL       0x1F040678,0xffffffff
9486 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_52       0x1F040678,0x00100000
9487 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_51       0x1F040678,0x00080000
9488 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_50       0x1F040678,0x00040000
9489 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_49       0x1F040678,0x00020000
9490 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_48       0x1F040678,0x00010000
9491 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_47       0x1F040678,0x00008000
9492 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_46       0x1F040678,0x00004000
9493 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_45       0x1F040678,0x00002000
9494 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_44       0x1F040678,0x00001000
9495 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_43       0x1F040678,0x00000800
9496 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_42       0x1F040678,0x00000400
9497 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_41       0x1F040678,0x00000200
9498 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_40       0x1F040678,0x00000100
9499 #define LPM_MEM_IPU_INT_CTRL_6__IDMAC_NFB4EOF_EN_33       0x1F040678,0x00000002
9500
9501 #define LPM_MEM_IPU_INT_CTRL_7__ADDR                   0x1F04067C
9502 #define LPM_MEM_IPU_INT_CTRL_7__EMPTY       0x1F04067C,0x00000000
9503 #define LPM_MEM_IPU_INT_CTRL_7__FULL       0x1F04067C,0xffffffff
9504 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_31       0x1F04067C,0x80000000
9505 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_29       0x1F04067C,0x20000000
9506 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_28       0x1F04067C,0x10000000
9507 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_27       0x1F04067C,0x08000000
9508 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_24       0x1F04067C,0x01000000
9509 #define LPM_MEM_IPU_INT_CTRL_7__IDMAC_EOS_EN_23       0x1F04067C,0x00800000
9510
9511 #define LPM_MEM_IPU_INT_CTRL_8__ADDR                   0x1F040680
9512 #define LPM_MEM_IPU_INT_CTRL_8__EMPTY       0x1F040680,0x00000000
9513 #define LPM_MEM_IPU_INT_CTRL_8__FULL       0x1F040680,0xffffffff
9514 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_52       0x1F040680,0x00100000
9515 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_51       0x1F040680,0x00080000
9516 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_44       0x1F040680,0x00001000
9517 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_43       0x1F040680,0x00000800
9518 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_42       0x1F040680,0x00000400
9519 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_41       0x1F040680,0x00000200
9520 #define LPM_MEM_IPU_INT_CTRL_8__IDMAC_EOS_EN_33       0x1F040680,0x00000002
9521
9522 #define LPM_MEM_IPU_INT_CTRL_10__ADDR                   0x1F040688
9523 #define LPM_MEM_IPU_INT_CTRL_10__EMPTY       0x1F040688,0x00000000
9524 #define LPM_MEM_IPU_INT_CTRL_10__FULL       0x1F040688,0xffffffff
9525 #define LPM_MEM_IPU_INT_CTRL_10__AXIR_ERR_EN       0x1F040688,0x40000000
9526 #define LPM_MEM_IPU_INT_CTRL_10__AXIW_ERR_EN       0x1F040688,0x20000000
9527 #define LPM_MEM_IPU_INT_CTRL_10__NON_PRIVILEGED_ACC_ERR_EN       0x1F040688,0x10000000
9528 #define LPM_MEM_IPU_INT_CTRL_10__IC_BAYER_FRM_LOST_ERR_EN       0x1F040688,0x04000000
9529 #define LPM_MEM_IPU_INT_CTRL_10__IC_ENC_FRM_LOST_ERR_EN       0x1F040688,0x02000000
9530 #define LPM_MEM_IPU_INT_CTRL_10__IC_VF_FRM_LOST_ERR_EN       0x1F040688,0x01000000
9531 #define LPM_MEM_IPU_INT_CTRL_10__DI1_TIME_OUT_ERR_EN       0x1F040688,0x00400000
9532 #define LPM_MEM_IPU_INT_CTRL_10__DI0_TIME_OUT_ERR_EN       0x1F040688,0x00200000
9533 #define LPM_MEM_IPU_INT_CTRL_10__DI1_SYNC_DISP_ERR_EN       0x1F040688,0x00100000
9534 #define LPM_MEM_IPU_INT_CTRL_10__DI0_SYNC_DISP_ERR_EN       0x1F040688,0x00080000
9535 #define LPM_MEM_IPU_INT_CTRL_10__DC_TEARING_ERR_6_EN       0x1F040688,0x00040000
9536 #define LPM_MEM_IPU_INT_CTRL_10__DC_TEARING_ERR_2_EN       0x1F040688,0x00020000
9537 #define LPM_MEM_IPU_INT_CTRL_10__DC_TEARING_ERR_1_EN       0x1F040688,0x00010000
9538
9539 #define LPM_MEM_IPU_INT_CTRL_11__ADDR                   0x1F04068C
9540 #define LPM_MEM_IPU_INT_CTRL_11__EMPTY       0x1F04068C,0x00000000
9541 #define LPM_MEM_IPU_INT_CTRL_11__FULL       0x1F04068C,0xffffffff
9542 #define LPM_MEM_IPU_INT_CTRL_11__IDMAC_EOBND_EN_22       0x1F04068C,0x00400000
9543 #define LPM_MEM_IPU_INT_CTRL_11__IDMAC_EOBND_EN_21       0x1F04068C,0x00200000
9544 #define LPM_MEM_IPU_INT_CTRL_11__IDMAC_EOBND_EN_20       0x1F04068C,0x00100000
9545 #define LPM_MEM_IPU_INT_CTRL_11__IDMAC_EOBND_EN_12       0x1F04068C,0x00001000
9546 #define LPM_MEM_IPU_INT_CTRL_11__IDMAC_EOBND_EN_11       0x1F04068C,0x00000800
9547
9548 #define LPM_MEM_IPU_INT_CTRL_12__ADDR                   0x1F040690
9549 #define LPM_MEM_IPU_INT_CTRL_12__EMPTY       0x1F040690,0x00000000
9550 #define LPM_MEM_IPU_INT_CTRL_12__FULL       0x1F040690,0xffffffff
9551 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_50       0x1F040690,0x00040000
9552 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_49       0x1F040690,0x00020000
9553 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_48       0x1F040690,0x00010000
9554 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_47       0x1F040690,0x00008000
9555 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_46       0x1F040690,0x00004000
9556 #define LPM_MEM_IPU_INT_CTRL_12__IDMAC_EOBND_EN_45       0x1F040690,0x00002000
9557
9558 #define LPM_MEM_IPU_INT_CTRL_13__ADDR                   0x1F040694
9559 #define LPM_MEM_IPU_INT_CTRL_13__EMPTY       0x1F040694,0x00000000
9560 #define LPM_MEM_IPU_INT_CTRL_13__FULL       0x1F040694,0xffffffff
9561 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_31       0x1F040694,0x80000000
9562 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_29       0x1F040694,0x20000000
9563 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_28       0x1F040694,0x10000000
9564 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_27       0x1F040694,0x08000000
9565 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_24       0x1F040694,0x01000000
9566 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_23       0x1F040694,0x00800000
9567 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_22       0x1F040694,0x00400000
9568 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_21       0x1F040694,0x00200000
9569 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_20       0x1F040694,0x00100000
9570 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_18       0x1F040694,0x00040000
9571 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_17       0x1F040694,0x00020000
9572 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_15       0x1F040694,0x00008000
9573 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_14       0x1F040694,0x00004000
9574 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_12       0x1F040694,0x00001000
9575 #define LPM_MEM_IPU_INT_CTRL_13__IDMAC_TH_EN_11       0x1F040694,0x00000800
9576
9577 #define LPM_MEM_IPU_INT_CTRL_14__ADDR                   0x1F040698
9578 #define LPM_MEM_IPU_INT_CTRL_14__EMPTY       0x1F040698,0x00000000
9579 #define LPM_MEM_IPU_INT_CTRL_14__FULL       0x1F040698,0xffffffff
9580 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_52       0x1F040698,0x00100000
9581 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_51       0x1F040698,0x00080000
9582 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_50       0x1F040698,0x00040000
9583 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_49       0x1F040698,0x00020000
9584 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_48       0x1F040698,0x00010000
9585 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_47       0x1F040698,0x00008000
9586 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_46       0x1F040698,0x00004000
9587 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_45       0x1F040698,0x00002000
9588 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_44       0x1F040698,0x00001000
9589 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_43       0x1F040698,0x00000800
9590 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_42       0x1F040698,0x00000400
9591 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_41       0x1F040698,0x00000200
9592 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_40       0x1F040698,0x00000100
9593 #define LPM_MEM_IPU_INT_CTRL_14__IDMAC_TH_EN_33       0x1F040698,0x00000002
9594
9595 #define LPM_MEM_IPU_INT_CTRL_15__ADDR                   0x1F04069C
9596 #define LPM_MEM_IPU_INT_CTRL_15__EMPTY       0x1F04069C,0x00000000
9597 #define LPM_MEM_IPU_INT_CTRL_15__FULL       0x1F04069C,0xffffffff
9598 #define LPM_MEM_IPU_INT_CTRL_15__DI1_CNT_EN_PRE_8_EN       0x1F04069C,0x80000000
9599 #define LPM_MEM_IPU_INT_CTRL_15__DI1_CNT_EN_PRE_3_EN       0x1F04069C,0x40000000
9600 #define LPM_MEM_IPU_INT_CTRL_15__DI1_DISP_CLK_EN_PRE_EN       0x1F04069C,0x20000000
9601 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_10_EN       0x1F04069C,0x10000000
9602 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_9_EN       0x1F04069C,0x08000000
9603 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_8_EN       0x1F04069C,0x04000000
9604 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_7_EN       0x1F04069C,0x02000000
9605 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_6_EN       0x1F04069C,0x01000000
9606 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_5_EN       0x1F04069C,0x00800000
9607 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_4_EN       0x1F04069C,0x00400000
9608 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_3_EN       0x1F04069C,0x00200000
9609 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_2_EN       0x1F04069C,0x00100000
9610 #define LPM_MEM_IPU_INT_CTRL_15__DI0_CNT_EN_PRE_1_EN       0x1F04069C,0x00080000
9611 #define LPM_MEM_IPU_INT_CTRL_15__DI0_DISP_CLK_EN_PRE_EN       0x1F04069C,0x00040000
9612 #define LPM_MEM_IPU_INT_CTRL_15__DC_ASYNC_STOP_EN       0x1F04069C,0x00020000
9613 #define LPM_MEM_IPU_INT_CTRL_15__DC_DP_START_EN       0x1F04069C,0x00010000
9614 #define LPM_MEM_IPU_INT_CTRL_15__DI_VSYNC_PRE_1_EN       0x1F04069C,0x00008000
9615 #define LPM_MEM_IPU_INT_CTRL_15__DI_VSYNC_PRE_0_EN       0x1F04069C,0x00004000
9616 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_6_EN       0x1F04069C,0x00002000
9617 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_4_EN       0x1F04069C,0x00001000
9618 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_3_EN       0x1F04069C,0x00000800
9619 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_2_EN       0x1F04069C,0x00000400
9620 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_1_EN       0x1F04069C,0x00000200
9621 #define LPM_MEM_IPU_INT_CTRL_15__DC_FC_0_EN       0x1F04069C,0x00000100
9622 #define LPM_MEM_IPU_INT_CTRL_15__DP_ASF_BRAKE_EN       0x1F04069C,0x00000080
9623 #define LPM_MEM_IPU_INT_CTRL_15__DP_SF_BRAKE_EN       0x1F04069C,0x00000040
9624 #define LPM_MEM_IPU_INT_CTRL_15__DP_ASF_END_EN       0x1F04069C,0x00000020
9625 #define LPM_MEM_IPU_INT_CTRL_15__DP_ASF_START_EN       0x1F04069C,0x00000010
9626 #define LPM_MEM_IPU_INT_CTRL_15__DP_SF_END_EN       0x1F04069C,0x00000008
9627 #define LPM_MEM_IPU_INT_CTRL_15__DP_SF_START_EN       0x1F04069C,0x00000004
9628 #define LPM_MEM_IPU_INT_CTRL_15__IPU_SNOOPING2_INT_EN       0x1F04069C,0x00000002
9629 #define LPM_MEM_IPU_INT_CTRL_15__IPU_SNOOPING1_INT_EN       0x1F04069C,0x00000001
9630
9631 #define LPM_MEM_IPU_SDMA_EVENT_1__ADDR                   0x1F0406A0
9632 #define LPM_MEM_IPU_SDMA_EVENT_1__EMPTY       0x1F0406A0,0x00000000
9633 #define LPM_MEM_IPU_SDMA_EVENT_1__FULL       0x1F0406A0,0xffffffff
9634 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_31       0x1F0406A0,0x80000000
9635 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_29       0x1F0406A0,0x20000000
9636 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_28       0x1F0406A0,0x10000000
9637 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_27       0x1F0406A0,0x08000000
9638 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_24       0x1F0406A0,0x01000000
9639 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_23       0x1F0406A0,0x00800000
9640 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_22       0x1F0406A0,0x00400000
9641 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_21       0x1F0406A0,0x00200000
9642 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_20       0x1F0406A0,0x00100000
9643 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_18       0x1F0406A0,0x00040000
9644 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_17       0x1F0406A0,0x00020000
9645 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_15       0x1F0406A0,0x00008000
9646 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_14       0x1F0406A0,0x00004000
9647 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_12       0x1F0406A0,0x00001000
9648 #define LPM_MEM_IPU_SDMA_EVENT_1__IDMAC_EOF_SDMA_EN_11       0x1F0406A0,0x00000800
9649
9650 #define LPM_MEM_IPU_SDMA_EVENT_2__ADDR                   0x1F0406A4
9651 #define LPM_MEM_IPU_SDMA_EVENT_2__EMPTY       0x1F0406A4,0x00000000
9652 #define LPM_MEM_IPU_SDMA_EVENT_2__FULL       0x1F0406A4,0xffffffff
9653 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_52       0x1F0406A4,0x00100000
9654 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_51       0x1F0406A4,0x00080000
9655 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_50       0x1F0406A4,0x00040000
9656 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_49       0x1F0406A4,0x00020000
9657 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_48       0x1F0406A4,0x00010000
9658 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_47       0x1F0406A4,0x00008000
9659 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_46       0x1F0406A4,0x00004000
9660 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_45       0x1F0406A4,0x00002000
9661 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_44       0x1F0406A4,0x00001000
9662 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_43       0x1F0406A4,0x00000800
9663 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_42       0x1F0406A4,0x00000400
9664 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_41       0x1F0406A4,0x00000200
9665 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_40       0x1F0406A4,0x00000100
9666 #define LPM_MEM_IPU_SDMA_EVENT_2__IDMAC_EOF_SDMA_EN_33       0x1F0406A4,0x00000002
9667
9668 #define LPM_MEM_IPU_SDMA_EVENT_3__ADDR                   0x1F0406A8
9669 #define LPM_MEM_IPU_SDMA_EVENT_3__EMPTY       0x1F0406A8,0x00000000
9670 #define LPM_MEM_IPU_SDMA_EVENT_3__FULL       0x1F0406A8,0xffffffff
9671 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_31       0x1F0406A8,0x80000000
9672 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_29       0x1F0406A8,0x20000000
9673 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_28       0x1F0406A8,0x10000000
9674 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_27       0x1F0406A8,0x08000000
9675 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_24       0x1F0406A8,0x01000000
9676 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_23       0x1F0406A8,0x00800000
9677 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_22       0x1F0406A8,0x00400000
9678 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_21       0x1F0406A8,0x00200000
9679 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_20       0x1F0406A8,0x00100000
9680 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_18       0x1F0406A8,0x00040000
9681 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_17       0x1F0406A8,0x00020000
9682 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_15       0x1F0406A8,0x00008000
9683 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_14       0x1F0406A8,0x00004000
9684 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_12       0x1F0406A8,0x00001000
9685 #define LPM_MEM_IPU_SDMA_EVENT_3__IDMAC_NFACK_SDMA_EN_11       0x1F0406A8,0x00000800
9686
9687 #define LPM_MEM_IPU_SDMA_EVENT_4__ADDR                   0x1F0406AC
9688 #define LPM_MEM_IPU_SDMA_EVENT_4__EMPTY       0x1F0406AC,0x00000000
9689 #define LPM_MEM_IPU_SDMA_EVENT_4__FULL       0x1F0406AC,0xffffffff
9690 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_52       0x1F0406AC,0x00100000
9691 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_51       0x1F0406AC,0x00080000
9692 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_50       0x1F0406AC,0x00040000
9693 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_49       0x1F0406AC,0x00020000
9694 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_48       0x1F0406AC,0x00010000
9695 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_47       0x1F0406AC,0x00008000
9696 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_46       0x1F0406AC,0x00004000
9697 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_45       0x1F0406AC,0x00002000
9698 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_44       0x1F0406AC,0x00001000
9699 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_43       0x1F0406AC,0x00000800
9700 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_42       0x1F0406AC,0x00000400
9701 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_41       0x1F0406AC,0x00000200
9702 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_40       0x1F0406AC,0x00000100
9703 #define LPM_MEM_IPU_SDMA_EVENT_4__IDMAC_NFACK_SDMA_EN_33       0x1F0406AC,0x00000002
9704
9705 #define LPM_MEM_IPU_SDMA_EVENT_7__ADDR                   0x1F0406B0
9706 #define LPM_MEM_IPU_SDMA_EVENT_7__EMPTY       0x1F0406B0,0x00000000
9707 #define LPM_MEM_IPU_SDMA_EVENT_7__FULL       0x1F0406B0,0xffffffff
9708 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_31       0x1F0406B0,0x80000000
9709 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_29       0x1F0406B0,0x20000000
9710 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_28       0x1F0406B0,0x10000000
9711 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_27       0x1F0406B0,0x08000000
9712 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_24       0x1F0406B0,0x01000000
9713 #define LPM_MEM_IPU_SDMA_EVENT_7__IDMAC_EOS_SDMA_EN_23       0x1F0406B0,0x00800000
9714
9715 #define LPM_MEM_IPU_SDMA_EVENT_8__ADDR                   0x1F0406B4
9716 #define LPM_MEM_IPU_SDMA_EVENT_8__EMPTY       0x1F0406B4,0x00000000
9717 #define LPM_MEM_IPU_SDMA_EVENT_8__FULL       0x1F0406B4,0xffffffff
9718 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_52       0x1F0406B4,0x00100000
9719 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_51       0x1F0406B4,0x00080000
9720 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_44       0x1F0406B4,0x00001000
9721 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_43       0x1F0406B4,0x00000800
9722 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_42       0x1F0406B4,0x00000400
9723 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_41       0x1F0406B4,0x00000200
9724 #define LPM_MEM_IPU_SDMA_EVENT_8__IDMAC_EOS_SDMA_EN_32       0x1F0406B4,0x00000002
9725
9726 #define LPM_MEM_IPU_SDMA_EVENT_11__ADDR                   0x1F0406B8
9727 #define LPM_MEM_IPU_SDMA_EVENT_11__EMPTY       0x1F0406B8,0x00000000
9728 #define LPM_MEM_IPU_SDMA_EVENT_11__FULL       0x1F0406B8,0xffffffff
9729 #define LPM_MEM_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_22       0x1F0406B8,0x00400000
9730 #define LPM_MEM_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_21       0x1F0406B8,0x00200000
9731 #define LPM_MEM_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_20       0x1F0406B8,0x00100000
9732 #define LPM_MEM_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_12       0x1F0406B8,0x00001000
9733 #define LPM_MEM_IPU_SDMA_EVENT_11__IDMAC_EOBND_SDMA_EN_11       0x1F0406B8,0x00000800
9734
9735 #define LPM_MEM_IPU_SDMA_EVENT_12__ADDR                   0x1F0406BC
9736 #define LPM_MEM_IPU_SDMA_EVENT_12__EMPTY       0x1F0406BC,0x00000000
9737 #define LPM_MEM_IPU_SDMA_EVENT_12__FULL       0x1F0406BC,0xffffffff
9738 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_50       0x1F0406BC,0x00040000
9739 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_49       0x1F0406BC,0x00020000
9740 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_48       0x1F0406BC,0x00010000
9741 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_47       0x1F0406BC,0x00008000
9742 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_46       0x1F0406BC,0x00004000
9743 #define LPM_MEM_IPU_SDMA_EVENT_12__IDMAC_EOBND_SDMA_EN_45       0x1F0406BC,0x00002000
9744
9745 #define LPM_MEM_IPU_SDMA_EVENT_13__ADDR                   0x1F0406C0
9746 #define LPM_MEM_IPU_SDMA_EVENT_13__EMPTY       0x1F0406C0,0x00000000
9747 #define LPM_MEM_IPU_SDMA_EVENT_13__FULL       0x1F0406C0,0xffffffff
9748 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_31       0x1F0406C0,0x80000000
9749 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_29       0x1F0406C0,0x20000000
9750 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_28       0x1F0406C0,0x10000000
9751 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_27       0x1F0406C0,0x08000000
9752 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_24       0x1F0406C0,0x01000000
9753 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_23       0x1F0406C0,0x00800000
9754 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_22       0x1F0406C0,0x00400000
9755 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_21       0x1F0406C0,0x00200000
9756 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_20       0x1F0406C0,0x00100000
9757 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_18       0x1F0406C0,0x00040000
9758 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_17       0x1F0406C0,0x00020000
9759 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_15       0x1F0406C0,0x00008000
9760 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_14       0x1F0406C0,0x00004000
9761 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_12       0x1F0406C0,0x00001000
9762 #define LPM_MEM_IPU_SDMA_EVENT_13__IDMAC_TH_SDMA_EN_11       0x1F0406C0,0x00000800
9763
9764 #define LPM_MEM_IPU_SDMA_EVENT_14__ADDR                   0x1F0406C4
9765 #define LPM_MEM_IPU_SDMA_EVENT_14__EMPTY       0x1F0406C4,0x00000000
9766 #define LPM_MEM_IPU_SDMA_EVENT_14__FULL       0x1F0406C4,0xffffffff
9767 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_52       0x1F0406C4,0x00100000
9768 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_51       0x1F0406C4,0x00080000
9769 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_50       0x1F0406C4,0x00040000
9770 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_49       0x1F0406C4,0x00020000
9771 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_48       0x1F0406C4,0x00010000
9772 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_47       0x1F0406C4,0x00008000
9773 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_46       0x1F0406C4,0x00004000
9774 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_45       0x1F0406C4,0x00002000
9775 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_44       0x1F0406C4,0x00001000
9776 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_43       0x1F0406C4,0x00000800
9777 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_42       0x1F0406C4,0x00000400
9778 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_41       0x1F0406C4,0x00000200
9779 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_40       0x1F0406C4,0x00000100
9780 #define LPM_MEM_IPU_SDMA_EVENT_14__IDMAC_TH_SDMA_EN_33       0x1F0406C4,0x00000002
9781
9782 #define LPM_MEM_IPU_SRM_PRI2__ADDR                   0x1F0006CC
9783 #define LPM_MEM_IPU_SRM_PRI2__EMPTY       0x1F0006CC,0x00000000
9784 #define LPM_MEM_IPU_SRM_PRI2__FULL       0x1F0006CC,0xffffffff
9785 #define LPM_MEM_IPU_SRM_PRI2__DI1_SRM_MODE       0x1F0006CC,0x18000000
9786 #define LPM_MEM_IPU_SRM_PRI2__DI1_SRM_PRI       0x1F0006CC,0x07000000
9787 #define LPM_MEM_IPU_SRM_PRI2__DI0_SRM_MODE       0x1F0006CC,0x00180000
9788 #define LPM_MEM_IPU_SRM_PRI2__DI0_SRM_PRI       0x1F0006CC,0x00070000
9789 #define LPM_MEM_IPU_SRM_PRI2__DC_6_SRM_MODE       0x1F0006CC,0x0000C000
9790 #define LPM_MEM_IPU_SRM_PRI2__DC_2_SRM_MODE       0x1F0006CC,0x00003000
9791 #define LPM_MEM_IPU_SRM_PRI2__DC_SRM_PRI       0x1F0006CC,0x00000E00
9792 #define LPM_MEM_IPU_SRM_PRI2__DP_A1_SRM_MODE       0x1F0006CC,0x00000180
9793 #define LPM_MEM_IPU_SRM_PRI2__DP_A0_SRM_MODE       0x1F0006CC,0x00000060
9794 #define LPM_MEM_IPU_SRM_PRI2__DP_S_SRM_MODE       0x1F0006CC,0x00000018
9795 #define LPM_MEM_IPU_SRM_PRI2__DP_SRM_PRI       0x1F0006CC,0x00000007
9796
9797 #define LPM_MEM_IPU_FS_PROC_FLOW1__ADDR                   0x1F0406D0
9798 #define LPM_MEM_IPU_FS_PROC_FLOW1__EMPTY       0x1F0406D0,0x00000000
9799 #define LPM_MEM_IPU_FS_PROC_FLOW1__FULL       0x1F0406D0,0xffffffff
9800 #define LPM_MEM_IPU_FS_PROC_FLOW1__VF_IN_VALID        0x1F0406D0,0x80000000
9801 #define LPM_MEM_IPU_FS_PROC_FLOW1__ENC_IN_VALID       0x1F0406D0,0x40000000
9802 #define LPM_MEM_IPU_FS_PROC_FLOW1__PRP_SRC_SEL       0x1F0406D0,0x0F000000
9803 #define LPM_MEM_IPU_FS_PROC_FLOW1__PP_ROT_SRC_SEL       0x1F0406D0,0x000F0000
9804 #define LPM_MEM_IPU_FS_PROC_FLOW1__PP_SRC_SEL       0x1F0406D0,0x0000F000
9805 #define LPM_MEM_IPU_FS_PROC_FLOW1__PRPVF_ROT_SRC_SEL       0x1F0406D0,0x00000F00
9806 #define LPM_MEM_IPU_FS_PROC_FLOW1__PRPENC_ROT_SRC_SEL       0x1F0406D0,0x0000000F
9807
9808 #define LPM_MEM_IPU_FS_PROC_FLOW2__ADDR                   0x1F0406D4
9809 #define LPM_MEM_IPU_FS_PROC_FLOW2__EMPTY       0x1F0406D4,0x00000000
9810 #define LPM_MEM_IPU_FS_PROC_FLOW2__FULL       0x1F0406D4,0xffffffff
9811 #define LPM_MEM_IPU_FS_PROC_FLOW2__PRPENC_ROT_DEST_SEL       0x1F0406D4,0x00F00000
9812 #define LPM_MEM_IPU_FS_PROC_FLOW2__PP_ROT_DEST_SEL       0x1F0406D4,0x000F0000
9813 #define LPM_MEM_IPU_FS_PROC_FLOW2__PP_DEST_SEL       0x1F0406D4,0x0000F000
9814 #define LPM_MEM_IPU_FS_PROC_FLOW2__PRPVF_ROT_DEST_SEL       0x1F0406D4,0x00000F00
9815 #define LPM_MEM_IPU_FS_PROC_FLOW2__PRPVF_DEST_SEL       0x1F0406D4,0x000000F0
9816 #define LPM_MEM_IPU_FS_PROC_FLOW2__PRP_ENC_DEST_SEL       0x1F0406D4,0x0000000F
9817
9818 #define LPM_MEM_IPU_FS_DISP_FLOW1__ADDR                   0x1F0406DC
9819 #define LPM_MEM_IPU_FS_DISP_FLOW1__EMPTY       0x1F0406DC,0x00000000
9820 #define LPM_MEM_IPU_FS_DISP_FLOW1__FULL       0x1F0406DC,0xffffffff
9821 #define LPM_MEM_IPU_FS_DISP_FLOW1__DC1_SRC_SEL       0x1F0406DC,0x00F00000
9822 #define LPM_MEM_IPU_FS_DISP_FLOW1__DC2_SRC_SEL       0x1F0406DC,0x000F0000
9823 #define LPM_MEM_IPU_FS_DISP_FLOW1__DP_ASYNC1_SRC_SEL       0x1F0406DC,0x0000F000
9824 #define LPM_MEM_IPU_FS_DISP_FLOW1__DP_ASYNC0_SRC_SEL       0x1F0406DC,0x00000F00
9825 #define LPM_MEM_IPU_FS_DISP_FLOW1__DP_SYNC1_SRC_SEL       0x1F0406DC,0x000000F0
9826 #define LPM_MEM_IPU_FS_DISP_FLOW1__DP_SYNC0_SRC_SEL       0x1F0406DC,0x0000000F
9827
9828 #define LPM_MEM_IPU_FS_DISP_FLOW2__ADDR                   0x1F0406E0
9829 #define LPM_MEM_IPU_FS_DISP_FLOW2__EMPTY       0x1F0406E0,0x00000000
9830 #define LPM_MEM_IPU_FS_DISP_FLOW2__FULL       0x1F0406E0,0xffffffff
9831 #define LPM_MEM_IPU_FS_DISP_FLOW2__DC2_ALT_SRC_SEL       0x1F0406E0,0x000F0000
9832 #define LPM_MEM_IPU_FS_DISP_FLOW2__DP_ASYNC0_ALT_SRC_SEL       0x1F0406E0,0x000000F0
9833 #define LPM_MEM_IPU_FS_DISP_FLOW2__DP_ASYNC1_ALT_SRC_SEL       0x1F0406E0,0x0000000F
9834
9835 #define LPM_MEM_IPU_DISP_GEN__ADDR                   0x1F0406EC
9836 #define LPM_MEM_IPU_DISP_GEN__EMPTY       0x1F0406EC,0x00000000
9837 #define LPM_MEM_IPU_DISP_GEN__FULL       0x1F0406EC,0xffffffff
9838 #define LPM_MEM_IPU_DISP_GEN__DI1_COUNTER_RELEASE       0x1F0406EC,0x02000000
9839 #define LPM_MEM_IPU_DISP_GEN__DI0_COUNTER_RELEASE       0x1F0406EC,0x01000000
9840 #define LPM_MEM_IPU_DISP_GEN__MCU_MAX_BURST_STOP       0x1F0406EC,0x00400000
9841 #define LPM_MEM_IPU_DISP_GEN__MCU_T       0x1F0406EC,0x003C0000
9842 #define LPM_MEM_IPU_DISP_GEN__MCU_DI_ID_9       0x1F0406EC,0x00020000
9843 #define LPM_MEM_IPU_DISP_GEN__MCU_DI_ID_8       0x1F0406EC,0x00010000
9844 #define LPM_MEM_IPU_DISP_GEN__DP_PIPE_CLR       0x1F0406EC,0x00000040
9845 #define LPM_MEM_IPU_DISP_GEN__DP_FG_EN_ASYNC1       0x1F0406EC,0x00000020
9846 #define LPM_MEM_IPU_DISP_GEN__DP_FG_EN_ASYNC0       0x1F0406EC,0x00000010
9847 #define LPM_MEM_IPU_DISP_GEN__DP_ASYNC_DOUBLE_FLOW       0x1F0406EC,0x00000008
9848 #define LPM_MEM_IPU_DISP_GEN__DC2_DOUBLE_FLOW       0x1F0406EC,0x00000004
9849 #define LPM_MEM_IPU_DISP_GEN__DI1_DUAL_MODE       0x1F0406EC,0x00000002
9850 #define LPM_MEM_IPU_DISP_GEN__DI0_DUAL_MODE       0x1F0406EC,0x00000001
9851
9852 #define LPM_MEM_IPU_DISP_ALT1__ADDR                   0x1F0406F0
9853 #define LPM_MEM_IPU_DISP_ALT1__EMPTY       0x1F0406F0,0x00000000
9854 #define LPM_MEM_IPU_DISP_ALT1__FULL       0x1F0406F0,0xffffffff
9855 #define LPM_MEM_IPU_DISP_ALT1__SEL_ALT_0       0x1F0406F0,0xF0000000
9856 #define LPM_MEM_IPU_DISP_ALT1__STEP_REPEAT_ALT_0       0x1F0406F0,0x0FFF0000
9857 #define LPM_MEM_IPU_DISP_ALT1__CNT_AUTO_RELOAD_ALT_0       0x1F0406F0,0x00008000
9858 #define LPM_MEM_IPU_DISP_ALT1__CNT_CLR_SEL_ALT_0       0x1F0406F0,0x00007000
9859 #define LPM_MEM_IPU_DISP_ALT1__RUN_VALUE_M1_ALT_0       0x1F0406F0,0x00000FFF
9860
9861 #define LPM_MEM_IPU_DISP_ALT2__ADDR                   0x1F0406F4
9862 #define LPM_MEM_IPU_DISP_ALT2__EMPTY       0x1F0406F4,0x00000000
9863 #define LPM_MEM_IPU_DISP_ALT2__FULL       0x1F0406F4,0xffffffff
9864 #define LPM_MEM_IPU_DISP_ALT2__RUN_RESOLUTION_ALT_0       0x1F0406F4,0x00070000
9865 #define LPM_MEM_IPU_DISP_ALT2__OFFSET_RESOLUTION_ALT_0       0x1F0406F4,0x00007000
9866 #define LPM_MEM_IPU_DISP_ALT2__OFFSET_VALUE_ALT_0       0x1F0406F4,0x00000FFF
9867
9868 #define LPM_MEM_IPU_DISP_ALT3__ADDR                   0x1F0406F8
9869 #define LPM_MEM_IPU_DISP_ALT3__EMPTY       0x1F0406F8,0x00000000
9870 #define LPM_MEM_IPU_DISP_ALT3__FULL       0x1F0406F8,0xffffffff
9871 #define LPM_MEM_IPU_DISP_ALT3__SEL_ALT_1       0x1F0406F8,0xF0000000
9872 #define LPM_MEM_IPU_DISP_ALT3__STEP_REPEAT_ALT_1       0x1F0406F8,0x0FFF0000
9873 #define LPM_MEM_IPU_DISP_ALT3__CNT_AUTO_RELOAD_ALT_1       0x1F0406F8,0x00008000
9874 #define LPM_MEM_IPU_DISP_ALT3__CNT_CLR_SEL_ALT_1       0x1F0406F8,0x00007000
9875 #define LPM_MEM_IPU_DISP_ALT3__RUN_VALUE_M1_ALT_1       0x1F0406F8,0x00000FFF
9876
9877 #define LPM_MEM_IPU_DISP_ALT4__ADDR                   0x1F0406FC
9878 #define LPM_MEM_IPU_DISP_ALT4__EMPTY       0x1F0406FC,0x00000000
9879 #define LPM_MEM_IPU_DISP_ALT4__FULL       0x1F0406FC,0xffffffff
9880 #define LPM_MEM_IPU_DISP_ALT4__RUN_RESOLUTION_ALT_1       0x1F0406FC,0x00070000
9881 #define LPM_MEM_IPU_DISP_ALT4__OFFSET_RESOLUTION_ALT_1       0x1F0406FC,0x00007000
9882 #define LPM_MEM_IPU_DISP_ALT4__OFFSET_VALUE_ALT_1       0x1F0406FC,0x00000FFF
9883
9884 #define LPM_MEM_IPU_SNOOP__ADDR                   0x1F040700
9885 #define LPM_MEM_IPU_SNOOP__EMPTY       0x1F040700,0x00000000
9886 #define LPM_MEM_IPU_SNOOP__FULL       0x1F040700,0xffffffff
9887 #define LPM_MEM_IPU_SNOOP__SNOOP2_SYNC_BYP       0x1F040700,0x00010000
9888 #define LPM_MEM_IPU_SNOOP__AUTOREF_PER       0x1F040700,0x000003FF
9889
9890 #define LPM_MEM_IPU_MEM_RST__ADDR                   0x1F040704
9891 #define LPM_MEM_IPU_MEM_RST__EMPTY       0x1F040704,0x00000000
9892 #define LPM_MEM_IPU_MEM_RST__FULL       0x1F040704,0xffffffff
9893 #define LPM_MEM_IPU_MEM_RST__RST_MEM_START       0x1F040704,0x80000000
9894 #define LPM_MEM_IPU_MEM_RST__RST_MEM_EN       0x1F040704,0x007FFFFF
9895
9896 #define LPM_MEM_IPU_PM__ADDR                   0x1F040708
9897 #define LPM_MEM_IPU_PM__EMPTY       0x1F040708,0x00000000
9898 #define LPM_MEM_IPU_PM__FULL       0x1F040708,0xffffffff
9899 #define LPM_MEM_IPU_PM__LPSR_MODE       0x1F040708,0x80000000
9900 #define LPM_MEM_IPU_PM__DI1_SRM_CLOCK_CHANGE_MODE       0x1F040708,0x40000000
9901 #define LPM_MEM_IPU_PM__DI1_CLK_PERIOD_1       0x1F040708,0x3F800000
9902 #define LPM_MEM_IPU_PM__DI1_CLK_PERIOD_0       0x1F040708,0x007F0000
9903 #define LPM_MEM_IPU_PM__CLOCK_MODE_STAT       0x1F040708,0x00008000
9904 #define LPM_MEM_IPU_PM__DI0_SRM_CLOCK_CHANGE_MODE       0x1F040708,0x00004000
9905 #define LPM_MEM_IPU_PM__DI0_CLK_PERIOD_1       0x1F040708,0x00003F80
9906 #define LPM_MEM_IPU_PM__DI0_CLK_PERIOD_0       0x1F040708,0x0000007F
9907
9908 #define LPM_MEM_IPU_GPR__ADDR                   0x1F04070C
9909 #define LPM_MEM_IPU_GPR__EMPTY       0x1F04070C,0x00000000
9910 #define LPM_MEM_IPU_GPR__FULL       0x1F04070C,0xffffffff
9911 #define LPM_MEM_IPU_GPR__IPU_CH_BUF1_RDY1_CLR       0x1F04070C,0x80000000
9912 #define LPM_MEM_IPU_GPR__IPU_CH_BUF1_RDY0_CLR       0x1F04070C,0x40000000
9913 #define LPM_MEM_IPU_GPR__IPU_CH_BUF0_RDY1_CLR       0x1F04070C,0x20000000
9914 #define LPM_MEM_IPU_GPR__IPU_CH_BUF0_RDY0_CLR       0x1F04070C,0x10000000
9915 #define LPM_MEM_IPU_GPR__IPU_ALT_CH_BUF1_RDY1_CLR       0x1F04070C,0x08000000
9916 #define LPM_MEM_IPU_GPR__IPU_ALT_CH_BUF1_RDY0_CLR       0x1F04070C,0x04000000
9917 #define LPM_MEM_IPU_GPR__IPU_ALT_CH_BUF0_RDY1_CLR       0x1F04070C,0x02000000
9918 #define LPM_MEM_IPU_GPR__IPU_ALT_CH_BUF0_RDY0_CLR       0x1F04070C,0x01000000
9919 #define LPM_MEM_IPU_GPR__IPU_DI1_CLK_CHANGE_ACK_DIS 0x1F04070C,0x00800000
9920 #define LPM_MEM_IPU_GPR__IPU_DI0_CLK_CHANGE_ACK_DIS 0x1F04070C,0x00400000
9921 #define LPM_MEM_IPU_GPR__IPU_GP21       0x1F04070C,0x00200000
9922 #define LPM_MEM_IPU_GPR__IPU_GP20       0x1F04070C,0x00100000
9923 #define LPM_MEM_IPU_GPR__IPU_GP19       0x1F04070C,0x00080000
9924 #define LPM_MEM_IPU_GPR__IPU_GP18       0x1F04070C,0x00040000
9925 #define LPM_MEM_IPU_GPR__IPU_GP17       0x1F04070C,0x00020000
9926 #define LPM_MEM_IPU_GPR__IPU_GP16       0x1F04070C,0x00010000
9927 #define LPM_MEM_IPU_GPR__IPU_GP15       0x1F04070C,0x00008000
9928 #define LPM_MEM_IPU_GPR__IPU_GP14       0x1F04070C,0x00004000
9929 #define LPM_MEM_IPU_GPR__IPU_GP13       0x1F04070C,0x00002000
9930 #define LPM_MEM_IPU_GPR__IPU_GP12       0x1F04070C,0x00001000
9931 #define LPM_MEM_IPU_GPR__IPU_GP11       0x1F04070C,0x00000800
9932 #define LPM_MEM_IPU_GPR__IPU_GP10       0x1F04070C,0x00000400
9933 #define LPM_MEM_IPU_GPR__IPU_GP9       0x1F04070C,0x00000200
9934 #define LPM_MEM_IPU_GPR__IPU_GP8       0x1F04070C,0x00000100
9935 #define LPM_MEM_IPU_GPR__IPU_GP7       0x1F04070C,0x00000080
9936 #define LPM_MEM_IPU_GPR__IPU_GP6       0x1F04070C,0x00000040
9937 #define LPM_MEM_IPU_GPR__IPU_GP5       0x1F04070C,0x00000020
9938 #define LPM_MEM_IPU_GPR__IPU_GP4       0x1F04070C,0x00000010
9939 #define LPM_MEM_IPU_GPR__IPU_GP3       0x1F04070C,0x00000008
9940 #define LPM_MEM_IPU_GPR__IPU_GP2       0x1F04070C,0x00000004
9941 #define LPM_MEM_IPU_GPR__IPU_GP1       0x1F04070C,0x00000002
9942 #define LPM_MEM_IPU_GPR__IPU_GP0       0x1F04070C,0x00000001
9943
9944 #define LPM_MEM_IC_CONF__ADDR                   0x1F040710
9945 #define LPM_MEM_IC_CONF__EMPTY                  0x1F040710,0x00000000
9946 #define LPM_MEM_IC_CONF__FULL                   0x1F040710,0xffffffff
9947 #define LPM_MEM_IC_CONF__CSI_MEM_WR_EN   0x1F040710,0x80000000
9948 #define LPM_MEM_IC_CONF__RWS_EN          0x1F040710,0x40000000
9949 #define LPM_MEM_IC_CONF__IC_KEY_COLOR_EN        0x1F040710,0x20000000
9950 #define LPM_MEM_IC_CONF__IC_GLB_LOC_A           0x1F040710,0x10000000
9951 #define LPM_MEM_IC_CONF__PP_ROT_EN              0x1F040710,0x00100000
9952 #define LPM_MEM_IC_CONF__PP_CMB                 0x1F040710,0x00080000
9953 #define LPM_MEM_IC_CONF__PP_CSC2                0x1F040710,0x00040000
9954 #define LPM_MEM_IC_CONF__PP_CSC1                0x1F040710,0x00020000
9955 #define LPM_MEM_IC_CONF__PP_EN                  0x1F040710,0x00010000
9956 #define LPM_MEM_IC_CONF__PRPVF_ROT_EN           0x1F040710,0x00001000
9957 #define LPM_MEM_IC_CONF__PRPVF_CMB              0x1F040710,0x00000800
9958 #define LPM_MEM_IC_CONF__PRPVF_CSC2             0x1F040710,0x00000400
9959 #define LPM_MEM_IC_CONF__PRPVF_CSC1             0x1F040710,0x00000200
9960 #define LPM_MEM_IC_CONF__PRPVF_EN               0x1F040710,0x00000100
9961 #define LPM_MEM_IC_CONF__PRPENC_ROT_EN          0x1F040710,0x00000004
9962 #define LPM_MEM_IC_CONF__PRPENC_CSC1            0x1F040710,0x00000002
9963 #define LPM_MEM_IC_CONF__PRPENC_EN              0x1F040710,0x00000001
9964
9965 #define LPM_MEM_IC_PRP_ENC_RSC__ADDR            0x1F040714
9966 #define LPM_MEM_IC_PRP_ENC_RSC__EMPTY           0x1F040714,0x00000000
9967 #define LPM_MEM_IC_PRP_ENC_RSC__FULL            0x1F040714,0xffffffff
9968 #define LPM_MEM_IC_PRP_ENC_RSC__PRPENC_DS_R_V   0x1F040714,0xC0000000
9969 #define LPM_MEM_IC_PRP_ENC_RSC__PRPENC_RS_R_V   0x1F040714,0x3FFF0000
9970 #define LPM_MEM_IC_PRP_ENC_RSC__PRPENC_DS_R_H   0x1F040714,0x0000C000
9971 #define LPM_MEM_IC_PRP_ENC_RSC__PRPENC_RS_R_H   0x1F040714,0x00003FFF
9972
9973 #define LPM_MEM_IC_PRP_VF_RSC__ADDR             0x1F040718
9974 #define LPM_MEM_IC_PRP_VF_RSC__EMPTY            0x1F040718,0x00000000
9975 #define LPM_MEM_IC_PRP_VF_RSC__FULL             0x1F040718,0xffffffff
9976 #define LPM_MEM_IC_PRP_VF_RSC__PRPVF_DS_R_V     0x1F040718,0xC0000000
9977 #define LPM_MEM_IC_PRP_VF_RSC__PRPVF_RS_R_V     0x1F040718,0x3FFF0000
9978 #define LPM_MEM_IC_PRP_VF_RSC__PRPVF_DS_R_H     0x1F040718,0x0000C000
9979 #define LPM_MEM_IC_PRP_VF_RSC__PRPVF_RS_R_H     0x1F040718,0x00003FFF
9980
9981 #define LPM_MEM_IC_PP_RSC__ADDR                 0x1F04071C
9982 #define LPM_MEM_IC_PP_RSC__EMPTY                0x1F04071C,0x00000000
9983 #define LPM_MEM_IC_PP_RSC__FULL                 0x1F04071C,0xffffffff
9984 #define LPM_MEM_IC_PP_RSC__PP_DS_R_V            0x1F04071C,0xC0000000
9985 #define LPM_MEM_IC_PP_RSC__PP_RS_R_V            0x1F04071C,0x3FFF0000
9986 #define LPM_MEM_IC_PP_RSC__PP_DS_R_H            0x1F04071C,0x0000C000
9987 #define LPM_MEM_IC_PP_RSC__PP_RS_R_H            0x1F04071C,0x00003FFF
9988
9989 #define LPM_MEM_IC_CMBP_1__ADDR                 0x1F040720
9990 #define LPM_MEM_IC_CMBP_1__EMPTY                0x1F040720,0x00000000
9991 #define LPM_MEM_IC_CMBP_1__FULL                 0x1F040720,0xffffffff
9992 #define LPM_MEM_IC_CMBP_1__IC_PP_ALPHA_V        0x1F040720,0x0000FF00
9993 #define LPM_MEM_IC_CMBP_1__IC_PRPVF_ALPHA_V     0x1F040720,0x000000FF
9994
9995 #define LPM_MEM_IC_CMBP_2__ADDR                 0x1F040724
9996 #define LPM_MEM_IC_CMBP_2__EMPTY                0x1F040724,0x00000000
9997 #define LPM_MEM_IC_CMBP_2__FULL                 0x1F040724,0xffffffff
9998 #define LPM_MEM_IC_CMBP_2__IC_KEY_COLOR_R       0x1F040724,0x00FF0000
9999 #define LPM_MEM_IC_CMBP_2__IC_KEY_COLOR_G       0x1F040724,0x0000FF00
10000 #define LPM_MEM_IC_CMBP_2__IC_KEY_COLOR_B       0x1F040724,0x000000FF
10001
10002 #define LPM_MEM_IC_IDMAC_1__ADDR                0x1F040728
10003 #define LPM_MEM_IC_IDMAC_1__EMPTY               0x1F040728,0x00000000
10004 #define LPM_MEM_IC_IDMAC_1__FULL                0x1F040728,0xffffffff
10005 #define LPM_MEM_IC_IDMAC_1__ALT_CB7_BURST_16    0x1F040728,0x02000000
10006 #define LPM_MEM_IC_IDMAC_1__ALT_CB6_BURST_16    0x1F040728,0x01000000
10007 #define LPM_MEM_IC_IDMAC_1__T3_FLIP_UD          0x1F040728,0x00080000
10008 #define LPM_MEM_IC_IDMAC_1__T3_FLIP_LR          0x1F040728,0x00040000
10009 #define LPM_MEM_IC_IDMAC_1__T3_ROT              0x1F040728,0x00020000
10010 #define LPM_MEM_IC_IDMAC_1__T2_FLIP_UD          0x1F040728,0x00010000
10011 #define LPM_MEM_IC_IDMAC_1__T2_FLIP_LR          0x1F040728,0x00008000
10012 #define LPM_MEM_IC_IDMAC_1__T2_ROT              0x1F040728,0x00004000
10013 #define LPM_MEM_IC_IDMAC_1__T1_FLIP_UD          0x1F040728,0x00002000
10014 #define LPM_MEM_IC_IDMAC_1__T1_FLIP_LR          0x1F040728,0x00001000
10015 #define LPM_MEM_IC_IDMAC_1__T1_ROT              0x1F040728,0x00000800
10016 #define LPM_MEM_IC_IDMAC_1__CB7_BURST_16        0x1F040728,0x00000080
10017 #define LPM_MEM_IC_IDMAC_1__CB6_BURST_16        0x1F040728,0x00000040
10018 #define LPM_MEM_IC_IDMAC_1__CB5_BURST_16        0x1F040728,0x00000020
10019 #define LPM_MEM_IC_IDMAC_1__CB4_BURST_16        0x1F040728,0x00000010
10020 #define LPM_MEM_IC_IDMAC_1__CB3_BURST_16        0x1F040728,0x00000008
10021 #define LPM_MEM_IC_IDMAC_1__CB2_BURST_16        0x1F040728,0x00000004
10022 #define LPM_MEM_IC_IDMAC_1__CB1_BURST_16        0x1F040728,0x00000002
10023 #define LPM_MEM_IC_IDMAC_1__CB0_BURST_16        0x1F040728,0x00000001
10024
10025 #define LPM_MEM_IC_IDMAC_2__ADDR                0x1F04072C
10026 #define LPM_MEM_IC_IDMAC_2__EMPTY               0x1F04072C,0x00000000
10027 #define LPM_MEM_IC_IDMAC_2__FULL                0x1F04072C,0xffffffff
10028 #define LPM_MEM_IC_IDMAC_2__T3_FR_HEIGHT        0x1F04072C,0x3FF00000
10029 #define LPM_MEM_IC_IDMAC_2__T2_FR_HEIGHT        0x1F04072C,0x000FFC00
10030 #define LPM_MEM_IC_IDMAC_2__T1_FR_HEIGHT        0x1F04072C,0x000003FF
10031
10032 #define LPM_MEM_IC_IDMAC_3__ADDR                0x1F040730
10033 #define LPM_MEM_IC_IDMAC_3__EMPTY               0x1F040730,0x00000000
10034 #define LPM_MEM_IC_IDMAC_3__FULL                0x1F040730,0xffffffff
10035 #define LPM_MEM_IC_IDMAC_3__T3_FR_WIDTH         0x1F040730,0x3FF00000
10036 #define LPM_MEM_IC_IDMAC_3__T2_FR_WIDTH         0x1F040730,0x000FFC00
10037 #define LPM_MEM_IC_IDMAC_3__T1_FR_WIDTH         0x1F040730,0x000003FF
10038
10039 #define LPM_MEM_IC_IDMAC_4__ADDR                  0x1F040734
10040 #define LPM_MEM_IC_IDMAC_4__EMPTY                 0x1F040734,0x00000000
10041 #define LPM_MEM_IC_IDMAC_4__FULL                  0x1F040734,0xffffffff
10042 #define LPM_MEM_IC_IDMAC_4__RM_BRDG_MAX_RQ        0x1F040734,0x0000F000
10043 #define LPM_MEM_IC_IDMAC_4__IBM_BRDG_MAX_RQ       0x1F040734,0x00000F00
10044 #define LPM_MEM_IC_IDMAC_4__MPM_DMFC_BRDG_MAX_RQ  0x1F040734,0x000000F0
10045 #define LPM_MEM_IC_IDMAC_4__MPM_RW_BRDG_MAX_RQ    0x1F040734,0x0000000F
10046
10047 #endif