]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/cpu/armv7/am33xx/clock.c
omap: am33xx: enable gpio support
[karo-tx-uboot.git] / arch / arm / cpu / armv7 / am33xx / clock.c
1 /*
2  * clock.c
3  *
4  * clocks for AM33XX based boards
5  *
6  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE.  See the
16  * GNU General Public License for more details.
17  */
18
19 #include <common.h>
20 #include <asm/arch/cpu.h>
21 #include <asm/arch/clock.h>
22 #include <asm/arch/hardware.h>
23 #include <asm/io.h>
24
25 #define PRCM_MOD_EN             0x2
26 #define PRCM_FORCE_WAKEUP       0x2
27
28 #define PRCM_EMIF_CLK_ACTIVITY  BIT(2)
29 #define PRCM_L3_GCLK_ACTIVITY   BIT(4)
30
31 #define PLL_BYPASS_MODE         0x4
32 #define ST_MN_BYPASS            0x00000100
33 #define ST_DPLL_CLK             0x00000001
34 #define CLK_SEL_MASK            0x7ffff
35 #define CLK_DIV_MASK            0x1f
36 #define CLK_DIV2_MASK           0x7f
37 #define CLK_SEL_SHIFT           0x8
38 #define CLK_MODE_SEL            0x7
39 #define CLK_MODE_MASK           0xfffffff8
40 #define CLK_DIV_SEL             0xFFFFFFE0
41
42
43 const struct cm_perpll *cmper = (struct cm_perpll *)CM_PER;
44 const struct cm_wkuppll *cmwkup = (struct cm_wkuppll *)CM_WKUP;
45 const struct cm_dpll *cmdpll = (struct cm_dpll *)CM_DPLL;
46
47 static void enable_interface_clocks(void)
48 {
49         /* Enable all the Interconnect Modules */
50         writel(PRCM_MOD_EN, &cmper->l3clkctrl);
51         while (readl(&cmper->l3clkctrl) != PRCM_MOD_EN)
52                 ;
53
54         writel(PRCM_MOD_EN, &cmper->l4lsclkctrl);
55         while (readl(&cmper->l4lsclkctrl) != PRCM_MOD_EN)
56                 ;
57
58         writel(PRCM_MOD_EN, &cmper->l4fwclkctrl);
59         while (readl(&cmper->l4fwclkctrl) != PRCM_MOD_EN)
60                 ;
61
62         writel(PRCM_MOD_EN, &cmwkup->wkl4wkclkctrl);
63         while (readl(&cmwkup->wkl4wkclkctrl) != PRCM_MOD_EN)
64                 ;
65
66         writel(PRCM_MOD_EN, &cmper->l3instrclkctrl);
67         while (readl(&cmper->l3instrclkctrl) != PRCM_MOD_EN)
68                 ;
69
70         writel(PRCM_MOD_EN, &cmper->l4hsclkctrl);
71         while (readl(&cmper->l4hsclkctrl) != PRCM_MOD_EN)
72                 ;
73 }
74
75 /*
76  * Force power domain wake up transition
77  * Ensure that the corresponding interface clock is active before
78  * using the peripheral
79  */
80 static void power_domain_wkup_transition(void)
81 {
82         writel(PRCM_FORCE_WAKEUP, &cmper->l3clkstctrl);
83         writel(PRCM_FORCE_WAKEUP, &cmper->l4lsclkstctrl);
84         writel(PRCM_FORCE_WAKEUP, &cmwkup->wkclkstctrl);
85         writel(PRCM_FORCE_WAKEUP, &cmper->l4fwclkstctrl);
86         writel(PRCM_FORCE_WAKEUP, &cmper->l3sclkstctrl);
87 }
88
89 /*
90  * Enable the peripheral clock for required peripherals
91  */
92 static void enable_per_clocks(void)
93 {
94         /* Enable the control module though RBL would have done it*/
95         writel(PRCM_MOD_EN, &cmwkup->wkctrlclkctrl);
96         while (readl(&cmwkup->wkctrlclkctrl) != PRCM_MOD_EN)
97                 ;
98
99         /* Enable the module clock */
100         writel(PRCM_MOD_EN, &cmper->timer2clkctrl);
101         while (readl(&cmper->timer2clkctrl) != PRCM_MOD_EN)
102                 ;
103
104         /* Select the Master osc 24 MHZ as Timer2 clock source */
105         writel(0x1, &cmdpll->clktimer2clk);
106
107         /* UART0 */
108         writel(PRCM_MOD_EN, &cmwkup->wkup_uart0ctrl);
109         while (readl(&cmwkup->wkup_uart0ctrl) != PRCM_MOD_EN)
110                 ;
111
112         /* MMC0*/
113         writel(PRCM_MOD_EN, &cmper->mmc0clkctrl);
114         while (readl(&cmper->mmc0clkctrl) != PRCM_MOD_EN)
115                 ;
116
117         /* i2c0 */
118         writel(PRCM_MOD_EN, &cmwkup->wkup_i2c0ctrl);
119         while (readl(&cmwkup->wkup_i2c0ctrl) != PRCM_MOD_EN)
120                 ;
121
122         /* gpio1 module */
123         writel(PRCM_MOD_EN, &cmper->gpio1clkctrl);
124         while (readl(&cmper->gpio1clkctrl) != PRCM_MOD_EN)
125                 ;
126
127         /* gpio2 module */
128         writel(PRCM_MOD_EN, &cmper->gpio2clkctrl);
129         while (readl(&cmper->gpio2clkctrl) != PRCM_MOD_EN)
130                 ;
131
132         /* gpio3 module */
133         writel(PRCM_MOD_EN, &cmper->gpio3clkctrl);
134         while (readl(&cmper->gpio3clkctrl) != PRCM_MOD_EN)
135                 ;
136 }
137
138 static void mpu_pll_config(void)
139 {
140         u32 clkmode, clksel, div_m2;
141
142         clkmode = readl(&cmwkup->clkmoddpllmpu);
143         clksel = readl(&cmwkup->clkseldpllmpu);
144         div_m2 = readl(&cmwkup->divm2dpllmpu);
145
146         /* Set the PLL to bypass Mode */
147         writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllmpu);
148         while (readl(&cmwkup->idlestdpllmpu) != ST_MN_BYPASS)
149                 ;
150
151         clksel = clksel & (~CLK_SEL_MASK);
152         clksel = clksel | ((MPUPLL_M << CLK_SEL_SHIFT) | MPUPLL_N);
153         writel(clksel, &cmwkup->clkseldpllmpu);
154
155         div_m2 = div_m2 & ~CLK_DIV_MASK;
156         div_m2 = div_m2 | MPUPLL_M2;
157         writel(div_m2, &cmwkup->divm2dpllmpu);
158
159         clkmode = clkmode | CLK_MODE_SEL;
160         writel(clkmode, &cmwkup->clkmoddpllmpu);
161
162         while (readl(&cmwkup->idlestdpllmpu) != ST_DPLL_CLK)
163                 ;
164 }
165
166 static void core_pll_config(void)
167 {
168         u32 clkmode, clksel, div_m4, div_m5, div_m6;
169
170         clkmode = readl(&cmwkup->clkmoddpllcore);
171         clksel = readl(&cmwkup->clkseldpllcore);
172         div_m4 = readl(&cmwkup->divm4dpllcore);
173         div_m5 = readl(&cmwkup->divm5dpllcore);
174         div_m6 = readl(&cmwkup->divm6dpllcore);
175
176         /* Set the PLL to bypass Mode */
177         writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllcore);
178
179         while (readl(&cmwkup->idlestdpllcore) != ST_MN_BYPASS)
180                 ;
181
182         clksel = clksel & (~CLK_SEL_MASK);
183         clksel = clksel | ((COREPLL_M << CLK_SEL_SHIFT) | COREPLL_N);
184         writel(clksel, &cmwkup->clkseldpllcore);
185
186         div_m4 = div_m4 & ~CLK_DIV_MASK;
187         div_m4 = div_m4 | COREPLL_M4;
188         writel(div_m4, &cmwkup->divm4dpllcore);
189
190         div_m5 = div_m5 & ~CLK_DIV_MASK;
191         div_m5 = div_m5 | COREPLL_M5;
192         writel(div_m5, &cmwkup->divm5dpllcore);
193
194         div_m6 = div_m6 & ~CLK_DIV_MASK;
195         div_m6 = div_m6 | COREPLL_M6;
196         writel(div_m6, &cmwkup->divm6dpllcore);
197
198         clkmode = clkmode | CLK_MODE_SEL;
199         writel(clkmode, &cmwkup->clkmoddpllcore);
200
201         while (readl(&cmwkup->idlestdpllcore) != ST_DPLL_CLK)
202                 ;
203 }
204
205 static void per_pll_config(void)
206 {
207         u32 clkmode, clksel, div_m2;
208
209         clkmode = readl(&cmwkup->clkmoddpllper);
210         clksel = readl(&cmwkup->clkseldpllper);
211         div_m2 = readl(&cmwkup->divm2dpllper);
212
213         /* Set the PLL to bypass Mode */
214         writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllper);
215
216         while (readl(&cmwkup->idlestdpllper) != ST_MN_BYPASS)
217                 ;
218
219         clksel = clksel & (~CLK_SEL_MASK);
220         clksel = clksel | ((PERPLL_M << CLK_SEL_SHIFT) | PERPLL_N);
221         writel(clksel, &cmwkup->clkseldpllper);
222
223         div_m2 = div_m2 & ~CLK_DIV2_MASK;
224         div_m2 = div_m2 | PERPLL_M2;
225         writel(div_m2, &cmwkup->divm2dpllper);
226
227         clkmode = clkmode | CLK_MODE_SEL;
228         writel(clkmode, &cmwkup->clkmoddpllper);
229
230         while (readl(&cmwkup->idlestdpllper) != ST_DPLL_CLK)
231                 ;
232 }
233
234 static void ddr_pll_config(void)
235 {
236         u32 clkmode, clksel, div_m2;
237
238         clkmode = readl(&cmwkup->clkmoddpllddr);
239         clksel = readl(&cmwkup->clkseldpllddr);
240         div_m2 = readl(&cmwkup->divm2dpllddr);
241
242         /* Set the PLL to bypass Mode */
243         clkmode = (clkmode & CLK_MODE_MASK) | PLL_BYPASS_MODE;
244         writel(clkmode, &cmwkup->clkmoddpllddr);
245
246         /* Wait till bypass mode is enabled */
247         while ((readl(&cmwkup->idlestdpllddr) & ST_MN_BYPASS)
248                                 != ST_MN_BYPASS)
249                 ;
250
251         clksel = clksel & (~CLK_SEL_MASK);
252         clksel = clksel | ((DDRPLL_M << CLK_SEL_SHIFT) | DDRPLL_N);
253         writel(clksel, &cmwkup->clkseldpllddr);
254
255         div_m2 = div_m2 & CLK_DIV_SEL;
256         div_m2 = div_m2 | DDRPLL_M2;
257         writel(div_m2, &cmwkup->divm2dpllddr);
258
259         clkmode = (clkmode & CLK_MODE_MASK) | CLK_MODE_SEL;
260         writel(clkmode, &cmwkup->clkmoddpllddr);
261
262         /* Wait till dpll is locked */
263         while ((readl(&cmwkup->idlestdpllddr) & ST_DPLL_CLK) != ST_DPLL_CLK)
264                 ;
265 }
266
267 void enable_emif_clocks(void)
268 {
269         /* Enable the  EMIF_FW Functional clock */
270         writel(PRCM_MOD_EN, &cmper->emiffwclkctrl);
271         /* Enable EMIF0 Clock */
272         writel(PRCM_MOD_EN, &cmper->emifclkctrl);
273         /* Poll for emif_gclk  & L3_G clock  are active */
274         while ((readl(&cmper->l3clkstctrl) & (PRCM_EMIF_CLK_ACTIVITY |
275                         PRCM_L3_GCLK_ACTIVITY)) != (PRCM_EMIF_CLK_ACTIVITY |
276                         PRCM_L3_GCLK_ACTIVITY))
277                 ;
278         /* Poll if module is functional */
279         while ((readl(&cmper->emifclkctrl)) != PRCM_MOD_EN)
280                 ;
281 }
282
283 /*
284  * Configure the PLL/PRCM for necessary peripherals
285  */
286 void pll_init()
287 {
288         mpu_pll_config();
289         core_pll_config();
290         per_pll_config();
291         ddr_pll_config();
292
293         /* Enable the required interconnect clocks */
294         enable_interface_clocks();
295
296         /* Power domain wake up transition */
297         power_domain_wkup_transition();
298
299         /* Enable the required peripherals */
300         enable_per_clocks();
301 }