]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/cpu/armv7/am33xx/ddr.c
Merge branch 'tom' of git://git.denx.de/u-boot-x86
[karo-tx-uboot.git] / arch / arm / cpu / armv7 / am33xx / ddr.c
1 /*
2  * DDR Configuration for AM33xx devices.
3  *
4  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #include <asm/arch/cpu.h>
10 #include <asm/arch/ddr_defs.h>
11 #include <asm/arch/sys_proto.h>
12 #include <asm/io.h>
13 #include <asm/emif.h>
14
15 /**
16  * Base address for EMIF instances
17  */
18 static struct emif_reg_struct *emif_reg[2] = {
19                                 (struct emif_reg_struct *)EMIF4_0_CFG_BASE,
20                                 (struct emif_reg_struct *)EMIF4_1_CFG_BASE};
21
22 /**
23  * Base addresses for DDR PHY cmd/data regs
24  */
25 static struct ddr_cmd_regs *ddr_cmd_reg[2] = {
26                                 (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR,
27                                 (struct ddr_cmd_regs *)DDR_PHY_CMD_ADDR2};
28
29 static struct ddr_data_regs *ddr_data_reg[2] = {
30                                 (struct ddr_data_regs *)DDR_PHY_DATA_ADDR,
31                                 (struct ddr_data_regs *)DDR_PHY_DATA_ADDR2};
32
33 /**
34  * Base address for ddr io control instances
35  */
36 static struct ddr_cmdtctrl *ioctrl_reg = {
37                         (struct ddr_cmdtctrl *)DDR_CONTROL_BASE_ADDR};
38
39 static inline u32 get_mr(int nr, u32 cs, u32 mr_addr)
40 {
41         u32 mr;
42
43         mr_addr |= cs << EMIF_REG_CS_SHIFT;
44         writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
45
46         mr = readl(&emif_reg[nr]->emif_lpddr2_mode_reg_data);
47         debug("get_mr: EMIF1 cs %d mr %08x val 0x%x\n", cs, mr_addr, mr);
48         if (((mr & 0x0000ff00) >>  8) == (mr & 0xff) &&
49             ((mr & 0x00ff0000) >> 16) == (mr & 0xff) &&
50             ((mr & 0xff000000) >> 24) == (mr & 0xff))
51                 return mr & 0xff;
52         else
53                 return mr;
54 }
55
56 static inline void set_mr(int nr, u32 cs, u32 mr_addr, u32 mr_val)
57 {
58         mr_addr |= cs << EMIF_REG_CS_SHIFT;
59         writel(mr_addr, &emif_reg[nr]->emif_lpddr2_mode_reg_cfg);
60         writel(mr_val, &emif_reg[nr]->emif_lpddr2_mode_reg_data);
61 }
62
63 static void configure_mr(int nr, u32 cs)
64 {
65         u32 mr_addr;
66
67         while (get_mr(nr, cs, LPDDR2_MR0) & LPDDR2_MR0_DAI_MASK)
68                 ;
69         set_mr(nr, cs, LPDDR2_MR10, 0x56);
70
71         set_mr(nr, cs, LPDDR2_MR1, 0x43);
72         set_mr(nr, cs, LPDDR2_MR2, 0x2);
73
74         mr_addr = LPDDR2_MR2 | EMIF_REG_REFRESH_EN_MASK;
75         set_mr(nr, cs, mr_addr, 0x2);
76 }
77
78 /*
79  * Configure EMIF4D5 registers and MR registers
80  */
81 void config_sdram_emif4d5(const struct emif_regs *regs, int nr)
82 {
83         writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl);
84         writel(0xA0, &emif_reg[nr]->emif_pwr_mgmt_ctrl_shdw);
85         writel(0x1, &emif_reg[nr]->emif_iodft_tlgc);
86         writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
87
88         writel(regs->temp_alert_config, &emif_reg[nr]->emif_temp_alert_config);
89         writel(regs->emif_rd_wr_lvl_rmp_win,
90                &emif_reg[nr]->emif_rd_wr_lvl_rmp_win);
91         writel(regs->emif_rd_wr_lvl_rmp_ctl,
92                &emif_reg[nr]->emif_rd_wr_lvl_rmp_ctl);
93         writel(regs->emif_rd_wr_lvl_ctl, &emif_reg[nr]->emif_rd_wr_lvl_ctl);
94         writel(regs->emif_rd_wr_exec_thresh,
95                &emif_reg[nr]->emif_rd_wr_exec_thresh);
96
97         /*
98          * for most SOCs these registers won't need to be changed so only
99          * write to these registers if someone explicitly has set the
100          * register's value.
101          */
102         if(regs->emif_cos_config) {
103                 writel(regs->emif_prio_class_serv_map, &emif_reg[nr]->emif_prio_class_serv_map);
104                 writel(regs->emif_connect_id_serv_1_map, &emif_reg[nr]->emif_connect_id_serv_1_map);
105                 writel(regs->emif_connect_id_serv_2_map, &emif_reg[nr]->emif_connect_id_serv_2_map);
106                 writel(regs->emif_cos_config, &emif_reg[nr]->emif_cos_config);
107         }
108
109         writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
110         writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
111         writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
112         writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
113
114         if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2) {
115                 configure_mr(nr, 0);
116                 configure_mr(nr, 1);
117         }
118 }
119
120 /**
121  * Configure SDRAM
122  */
123 void config_sdram(const struct emif_regs *regs, int nr)
124 {
125         if (regs->zq_config) {
126                 /*
127                  * A value of 0x2800 for the REF CTRL will give us
128                  * about 570us for a delay, which will be long enough
129                  * to configure things.
130                  */
131                 writel(0x2800, &emif_reg[nr]->emif_sdram_ref_ctrl);
132                 writel(regs->zq_config, &emif_reg[nr]->emif_zq_config);
133                 writel(regs->sdram_config, &cstat->secure_emif_sdram_config);
134                 writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
135                 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
136                 writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
137         }
138         writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl);
139         writel(regs->ref_ctrl, &emif_reg[nr]->emif_sdram_ref_ctrl_shdw);
140         writel(regs->sdram_config, &emif_reg[nr]->emif_sdram_config);
141 }
142
143 /**
144  * Set SDRAM timings
145  */
146 void set_sdram_timings(const struct emif_regs *regs, int nr)
147 {
148         writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1);
149         writel(regs->sdram_tim1, &emif_reg[nr]->emif_sdram_tim_1_shdw);
150         writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2);
151         writel(regs->sdram_tim2, &emif_reg[nr]->emif_sdram_tim_2_shdw);
152         writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3);
153         writel(regs->sdram_tim3, &emif_reg[nr]->emif_sdram_tim_3_shdw);
154 }
155
156 void __weak emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
157 {
158 }
159
160 /*
161  * Configure EXT PHY registers
162  */
163 static void ext_phy_settings(const struct emif_regs *regs, int nr)
164 {
165         u32 *ext_phy_ctrl_base = 0;
166         u32 *emif_ext_phy_ctrl_base = 0;
167         const u32 *ext_phy_ctrl_const_regs;
168         u32 i = 0;
169         u32 size;
170
171         ext_phy_ctrl_base = (u32 *)&(regs->emif_ddr_ext_phy_ctrl_1);
172         emif_ext_phy_ctrl_base =
173                         (u32 *)&(emif_reg[nr]->emif_ddr_ext_phy_ctrl_1);
174
175         /* Configure external phy control timing registers */
176         for (i = 0; i < EMIF_EXT_PHY_CTRL_TIMING_REG; i++) {
177                 writel(*ext_phy_ctrl_base, emif_ext_phy_ctrl_base++);
178                 /* Update shadow registers */
179                 writel(*ext_phy_ctrl_base++, emif_ext_phy_ctrl_base++);
180         }
181
182         /*
183          * external phy 6-24 registers do not change with
184          * ddr frequency
185          */
186         emif_get_ext_phy_ctrl_const_regs(&ext_phy_ctrl_const_regs, &size);
187
188         if (!size)
189                 return;
190
191         for (i = 0; i < size; i++) {
192                 writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
193                 /* Update shadow registers */
194                 writel(ext_phy_ctrl_const_regs[i], emif_ext_phy_ctrl_base++);
195         }
196 }
197
198 /**
199  * Configure DDR PHY
200  */
201 void config_ddr_phy(const struct emif_regs *regs, int nr)
202 {
203         /*
204          * disable initialization and refreshes for now until we
205          * finish programming EMIF regs.
206          */
207         setbits_le32(&emif_reg[nr]->emif_sdram_ref_ctrl,
208                      EMIF_REG_INITREF_DIS_MASK);
209
210         writel(regs->emif_ddr_phy_ctlr_1,
211                 &emif_reg[nr]->emif_ddr_phy_ctrl_1);
212         writel(regs->emif_ddr_phy_ctlr_1,
213                 &emif_reg[nr]->emif_ddr_phy_ctrl_1_shdw);
214
215         if (get_emif_rev((u32)emif_reg[nr]) == EMIF_4D5)
216                 ext_phy_settings(regs, nr);
217 }
218
219 /**
220  * Configure DDR CMD control registers
221  */
222 void config_cmd_ctrl(const struct cmd_control *cmd, int nr)
223 {
224         if (!cmd)
225                 return;
226
227         writel(cmd->cmd0csratio, &ddr_cmd_reg[nr]->cm0csratio);
228         writel(cmd->cmd0iclkout, &ddr_cmd_reg[nr]->cm0iclkout);
229
230         writel(cmd->cmd1csratio, &ddr_cmd_reg[nr]->cm1csratio);
231         writel(cmd->cmd1iclkout, &ddr_cmd_reg[nr]->cm1iclkout);
232
233         writel(cmd->cmd2csratio, &ddr_cmd_reg[nr]->cm2csratio);
234         writel(cmd->cmd2iclkout, &ddr_cmd_reg[nr]->cm2iclkout);
235 }
236
237 /**
238  * Configure DDR DATA registers
239  */
240 void config_ddr_data(const struct ddr_data *data, int nr)
241 {
242         int i;
243
244         if (!data)
245                 return;
246
247         for (i = 0; i < DDR_DATA_REGS_NR; i++) {
248                 writel(data->datardsratio0,
249                         &(ddr_data_reg[nr]+i)->dt0rdsratio0);
250                 writel(data->datawdsratio0,
251                         &(ddr_data_reg[nr]+i)->dt0wdsratio0);
252                 writel(data->datawiratio0,
253                         &(ddr_data_reg[nr]+i)->dt0wiratio0);
254                 writel(data->datagiratio0,
255                         &(ddr_data_reg[nr]+i)->dt0giratio0);
256                 writel(data->datafwsratio0,
257                         &(ddr_data_reg[nr]+i)->dt0fwsratio0);
258                 writel(data->datawrsratio0,
259                         &(ddr_data_reg[nr]+i)->dt0wrsratio0);
260         }
261 }
262
263 void config_io_ctrl(const struct ctrl_ioregs *ioregs)
264 {
265         if (!ioregs)
266                 return;
267
268         writel(ioregs->cm0ioctl, &ioctrl_reg->cm0ioctl);
269         writel(ioregs->cm1ioctl, &ioctrl_reg->cm1ioctl);
270         writel(ioregs->cm2ioctl, &ioctrl_reg->cm2ioctl);
271         writel(ioregs->dt0ioctl, &ioctrl_reg->dt0ioctl);
272         writel(ioregs->dt1ioctl, &ioctrl_reg->dt1ioctl);
273 #ifdef CONFIG_AM43XX
274         writel(ioregs->dt2ioctrl, &ioctrl_reg->dt2ioctrl);
275         writel(ioregs->dt3ioctrl, &ioctrl_reg->dt3ioctrl);
276         writel(ioregs->emif_sdram_config_ext,
277                &ioctrl_reg->emif_sdram_config_ext);
278 #endif
279 }