]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - board/karo/tx53/tx53.c
df666fcfa1b70cae2f9064e60928dbbd7feccfa3
[karo-tx-uboot.git] / board / karo / tx53 / tx53.c
1 /*
2  * Copyright (C) 2011-2013 Lothar Waßmann <LW@KARO-electronics.de>
3  * based on: board/freescale/mx28_evk.c (C) 2010 Freescale Semiconductor, Inc.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License
10  * version 2 as published by the Free Software Foundation.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  */
18
19 #include <common.h>
20 #include <errno.h>
21 #include <libfdt.h>
22 #include <fdt_support.h>
23 #include <i2c.h>
24 #include <lcd.h>
25 #include <netdev.h>
26 #include <mmc.h>
27 #include <fsl_esdhc.h>
28 #include <video_fb.h>
29 #include <ipu.h>
30 #include <mxcfb.h>
31 #include <linux/fb.h>
32 #include <asm/io.h>
33 #include <asm/gpio.h>
34 #include <asm/arch/iomux-mx53.h>
35 #include <asm/arch/clock.h>
36 #include <asm/arch/imx-regs.h>
37 #include <asm/arch/crm_regs.h>
38 #include <asm/arch/sys_proto.h>
39
40 #include "../common/karo.h"
41
42 #define TX53_FEC_RST_GPIO       IMX_GPIO_NR(7, 6)
43 #define TX53_FEC_PWR_GPIO       IMX_GPIO_NR(3, 20)
44 #define TX53_FEC_INT_GPIO       IMX_GPIO_NR(2, 4)
45 #define TX53_LED_GPIO           IMX_GPIO_NR(2, 20)
46
47 #define TX53_LCD_PWR_GPIO       IMX_GPIO_NR(2, 31)
48 #define TX53_LCD_RST_GPIO       IMX_GPIO_NR(3, 29)
49 #define TX53_LCD_BACKLIGHT_GPIO IMX_GPIO_NR(1, 1)
50
51 #define TX53_RESET_OUT_GPIO     IMX_GPIO_NR(7, 12)
52
53 DECLARE_GLOBAL_DATA_PTR;
54
55 #define MX53_GPIO_PAD_CTRL      MUX_PAD_CTRL(PAD_CTL_PKE | PAD_CTL_PUE | \
56                                 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP)
57
58 #define TX53_SDHC_PAD_CTRL      MUX_PAD_CTRL(PAD_CTL_HYS | PAD_CTL_DSE_HIGH |   \
59                                 PAD_CTL_SRE_FAST | PAD_CTL_PUS_47K_UP)
60
61 char __uboot_img_end[0] __attribute__((section(".__uboot_img_end")));
62
63 static iomux_v3_cfg_t tx53_pads[] = {
64         /* NAND flash pads are set up in lowlevel_init.S */
65
66         /* UART pads */
67 #if CONFIG_MXC_UART_BASE == UART1_BASE
68         MX53_PAD_PATA_DIOW__UART1_TXD_MUX,
69         MX53_PAD_PATA_DMACK__UART1_RXD_MUX,
70         MX53_PAD_PATA_IORDY__UART1_RTS,
71         MX53_PAD_PATA_RESET_B__UART1_CTS,
72 #endif
73 #if CONFIG_MXC_UART_BASE == UART2_BASE
74         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
75         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
76         MX53_PAD_PATA_DIOR__UART2_RTS,
77         MX53_PAD_PATA_INTRQ__UART2_CTS,
78 #endif
79 #if CONFIG_MXC_UART_BASE == UART3_BASE
80         MX53_PAD_PATA_CS_0__UART3_TXD_MUX,
81         MX53_PAD_PATA_CS_1__UART3_RXD_MUX,
82         MX53_PAD_PATA_DA_2__UART3_RTS,
83         MX53_PAD_PATA_DA_1__UART3_CTS,
84 #endif
85         /* internal I2C */
86         MX53_PAD_EIM_D28__I2C1_SDA | MX53_GPIO_PAD_CTRL,
87         MX53_PAD_EIM_D21__I2C1_SCL | MX53_GPIO_PAD_CTRL,
88
89         /* FEC PHY GPIO functions */
90         MX53_PAD_EIM_D20__GPIO3_20, /* PHY POWER */
91         MX53_PAD_PATA_DA_0__GPIO7_6, /* PHY RESET */
92         MX53_PAD_PATA_DATA4__GPIO2_4, /* PHY INT */
93
94         /* FEC functions */
95         MX53_PAD_FEC_MDC__FEC_MDC,
96         MX53_PAD_FEC_MDIO__FEC_MDIO,
97         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
98         MX53_PAD_FEC_RX_ER__FEC_RX_ER,
99         MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
100         MX53_PAD_FEC_RXD1__FEC_RDATA_1,
101         MX53_PAD_FEC_RXD0__FEC_RDATA_0,
102         MX53_PAD_FEC_TX_EN__FEC_TX_EN,
103         MX53_PAD_FEC_TXD1__FEC_TDATA_1,
104         MX53_PAD_FEC_TXD0__FEC_TDATA_0,
105 };
106
107 static const struct gpio tx53_gpios[] = {
108         { TX53_RESET_OUT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "#RESET_OUT", },
109         { TX53_FEC_PWR_GPIO, GPIOF_OUTPUT_INIT_HIGH, "FEC PHY PWR", },
110         { TX53_FEC_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "FEC PHY RESET", },
111         { TX53_FEC_INT_GPIO, GPIOF_INPUT, "FEC PHY INT", },
112 };
113
114 /*
115  * Functions
116  */
117 /* placed in section '.data' to prevent overwriting relocation info
118  * overlayed with bss
119  */
120 static u32 wrsr __attribute__((section(".data")));
121
122 #define WRSR_POR        (1 << 4)
123 #define WRSR_TOUT       (1 << 1)
124 #define WRSR_SFTW       (1 << 0)
125
126 static void print_reset_cause(void)
127 {
128         struct src *src_regs = (struct src *)SRC_BASE_ADDR;
129         void __iomem *wdt_base = (void __iomem *)WDOG1_BASE_ADDR;
130         u32 srsr;
131         char *dlm = "";
132
133         printf("Reset cause: ");
134
135         srsr = readl(&src_regs->srsr);
136         wrsr = readw(wdt_base + 4);
137
138         if (wrsr & WRSR_POR) {
139                 printf("%sPOR", dlm);
140                 dlm = " | ";
141         }
142         if (srsr & 0x00004) {
143                 printf("%sCSU", dlm);
144                 dlm = " | ";
145         }
146         if (srsr & 0x00008) {
147                 printf("%sIPP USER", dlm);
148                 dlm = " | ";
149         }
150         if (srsr & 0x00010) {
151                 if (wrsr & WRSR_SFTW) {
152                         printf("%sSOFT", dlm);
153                         dlm = " | ";
154                 }
155                 if (wrsr & WRSR_TOUT) {
156                         printf("%sWDOG", dlm);
157                         dlm = " | ";
158                 }
159         }
160         if (srsr & 0x00020) {
161                 printf("%sJTAG HIGH-Z", dlm);
162                 dlm = " | ";
163         }
164         if (srsr & 0x00040) {
165                 printf("%sJTAG SW", dlm);
166                 dlm = " | ";
167         }
168         if (srsr & 0x10000) {
169                 printf("%sWARM BOOT", dlm);
170                 dlm = " | ";
171         }
172         if (dlm[0] == '\0')
173                 printf("unknown");
174
175         printf("\n");
176 }
177
178 #define pr_lpgr_val(v, n, b, c) do {                                    \
179         u32 __v = ((v) >> (b)) & ((1 << (c)) - 1);                      \
180         if (__v)                                                        \
181                 printf(" %s=%0*x", #n, DIV_ROUND_UP(c, 4), __v);        \
182 } while (0)
183
184 static inline void print_lpgr(u32 lpgr)
185 {
186         if (!lpgr)
187                 return;
188
189         printf("LPGR=%08x:", lpgr);
190         pr_lpgr_val(lpgr, SW_ISO, 31, 1);
191         pr_lpgr_val(lpgr, SECONDARY_BOOT, 30, 1);
192         pr_lpgr_val(lpgr, BLOCK_REWRITE, 29, 1);
193         pr_lpgr_val(lpgr, WDOG_BOOT, 28, 1);
194         pr_lpgr_val(lpgr, SBMR_SHADOW, 0, 26);
195         printf("\n");
196 }
197
198 static void tx53_print_cpuinfo(void)
199 {
200         u32 cpurev;
201         struct srtc_regs *srtc_regs = (void *)SRTC_BASE_ADDR;
202         u32 lpgr = readl(&srtc_regs->lpgr);
203
204         cpurev = get_cpu_rev();
205
206         printf("CPU:   Freescale i.MX53 rev%d.%d at %d MHz\n",
207                 (cpurev & 0x000F0) >> 4,
208                 (cpurev & 0x0000F) >> 0,
209                 mxc_get_clock(MXC_ARM_CLK) / 1000000);
210
211         print_reset_cause();
212
213         print_lpgr(lpgr);
214
215         if (lpgr & (1 << 30))
216                 printf("WARNING: U-Boot started from secondary bootstrap image\n");
217
218         if (lpgr) {
219                 struct mxc_ccm_reg *ccm_regs = (void *)CCM_BASE_ADDR;
220                 u32 ccgr4 = readl(&ccm_regs->CCGR4);
221
222                 writel(ccgr4 | MXC_CCM_CCGR4_SRTC(3), &ccm_regs->CCGR4);
223                 writel(0, &srtc_regs->lpgr);
224                 writel(ccgr4, &ccm_regs->CCGR4);
225         }
226 }
227
228 enum LTC3589_REGS {
229         LTC3589_SCR1 = 0x07,
230         LTC3589_SCR2 = 0x12,
231         LTC3589_VCCR = 0x20,
232         LTC3589_CLIRQ = 0x21,
233         LTC3589_B1DTV1 = 0x23,
234         LTC3589_B1DTV2 = 0x24,
235         LTC3589_VRRCR = 0x25,
236         LTC3589_B2DTV1 = 0x26,
237         LTC3589_B2DTV2 = 0x27,
238         LTC3589_B3DTV1 = 0x29,
239         LTC3589_B3DTV2 = 0x2a,
240         LTC3589_L2DTV1 = 0x32,
241         LTC3589_L2DTV2 = 0x33,
242 };
243
244 #define LTC3589_BnDTV1_PGOOD_MASK       (1 << 5)
245 #define LTC3589_BnDTV1_SLEW(n)          (((n) & 3) << 6)
246
247 #define LTC3589_CLK_RATE_LOW            (1 << 5)
248
249 #define LTC3589_SCR2_PGOOD_SHUTDWN      (1 << 7)
250
251 #define VDD_LDO2_VAL            mV_to_regval(vout_to_vref(1325 * 10, 2))
252 #define VDD_CORE_VAL            mV_to_regval(vout_to_vref(1100 * 10, 3))
253 #define VDD_SOC_VAL             mV_to_regval(vout_to_vref(1325 * 10, 4))
254 #define VDD_BUCK3_VAL           mV_to_regval(vout_to_vref(2500 * 10, 5))
255
256 #ifndef CONFIG_SYS_TX53_HWREV_2
257 /* LDO2 vref divider */
258 #define R1_2    180
259 #define R2_2    191
260 /* BUCK1 vref divider */
261 #define R1_3    150
262 #define R2_3    180
263 /* BUCK2 vref divider */
264 #define R1_4    180
265 #define R2_4    191
266 /* BUCK3 vref divider */
267 #define R1_5    270
268 #define R2_5    100
269 #else
270 /* no dividers on vref */
271 #define R1_2    0
272 #define R2_2    1
273 #define R1_3    0
274 #define R2_3    1
275 #define R1_4    0
276 #define R2_4    1
277 #define R1_5    0
278 #define R2_5    1
279 #endif
280
281 /* calculate voltages in 10mV */
282 #define R1(idx)                 R1_##idx
283 #define R2(idx)                 R2_##idx
284
285 #define vout_to_vref(vout, idx) ((vout) * R2(idx) / (R1(idx) + R2(idx)))
286 #define vref_to_vout(vref, idx) DIV_ROUND_UP((vref) * (R1(idx) + R2(idx)), R2(idx))
287
288 #define mV_to_regval(mV)        DIV_ROUND(((((mV) < 3625) ? 3625 : (mV)) - 3625), 125)
289 #define regval_to_mV(v)         (((v) * 125 + 3625))
290
291 static struct pmic_regs {
292         enum LTC3589_REGS addr;
293         u8 val;
294 } ltc3589_regs[] = {
295         { LTC3589_SCR1, 0x15, }, /* burst mode for all regulators except buck boost */
296         { LTC3589_SCR2, LTC3589_SCR2_PGOOD_SHUTDWN, }, /* enable shutdown on PGOOD Timeout */
297
298         { LTC3589_L2DTV1, VDD_LDO2_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
299         { LTC3589_L2DTV2, VDD_LDO2_VAL | LTC3589_CLK_RATE_LOW, },
300
301         { LTC3589_B1DTV1, VDD_CORE_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
302         { LTC3589_B1DTV2, VDD_CORE_VAL, },
303
304         { LTC3589_B2DTV1, VDD_SOC_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
305         { LTC3589_B2DTV2, VDD_SOC_VAL, },
306
307         { LTC3589_B3DTV1, VDD_BUCK3_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
308         { LTC3589_B3DTV2, VDD_BUCK3_VAL, },
309
310         /* Select ref 0 for all regulators and enable slew */
311         { LTC3589_VCCR, 0x55, },
312
313         { LTC3589_CLIRQ, 0, }, /* clear all interrupt flags */
314 };
315
316 static int setup_pmic_voltages(void)
317 {
318         int ret;
319         unsigned char value;
320         int i;
321
322         ret = i2c_probe(CONFIG_SYS_I2C_SLAVE);
323         if (ret != 0) {
324                 printf("Failed to initialize I2C\n");
325                 return ret;
326         }
327
328         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, 0x11, 1, &value, 1);
329         if (ret) {
330                 printf("%s: i2c_read error: %d\n", __func__, ret);
331                 return ret;
332         }
333
334         for (i = 0; i < ARRAY_SIZE(ltc3589_regs); i++) {
335                 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
336                                 &value, 1);
337                 debug("Writing %02x to reg %02x (%02x)\n",
338                         ltc3589_regs[i].val, ltc3589_regs[i].addr, value);
339                 ret = i2c_write(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
340                                 &ltc3589_regs[i].val, 1);
341                 if (ret) {
342                         printf("%s: failed to write PMIC register %02x: %d\n",
343                                 __func__, ltc3589_regs[i].addr, ret);
344                         return ret;
345                 }
346         }
347         printf("VDDCORE set to %umV\n",
348                 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_CORE_VAL), 3), 10));
349
350         printf("VDDSOC  set to %umV\n",
351                 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_SOC_VAL), 4), 10));
352         return 0;
353 }
354
355 static struct {
356         u32 max_freq;
357         u32 mV;
358 } tx53_core_voltages[] = {
359         { 800000000, 1100, },
360         { 1000000000, 1240, },
361         { 1200000000, 1350, },
362 };
363
364 int adjust_core_voltage(u32 freq)
365 {
366         int ret;
367         int i;
368
369         printf("%s@%d\n", __func__, __LINE__);
370
371         for (i = 0; i < ARRAY_SIZE(tx53_core_voltages); i++) {
372                 if (freq <= tx53_core_voltages[i].max_freq) {
373                         int retries = 0;
374                         const int max_tries = 10;
375                         const int delay_us = 1;
376                         u32 mV = tx53_core_voltages[i].mV;
377                         u8 val = mV_to_regval(vout_to_vref(mV * 10, 3));
378                         u8 v;
379
380                         printf("regval[%umV]=%02x\n", mV, val);
381
382                         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
383                                 &v, 1);
384                         if (ret) {
385                                 printf("%s: failed to read PMIC register %02x: %d\n",
386                                         __func__, LTC3589_B1DTV1, ret);
387                                 return ret;
388                         }
389                         printf("Changing reg %02x from %02x to %02x\n",
390                                 LTC3589_B1DTV1, v, (v & ~0x1f) |
391                                 mV_to_regval(vout_to_vref(mV * 10, 3)));
392                         v &= ~0x1f;
393                         v |= mV_to_regval(vout_to_vref(mV * 10, 3));
394                         ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
395                                         &v, 1);
396                         if (ret) {
397                                 printf("%s: failed to write PMIC register %02x: %d\n",
398                                         __func__, LTC3589_B1DTV1, ret);
399                                 return ret;
400                         }
401                         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
402                                         &v, 1);
403                         if (ret) {
404                                 printf("%s: failed to read PMIC register %02x: %d\n",
405                                         __func__, LTC3589_VCCR, ret);
406                                 return ret;
407                         }
408                         v |= 0x1;
409                         ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
410                                         &v, 1);
411                         if (ret) {
412                                 printf("%s: failed to write PMIC register %02x: %d\n",
413                                         __func__, LTC3589_VCCR, ret);
414                                 return ret;
415                         }
416                         for (retries = 0; retries < max_tries; retries++) {
417                                 ret = i2c_read(CONFIG_SYS_I2C_SLAVE,
418                                         LTC3589_VCCR, 1, &v, 1);
419                                 if (ret) {
420                                         printf("%s: failed to read PMIC register %02x: %d\n",
421                                                 __func__, LTC3589_VCCR, ret);
422                                         return ret;
423                                 }
424                                 if (!(v & 1))
425                                         break;
426                                 udelay(delay_us);
427                         }
428                         if (v & 1) {
429                                 printf("change of VDDCORE did not complete after %uµs\n",
430                                         retries * delay_us);
431                                 return -ETIMEDOUT;
432                         }
433
434                         printf("VDDCORE set to %umV after %u loops\n",
435                                 DIV_ROUND(vref_to_vout(regval_to_mV(val & 0x1f), 3),
436                                         10), retries);
437                         return 0;
438                 }
439         }
440         return -EINVAL;
441 }
442
443 int board_early_init_f(void)
444 {
445         struct mxc_ccm_reg *ccm_regs = (void *)CCM_BASE_ADDR;
446
447         gpio_request_array(tx53_gpios, ARRAY_SIZE(tx53_gpios));
448         imx_iomux_v3_setup_multiple_pads(tx53_pads, ARRAY_SIZE(tx53_pads));
449
450         writel(0x77777777, AIPS1_BASE_ADDR + 0x00);
451         writel(0x77777777, AIPS1_BASE_ADDR + 0x04);
452
453         writel(0x00000000, AIPS1_BASE_ADDR + 0x40);
454         writel(0x00000000, AIPS1_BASE_ADDR + 0x44);
455         writel(0x00000000, AIPS1_BASE_ADDR + 0x48);
456         writel(0x00000000, AIPS1_BASE_ADDR + 0x4c);
457         writel(0x00000000, AIPS1_BASE_ADDR + 0x50);
458
459         writel(0x77777777, AIPS2_BASE_ADDR + 0x00);
460         writel(0x77777777, AIPS2_BASE_ADDR + 0x04);
461
462         writel(0x00000000, AIPS2_BASE_ADDR + 0x40);
463         writel(0x00000000, AIPS2_BASE_ADDR + 0x44);
464         writel(0x00000000, AIPS2_BASE_ADDR + 0x48);
465         writel(0x00000000, AIPS2_BASE_ADDR + 0x4c);
466         writel(0x00000000, AIPS2_BASE_ADDR + 0x50);
467
468         writel(0xffcf0fff, &ccm_regs->CCGR0);
469         writel(0x000fffcf, &ccm_regs->CCGR1);
470         writel(0x033c0000, &ccm_regs->CCGR2);
471         writel(0x000000ff, &ccm_regs->CCGR3);
472         writel(0x00000000, &ccm_regs->CCGR4);
473         writel(0x00fff033, &ccm_regs->CCGR5);
474         writel(0x0f00030f, &ccm_regs->CCGR6);
475         writel(0xfff00000, &ccm_regs->CCGR7);
476         writel(0x00000000, &ccm_regs->cmeor);
477
478         return 0;
479 }
480
481 int board_init(void)
482 {
483         int ret;
484
485         /* Address of boot parameters */
486         gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x1000;
487
488         if (ctrlc() || (wrsr & WRSR_TOUT)) {
489                 printf("CTRL-C detected; Skipping PMIC setup\n");
490                 return 1;
491         }
492
493         ret = setup_pmic_voltages();
494         if (ret) {
495                 printf("Failed to setup PMIC voltages\n");
496                 hang();
497         }
498         return 0;
499 }
500
501 int dram_init(void)
502 {
503         int ret;
504
505         /* dram_init must store complete ramsize in gd->ram_size */
506         gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
507                                 PHYS_SDRAM_1_SIZE);
508
509         ret = mxc_set_clock(CONFIG_SYS_MX5_HCLK,
510                 CONFIG_SYS_SDRAM_CLK, MXC_DDR_CLK);
511         if (ret)
512                 printf("%s: Failed to set DDR clock to %u MHz: %d\n", __func__,
513                         CONFIG_SYS_SDRAM_CLK, ret);
514         else
515                 debug("%s: DDR clock set to %u.%03u MHz (desig.: %u.000 MHz)\n",
516                         __func__, mxc_get_clock(MXC_DDR_CLK) / 1000000,
517                         mxc_get_clock(MXC_DDR_CLK) / 1000 % 1000,
518                         CONFIG_SYS_SDRAM_CLK);
519         return ret;
520 }
521
522 void dram_init_banksize(void)
523 {
524         gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
525         gd->bd->bi_dram[0].size = get_ram_size((void *)PHYS_SDRAM_1,
526                         PHYS_SDRAM_1_SIZE);
527 #if CONFIG_NR_DRAM_BANKS > 1
528         gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
529         gd->bd->bi_dram[1].size = get_ram_size((void *)PHYS_SDRAM_2,
530                         PHYS_SDRAM_2_SIZE);
531 #endif
532 }
533
534 #ifdef  CONFIG_CMD_MMC
535 static const iomux_v3_cfg_t mmc0_pads[] = {
536         MX53_PAD_SD1_CMD__ESDHC1_CMD | TX53_SDHC_PAD_CTRL,
537         MX53_PAD_SD1_CLK__ESDHC1_CLK | TX53_SDHC_PAD_CTRL,
538         MX53_PAD_SD1_DATA0__ESDHC1_DAT0 | TX53_SDHC_PAD_CTRL,
539         MX53_PAD_SD1_DATA1__ESDHC1_DAT1 | TX53_SDHC_PAD_CTRL,
540         MX53_PAD_SD1_DATA2__ESDHC1_DAT2 | TX53_SDHC_PAD_CTRL,
541         MX53_PAD_SD1_DATA3__ESDHC1_DAT3 | TX53_SDHC_PAD_CTRL,
542         /* SD1 CD */
543         MX53_PAD_EIM_D24__GPIO3_24 | MX53_GPIO_PAD_CTRL,
544 };
545
546 static const iomux_v3_cfg_t mmc1_pads[] = {
547         MX53_PAD_SD2_CMD__ESDHC2_CMD | TX53_SDHC_PAD_CTRL,
548         MX53_PAD_SD2_CLK__ESDHC2_CLK | TX53_SDHC_PAD_CTRL,
549         MX53_PAD_SD2_DATA0__ESDHC2_DAT0 | TX53_SDHC_PAD_CTRL,
550         MX53_PAD_SD2_DATA1__ESDHC2_DAT1 | TX53_SDHC_PAD_CTRL,
551         MX53_PAD_SD2_DATA2__ESDHC2_DAT2 | TX53_SDHC_PAD_CTRL,
552         MX53_PAD_SD2_DATA3__ESDHC2_DAT3 | TX53_SDHC_PAD_CTRL,
553         /* SD2 CD */
554         MX53_PAD_EIM_D25__GPIO3_25 | MX53_GPIO_PAD_CTRL,
555 };
556
557 static struct tx53_esdhc_cfg {
558         const iomux_v3_cfg_t *pads;
559         int num_pads;
560         struct fsl_esdhc_cfg cfg;
561         int cd_gpio;
562 } tx53_esdhc_cfg[] = {
563         {
564                 .pads = mmc0_pads,
565                 .num_pads = ARRAY_SIZE(mmc0_pads),
566                 .cfg = {
567                         .esdhc_base = (void __iomem *)MMC_SDHC1_BASE_ADDR,
568                         .max_bus_width = 4,
569                 },
570                 .cd_gpio = IMX_GPIO_NR(3, 24),
571         },
572         {
573                 .pads = mmc1_pads,
574                 .num_pads = ARRAY_SIZE(mmc1_pads),
575                 .cfg = {
576                         .esdhc_base = (void __iomem *)MMC_SDHC2_BASE_ADDR,
577                         .max_bus_width = 4,
578                 },
579                 .cd_gpio = IMX_GPIO_NR(3, 25),
580         },
581 };
582
583 static inline struct tx53_esdhc_cfg *to_tx53_esdhc_cfg(struct fsl_esdhc_cfg *cfg)
584 {
585         return container_of(cfg, struct tx53_esdhc_cfg, cfg);
586 }
587
588 int board_mmc_getcd(struct mmc *mmc)
589 {
590         struct tx53_esdhc_cfg *cfg = to_tx53_esdhc_cfg(mmc->priv);
591
592         if (cfg->cd_gpio < 0)
593                 return cfg->cd_gpio;
594
595         debug("SD card %d is %spresent\n",
596                 cfg - tx53_esdhc_cfg,
597                 gpio_get_value(cfg->cd_gpio) ? "NOT " : "");
598         return !gpio_get_value(cfg->cd_gpio);
599 }
600
601 int board_mmc_init(bd_t *bis)
602 {
603         int i;
604
605         for (i = 0; i < ARRAY_SIZE(tx53_esdhc_cfg); i++) {
606                 struct mmc *mmc;
607                 struct tx53_esdhc_cfg *cfg = &tx53_esdhc_cfg[i];
608                 int ret;
609
610                 imx_iomux_v3_setup_multiple_pads(cfg->pads, cfg->num_pads);
611                 cfg->cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
612
613                 ret = gpio_request_one(cfg->cd_gpio,
614                                 GPIOF_INPUT, "MMC CD");
615                 if (ret) {
616                         printf("Error %d requesting GPIO%d_%d\n",
617                                 ret, cfg->cd_gpio / 32, cfg->cd_gpio % 32);
618                         continue;
619                 }
620
621                 debug("%s: Initializing MMC slot %d\n", __func__, i);
622                 fsl_esdhc_initialize(bis, &cfg->cfg);
623
624                 mmc = find_mmc_device(i);
625                 if (mmc == NULL)
626                         continue;
627                 if (board_mmc_getcd(mmc) > 0)
628                         mmc_init(mmc);
629         }
630         return 0;
631 }
632 #endif /* CONFIG_CMD_MMC */
633
634 #ifdef CONFIG_FEC_MXC
635
636 #ifndef ETH_ALEN
637 #define ETH_ALEN 6
638 #endif
639
640 void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
641 {
642         int i;
643         struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
644         struct fuse_bank *bank = &iim->bank[1];
645         struct fuse_bank1_regs *fuse = (struct fuse_bank1_regs *)bank->fuse_regs;
646
647         if (dev_id > 0)
648                 return;
649
650         for (i = 0; i < ETH_ALEN; i++)
651                 mac[i] = readl(&fuse->mac_addr[i]);
652 }
653
654 #define FEC_PAD_CTL     (PAD_CTL_DVS | PAD_CTL_DSE_HIGH | \
655                         PAD_CTL_SRE_FAST)
656 #define FEC_PAD_CTL2    (PAD_CTL_DVS | PAD_CTL_SRE_FAST)
657 #define GPIO_PAD_CTL    (PAD_CTL_DVS | PAD_CTL_DSE_HIGH)
658
659 int board_eth_init(bd_t *bis)
660 {
661         int ret;
662
663         /* delay at least 21ms for the PHY internal POR signal to deassert */
664         udelay(22000);
665
666         /* Deassert RESET to the external phy */
667         gpio_set_value(TX53_FEC_RST_GPIO, 1);
668
669         ret = cpu_eth_init(bis);
670         if (ret)
671                 printf("cpu_eth_init() failed: %d\n", ret);
672
673         return ret;
674 }
675 #endif /* CONFIG_FEC_MXC */
676
677 enum {
678         LED_STATE_INIT = -1,
679         LED_STATE_OFF,
680         LED_STATE_ON,
681 };
682
683 void show_activity(int arg)
684 {
685         static int led_state = LED_STATE_INIT;
686         static ulong last;
687
688         if (led_state == LED_STATE_INIT) {
689                 last = get_timer(0);
690                 gpio_set_value(TX53_LED_GPIO, 1);
691                 led_state = LED_STATE_ON;
692         } else {
693                 if (get_timer(last) > CONFIG_SYS_HZ) {
694                         last = get_timer(0);
695                         if (led_state == LED_STATE_ON) {
696                                 gpio_set_value(TX53_LED_GPIO, 0);
697                         } else {
698                                 gpio_set_value(TX53_LED_GPIO, 1);
699                         }
700                         led_state = 1 - led_state;
701                 }
702         }
703 }
704
705 static const iomux_v3_cfg_t stk5_pads[] = {
706         /* SW controlled LED on STK5 baseboard */
707         MX53_PAD_EIM_A18__GPIO2_20,
708
709         /* I2C bus on DIMM pins 40/41 */
710         MX53_PAD_GPIO_6__I2C3_SDA | MX53_GPIO_PAD_CTRL,
711         MX53_PAD_GPIO_3__I2C3_SCL | MX53_GPIO_PAD_CTRL,
712
713         /* TSC200x PEN IRQ */
714         MX53_PAD_EIM_D26__GPIO3_26 | MX53_GPIO_PAD_CTRL,
715
716         /* EDT-FT5x06 Polytouch panel */
717         MX53_PAD_NANDF_CS2__GPIO6_15 | MX53_GPIO_PAD_CTRL, /* IRQ */
718         MX53_PAD_EIM_A16__GPIO2_22 | MX53_GPIO_PAD_CTRL, /* RESET */
719         MX53_PAD_EIM_A17__GPIO2_21 | MX53_GPIO_PAD_CTRL, /* WAKE */
720
721         /* USBH1 */
722         MX53_PAD_EIM_D31__GPIO3_31 | MX53_GPIO_PAD_CTRL, /* VBUSEN */
723         MX53_PAD_EIM_D30__GPIO3_30 | MX53_GPIO_PAD_CTRL, /* OC */
724         /* USBOTG */
725         MX53_PAD_GPIO_7__GPIO1_7, /* VBUSEN */
726         MX53_PAD_GPIO_8__GPIO1_8, /* OC */
727
728         /* DS1339 Interrupt */
729         MX53_PAD_DI0_PIN4__GPIO4_20 | MX53_GPIO_PAD_CTRL,
730 };
731
732 static const struct gpio stk5_gpios[] = {
733         { TX53_LED_GPIO, GPIOF_OUTPUT_INIT_LOW, "HEARTBEAT LED", },
734
735         { IMX_GPIO_NR(1, 8), GPIOF_INPUT, "USBOTG OC", },
736         { IMX_GPIO_NR(1, 7), GPIOF_OUTPUT_INIT_LOW, "USBOTG VBUS enable", },
737         { IMX_GPIO_NR(3, 30), GPIOF_INPUT, "USBH1 OC", },
738         { IMX_GPIO_NR(3, 31), GPIOF_OUTPUT_INIT_LOW, "USBH1 VBUS enable", },
739 };
740
741 #ifdef CONFIG_LCD
742 static u16 tx53_cmap[256];
743 vidinfo_t panel_info = {
744         /* set to max. size supported by SoC */
745         .vl_col = 1600,
746         .vl_row = 1200,
747
748         .vl_bpix = LCD_COLOR24,    /* Bits per pixel, 0: 1bpp, 1: 2bpp, 2: 4bpp, 3: 8bpp ... */
749         .cmap = tx53_cmap,
750 };
751
752 static struct fb_videomode tx53_fb_modes[] = {
753 #ifndef CONFIG_SYS_LVDS_IF
754         {
755                 /* Standard VGA timing */
756                 .name           = "VGA",
757                 .refresh        = 60,
758                 .xres           = 640,
759                 .yres           = 480,
760                 .pixclock       = KHZ2PICOS(25175),
761                 .left_margin    = 48,
762                 .hsync_len      = 96,
763                 .right_margin   = 16,
764                 .upper_margin   = 31,
765                 .vsync_len      = 2,
766                 .lower_margin   = 12,
767                 .sync           = FB_SYNC_CLK_LAT_FALL,
768         },
769         {
770                 /* Emerging ETV570 640 x 480 display. Syncs low active,
771                  * DE high active, 115.2 mm x 86.4 mm display area
772                  * VGA compatible timing
773                  */
774                 .name           = "ETV570",
775                 .refresh        = 60,
776                 .xres           = 640,
777                 .yres           = 480,
778                 .pixclock       = KHZ2PICOS(25175),
779                 .left_margin    = 114,
780                 .hsync_len      = 30,
781                 .right_margin   = 16,
782                 .upper_margin   = 32,
783                 .vsync_len      = 3,
784                 .lower_margin   = 10,
785                 .sync           = FB_SYNC_CLK_LAT_FALL,
786         },
787         {
788                 /* Emerging ET0350G0DH6 320 x 240 display.
789                  * 70.08 mm x 52.56 mm display area.
790                  */
791                 .name           = "ET0350",
792                 .refresh        = 60,
793                 .xres           = 320,
794                 .yres           = 240,
795                 .pixclock       = KHZ2PICOS(6500),
796                 .left_margin    = 68 - 34,
797                 .hsync_len      = 34,
798                 .right_margin   = 20,
799                 .upper_margin   = 18 - 3,
800                 .vsync_len      = 3,
801                 .lower_margin   = 4,
802                 .sync           = FB_SYNC_CLK_LAT_FALL,
803         },
804         {
805                 /* Emerging ET0430G0DH6 480 x 272 display.
806                  * 95.04 mm x 53.856 mm display area.
807                  */
808                 .name           = "ET0430",
809                 .refresh        = 60,
810                 .xres           = 480,
811                 .yres           = 272,
812                 .pixclock       = KHZ2PICOS(9000),
813                 .left_margin    = 2,
814                 .hsync_len      = 41,
815                 .right_margin   = 2,
816                 .upper_margin   = 2,
817                 .vsync_len      = 10,
818                 .lower_margin   = 2,
819                 .sync           = FB_SYNC_CLK_LAT_FALL,
820         },
821         {
822                 /* Emerging ET0500G0DH6 800 x 480 display.
823                  * 109.6 mm x 66.4 mm display area.
824                  */
825                 .name           = "ET0500",
826                 .refresh        = 60,
827                 .xres           = 800,
828                 .yres           = 480,
829                 .pixclock       = KHZ2PICOS(33260),
830                 .left_margin    = 216 - 128,
831                 .hsync_len      = 128,
832                 .right_margin   = 1056 - 800 - 216,
833                 .upper_margin   = 35 - 2,
834                 .vsync_len      = 2,
835                 .lower_margin   = 525 - 480 - 35,
836                 .sync           = FB_SYNC_CLK_LAT_FALL,
837         },
838         {
839                 /* Emerging ETQ570G0DH6 320 x 240 display.
840                  * 115.2 mm x 86.4 mm display area.
841                  */
842                 .name           = "ETQ570",
843                 .refresh        = 60,
844                 .xres           = 320,
845                 .yres           = 240,
846                 .pixclock       = KHZ2PICOS(6400),
847                 .left_margin    = 38,
848                 .hsync_len      = 30,
849                 .right_margin   = 30,
850                 .upper_margin   = 16, /* 15 according to datasheet */
851                 .vsync_len      = 3, /* TVP -> 1>x>5 */
852                 .lower_margin   = 4, /* 4.5 according to datasheet */
853                 .sync           = FB_SYNC_CLK_LAT_FALL,
854         },
855         {
856                 /* Emerging ET0700G0DH6 800 x 480 display.
857                  * 152.4 mm x 91.44 mm display area.
858                  */
859                 .name           = "ET0700",
860                 .refresh        = 60,
861                 .xres           = 800,
862                 .yres           = 480,
863                 .pixclock       = KHZ2PICOS(33260),
864                 .left_margin    = 216 - 128,
865                 .hsync_len      = 128,
866                 .right_margin   = 1056 - 800 - 216,
867                 .upper_margin   = 35 - 2,
868                 .vsync_len      = 2,
869                 .lower_margin   = 525 - 480 - 35,
870                 .sync           = FB_SYNC_CLK_LAT_FALL,
871         },
872 #else
873         {
874                 /* HannStar HSD100PXN1
875                  * 202.7m mm x 152.06 mm display area.
876                  */
877                 .name           = "HSD100PXN1",
878                 .refresh        = 60,
879                 .xres           = 1024,
880                 .yres           = 768,
881                 .pixclock       = KHZ2PICOS(65000),
882                 .left_margin    = 0,
883                 .hsync_len      = 0,
884                 .right_margin   = 320,
885                 .upper_margin   = 0,
886                 .vsync_len      = 0,
887                 .lower_margin   = 38,
888                 .sync           = FB_SYNC_CLK_LAT_FALL,
889         },
890 #endif
891         {
892                 /* unnamed entry for assigning parameters parsed from 'video_mode' string */
893                 .refresh        = 60,
894                 .left_margin    = 48,
895                 .hsync_len      = 96,
896                 .right_margin   = 16,
897                 .upper_margin   = 31,
898                 .vsync_len      = 2,
899                 .lower_margin   = 12,
900                 .sync           = FB_SYNC_CLK_LAT_FALL,
901         },
902 };
903
904 static int lcd_enabled = 1;
905 static int lcd_bl_polarity;
906
907 static int lcd_backlight_polarity(void)
908 {
909         return lcd_bl_polarity;
910 }
911
912 void lcd_enable(void)
913 {
914         /* HACK ALERT:
915          * global variable from common/lcd.c
916          * Set to 0 here to prevent messages from going to LCD
917          * rather than serial console
918          */
919         lcd_is_enabled = 0;
920
921         if (lcd_enabled) {
922                 karo_load_splashimage(1);
923
924                 debug("Switching LCD on\n");
925                 gpio_set_value(TX53_LCD_PWR_GPIO, 1);
926                 udelay(100);
927                 gpio_set_value(TX53_LCD_RST_GPIO, 1);
928                 udelay(300000);
929                 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
930                         lcd_backlight_polarity());
931         }
932 }
933
934 void lcd_disable(void)
935 {
936         if (lcd_enabled) {
937                 printf("Disabling LCD\n");
938                 ipuv3_fb_shutdown();
939         }
940 }
941
942 void lcd_panel_disable(void)
943 {
944         if (lcd_enabled) {
945                 debug("Switching LCD off\n");
946                 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
947                         !lcd_backlight_polarity());
948                 gpio_set_value(TX53_LCD_RST_GPIO, 0);
949                 gpio_set_value(TX53_LCD_PWR_GPIO, 0);
950         }
951 }
952
953 static const iomux_v3_cfg_t stk5_lcd_pads[] = {
954         /* LCD RESET */
955         MX53_PAD_EIM_D29__GPIO3_29 | MX53_GPIO_PAD_CTRL,
956         /* LCD POWER_ENABLE */
957         MX53_PAD_EIM_EB3__GPIO2_31 | MX53_GPIO_PAD_CTRL,
958         /* LCD Backlight (PWM) */
959         MX53_PAD_GPIO_1__GPIO1_1 | MX53_GPIO_PAD_CTRL,
960
961         /* Display */
962 #ifndef CONFIG_SYS_LVDS_IF
963         /* LCD option */
964         MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK,
965         MX53_PAD_DI0_PIN15__IPU_DI0_PIN15,
966         MX53_PAD_DI0_PIN2__IPU_DI0_PIN2,
967         MX53_PAD_DI0_PIN3__IPU_DI0_PIN3,
968         MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0,
969         MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1,
970         MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2,
971         MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3,
972         MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4,
973         MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5,
974         MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6,
975         MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7,
976         MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8,
977         MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9,
978         MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10,
979         MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11,
980         MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12,
981         MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13,
982         MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14,
983         MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15,
984         MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16,
985         MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17,
986         MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18,
987         MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19,
988         MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20,
989         MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21,
990         MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22,
991         MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23,
992 #else
993         /* LVDS option */
994         MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3,
995         MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2,
996         MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK,
997         MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1,
998         MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0,
999         MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3,
1000         MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK,
1001         MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2,
1002         MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1,
1003         MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0,
1004 #endif
1005 };
1006
1007 static const struct gpio stk5_lcd_gpios[] = {
1008         { TX53_LCD_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD RESET", },
1009         { TX53_LCD_PWR_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD POWER", },
1010         { TX53_LCD_BACKLIGHT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "LCD BACKLIGHT", },
1011 };
1012
1013 void lcd_ctrl_init(void *lcdbase)
1014 {
1015         int color_depth = 24;
1016         const char *video_mode = karo_get_vmode(getenv("video_mode"));
1017         const char *vm;
1018         unsigned long val;
1019         int refresh = 60;
1020         struct fb_videomode *p = &tx53_fb_modes[0];
1021         struct fb_videomode fb_mode;
1022         int xres_set = 0, yres_set = 0, bpp_set = 0, refresh_set = 0;
1023         int pix_fmt;
1024         int lcd_bus_width;
1025         ipu_di_clk_parent_t di_clk_parent = is_lvds() ? DI_PCLK_LDB : DI_PCLK_PLL3;
1026         unsigned long di_clk_rate = 65000000;
1027
1028         if (!lcd_enabled) {
1029                 debug("LCD disabled\n");
1030                 return;
1031         }
1032
1033         if (had_ctrlc() || (wrsr & WRSR_TOUT)) {
1034                 debug("Disabling LCD\n");
1035                 lcd_enabled = 0;
1036                 setenv("splashimage", NULL);
1037                 return;
1038         }
1039
1040         karo_fdt_move_fdt();
1041         lcd_bl_polarity = karo_fdt_get_backlight_polarity(working_fdt);
1042
1043         if (video_mode == NULL) {
1044                 debug("Disabling LCD\n");
1045                 lcd_enabled = 0;
1046                 return;
1047         }
1048         vm = video_mode;
1049         if (karo_fdt_get_fb_mode(working_fdt, video_mode, &fb_mode) == 0) {
1050                 p = &fb_mode;
1051                 debug("Using video mode from FDT\n");
1052                 vm += strlen(vm);
1053                 if (fb_mode.xres > panel_info.vl_col ||
1054                         fb_mode.yres > panel_info.vl_row) {
1055                         printf("video resolution from DT: %dx%d exceeds hardware limits: %dx%d\n",
1056                                 fb_mode.xres, fb_mode.yres,
1057                                 panel_info.vl_col, panel_info.vl_row);
1058                         lcd_enabled = 0;
1059                         return;
1060                 }
1061         }
1062         if (p->name != NULL)
1063                 debug("Trying compiled-in video modes\n");
1064         while (p->name != NULL) {
1065                 if (strcmp(p->name, vm) == 0) {
1066                         debug("Using video mode: '%s'\n", p->name);
1067                         vm += strlen(vm);
1068                         break;
1069                 }
1070                 p++;
1071         }
1072         if (*vm != '\0')
1073                 debug("Trying to decode video_mode: '%s'\n", vm);
1074         while (*vm != '\0') {
1075                 if (*vm >= '0' && *vm <= '9') {
1076                         char *end;
1077
1078                         val = simple_strtoul(vm, &end, 0);
1079                         if (end > vm) {
1080                                 if (!xres_set) {
1081                                         if (val > panel_info.vl_col)
1082                                                 val = panel_info.vl_col;
1083                                         p->xres = val;
1084                                         panel_info.vl_col = val;
1085                                         xres_set = 1;
1086                                 } else if (!yres_set) {
1087                                         if (val > panel_info.vl_row)
1088                                                 val = panel_info.vl_row;
1089                                         p->yres = val;
1090                                         panel_info.vl_row = val;
1091                                         yres_set = 1;
1092                                 } else if (!bpp_set) {
1093                                         switch (val) {
1094                                         case 32:
1095                                         case 24:
1096                                                 if (is_lvds())
1097                                                         pix_fmt = IPU_PIX_FMT_LVDS888;
1098                                                 /* fallthru */
1099                                         case 16:
1100                                         case 8:
1101                                                 color_depth = val;
1102                                                 break;
1103
1104                                         case 18:
1105                                                 if (is_lvds()) {
1106                                                         color_depth = val;
1107                                                         break;
1108                                                 }
1109                                                 /* fallthru */
1110                                         default:
1111                                                 printf("Invalid color depth: '%.*s' in video_mode; using default: '%u'\n",
1112                                                         end - vm, vm, color_depth);
1113                                         }
1114                                         bpp_set = 1;
1115                                 } else if (!refresh_set) {
1116                                         refresh = val;
1117                                         refresh_set = 1;
1118                                 }
1119                         }
1120                         vm = end;
1121                 }
1122                 switch (*vm) {
1123                 case '@':
1124                         bpp_set = 1;
1125                         /* fallthru */
1126                 case '-':
1127                         yres_set = 1;
1128                         /* fallthru */
1129                 case 'x':
1130                         xres_set = 1;
1131                         /* fallthru */
1132                 case 'M':
1133                 case 'R':
1134                         vm++;
1135                         break;
1136
1137                 default:
1138                         if (*vm != '\0')
1139                                 vm++;
1140                 }
1141         }
1142         if (p->xres == 0 || p->yres == 0) {
1143                 printf("Invalid video mode: %s\n", getenv("video_mode"));
1144                 lcd_enabled = 0;
1145                 printf("Supported video modes are:");
1146                 for (p = &tx53_fb_modes[0]; p->name != NULL; p++) {
1147                         printf(" %s", p->name);
1148                 }
1149                 printf("\n");
1150                 return;
1151         }
1152         if (p->xres > panel_info.vl_col || p->yres > panel_info.vl_row) {
1153                 printf("video resolution: %dx%d exceeds hardware limits: %dx%d\n",
1154                         p->xres, p->yres, panel_info.vl_col, panel_info.vl_row);
1155                 lcd_enabled = 0;
1156                 return;
1157         }
1158         panel_info.vl_col = p->xres;
1159         panel_info.vl_row = p->yres;
1160
1161         switch (color_depth) {
1162         case 8:
1163                 panel_info.vl_bpix = LCD_COLOR8;
1164                 break;
1165         case 16:
1166                 panel_info.vl_bpix = LCD_COLOR16;
1167                 break;
1168         default:
1169                 panel_info.vl_bpix = LCD_COLOR24;
1170         }
1171
1172         p->pixclock = KHZ2PICOS(refresh *
1173                 (p->xres + p->left_margin + p->right_margin + p->hsync_len) *
1174                 (p->yres + p->upper_margin + p->lower_margin + p->vsync_len) /
1175                                 1000);
1176         debug("Pixel clock set to %lu.%03lu MHz\n",
1177                 PICOS2KHZ(p->pixclock) / 1000, PICOS2KHZ(p->pixclock) % 1000);
1178
1179         if (p != &fb_mode) {
1180                 int ret;
1181
1182                 debug("Creating new display-timing node from '%s'\n",
1183                         video_mode);
1184                 ret = karo_fdt_create_fb_mode(working_fdt, video_mode, p);
1185                 if (ret)
1186                         printf("Failed to create new display-timing node from '%s': %d\n",
1187                                 video_mode, ret);
1188         }
1189
1190         gpio_request_array(stk5_lcd_gpios, ARRAY_SIZE(stk5_lcd_gpios));
1191         imx_iomux_v3_setup_multiple_pads(stk5_lcd_pads,
1192                                         ARRAY_SIZE(stk5_lcd_pads));
1193
1194         lcd_bus_width = karo_fdt_get_lcd_bus_width(working_fdt, 24);
1195         switch (lcd_bus_width) {
1196         case 24:
1197                 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS888 : IPU_PIX_FMT_RGB24;
1198                 break;
1199
1200         case 18:
1201                 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS666 : IPU_PIX_FMT_RGB666;
1202                 break;
1203
1204         case 16:
1205                 if (!is_lvds()) {
1206                         pix_fmt = IPU_PIX_FMT_RGB565;
1207                         break;
1208                 }
1209                 /* fallthru */
1210         default:
1211                 lcd_enabled = 0;
1212                 printf("Invalid %s bus width: %d\n", is_lvds() ? "LVDS" : "LCD",
1213                         lcd_bus_width);
1214                 return;
1215         }
1216         if (is_lvds()) {
1217                 int lvds_mapping = karo_fdt_get_lvds_mapping(working_fdt, 0);
1218                 int lvds_chan_mask = karo_fdt_get_lvds_channels(working_fdt);
1219                 uint32_t gpr2;
1220
1221                 if (lvds_chan_mask == 0) {
1222                         printf("No LVDS channel active\n");
1223                         lcd_enabled = 0;
1224                         return;
1225                 }
1226
1227                 gpr2 = (lvds_mapping << 6) | (lvds_mapping << 8);
1228                 if (lcd_bus_width == 24)
1229                         gpr2 |= (1 << 5) | (1 << 7);
1230                 gpr2 |= (lvds_chan_mask & 1) ? 1 << 0 : 0;
1231                 gpr2 |= (lvds_chan_mask & 2) ? 3 << 2 : 0;
1232                 debug("writing %08x to GPR2[%08x]\n", gpr2, IOMUXC_BASE_ADDR + 8);
1233                 writel(gpr2, IOMUXC_BASE_ADDR + 8);
1234         }
1235         if (karo_load_splashimage(0) == 0) {
1236                 int ret;
1237
1238                 gd->arch.ipu_hw_rev = IPUV3_HW_REV_IPUV3M;
1239
1240                 debug("Initializing LCD controller\n");
1241                 ret = ipuv3_fb_init(p, 0, pix_fmt, di_clk_parent, di_clk_rate, -1);
1242                 if (ret) {
1243                         printf("Failed to initialize FB driver: %d\n", ret);
1244                         lcd_enabled = 0;
1245                 }
1246         } else {
1247                 debug("Skipping initialization of LCD controller\n");
1248         }
1249 }
1250 #else
1251 #define lcd_enabled 0
1252 #endif /* CONFIG_LCD */
1253
1254 static void stk5_board_init(void)
1255 {
1256         gpio_request_array(stk5_gpios, ARRAY_SIZE(stk5_gpios));
1257         imx_iomux_v3_setup_multiple_pads(stk5_pads, ARRAY_SIZE(stk5_pads));
1258 }
1259
1260 static void stk5v3_board_init(void)
1261 {
1262         stk5_board_init();
1263 }
1264
1265 static void stk5v5_board_init(void)
1266 {
1267         stk5_board_init();
1268
1269         gpio_request_one(IMX_GPIO_NR(4, 21), GPIOF_OUTPUT_INIT_HIGH,
1270                         "Flexcan Transceiver");
1271         imx_iomux_v3_setup_pad(MX53_PAD_DISP0_DAT0__GPIO4_21);
1272 }
1273
1274 static void tx53_set_cpu_clock(void)
1275 {
1276         unsigned long cpu_clk = getenv_ulong("cpu_clk", 10, 0);
1277
1278         if (had_ctrlc() || (wrsr & WRSR_TOUT))
1279                 return;
1280
1281         if (cpu_clk == 0 || cpu_clk == mxc_get_clock(MXC_ARM_CLK) / 1000000)
1282                 return;
1283
1284         if (mxc_set_clock(CONFIG_SYS_MX5_HCLK, cpu_clk, MXC_ARM_CLK) == 0) {
1285                 cpu_clk = mxc_get_clock(MXC_ARM_CLK);
1286                 printf("CPU clock set to %lu.%03lu MHz\n",
1287                         cpu_clk / 1000000, cpu_clk / 1000 % 1000);
1288         } else {
1289                 printf("Error: Failed to set CPU clock to %lu MHz\n", cpu_clk);
1290         }
1291 }
1292
1293 static void tx53_init_mac(void)
1294 {
1295         u8 mac[ETH_ALEN];
1296
1297         imx_get_mac_from_fuse(0, mac);
1298         if (!is_valid_ether_addr(mac)) {
1299                 printf("No valid MAC address programmed\n");
1300                 return;
1301         }
1302
1303         printf("MAC addr from fuse: %pM\n", mac);
1304         eth_setenv_enetaddr("ethaddr", mac);
1305 }
1306
1307 int board_late_init(void)
1308 {
1309         int ret = 0;
1310         const char *baseboard;
1311
1312         tx53_set_cpu_clock();
1313         karo_fdt_move_fdt();
1314
1315         baseboard = getenv("baseboard");
1316         if (!baseboard)
1317                 goto exit;
1318
1319         printf("Baseboard: %s\n", baseboard);
1320
1321         if (strncmp(baseboard, "stk5", 4) == 0) {
1322                 if ((strlen(baseboard) == 4) ||
1323                         strcmp(baseboard, "stk5-v3") == 0) {
1324                         stk5v3_board_init();
1325                 } else if (strcmp(baseboard, "stk5-v5") == 0) {
1326                         const char *otg_mode = getenv("otg_mode");
1327
1328                         if (otg_mode && strcmp(otg_mode, "host") == 0) {
1329                                 printf("otg_mode='%s' is incompatible with baseboard %s; setting to 'none'\n",
1330                                         otg_mode, baseboard);
1331                                 setenv("otg_mode", "none");
1332                         }
1333                         stk5v5_board_init();
1334                 } else {
1335                         printf("WARNING: Unsupported STK5 board rev.: %s\n",
1336                                 baseboard + 4);
1337                 }
1338         } else {
1339                 printf("WARNING: Unsupported baseboard: '%s'\n",
1340                         baseboard);
1341                 ret = -EINVAL;
1342         }
1343
1344 exit:
1345         tx53_init_mac();
1346
1347         gpio_set_value(TX53_RESET_OUT_GPIO, 1);
1348         clear_ctrlc();
1349         return ret;
1350 }
1351
1352 int checkboard(void)
1353 {
1354         tx53_print_cpuinfo();
1355
1356         printf("Board: Ka-Ro TX53-x%d3%s\n",
1357                 is_lvds(), TX53_MOD_SUFFIX);
1358
1359         return 0;
1360 }
1361
1362 #if defined(CONFIG_OF_BOARD_SETUP)
1363 #ifdef CONFIG_FDT_FIXUP_PARTITIONS
1364 #include <jffs2/jffs2.h>
1365 #include <mtd_node.h>
1366 static struct node_info nodes[] = {
1367         { "fsl,imx53-nand", MTD_DEV_TYPE_NAND, },
1368 };
1369 #else
1370 #define fdt_fixup_mtdparts(b,n,c) do { } while (0)
1371 #endif
1372
1373 #ifdef CONFIG_SYS_TX53_HWREV_2
1374 static void tx53_fixup_rtc(void *blob)
1375 {
1376         karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupt-parent");
1377         karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupts");
1378 }
1379 #else
1380 static inline void tx53_fixup_rtc(void *blob)
1381 {
1382 }
1383 #endif /* CONFIG_SYS_TX53_HWREV_2 */
1384
1385 static const char *tx53_touchpanels[] = {
1386         "ti,tsc2007",
1387         "edt,edt-ft5x06",
1388         "eeti,egalax_ts",
1389 };
1390
1391 void ft_board_setup(void *blob, bd_t *bd)
1392 {
1393         const char *baseboard = getenv("baseboard");
1394         int stk5_v5 = baseboard != NULL && (strcmp(baseboard, "stk5-v5") == 0);
1395         const char *video_mode = karo_get_vmode(getenv("video_mode"));
1396         int ret;
1397
1398         ret = fdt_increase_size(blob, 4096);
1399         if (ret)
1400                 printf("Failed to increase FDT size: %s\n", fdt_strerror(ret));
1401
1402         if (stk5_v5)
1403                 karo_fdt_enable_node(blob, "stk5led", 0);
1404
1405         fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1406         fdt_fixup_ethernet(blob);
1407
1408         karo_fdt_fixup_touchpanel(blob, tx53_touchpanels,
1409                                 ARRAY_SIZE(tx53_touchpanels));
1410         karo_fdt_fixup_usb_otg(blob, "usbotg", "fsl,usbphy", "vbus-supply");
1411         karo_fdt_fixup_flexcan(blob, stk5_v5);
1412         tx53_fixup_rtc(blob);
1413         karo_fdt_update_fb_mode(blob, video_mode);
1414 }
1415 #endif /* CONFIG_OF_BOARD_SETUP */