2 #include <asm-offsets.h>
3 #include <configs/tx6.h>
4 #include <linux/linkage.h>
5 #include <asm/arch/imx-regs.h>
6 #include <generated/asm-offsets.h>
9 #error asm-offsets not included
12 #define DEBUG_LED_BIT 20
13 #define LED_GPIO_BASE GPIO2_BASE_ADDR
14 #define LED_MUX_OFFSET 0x0ec
15 #define LED_MUX_MODE 0x15
17 #define SDRAM_CLK CONFIG_SYS_SDRAM_CLK
19 #ifdef PHYS_SDRAM_2_SIZE
20 #define SDRAM_SIZE (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
22 #define SDRAM_SIZE PHYS_SDRAM_1_SIZE
25 #define CPU_2_BE_32(l) \
26 ((((l) << 24) & 0xFF000000) | \
27 (((l) << 8) & 0x00FF0000) | \
28 (((l) >> 8) & 0x0000FF00) | \
29 (((l) >> 24) & 0x000000FF))
31 #define CHECK_DCD_ADDR(a) ( \
32 ((a) >= 0x020E0000 && (a) <= 0x020E3FFF) /* IOMUXC */ || \
33 ((a) >= 0x020C4000 && (a) <= 0x020C7FFF) /* CCM */ || \
34 ((a) >= 0x020C8000 && (a) <= 0x020C8FFF) /* ANALOG */ || \
35 ((a) >= 0x021B0000 && (a) <= 0x021B7FFF) /* MMDC */ || \
36 ((a) >= 0x00907000 && (a) <= 0x00937FF0) /* OCRAM */ || \
37 ((a) >= 0x08000000 && (a) <= 0x0FFEFFFF) /* EIM (CS0) */ || \
38 ((a) >= 0x10000000 && (a) <= 0xFFFFFFFF) /* SDRAM */)
40 .macro mxc_dcd_item addr, val
41 .ifne CHECK_DCD_ADDR(\addr)
42 .word CPU_2_BE_32(\addr), CPU_2_BE_32(\val)
44 .error "Address \addr not accessible from DCD"
48 #define MXC_DCD_ITEM(addr, val) mxc_dcd_item (addr), (val)
49 #if PHYS_SDRAM_1_WIDTH == 16
50 #define MXC_DCD_ITEM_16(addr, val) mxc_dcd_item (addr), (val)
51 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
53 #define MXC_DCD_ITEM_16(addr, val)
54 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask)
56 #if PHYS_SDRAM_1_WIDTH > 16
57 #define MXC_DCD_ITEM_32(addr, val) mxc_dcd_item (addr), (val)
58 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
60 #define MXC_DCD_ITEM_32(addr, val)
61 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask)
63 #if PHYS_SDRAM_1_WIDTH == 64
64 #define MXC_DCD_ITEM_64(addr, val) mxc_dcd_item (addr), (val)
65 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
67 #define MXC_DCD_ITEM_64(addr, val)
68 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask)
71 #define MXC_DCD_CMD_SZ_BYTE 1
72 #define MXC_DCD_CMD_SZ_SHORT 2
73 #define MXC_DCD_CMD_SZ_WORD 4
74 #define MXC_DCD_CMD_FLAG_WRITE 0x0
75 #define MXC_DCD_CMD_FLAG_CLR 0x1
76 #define MXC_DCD_CMD_FLAG_SET 0x3
77 #define MXC_DCD_CMD_FLAG_CHK_CLR ((0 << 0) | (0 << 1))
78 #define MXC_DCD_CMD_FLAG_CHK_SET ((0 << 0) | (1 << 1))
79 #define MXC_DCD_CMD_FLAG_CHK_ANY_CLR ((1 << 0) | (0 << 1))
80 #define MXC_DCD_CMD_FLAG_CHK_ANY_SET ((1 << 0) | (1 << 1))
82 #define MXC_DCD_START \
83 .word CPU_2_BE_32((0xd2 << 24) | ((dcd_end - .) << 8) | DCD_VERSION) ; \
88 .ifgt . - dcd_start - 1768
89 .error "DCD too large!"
96 #define MXC_DCD_CMD_WRT(type, flags) \
97 1: .word CPU_2_BE_32((0xcc << 24) | ((1f - .) << 8) | ((flags) << 3) | (type))
99 #define MXC_DCD_CMD_CHK(type, flags, addr, mask) \
100 1: .word CPU_2_BE_32((0xcf << 24) | (12 << 8) | ((flags) << 3) | (type)), \
101 CPU_2_BE_32(addr), CPU_2_BE_32(mask)
103 #define MXC_DCD_CMD_CHK_CNT(type, flags, addr, mask, count) \
104 1: .word CPU_2_BE_32((0xcf << 24) | (16 << 8) | ((flags) << 3) | (type)), \
105 CPU_2_BE_32(addr), CPU_2_BE_32(mask), CPU_2_BE_32(count)
107 #define MXC_DCD_CMD_NOP() \
108 1: .word CPU_2_BE_32((0xc0 << 24) | (4 << 8))
111 #define CK_TO_NS(ck) (((ck) * 1000 + SDRAM_CLK / 2) / SDRAM_CLK)
112 #define NS_TO_CK(ns) (((ns) * SDRAM_CLK + 999) / 1000)
113 #define NS_TO_CK10(ns) DIV_ROUND_UP(NS_TO_CK(ns), 10)
115 .macro CK_VAL, name, clks, offs, max
119 .ifle \clks - \offs - \max
120 .set \name, \clks - \offs
122 .error "Value \clks out of range for parameter \name"
127 .macro NS_VAL, name, ns, offs, max
131 CK_VAL \name, NS_TO_CK(\ns), \offs, \max
135 .macro CK_MAX, name, ck1, ck2, offs, max
137 CK_VAL \name, \ck1, \offs, \max
139 CK_VAL \name, \ck2, \offs, \max
143 #define MDMISC_DDR_TYPE_DDR3 0
144 #define MDMISC_DDR_TYPE_LPDDR2 1
145 #define MDMISC_DDR_TYPE_DDR2 2
147 #define DIV_ROUND_UP(m,d) (((m) + (d) - 1) / (d))
149 #define MDOR_CLK_PERIOD_ns 15258 /* base clock for MDOR values */
152 #if SDRAM_SIZE > PHYS_SDRAM_1_SIZE
153 #define BANK_ADDR_BITS 2
155 #define BANK_ADDR_BITS 1
157 #define SDRAM_BURST_LENGTH 8
161 #define ADDR_MIRROR 0
162 #define DDR_TYPE MDMISC_DDR_TYPE_DDR3
164 /* 512/1024MiB SDRAM: NT5CB128M16FP-DII */
165 #if SDRAM_CLK > 666 && SDRAM_CLK <= 800
168 #elif SDRAM_CLK > 533 && SDRAM_CLK <= 666
169 #define CL_VAL 9 // or 10
171 #elif SDRAM_CLK > 400 && SDRAM_CLK <= 533
172 #define CL_VAL 7 // or 8
174 #elif SDRAM_CLK > 333 && SDRAM_CLK <= 400
177 #elif SDRAM_CLK >= 303 && SDRAM_CLK <= 333
181 #error SDRAM clock out of range: 303 .. 800
185 NS_VAL tRFC, 160, 1, 255 /* clks - 1 (0..255) */
186 CK_MAX tXS, NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) tRFC + 10 */
187 CK_MAX tXP, NS_TO_CK10(75), 3, 1, 7 /* clks - 1 (0..7) */ /* max(3tCK, 7.5ns) */
188 CK_MAX tXPDLL, NS_TO_CK(24), 2, 1, 15 /* clks - 1 (0..15) */
189 NS_VAL tFAW, 50, 1, 31 /* clks - 1 (0..31) */
190 CK_VAL tCL, CL_VAL, 3, 8 /* clks - 3 (0..8) CAS Latency */
193 CK_VAL tRCD, NS_TO_CK10(125), 1, 7 /* clks - 1 (0..7) */ /* 12.5 */
194 CK_VAL tRP, NS_TO_CK10(125), 1, 7 /* clks - 1 (0..7) */ /* 12.5 */
195 NS_VAL tRC, 50, 1, 31 /* clks - 1 (0..31) */
196 CK_VAL tRAS, NS_TO_CK10(375), 1, 31 /* clks - 1 (0..31) */ /* 37.5 */
197 CK_VAL tRPA, 1, 0, 1 /* clks (0..1) */
198 NS_VAL tWR, 15, 1, 15 /* clks - 1 (0..15) */
199 CK_VAL tMRD, 4, 1, 15 /* clks - 1 (0..15) */
200 CK_VAL tCWL, CWL_VAL, 2, 6 /* clks - 2 (0..6) */
203 CK_VAL tDLLK, 512, 1, 511 /* clks - 1 (0..511) */
204 CK_MAX tRTP, NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
205 CK_MAX tWTR, NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
206 CK_MAX tRRD, NS_TO_CK(10), 4, 1, 7 /* clks - 1 (0..7) */
209 CK_MAX tXPR, NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) max(tRFC + 10, 5CK) */
210 #define tSDE_RST (DIV_ROUND_UP(200000, MDOR_CLK_PERIOD_ns) + 2)
211 #define tRST_CKE (DIV_ROUND_UP(500000, MDOR_CLK_PERIOD_ns) + 2)
214 CK_VAL tAOFPD, NS_TO_CK10(85), 1, 7 /* clks - 1 (0..7) */ /* 8.5ns */
215 CK_VAL tAONPD, NS_TO_CK10(85), 1, 7 /* clks - 1 (0..7) */ /* 8.5ns */
216 CK_VAL tANPD, tCWL + 1, 1, 15 /* clks - 1 (0..15) */
217 CK_VAL tAXPD, tCWL + 1, 1, 15 /* clks - 1 (0..15) */
218 CK_VAL tODTLon tCWL, 0, 7 /* clks - 1 (0..7) */ /* CWL+AL-2 */
219 CK_VAL tODTLoff tCWL, 0, 31 /* clks - 1 (0..31) */ /* CWL+AL-2 */
222 CK_MAX tCKE, NS_TO_CK(5), 3, 1, 7
223 CK_MAX tCKSRX, NS_TO_CK(10), 5, 0, 7
224 CK_MAX tCKSRE, NS_TO_CK(10), 5, 0, 7
231 #define MDPDC_VAL_0 ( \
236 (BOTH_CS_PD << 6) | \
241 #define MDPDC_VAL_1 (MDPDC_VAL_0 | \
246 #define ROW_ADDR_BITS 14
247 #define COL_ADDR_BITS 10
249 #define Rtt_Nom 1 /* ODT: 0: off 1: RZQ/4 2: RZQ/2 3: RZQ/6 4: RZQ/12 5: RZQ/8 */
250 #define Rtt_WR 0 /* Dynamic ODT: 0: off 1: RZQ/4 2: RZQ/2 */
251 #define DLL_DISABLE 0
254 .set mr0_val, (((1 - DLL_DISABLE) << 8) /* DLL Reset */ | \
255 (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
256 ((tWR + 1 - 4) << 9) | \
257 ((((tCL + 3) - 4) & 0x7) << 4) | \
258 ((((tCL + 3) - 4) & 0x8) >> 1))
260 .set mr0_val, ((1 << 8) /* DLL Reset */ | \
261 (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
262 (((tWR + 1) / 2) << 9) | \
263 ((((tCL + 3) - 4) & 0x7) << 4) | \
264 ((((tCL + 3) - 4) & 0x8) >> 1))
268 ((Rtt_Nom & 1) << 2) | \
269 (((Rtt_Nom >> 1) & 1) << 6) | \
270 (((Rtt_Nom >> 2) & 1) << 9) | \
271 (DLL_DISABLE << 0) | \
274 (Rtt_WR << 9) /* dynamic ODT */ | \
275 (0 << 7) /* SRT: Ext. temp. (mutually exclusive with ASR!) */ | \
276 (1 << 6) | /* ASR: Automatic Self Refresh */ \
277 (((tCWL + 2) - 5) << 3) | \
281 #define MDSCR_MRS_VAL(cs, mr, val) (((val) << 16) | \
282 (1 << 15) /* CON_REQ */ | \
283 (3 << 4) /* MRS command */ | \
288 #define MDCFG0_VAL ( \
296 #define MDCFG1_VAL ( \
306 #define MDCFG2_VAL ( \
312 #define BURST_LEN (SDRAM_BURST_LENGTH / 8) /* 0: 4 byte 1: 8 byte */
314 #define MDCTL_VAL (((ROW_ADDR_BITS - 11) << 24) | \
315 ((COL_ADDR_BITS - 9) << 20) | \
316 (BURST_LEN << 19) | \
317 ((PHYS_SDRAM_1_WIDTH / 32) << 16) | \
318 ((-1) << (32 - BANK_ADDR_BITS)))
320 #define MDMISC_WALAT(n) (((n) & 3) << 16)
321 #define MDMISC_RALAT(n) (((n) & 7) << 6)
323 #define MDMISC_VAL ((ADDR_MIRROR << 19) | \
324 MDMISC_WALAT(WALAT) | \
327 MDMISC_RALAT(RALAT) | \
330 #define MDOR_VAL ((tXPR << 16) | (tSDE_RST << 8) | (tRST_CKE << 0))
332 #define MDOTC_VAL ((tAOFPD << 27) | \
341 .word CPU_2_BE_32((0xd1 << 24) | (32 << 8) | 0x40)
352 #ifdef CONFIG_SECURE_BOOT
359 .long CONFIG_SYS_TEXT_BASE
361 .long __uboot_img_len
365 #define DCD_VERSION 0x40
367 #define DDR_SEL_VAL 3 /* DDR3 */
368 #if PHYS_SDRAM_1_WIDTH == 16
369 #define DSE1_VAL 6 /* Drive Strength for DATA lines */
370 #define DSE2_VAL 6 /* Drive Strength for ADDR/CMD lines */
372 #define DSE1_VAL 6 /* Drive Strength for DATA lines */
373 #define DSE2_VAL 6 /* Drive Strength for ADDR/CMD lines */
376 #define DDR_PKE_VAL 0
378 #define DDR_SEL_SHIFT 18
379 #define DDR_MODE_SHIFT 17
387 #define DDR_SEL_MASK (DDR_SEL_VAL << DDR_SEL_SHIFT)
388 #define DDR_MODE_MASK (1 << DDR_MODE_SHIFT) /* differential input mode */
389 #define DSE1_MASK (DSE1_VAL << DSE_SHIFT)
390 #define DSE2_MASK (DSE2_VAL << DSE_SHIFT)
391 #define ODT_MASK (ODT_VAL << ODT_SHIFT)
392 #define DDR_PKE_MASK (DDR_PKE_VAL << PKE_SHIFT)
394 #define DQM_MASK (DDR_MODE_MASK | DSE2_MASK)
395 #define SDQS_MASK DSE2_MASK
396 #define SDODT_MASK (DSE2_MASK | (1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
397 #define SDCLK_MASK (DDR_MODE_MASK | DSE2_MASK)
398 #define SDCKE_MASK ((1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
399 #define DDR_ADDR_MASK (ODT_MASK | DDR_MODE_MASK)
400 #define DDR_CTRL_MASK (DDR_MODE_MASK | DSE2_MASK)
402 #define MMDC1_MDCTL 0x021b0000
403 #define MMDC1_MDPDC 0x021b0004
404 #define MMDC1_MDOTC 0x021b0008
405 #define MMDC1_MDCFG0 0x021b000c
406 #define MMDC1_MDCFG1 0x021b0010
407 #define MMDC1_MDCFG2 0x021b0014
408 #define MMDC1_MDMISC 0x021b0018
409 #define MMDC1_MDSCR 0x021b001c
410 #define MMDC1_MDREF 0x021b0020
411 #define MMDC1_MDRWD 0x021b002c
412 #define MMDC1_MDOR 0x021b0030
413 #define MMDC1_MDASP 0x021b0040
415 #define MMDC1_MAPSR 0x021b0404
417 #define MMDC1_MPZQHWCTRL 0x021b0800
418 #define MMDC1_MPWLGCR 0x021b0808
419 #define MMDC1_MPWLDECTRL0 0x021b080c
420 #define MMDC1_MPWLDECTRL1 0x021b0810
421 #define MMDC1_MPWLDLST 0x021b0814
422 #define MMDC1_MPODTCTRL 0x021b0818
423 #define MMDC1_MPRDDQBY0DL 0x021b081c
424 #define MMDC1_MPRDDQBY1DL 0x021b0820
425 #define MMDC1_MPRDDQBY2DL 0x021b0824
426 #define MMDC1_MPRDDQBY3DL 0x021b0828
427 #define MMDC1_MPDGCTRL0 0x021b083c
428 #define MMDC1_MPDGCTRL1 0x021b0840
429 #define MMDC1_MPDGDLST0 0x021b0844
430 #define MMDC1_MPRDDLCTL 0x021b0848
431 #define MMDC1_MPRDDLST 0x021b084c
432 #define MMDC1_MPWRDLCTL 0x021b0850
433 #define MMDC1_MPWRDLST 0x021b0854
434 #define MMDC1_MPRDDLHWCTL 0x021b0860
435 #define MMDC1_MPWRDLHWCTL 0x021b0864
436 #define MMDC1_MPPDCMPR2 0x021b0890
437 #define MMDC1_MPSWDRDR0 0x021b0898
438 #define MMDC1_MPSWDRDR1 0x021b089c
439 #define MMDC1_MPSWDRDR2 0x021b08a0
440 #define MMDC1_MPSWDRDR3 0x021b08a4
441 #define MMDC1_MPSWDRDR4 0x021b08a8
442 #define MMDC1_MPSWDRDR5 0x021b08ac
443 #define MMDC1_MPSWDRDR6 0x021b08b0
444 #define MMDC1_MPSWDRDR7 0x021b08b4
445 #define MMDC1_MPMUR0 0x021b08b8
447 #if PHYS_SDRAM_1_WIDTH == 64
448 #define MMDC2_MDPDC 0x021b4004
450 #define MMDC2_MPWLGCR 0x021b4808
451 #define MMDC2_MPWLDECTRL0 0x021b480c
452 #define MMDC2_MPWLDECTRL1 0x021b4810
453 #define MMDC2_MPWLDLST 0x021b4814
454 #define MMDC2_MPODTCTRL 0x021b4818
455 #define MMDC2_MPRDDQBY0DL 0x021b481c
456 #define MMDC2_MPRDDQBY1DL 0x021b4820
457 #define MMDC2_MPRDDQBY2DL 0x021b4824
458 #define MMDC2_MPRDDQBY3DL 0x021b4828
459 #define MMDC2_MPDGCTRL0 0x021b483c
460 #define MMDC2_MPDGCTRL1 0x021b4840
461 #define MMDC2_MPDGDLST0 0x021b4844
462 #define MMDC2_MPRDDLCTL 0x021b4848
463 #define MMDC2_MPRDDLST 0x021b484c
464 #define MMDC2_MPWRDLCTL 0x021b4850
465 #define MMDC2_MPWRDLST 0x021b4854
466 #define MMDC2_MPRDDLHWCTL 0x021b4860
467 #define MMDC2_MPWRDLHWCTL 0x021b4864
468 #define MMDC2_MPRDDLHWST0 0x021b4868
469 #define MMDC2_MPRDDLHWST1 0x021b486c
470 #define MMDC2_MPWRDLHWST0 0x021b4870
471 #define MMDC2_MPWRDLHWST1 0x021b4874
472 #define MMDC2_MPWLHWERR 0x021b4878
473 #define MMDC2_MPDGHWST0 0x021b487c
474 #define MMDC2_MPDGHWST1 0x021b4880
475 #define MMDC2_MPDGHWST2 0x021b4884
476 #define MMDC2_MPDGHWST3 0x021b4888
477 #define MMDC2_MPSWDAR0 0x021b4894
478 #define MMDC2_MPSWDRDR0 0x021b4898
479 #define MMDC2_MPSWDRDR1 0x021b489c
480 #define MMDC2_MPSWDRDR2 0x021b48a0
481 #define MMDC2_MPSWDRDR3 0x021b48a4
482 #define MMDC2_MPSWDRDR4 0x021b48a8
483 #define MMDC2_MPSWDRDR5 0x021b48ac
484 #define MMDC2_MPSWDRDR6 0x021b48b0
485 #define MMDC2_MPSWDRDR7 0x021b48b4
486 #define MMDC2_MPMUR0 0x021b48b8
489 #ifdef CONFIG_SOC_MX6Q
490 #define IOMUXC_GPR1 0x020e0004
491 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20 0x020e00a0
492 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21 0x020e00a4
493 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28 0x020e00c4
494 #define IOMUXC_SW_MUX_CTL_PAD_GPIO16 0x020e0248
495 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17 0x020e024c
496 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7 0x020e02a8
497 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6 0x020e02ac
498 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0 0x020e02c0
499 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1 0x020e02c4
500 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2 0x020e02c8
501 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE 0x020e02d4
502 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE 0x020e02d8
503 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B 0x020e02dc
504 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY 0x020e02e0
505 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B 0x020e02e4
506 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B 0x020e02ec
507 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD 0x020e02f4
508 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK 0x020e02f8
509 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00 0x020e02fc
510 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01 0x020e0300
511 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02 0x020e0304
512 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03 0x020e0308
513 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04 0x020e030c
514 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05 0x020e0310
515 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06 0x020e0314
516 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07 0x020e0318
518 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20 0x020e03b4
519 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21 0x020e03b8
520 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28 0x020e03d8
521 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P 0x020e050c
522 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 0x020e0510
523 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 0x020e0514
524 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P 0x020e0518
525 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P 0x020e051c
526 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 0x020e0520
527 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P 0x020e0524
528 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 0x020e0528
529 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00 0x020e052c
530 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01 0x020e0530
531 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02 0x020e0534
532 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03 0x020e0538
533 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04 0x020e053c
534 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05 0x020e0540
535 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06 0x020e0544
536 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07 0x020e0548
537 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08 0x020e054c
538 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09 0x020e0550
539 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10 0x020e0554
540 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11 0x020e0558
541 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12 0x020e055c
542 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13 0x020e0560
543 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14 0x020e0564
544 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15 0x020e0568
545 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS 0x020e056c
546 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS 0x020e0578
547 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET 0x020e057c
548 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0 0x020e0580
549 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1 0x020e0584
550 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P 0x020e0588
551 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 0x020e058c
552 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 0x020e0590
553 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P 0x020e0594
554 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 0x020e0598
555 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0 0x020e059c
556 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1 0x020e05a0
557 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P 0x020e05a8
558 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 0x020e05ac
559 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P 0x020e05b0
560 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 0x020e05b4
561 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P 0x020e05b8
562 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 0x020e05bc
563 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P 0x020e05c0
564 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 0x020e05c4
565 #define IOMUXC_SW_PAD_CTL_PAD_GPIO16 0x020e0618
566 #define IOMUXC_SW_PAD_CTL_PAD_GPIO17 0x020e061c
567 #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2 0x020e06b0
568 #define IOMUXC_SW_PAD_CTL_GRP_B7DS 0x020e0748
569 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS 0x020e074c
570 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL 0x020e0750
571 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0 0x020e0754
572 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE 0x020e0758
573 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1 0x020e075c
574 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2 0x020e0760
575 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3 0x020e0764
576 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK 0x020e0768
577 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4 0x020e076c
578 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS 0x020e0770
579 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE 0x020e0774
580 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5 0x020e0778
581 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6 0x020e077c
582 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7 0x020e0780
583 #define IOMUXC_SW_PAD_CTL_GRP_B0DS 0x020e0784
584 #define IOMUXC_SW_PAD_CTL_GRP_B1DS 0x020e0788
585 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS 0x020e078c
586 #define IOMUXC_SW_PAD_CTL_GRP_B2DS 0x020e0794
587 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE 0x020e0798
588 #define IOMUXC_SW_PAD_CTL_GRP_B3DS 0x020e079c
589 #define IOMUXC_SW_PAD_CTL_GRP_B4DS 0x020e07a0
590 #define IOMUXC_SW_PAD_CTL_GRP_B5DS 0x020e07a4
591 #define IOMUXC_SW_PAD_CTL_GRP_B6DS 0x020e07a8
593 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT 0x020e091c
594 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT 0x020e0920
596 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21 0x020e0898
597 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28 0x020e089c
598 #define TX6_I2C1_SEL_INP_VAL 1
601 #if defined(CONFIG_SOC_MX6DL) || defined(CONFIG_SOC_MX6S)
602 #define IOMUXC_GPR1 0x020e0004
603 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20 0x020e0154
604 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21 0x020e0158
605 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28 0x020e0174
606 #define IOMUXC_SW_MUX_CTL_PAD_GPIO16 0x020e0214
607 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17 0x020e0218
608 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7 0x020e0330
609 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6 0x020e032c
610 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0 0x020e0314
611 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1 0x020e0318
612 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2 0x020e031c
613 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE 0x020e0270
614 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE 0x020e026c
615 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B 0x020e02a8
616 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY 0x020e02a4
617 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B 0x020e0274
618 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B 0x020e027c
619 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD 0x020e033c
620 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK 0x020e0338
621 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00 0x020e0284
622 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01 0x020e0288
623 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02 0x020e028c
624 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03 0x020e0290
625 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04 0x020e0294
626 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05 0x020e0298
627 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06 0x020e029c
628 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07 0x020e02a0
630 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20 0x020e0524
631 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21 0x020e0528
632 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28 0x020e0544
633 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P 0x020e04d0
634 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 0x020e0484
635 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 0x020e0480
636 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P 0x020e04cc
637 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P 0x020e04c8
638 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 0x020e047c
639 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P 0x020e04c4
640 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 0x020e0478
641 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00 0x020e0424
642 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01 0x020e0428
643 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02 0x020e0444
644 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03 0x020e0448
645 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04 0x020e044c
646 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05 0x020e0450
647 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06 0x020e0454
648 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07 0x020e0458
649 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08 0x020e045c
650 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09 0x020e0460
651 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10 0x020e042c
652 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11 0x020e0430
653 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12 0x020e0434
654 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13 0x020e0438
655 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14 0x020e043c
656 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15 0x020e0440
657 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS 0x020e0464
658 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS 0x020e0490
659 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET 0x020e0494
660 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0 0x020e0498
661 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1 0x020e049c
662 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P 0x020e04ac
663 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 0x020e04a0
664 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 0x020e04a4
665 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P 0x020e04b0
666 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 0x020e04a8
667 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0 0x020e04b4
668 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1 0x020e04b8
669 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P 0x020e04bc
670 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 0x020e0470
671 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P 0x020e04c0
672 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 0x020e0474
673 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P 0x020e04d4
674 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 0x020e0488
675 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P 0x020e04d8
676 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 0x020e048c
677 #define IOMUXC_SW_PAD_CTL_PAD_GPIO16 0x020e05e4
678 #define IOMUXC_SW_PAD_CTL_PAD_GPIO17 0x020e05e8
679 #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2 0x020e0704
680 #define IOMUXC_SW_PAD_CTL_GRP_B7DS 0x020e0748
681 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS 0x020e074c
682 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL 0x020e0750
683 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE 0x020e0754
684 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK 0x020e0758
685 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS 0x020e075c
686 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE 0x020e0760
687 #define IOMUXC_SW_PAD_CTL_GRP_B0DS 0x020e0784
688 #define IOMUXC_SW_PAD_CTL_GRP_B1DS 0x020e0788
689 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS 0x020e078c
690 #define IOMUXC_SW_PAD_CTL_GRP_B2DS 0x020e0794
691 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE 0x020e0798
692 #define IOMUXC_SW_PAD_CTL_GRP_B3DS 0x020e079c
693 #define IOMUXC_SW_PAD_CTL_GRP_B4DS 0x020e07a0
694 #define IOMUXC_SW_PAD_CTL_GRP_B5DS 0x020e07a4
695 #define IOMUXC_SW_PAD_CTL_GRP_B6DS 0x020e07a8
697 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT 0x020e08f8
698 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT 0x020e08fc
700 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21 0x020e0868
701 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28 0x020e086c
702 #define TX6_I2C1_SEL_INP_VAL 1
707 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
708 /* setup I2C pads for PMIC */
709 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21, 0x00000016)
710 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28, 0x00000011)
711 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21, 0x0000f079)
712 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28, 0x0000f079)
713 MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21, TX6_I2C1_SEL_INP_VAL)
714 MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28, TX6_I2C1_SEL_INP_VAL)
717 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_GPIO16, 0x00000012)
719 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2, 0x00000015)
720 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2, 0x000030b0)
722 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20, 0x00000015)
723 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20, 0x000030b0)
724 /* RESET_OUT GPIO_7_12 */
725 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_GPIO17, 0x00000005)
726 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_GPIO17, 0x000030b0)
728 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CS2CDR, 0x006336c1) /* default: 0x007236c1 */
729 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CHSCCDR, 0x00012093) /* default: 0x0002a150 */
730 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CSCDR2, 0x00012090) /* default: 0x0002a150 */
732 MXC_DCD_ITEM(ANATOP_BASE_ADDR + ANATOP_PLL_ENET, 0x00002001) /* ENET PLL */
734 /* enable all relevant clocks... */
735 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR0, 0xf0c03f3f) /* default: 0xf0c03f0f APBH-DMA */
736 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR1, 0xf0fc0c00) /* default: 0xf0fc0000 */
737 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR2, 0xfc3ff0cc) /* default: 0xfc3ff00c I2C1 */
738 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR3, 0x3ff00000) /* default: 0x3ff00000 */
739 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR4, 0xff00ff00) /* default: 0x0000ff00 GPMI BCH */
740 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR5, 0xff033f0f) /* default: 0xf0033f0f UART1 */
741 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR6, 0xffff03ff) /* default: 0xffff0003 USDHC4 (for APBH-DMA!) USDHC3 (for BCH!) */
742 MXC_DCD_ITEM(0x020c80a0, 0x80082029) /* set video PLL to 984MHz */
743 MXC_DCD_ITEM(0x020c80b0, 0x00065b9a)
744 MXC_DCD_ITEM(0x020c80c0, 0x000f4240)
747 MXC_DCD_ITEM(IOMUXC_GPR1, 0x48640005) /* default: 0x48400005 ENET_CLK output */
748 /* UART1 pad config */
749 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7, 0x00000001) /* UART1 TXD */
750 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6, 0x00000001) /* UART1 RXD */
751 #ifdef CONFIG_SOC_MX6Q
752 MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000003) /* UART1 RXD INPUT_SEL */
754 MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000002) /* UART1 RXD INPUT_SEL */
756 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0, 0x00000001) /* UART1 CTS */
757 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1, 0x00000001) /* UART1 RTS */
758 MXC_DCD_ITEM(IOMUXC_UART1_UART_RTS_B_SELECT_INPUT, 0x00000003) /* UART1 RTS INPUT_SEL */
760 #ifdef CONFIG_NAND_MXS
762 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CLE, 0x00000000) /* NANDF_CLE: NANDF_CLE */
763 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_ALE, 0x00000000) /* NANDF_ALE: NANDF_ALE */
764 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B, 0x00000000) /* NANDF_WP_B: NANDF_WPn */
765 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_READY, 0x00000000) /* NANDF_RB0: NANDF_READY0 */
766 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B, 0x00000000) /* NANDF_CS0: NANDF_CS0 */
767 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CMD, 0x00000001) /* SD4_CMD: NANDF_RDn */
768 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CLK, 0x00000001) /* SD4_CLK: NANDF_WRn */
769 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00, 0x00000000) /* NANDF_D0: NANDF_D0 */
770 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01, 0x00000000) /* NANDF_D1: NANDF_D1 */
771 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02, 0x00000000) /* NANDF_D2: NANDF_D2 */
772 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03, 0x00000000) /* NANDF_D3: NANDF_D3 */
773 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04, 0x00000000) /* NANDF_D4: NANDF_D4 */
774 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05, 0x00000000) /* NANDF_D5: NANDF_D5 */
775 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06, 0x00000000) /* NANDF_D6: NANDF_D6 */
776 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07, 0x00000000) /* NANDF_D7: NANDF_D7 */
779 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B, 0x00000000) /* NANDF_CS2: NANDF_CS2 */
781 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0, DQM_MASK)
782 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1, DQM_MASK)
783 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2, DQM_MASK)
784 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3, DQM_MASK)
785 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4, DQM_MASK)
786 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5, DQM_MASK)
787 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6, DQM_MASK)
788 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7, DQM_MASK)
791 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00, DDR_ADDR_MASK)
792 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01, DDR_ADDR_MASK)
793 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02, DDR_ADDR_MASK)
794 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03, DDR_ADDR_MASK)
795 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04, DDR_ADDR_MASK)
796 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05, DDR_ADDR_MASK)
797 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06, DDR_ADDR_MASK)
798 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07, DDR_ADDR_MASK)
799 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08, DDR_ADDR_MASK)
800 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09, DDR_ADDR_MASK)
801 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10, DDR_ADDR_MASK)
802 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11, DDR_ADDR_MASK)
803 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12, DDR_ADDR_MASK)
804 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13, DDR_ADDR_MASK)
805 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14, DDR_ADDR_MASK)
806 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15, DDR_ADDR_MASK)
808 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS, DDR_CTRL_MASK)
810 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS, DDR_CTRL_MASK)
811 /* DRAM_SDCLK[0..1] */
812 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P, SDCLK_MASK)
813 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P, SDCLK_MASK)
815 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET, DDR_CTRL_MASK)
816 /* DRAM_SDCKE[0..1] */
817 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0, SDCKE_MASK)
818 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1, SDCKE_MASK)
819 /* DRAM_SDBA[0..2] */
820 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0, 0x00000000)
821 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1, 0x00000000)
822 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2, 0x00000000)
823 /* DRAM_SDODT[0..1] */
824 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0, SDODT_MASK)
825 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1, SDODT_MASK)
827 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B0DS, DSE1_MASK)
828 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B1DS, DSE1_MASK)
829 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B2DS, DSE1_MASK)
830 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B3DS, DSE1_MASK)
831 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B4DS, DSE1_MASK)
832 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B5DS, DSE1_MASK)
833 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B6DS, DSE1_MASK)
834 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B7DS, DSE1_MASK)
836 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_ADDDS, DSE2_MASK)
838 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL, DDR_MODE_MASK)
840 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPKE, DDR_PKE_MASK)
842 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE, DDR_MODE_MASK)
844 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_CTLDS, DSE2_MASK)
846 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE, DDR_SEL_MASK)
848 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPK, 1 << PUE_SHIFT)
850 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRHYS, 0x00000000)
852 #ifdef CONFIG_SOC_MX6Q
854 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0, ODT_MASK)
855 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1, ODT_MASK)
856 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2, ODT_MASK)
857 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3, ODT_MASK)
858 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4, ODT_MASK)
859 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5, ODT_MASK)
860 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6, ODT_MASK)
861 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7, ODT_MASK)
863 /* SDRAM initialization */
864 /* MPRDDQBY[0..7]DL */
865 MXC_DCD_ITEM(MMDC1_MPRDDQBY0DL, 0x33333333)
866 MXC_DCD_ITEM(MMDC1_MPRDDQBY1DL, 0x33333333)
867 MXC_DCD_ITEM_32(MMDC1_MPRDDQBY2DL, 0x33333333)
868 MXC_DCD_ITEM_32(MMDC1_MPRDDQBY3DL, 0x33333333)
869 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY0DL, 0x33333333)
870 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY1DL, 0x33333333)
871 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY2DL, 0x33333333)
872 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY3DL, 0x33333333)
874 MXC_DCD_ITEM(MMDC1_MDMISC, MDMISC_VAL | 2) /* reset MMDC FSM */
875 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDMISC, 0x00000002)
876 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
878 /* MSDSCR Conf Req */
879 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008000)
880 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDSCR, 0x00004000)
881 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
884 MXC_DCD_ITEM(MMDC1_MDCTL, MDCTL_VAL)
885 #if BANK_ADDR_BITS > 1
886 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDMISC, (3 << 30))
888 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDMISC, (1 << 30))
890 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
892 MXC_DCD_ITEM(MMDC1_MDCFG0, MDCFG0_VAL)
893 MXC_DCD_ITEM(MMDC1_MDCFG1, MDCFG1_VAL)
894 MXC_DCD_ITEM(MMDC1_MDCFG2, MDCFG2_VAL)
895 MXC_DCD_ITEM(MMDC1_MDRWD, 0x000026d2)
896 MXC_DCD_ITEM(MMDC1_MDOR, MDOR_VAL)
897 MXC_DCD_ITEM(MMDC1_MDOTC, MDOTC_VAL)
898 MXC_DCD_ITEM(MMDC1_MDPDC, MDPDC_VAL_0)
899 MXC_DCD_ITEM(MMDC1_MDASP, (PHYS_SDRAM_1_SIZE + SZ_256M) / SZ_32M - 1)
902 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 0, mr0_val))
903 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 1, mr1_val))
904 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 2, mr2_val))
905 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0))
906 #if BANK_ADDR_BITS > 1
908 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 0, mr0_val))
909 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 1, mr1_val))
910 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 2, mr2_val))
911 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0))
914 MXC_DCD_ITEM(MMDC1_MDREF, 0x0000c000) /* disable refresh */
915 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008020) /* issue one refresh cycle */
917 MXC_DCD_ITEM(MMDC1_MPODTCTRL, 0x00022222)
918 MXC_DCD_ITEM_64(MMDC2_MPODTCTRL, 0x00022222)
920 /* DDR3 calibration */
921 MXC_DCD_ITEM(MMDC1_MPPDCMPR2, 0x00000003) /* select default compare pattern for DQ calibration */
922 MXC_DCD_ITEM(MMDC1_MAPSR, 1)
925 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008010) /* precharge all */
926 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008040) /* MRS: ZQ calibration */
927 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1390001)
929 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPZQHWCTRL, 0x00010000)
930 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
932 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1380000)
934 #define WL_DLY_DQS_VAL 30
935 #define WL_DLY_DQS0 (WL_DLY_DQS_VAL + 0)
936 #define WL_DLY_DQS1 (WL_DLY_DQS_VAL + 0)
937 #define WL_DLY_DQS2 (WL_DLY_DQS_VAL + 0)
938 #define WL_DLY_DQS3 (WL_DLY_DQS_VAL + 0)
939 #define WL_DLY_DQS4 (WL_DLY_DQS_VAL + 0)
940 #define WL_DLY_DQS5 (WL_DLY_DQS_VAL + 0)
941 #define WL_DLY_DQS6 (WL_DLY_DQS_VAL + 0)
942 #define WL_DLY_DQS7 (WL_DLY_DQS_VAL + 0)
944 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_SET)
945 MXC_DCD_ITEM(MMDC1_MDMISC, MDMISC_RALAT(~0) | MDMISC_WALAT(~0)) /* increase WALAT/RALAT to max. */
946 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
948 MXC_DCD_ITEM(MMDC1_MPWLDECTRL0, (WL_DLY_DQS1 << 16) | (WL_DLY_DQS0 << 0))
949 MXC_DCD_ITEM_32(MMDC1_MPWLDECTRL1, (WL_DLY_DQS3 << 16) | (WL_DLY_DQS2 << 0))
950 MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL0, (WL_DLY_DQS5 << 16) | (WL_DLY_DQS4 << 0))
951 MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL1, (WL_DLY_DQS7 << 16) | (WL_DLY_DQS6 << 0))
953 #if PHYS_SDRAM_1_WIDTH > 16
956 /* DQS gating calibration */
957 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 4)) /* MRS: select MPR */
958 #if BANK_ADDR_BITS > 1
959 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 4)) /* MRS: select MPR */
961 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P, SDQS_MASK | 0x7000) /* enable Pullups on DQS pads */
962 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P, SDQS_MASK | 0x7000)
963 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P, SDQS_MASK | 0x7000)
964 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P, SDQS_MASK | 0x7000)
965 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P, SDQS_MASK | 0x7000)
966 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P, SDQS_MASK | 0x7000)
967 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P, SDQS_MASK | 0x7000)
968 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P, SDQS_MASK | 0x7000)
970 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
972 MXC_DCD_ITEM(MMDC1_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
973 MXC_DCD_ITEM(MMDC1_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
974 MXC_DCD_ITEM_64(MMDC2_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
975 MXC_DCD_ITEM_64(MMDC2_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
976 #define MPMUR_FRC_MSR (1 << 11)
977 MXC_DCD_ITEM(MMDC1_MPMUR0, MPMUR_FRC_MSR)
978 MXC_DCD_ITEM_64(MMDC2_MPMUR0, MPMUR_FRC_MSR)
980 MXC_DCD_ITEM(MMDC1_MPDGCTRL0, (1 << 30) | (1 << 28) | (0 << 23)) /* choose 32 wait cycles and start DQS calib. */
981 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_ANY_CLR, MMDC1_MPDGCTRL0, 0x10001000)
982 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
983 #else /* DO_DDR_CALIB */
984 MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x41e20160)
985 MXC_DCD_ITEM(MMDC1_MPDGCTRL1, 0x014d014f)
986 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL0, 0x014f0150)
987 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL1, 0x0144014a)
988 MXC_DCD_ITEM(MMDC1_MPMUR0, MPMUR_FRC_MSR)
989 MXC_DCD_ITEM_64(MMDC2_MPMUR0, MPMUR_FRC_MSR)
990 #endif /* DO_DDR_CALIB */
991 MXC_DCD_ITEM(MMDC1_MDMISC, MDMISC_VAL)
992 /* DRAM_SDQS[0..7] pad config */
993 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P, SDQS_MASK)
994 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P, SDQS_MASK)
995 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P, SDQS_MASK)
996 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P, SDQS_MASK)
997 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P, SDQS_MASK)
998 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P, SDQS_MASK)
999 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P, SDQS_MASK)
1000 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P, SDQS_MASK)
1002 /* Read delay calibration */
1003 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1004 MXC_DCD_ITEM(MMDC1_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
1005 MXC_DCD_ITEM_64(MMDC2_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
1006 MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x00000013)
1007 MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x0000001f)
1008 MXC_DCD_CMD_CHK_64(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPRDDLHWCTL, 0x0000001f)
1009 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1010 #else /* DO_DDR_CALIB */
1011 MXC_DCD_ITEM(MMDC1_MPRDDLCTL, 0x4a4f4e4c)
1012 MXC_DCD_ITEM_64(MMDC2_MPRDDLCTL, 0x4e50504a)
1013 #endif /* DO_DDR_CALIB */
1015 /* Write delay calibration */
1016 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1017 MXC_DCD_ITEM(MMDC1_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
1018 MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x00000013)
1019 MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x0000001f)
1020 #if PHYS_SDRAM_1_WIDTH == 64
1021 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1023 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1024 MXC_DCD_ITEM(MMDC2_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
1025 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPWRDLHWCTL, 0x0000001f)
1027 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1028 #else /* DO_DDR_CALIB */
1029 MXC_DCD_ITEM(MMDC1_MPWRDLCTL, 0x3f3f3f3f)
1030 MXC_DCD_ITEM_64(MMDC2_MPWRDLCTL, 0x3f3f3f3f)
1031 MXC_DCD_ITEM(MMDC1_MPMUR0, MPMUR_FRC_MSR)
1032 MXC_DCD_ITEM_64(MMDC2_MPMUR0, MPMUR_FRC_MSR)
1033 #endif /* DO_DDR_CALIB */
1034 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0)) /* MRS: select normal data path */
1035 #if BANK_ADDR_BITS > 1
1036 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0)) /* MRS: select normal data path */
1038 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa138002b)
1039 MXC_DCD_ITEM(MMDC1_MDREF, (3 << 11) | (0 << 14)) /* 4 cycles per 64kHz period (3.9us) */
1040 MXC_DCD_ITEM(MMDC1_MAPSR, (16 << 8))
1041 MXC_DCD_ITEM(MMDC1_MDPDC, MDPDC_VAL_1)
1043 /* MDSCR: Normal operation */
1044 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00000000)
1045 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDSCR, 0x00004000)