]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - board/karo/tx6/lowlevel_init.S
karo: tx6: try to revive I2C bus
[karo-tx-uboot.git] / board / karo / tx6 / lowlevel_init.S
1 #include <config.h>
2 #include <asm-offsets.h>
3 #include <configs/tx6.h>
4 #include <linux/linkage.h>
5 #include <asm/arch/imx-regs.h>
6 #include <generated/asm-offsets.h>
7
8 #ifndef CCM_CCR
9 #error asm-offsets not included
10 #endif
11
12 #define DEBUG_LED_BIT           20
13 #define LED_GPIO_BASE           GPIO2_BASE_ADDR
14 #define LED_MUX_OFFSET          0x0ec
15 #define LED_MUX_MODE            0x15
16
17 #define SDRAM_CLK               CONFIG_SYS_SDRAM_CLK
18
19 #ifdef PHYS_SDRAM_2_SIZE
20 #define SDRAM_SIZE              (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
21 #else
22 #define SDRAM_SIZE              PHYS_SDRAM_1_SIZE
23 #endif
24
25 #define CPU_2_BE_32(l)                  \
26         ((((l) << 24) & 0xFF000000) |   \
27         (((l) << 8) & 0x00FF0000) |     \
28         (((l) >> 8) & 0x0000FF00) |     \
29         (((l) >> 24) & 0x000000FF))
30
31 #define CHECK_DCD_ADDR(a)       (                       \
32         ((a) >= 0x020E0000 && (a) <= 0x020E3FFF) /* IOMUXC */ ||        \
33         ((a) >= 0x020C4000 && (a) <= 0x020C7FFF) /* CCM */ ||   \
34         ((a) >= 0x020C8000 && (a) <= 0x020C8FFF) /* ANALOG */ ||        \
35         ((a) >= 0x021B0000 && (a) <= 0x021B7FFF) /* MMDC */ ||  \
36         ((a) >= 0x00907000 && (a) <= 0x00937FF0) /* OCRAM */ || \
37         ((a) >= 0x08000000 && (a) <= 0x0FFEFFFF) /* EIM (CS0) */ ||     \
38         ((a) >= 0x10000000 && (a) <= 0xFFFFFFFF) /* SDRAM */)
39
40         .macro  mxc_dcd_item    addr, val
41         .ifne   CHECK_DCD_ADDR(\addr)
42         .word   CPU_2_BE_32(\addr), CPU_2_BE_32(\val)
43         .else
44         .error  "Address \addr not accessible from DCD"
45         .endif
46         .endm
47
48 #define MXC_DCD_ITEM(addr, val)         mxc_dcd_item    (addr), (val)
49 #if PHYS_SDRAM_1_WIDTH == 16
50 #define MXC_DCD_ITEM_16(addr, val)              mxc_dcd_item    (addr), (val)
51 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
52 #else
53 #define MXC_DCD_ITEM_16(addr, val)
54 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask)
55 #endif
56 #if PHYS_SDRAM_1_WIDTH > 16
57 #define MXC_DCD_ITEM_32(addr, val)              mxc_dcd_item    (addr), (val)
58 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
59 #else
60 #define MXC_DCD_ITEM_32(addr, val)
61 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask)
62 #endif
63 #if PHYS_SDRAM_1_WIDTH == 64
64 #define MXC_DCD_ITEM_64(addr, val)              mxc_dcd_item    (addr), (val)
65 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
66 #else
67 #define MXC_DCD_ITEM_64(addr, val)
68 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask)
69 #endif
70
71 #define MXC_DCD_CMD_SZ_BYTE             1
72 #define MXC_DCD_CMD_SZ_SHORT            2
73 #define MXC_DCD_CMD_SZ_WORD             4
74 #define MXC_DCD_CMD_FLAG_WRITE          0x0
75 #define MXC_DCD_CMD_FLAG_CLR            0x1
76 #define MXC_DCD_CMD_FLAG_SET            0x3
77 #define MXC_DCD_CMD_FLAG_CHK_CLR        ((0 << 0) | (0 << 1))
78 #define MXC_DCD_CMD_FLAG_CHK_SET        ((0 << 0) | (1 << 1))
79 #define MXC_DCD_CMD_FLAG_CHK_ANY_CLR    ((1 << 0) | (0 << 1))
80 #define MXC_DCD_CMD_FLAG_CHK_ANY_SET    ((1 << 0) | (1 << 1))
81
82 #define MXC_DCD_START                                                   \
83         .word   CPU_2_BE_32((0xd2 << 24) | ((dcd_end - .) << 8) | DCD_VERSION) ; \
84 dcd_start:
85
86         .macro  MXC_DCD_END
87 1:
88         .ifgt   . - dcd_start - 1768
89         .error  "DCD too large!"
90         .endif
91 dcd_end:
92         .section ".pad"
93         .section ".text"
94         .endm
95
96 #define MXC_DCD_CMD_WRT(type, flags)                                    \
97 1:      .word   CPU_2_BE_32((0xcc << 24) | ((1f - .) << 8) | ((flags) << 3) | (type))
98
99 #define MXC_DCD_CMD_CHK(type, flags, addr, mask)                        \
100 1:      .word   CPU_2_BE_32((0xcf << 24) | (12 << 8) | ((flags) << 3) | (type)), \
101                 CPU_2_BE_32(addr), CPU_2_BE_32(mask)
102
103 #define MXC_DCD_CMD_CHK_CNT(type, flags, addr, mask, count)             \
104 1:      .word   CPU_2_BE_32((0xcf << 24) | (16 << 8) | ((flags) << 3) | (type)), \
105                 CPU_2_BE_32(addr), CPU_2_BE_32(mask), CPU_2_BE_32(count)
106
107 #define MXC_DCD_CMD_NOP()                               \
108 1:      .word   CPU_2_BE_32((0xc0 << 24) | (4 << 8))
109
110
111 #define CK_TO_NS(ck)    (((ck) * 1000 + SDRAM_CLK / 2) / SDRAM_CLK)
112 #define NS_TO_CK(ns)    (((ns) * SDRAM_CLK + 999) / 1000)
113 #define NS_TO_CK10(ns)  DIV_ROUND_UP(NS_TO_CK(ns), 10)
114
115         .macro          CK_VAL, name, clks, offs, max
116         .iflt           \clks - \offs
117         .set            \name, 0
118         .else
119         .ifle           \clks - \offs - \max
120         .set            \name, \clks - \offs
121         .else
122         .error          "Value \clks out of range for parameter \name"
123         .endif
124         .endif
125         .endm
126
127         .macro          NS_VAL, name, ns, offs, max
128         .iflt           \ns - \offs
129         .set            \name, 0
130         .else
131         CK_VAL          \name, NS_TO_CK(\ns), \offs, \max
132         .endif
133         .endm
134
135         .macro          CK_MAX, name, ck1, ck2, offs, max
136         .ifgt           \ck1 - \ck2
137         CK_VAL          \name, \ck1, \offs, \max
138         .else
139         CK_VAL          \name, \ck2, \offs, \max
140         .endif
141         .endm
142
143 #define MDMISC_DDR_TYPE_DDR3            0
144 #define MDMISC_DDR_TYPE_LPDDR2          1
145 #define MDMISC_DDR_TYPE_DDR2            2
146
147 #define DIV_ROUND_UP(m,d)               (((m) + (d) - 1) / (d))
148
149 #define MDOR_CLK_PERIOD_ns              15258   /* base clock for MDOR values */
150
151 /* DDR3 SDRAM */
152 #if SDRAM_SIZE > PHYS_SDRAM_1_SIZE
153 #define BANK_ADDR_BITS                  2
154 #else
155 #define BANK_ADDR_BITS                  1
156 #endif
157 #define SDRAM_BURST_LENGTH              8
158 #define RALAT                           5
159 #define WALAT                           0
160 #define BI_ON                           0
161 #define ADDR_MIRROR                     0
162 #define DDR_TYPE                        MDMISC_DDR_TYPE_DDR3
163
164 /* 512/1024MiB SDRAM: NT5CB128M16FP-DII */
165 #if SDRAM_CLK > 666 && SDRAM_CLK <= 800
166 #define CL_VAL  11
167 #define CWL_VAL 8
168 #elif SDRAM_CLK > 533 && SDRAM_CLK <= 666
169 #define CL_VAL  9 // or 10
170 #define CWL_VAL 7
171 #elif SDRAM_CLK > 400 && SDRAM_CLK <= 533
172 #define CL_VAL  7 // or 8
173 #define CWL_VAL 6
174 #elif SDRAM_CLK > 333 && SDRAM_CLK <= 400
175 #define CL_VAL  6
176 #define CWL_VAL 5
177 #elif SDRAM_CLK >= 303 && SDRAM_CLK <= 333
178 #define CL_VAL  5
179 #define CWL_VAL 5
180 #else
181 #error SDRAM clock out of range: 303 .. 800
182 #endif
183
184 /* MDCFG0 0x0c */
185 NS_VAL  tRFC,   160, 1, 255             /* clks - 1 (0..255) */
186 CK_MAX  tXS,    NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) tRFC + 10 */
187 CK_MAX  tXP,    NS_TO_CK10(75), 3, 1, 7 /* clks - 1 (0..7) */ /* max(3tCK, 7.5ns) */
188 CK_MAX  tXPDLL, NS_TO_CK(24), 2, 1, 15  /* clks - 1 (0..15) */
189 NS_VAL  tFAW,   50, 1, 31               /* clks - 1 (0..31) */
190 CK_VAL  tCL,    CL_VAL, 3, 8            /* clks - 3 (0..8) CAS Latency */
191
192 /* MDCFG1 0x10 */
193 CK_VAL  tRCD,   NS_TO_CK10(125), 1, 7   /* clks - 1 (0..7) */ /* 12.5 */
194 CK_VAL  tRP,    NS_TO_CK10(125), 1, 7   /* clks - 1 (0..7) */ /* 12.5 */
195 NS_VAL  tRC,    50, 1, 31               /* clks - 1 (0..31) */
196 CK_VAL  tRAS,   NS_TO_CK10(375), 1, 31  /* clks - 1 (0..31) */ /* 37.5 */
197 CK_VAL  tRPA,   1, 0, 1                 /* clks     (0..1) */
198 NS_VAL  tWR,    15, 1, 15               /* clks - 1 (0..15) */
199 CK_VAL  tMRD,   4, 1, 15                /* clks - 1 (0..15) */
200 CK_VAL  tCWL,   CWL_VAL, 2, 6           /* clks - 2 (0..6) */
201
202 /* MDCFG2 0x14 */
203 CK_VAL  tDLLK,  512, 1, 511             /* clks - 1 (0..511) */
204 CK_MAX  tRTP,   NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
205 CK_MAX  tWTR,   NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
206 CK_MAX  tRRD,   NS_TO_CK(10), 4, 1, 7   /* clks - 1 (0..7) */
207
208 /* MDOR 0x30 */
209 CK_MAX  tXPR,   NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) max(tRFC + 10, 5CK) */
210 #define tSDE_RST        (DIV_ROUND_UP(200000, MDOR_CLK_PERIOD_ns) + 2)
211 #define tRST_CKE        (DIV_ROUND_UP(500000, MDOR_CLK_PERIOD_ns) + 2)
212
213 /* MDOTC 0x08 */
214 CK_VAL  tAOFPD, NS_TO_CK10(85), 1, 7    /* clks - 1 (0..7) */ /* 8.5ns */
215 CK_VAL  tAONPD, NS_TO_CK10(85), 1, 7    /* clks - 1 (0..7) */ /* 8.5ns */
216 CK_VAL  tANPD,  tCWL + 1, 1, 15         /* clks - 1 (0..15) */
217 CK_VAL  tAXPD,  tCWL + 1, 1, 15         /* clks - 1 (0..15) */
218 CK_VAL  tODTLon tCWL, 0, 7              /* clks - 1 (0..7) */ /* CWL+AL-2 */
219 CK_VAL  tODTLoff tCWL, 0, 31            /* clks - 1 (0..31) */ /* CWL+AL-2 */
220
221 /* MDPDC 0x04 */
222 CK_MAX  tCKE,   NS_TO_CK(5), 3, 1, 7
223 CK_MAX  tCKSRX, NS_TO_CK(10), 5, 0, 7
224 CK_MAX  tCKSRE, NS_TO_CK(10), 5, 0, 7
225
226 #define PRCT            0
227 #define PWDT            5
228 #define SLOW_PD         0
229 #define BOTH_CS_PD      1
230
231 #define MDPDC_VAL_0     (       \
232         (PRCT << 28) |          \
233         (PRCT << 24) |          \
234         (tCKE << 16) |          \
235         (SLOW_PD << 7) |        \
236         (BOTH_CS_PD << 6) |     \
237         (tCKSRX << 3) |         \
238         (tCKSRE << 0)           \
239         )
240
241 #define MDPDC_VAL_1     (MDPDC_VAL_0 |          \
242         (PWDT << 12) |                          \
243         (PWDT << 8)                             \
244         )
245
246 #define ROW_ADDR_BITS                   14
247 #define COL_ADDR_BITS                   10
248
249 #define Rtt_Nom                         1 /* ODT: 0: off 1: RZQ/4 2: RZQ/2 3: RZQ/6 4: RZQ/12 5: RZQ/8 */
250 #define Rtt_WR                          0 /* Dynamic ODT: 0: off 1: RZQ/4 2: RZQ/2 */
251 #define DLL_DISABLE                     0
252
253         .iflt   tWR - 7
254         .set    mr0_val, (((1 - DLL_DISABLE) << 8) /* DLL Reset */ |    \
255                         (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
256                         ((tWR + 1 - 4) << 9) |                          \
257                         ((((tCL + 3) - 4) & 0x7) << 4) |                \
258                         ((((tCL + 3) - 4) & 0x8) >> 1))
259         .else
260         .set    mr0_val, ((1 << 8) /* DLL Reset */ |                    \
261                         (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
262                         (((tWR + 1) / 2) << 9) |        \
263                         ((((tCL + 3) - 4) & 0x7) << 4) | \
264                         ((((tCL + 3) - 4) & 0x8) >> 1))
265         .endif
266
267 #define mr1_val                         (                                       \
268                                          ((Rtt_Nom & 1) << 2) |                 \
269                                          (((Rtt_Nom >> 1) & 1) << 6) |          \
270                                          (((Rtt_Nom >> 2) & 1) << 9) |          \
271                                          (DLL_DISABLE << 0) |                   \
272                                         0)
273 #define mr2_val                         (                                       \
274                                          (Rtt_WR << 9) /* dynamic ODT */ |      \
275                                          (0 << 7) /* SRT: Ext. temp. (mutually exclusive with ASR!) */ | \
276                                          (1 << 6) | /* ASR: Automatic Self Refresh */ \
277                                          (((tCWL + 2) - 5) << 3) |              \
278                                         0)
279 #define mr3_val                         0
280
281 #define MDSCR_MRS_VAL(cs, mr, val)      (((val) << 16) |                \
282                                         (1 << 15) /* CON_REQ */ |       \
283                                         (3 << 4) /* MRS command */ |    \
284                                         ((cs) << 3) |                   \
285                                         ((mr) << 0) |                   \
286                                         0)
287
288 #define MDCFG0_VAL      (       \
289         (tRFC << 24) |          \
290         (tXS << 16) |           \
291         (tXP << 13) |           \
292         (tXPDLL << 9) |         \
293         (tFAW << 4) |           \
294         (tCL << 0))             \
295
296 #define MDCFG1_VAL      (       \
297         (tRCD << 29) |          \
298         (tRP << 26) |           \
299         (tRC << 21) |           \
300         (tRAS << 16) |          \
301         (tRPA << 15) |          \
302         (tWR << 9) |            \
303         (tMRD << 5) |           \
304         (tCWL << 0))            \
305
306 #define MDCFG2_VAL      (       \
307         (tDLLK << 16) |         \
308         (tRTP << 6) |           \
309         (tWTR << 3) |           \
310         (tRRD << 0))
311
312 #define BURST_LEN               (SDRAM_BURST_LENGTH / 8) /* 0: 4 byte 1: 8 byte */
313
314 #define MDCTL_VAL               (((ROW_ADDR_BITS - 11) << 24) |         \
315                                 ((COL_ADDR_BITS - 9) << 20) |           \
316                                 (BURST_LEN << 19) |                     \
317                                 ((PHYS_SDRAM_1_WIDTH / 32) << 16) |     \
318                                 ((-1) << (32 - BANK_ADDR_BITS)))
319
320 #define MDMISC_VAL              ((ADDR_MIRROR << 19) |  \
321                                 (WALAT << 16) |         \
322                                 (BI_ON << 12) |         \
323                                 (0x3 << 9) |            \
324                                 (RALAT << 6) |          \
325                                 (DDR_TYPE << 3))
326
327 #define MDOR_VAL                ((tXPR << 16) | (tSDE_RST << 8) | (tRST_CKE << 0))
328
329 #define MDOTC_VAL               ((tAOFPD << 27) |       \
330                                 (tAONPD << 24) |        \
331                                 (tANPD << 20) |         \
332                                 (tAXPD << 16) |         \
333                                 (tODTLon << 12) |       \
334                                 (tODTLoff << 4))
335
336         .section ".ivt"
337 ivt_header:
338         .word   CPU_2_BE_32((0xd1 << 24) | (32 << 8) | 0x40)
339 app_start_addr:
340         .long   _start
341         .long   0x0
342 dcd_ptr:
343         .long   dcd_hdr
344 boot_data_ptr:
345         .word   boot_data
346 self_ptr:
347         .word   ivt_header
348 app_code_csf:
349 #ifdef CONFIG_SECURE_BOOT
350         .word   __csf_data
351 #else
352         .word   0x0
353 #endif
354         .word   0x0
355 boot_data:
356         .long   CONFIG_SYS_TEXT_BASE
357 image_len:
358         .long   __uboot_img_len
359 plugin:
360         .word   0
361 ivt_end:
362 #define DCD_VERSION     0x40
363
364 #define DDR_SEL_VAL     3 /* DDR3 */
365 #if PHYS_SDRAM_1_WIDTH == 16
366 #define DSE1_VAL        6 /* Drive Strength for DATA lines */
367 #define DSE2_VAL        6 /* Drive Strength for ADDR/CMD lines */
368 #else
369 #define DSE1_VAL        6 /* Drive Strength for DATA lines */
370 #define DSE2_VAL        6 /* Drive Strength for ADDR/CMD lines */
371 #endif
372 #define ODT_VAL         2
373 #define DDR_PKE_VAL     0
374
375 #define DDR_SEL_SHIFT   18
376 #define DDR_MODE_SHIFT  17
377 #define ODT_SHIFT       8
378 #define DSE_SHIFT       3
379 #define HYS_SHIFT       16
380 #define PKE_SHIFT       12
381 #define PUE_SHIFT       13
382 #define PUS_SHIFT       14
383
384 #define DDR_SEL_MASK    (DDR_SEL_VAL << DDR_SEL_SHIFT)
385 #define DDR_MODE_MASK   (1 << DDR_MODE_SHIFT) /* differential input mode */
386 #define DSE1_MASK       (DSE1_VAL << DSE_SHIFT)
387 #define DSE2_MASK       (DSE2_VAL << DSE_SHIFT)
388 #define ODT_MASK        (ODT_VAL << ODT_SHIFT)
389 #define DDR_PKE_MASK    (DDR_PKE_VAL << PKE_SHIFT)
390
391 #define DQM_MASK        (DDR_MODE_MASK | DSE2_MASK)
392 #define SDQS_MASK       DSE2_MASK
393 #define SDODT_MASK      (DSE2_MASK | (1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
394 #define SDCLK_MASK      (DDR_MODE_MASK | DSE2_MASK)
395 #define SDCKE_MASK      ((1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
396 #define DDR_ADDR_MASK   (ODT_MASK | DDR_MODE_MASK)
397 #define DDR_CTRL_MASK   (DDR_MODE_MASK | DSE2_MASK)
398
399 #define MMDC1_MDCTL                             0x021b0000
400 #define MMDC1_MDPDC                             0x021b0004
401 #define MMDC1_MDOTC                             0x021b0008
402 #define MMDC1_MDCFG0                            0x021b000c
403 #define MMDC1_MDCFG1                            0x021b0010
404 #define MMDC1_MDCFG2                            0x021b0014
405 #define MMDC1_MDMISC                            0x021b0018
406 #define MMDC1_MDSCR                             0x021b001c
407 #define MMDC1_MDREF                             0x021b0020
408 #define MMDC1_MDRWD                             0x021b002c
409 #define MMDC1_MDOR                              0x021b0030
410 #define MMDC1_MDASP                             0x021b0040
411 #define MMDC1_MAPSR                             0x021b0404
412 #define MMDC1_MPZQHWCTRL                        0x021b0800
413 #define MMDC1_MPWLGCR                           0x021b0808
414 #define MMDC1_MPWLDECTRL0                       0x021b080c
415 #define MMDC1_MPWLDECTRL1                       0x021b0810
416 #define MMDC1_MPWLDLST                          0x021b0814
417 #define MMDC1_MPODTCTRL                         0x021b0818
418 #define MMDC1_MPRDDQBY0DL                       0x021b081c
419 #define MMDC1_MPRDDQBY1DL                       0x021b0820
420 #define MMDC1_MPRDDQBY2DL                       0x021b0824
421 #define MMDC1_MPRDDQBY3DL                       0x021b0828
422 #define MMDC1_MPDGCTRL0                         0x021b083c
423 #define MMDC1_MPDGCTRL1                         0x021b0840
424 #define MMDC1_MPDGDLST0                         0x021b0844
425 #define MMDC1_MPRDDLCTL                         0x021b0848
426 #define MMDC1_MPRDDLST                          0x021b084c
427 #define MMDC1_MPWRDLCTL                         0x021b0850
428 #define MMDC1_MPWRDLST                          0x021b0854
429 #define MMDC1_MPRDDLHWCTL                       0x021b0860
430 #define MMDC1_MPWRDLHWCTL                       0x021b0864
431 #define MMDC1_MPPDCMPR2                         0x021b0890
432 #define MMDC1_MPSWDRDR0                         0x021b0898
433 #define MMDC1_MPSWDRDR1                         0x021b089c
434 #define MMDC1_MPSWDRDR2                         0x021b08a0
435 #define MMDC1_MPSWDRDR3                         0x021b08a4
436 #define MMDC1_MPSWDRDR4                         0x021b08a8
437 #define MMDC1_MPSWDRDR5                         0x021b08ac
438 #define MMDC1_MPSWDRDR6                         0x021b08b0
439 #define MMDC1_MPSWDRDR7                         0x021b08b4
440 #define MMDC1_MPMUR0                            0x021b08b8
441
442 #if PHYS_SDRAM_1_WIDTH == 64
443 #define MMDC2_MDPDC                             0x021b4004
444 #define MMDC2_MPWLGCR                           0x021b4808
445 #define MMDC2_MPWLDECTRL0                       0x021b480c
446 #define MMDC2_MPWLDECTRL1                       0x021b4810
447 #define MMDC2_MPWLDLST                          0x021b4814
448 #define MMDC2_MPODTCTRL                         0x021b4818
449 #define MMDC2_MPRDDQBY0DL                       0x021b481c
450 #define MMDC2_MPRDDQBY1DL                       0x021b4820
451 #define MMDC2_MPRDDQBY2DL                       0x021b4824
452 #define MMDC2_MPRDDQBY3DL                       0x021b4828
453 #define MMDC2_MPDGCTRL0                         0x021b483c
454 #define MMDC2_MPDGCTRL1                         0x021b4840
455 #define MMDC2_MPDGDLST0                         0x021b4844
456 #define MMDC2_MPRDDLCTL                         0x021b4848
457 #define MMDC2_MPRDDLST                          0x021b484c
458 #define MMDC2_MPWRDLCTL                         0x021b4850
459 #define MMDC2_MPWRDLST                          0x021b4854
460 #define MMDC2_MPRDDLHWCTL                       0x021b4860
461 #define MMDC2_MPWRDLHWCTL                       0x021b4864
462 #define MMDC2_MPRDDLHWST0                       0x021b4868
463 #define MMDC2_MPRDDLHWST1                       0x021b486c
464 #define MMDC2_MPWRDLHWST0                       0x021b4870
465 #define MMDC2_MPWRDLHWST1                       0x021b4874
466 #define MMDC2_MPWLHWERR                         0x021b4878
467 #define MMDC2_MPDGHWST0                         0x021b487c
468 #define MMDC2_MPDGHWST1                         0x021b4880
469 #define MMDC2_MPDGHWST2                         0x021b4884
470 #define MMDC2_MPDGHWST3                         0x021b4888
471 #define MMDC2_MPSWDAR0                          0x021b4894
472 #define MMDC2_MPSWDRDR0                         0x021b4898
473 #define MMDC2_MPSWDRDR1                         0x021b489c
474 #define MMDC2_MPSWDRDR2                         0x021b48a0
475 #define MMDC2_MPSWDRDR3                         0x021b48a4
476 #define MMDC2_MPSWDRDR4                         0x021b48a8
477 #define MMDC2_MPSWDRDR5                         0x021b48ac
478 #define MMDC2_MPSWDRDR6                         0x021b48b0
479 #define MMDC2_MPSWDRDR7                         0x021b48b4
480 #endif
481
482 #ifdef CONFIG_SOC_MX6Q
483 #define IOMUXC_GPR1                             0x020e0004
484 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21        0x020e00a4
485 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28        0x020e00c4
486 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17            0x020e024c
487 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7         0x020e02a8
488 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6         0x020e02ac
489 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0         0x020e02c0
490 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1         0x020e02c4
491 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE          0x020e02d4
492 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE          0x020e02d8
493 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B         0x020e02dc
494 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY        0x020e02e0
495 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B        0x020e02e4
496 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B        0x020e02ec
497 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD           0x020e02f4
498 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK           0x020e02f8
499 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00       0x020e02fc
500 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01       0x020e0300
501 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02       0x020e0304
502 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03       0x020e0308
503 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04       0x020e030c
504 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05       0x020e0310
505 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06       0x020e0314
506 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07       0x020e0318
507
508 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21        0x020e03b8
509 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28        0x020e03d8
510 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P      0x020e050c
511 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5         0x020e0510
512 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4         0x020e0514
513 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P      0x020e0518
514 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P      0x020e051c
515 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3         0x020e0520
516 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P      0x020e0524
517 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2         0x020e0528
518 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00       0x020e052c
519 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01       0x020e0530
520 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02       0x020e0534
521 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03       0x020e0538
522 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04       0x020e053c
523 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05       0x020e0540
524 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06       0x020e0544
525 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07       0x020e0548
526 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08       0x020e054c
527 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09       0x020e0550
528 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10       0x020e0554
529 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11       0x020e0558
530 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12       0x020e055c
531 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13       0x020e0560
532 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14       0x020e0564
533 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15       0x020e0568
534 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS          0x020e056c
535 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS          0x020e0578
536 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET        0x020e057c
537 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0        0x020e0580
538 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1        0x020e0584
539 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P     0x020e0588
540 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2        0x020e058c
541 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0       0x020e0590
542 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P     0x020e0594
543 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1       0x020e0598
544 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0         0x020e059c
545 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1         0x020e05a0
546 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P      0x020e05a8
547 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0         0x020e05ac
548 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P      0x020e05b0
549 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1         0x020e05b4
550 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P      0x020e05b8
551 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6         0x020e05bc
552 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P      0x020e05c0
553 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7         0x020e05c4
554 #define IOMUXC_SW_PAD_CTL_GRP_B7DS              0x020e0748
555 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS             0x020e074c
556 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL       0x020e0750
557 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0         0x020e0754
558 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE            0x020e0758
559 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1         0x020e075c
560 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2         0x020e0760
561 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3         0x020e0764
562 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK             0x020e0768
563 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4         0x020e076c
564 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS            0x020e0770
565 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE           0x020e0774
566 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5         0x020e0778
567 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6         0x020e077c
568 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7         0x020e0780
569 #define IOMUXC_SW_PAD_CTL_GRP_B0DS              0x020e0784
570 #define IOMUXC_SW_PAD_CTL_GRP_B1DS              0x020e0788
571 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS             0x020e078c
572 #define IOMUXC_SW_PAD_CTL_GRP_B2DS              0x020e0794
573 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE          0x020e0798
574 #define IOMUXC_SW_PAD_CTL_GRP_B3DS              0x020e079c
575 #define IOMUXC_SW_PAD_CTL_GRP_B4DS              0x020e07a0
576 #define IOMUXC_SW_PAD_CTL_GRP_B5DS              0x020e07a4
577 #define IOMUXC_SW_PAD_CTL_GRP_B6DS              0x020e07a8
578
579 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT    0x020e091c
580 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT  0x020e0920
581
582 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21      0x020e0898
583 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28      0x020e089c
584 #define TX6_I2C1_SEL_INP_VAL                    1
585 #endif
586
587 #if defined(CONFIG_SOC_MX6DL) || defined(CONFIG_SOC_MX6S)
588 #define IOMUXC_GPR1                             0x020e0004
589 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21        0x020e0158
590 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28        0x020e0174
591 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17            0x020e0218
592 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7         0x020e0330
593 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6         0x020e032c
594 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0         0x020e0314
595 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1         0x020e0318
596 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE          0x020e0270
597 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE          0x020e026c
598 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B         0x020e02a8
599 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY        0x020e02a4
600 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B        0x020e0274
601 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B        0x020e027c
602 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD           0x020e033c
603 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK           0x020e0338
604 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00       0x020e0284
605 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01       0x020e0288
606 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02       0x020e028c
607 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03       0x020e0290
608 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04       0x020e0294
609 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05       0x020e0298
610 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06       0x020e029c
611 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07       0x020e02a0
612
613 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21        0x020e0528
614 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28        0x020e0544
615 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P      0x020e04d0
616 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5         0x020e0484
617 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4         0x020e0480
618 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P      0x020e04cc
619 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P      0x020e04c8
620 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3         0x020e047c
621 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P      0x020e04c4
622 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2         0x020e0478
623 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00       0x020e0424
624 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01       0x020e0428
625 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02       0x020e0444
626 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03       0x020e0448
627 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04       0x020e044c
628 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05       0x020e0450
629 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06       0x020e0454
630 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07       0x020e0458
631 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08       0x020e045c
632 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09       0x020e0460
633 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10       0x020e042c
634 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11       0x020e0430
635 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12       0x020e0434
636 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13       0x020e0438
637 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14       0x020e043c
638 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15       0x020e0440
639 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS          0x020e0464
640 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS          0x020e0490
641 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET        0x020e0494
642 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0        0x020e0498
643 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1        0x020e049c
644 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P     0x020e04ac
645 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2        0x020e04a0
646 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0       0x020e04a4
647 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P     0x020e04b0
648 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1       0x020e04a8
649 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0         0x020e04b4
650 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1         0x020e04b8
651 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P      0x020e04bc
652 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0         0x020e0470
653 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P      0x020e04c0
654 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1         0x020e0474
655 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P      0x020e04d4
656 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6         0x020e0488
657 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P      0x020e04d8
658 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7         0x020e048c
659 #define IOMUXC_SW_PAD_CTL_GRP_B7DS              0x020e0748
660 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS             0x020e074c
661 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL       0x020e0750
662 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE            0x020e0754
663 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK             0x020e0758
664 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS            0x020e075c
665 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE           0x020e0760
666 #define IOMUXC_SW_PAD_CTL_GRP_B0DS              0x020e0784
667 #define IOMUXC_SW_PAD_CTL_GRP_B1DS              0x020e0788
668 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS             0x020e078c
669 #define IOMUXC_SW_PAD_CTL_GRP_B2DS              0x020e0794
670 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE          0x020e0798
671 #define IOMUXC_SW_PAD_CTL_GRP_B3DS              0x020e079c
672 #define IOMUXC_SW_PAD_CTL_GRP_B4DS              0x020e07a0
673 #define IOMUXC_SW_PAD_CTL_GRP_B5DS              0x020e07a4
674 #define IOMUXC_SW_PAD_CTL_GRP_B6DS              0x020e07a8
675
676 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT    0x020e08f8
677 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT  0x020e08fc
678
679 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21      0x020e0868
680 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28      0x020e086c
681 #define TX6_I2C1_SEL_INP_VAL                    1
682 #endif
683
684 dcd_hdr:
685         MXC_DCD_START
686         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
687         /* setup I2C pads for PMIC */
688         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21, 0x00000016)
689         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28, 0x00000011)
690         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21, 0x0000f079)
691         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28, 0x0000f079)
692         MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21, TX6_I2C1_SEL_INP_VAL)
693         MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28, TX6_I2C1_SEL_INP_VAL)
694
695         /* RESET_OUT GPIO_7_12 */
696         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_GPIO17, 0x00000005)
697
698         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CS2CDR, 0x006336c1) /* default: 0x007236c1 */
699         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CHSCCDR, 0x00012093) /* default: 0x0002a150 */
700         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CSCDR2, 0x00012090) /* default: 0x0002a150 */
701
702         MXC_DCD_ITEM(ANATOP_BASE_ADDR + ANATOP_PLL_ENET, 0x00002001) /* ENET PLL */
703
704         /* enable all relevant clocks... */
705         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR0, 0xf0c03f3f) /* default: 0xf0c03f0f APBH-DMA */
706         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR1, 0xf0fc0c00) /* default: 0xf0fc0000 */
707         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR2, 0xfc3ff0cc) /* default: 0xfc3ff00c I2C1 */
708         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR3, 0x3ff00000) /* default: 0x3ff00000 */
709         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR4, 0xff00ff00) /* default: 0x0000ff00 GPMI BCH */
710         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR5, 0xff033f0f) /* default: 0xf0033f0f UART1 */
711         MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR6, 0xffff03ff) /* default: 0xffff0003 USDHC4 (for APBH-DMA!) USDHC3 (for BCH!) */
712         MXC_DCD_ITEM(0x020c80a0, 0x80082029) /* set video PLL to 984MHz */
713         MXC_DCD_ITEM(0x020c80b0, 0x00065b9a)
714         MXC_DCD_ITEM(0x020c80c0, 0x000f4240)
715
716         /* IOMUX: */
717         MXC_DCD_ITEM(IOMUXC_GPR1, 0x48640005) /* default: 0x48400005 ENET_CLK output */
718         /* UART1 pad config */
719         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7,        0x00000001)        /* UART1 TXD */
720         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6,        0x00000001)        /* UART1 RXD */
721 #ifdef CONFIG_SOC_MX6Q
722         MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000003)        /* UART1 RXD INPUT_SEL */
723 #else
724         MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000002)        /* UART1 RXD INPUT_SEL */
725 #endif
726         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0,        0x00000001)        /* UART1 CTS */
727         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1,        0x00000001)        /* UART1 RTS */
728         MXC_DCD_ITEM(IOMUXC_UART1_UART_RTS_B_SELECT_INPUT,   0x00000003)        /* UART1 RTS INPUT_SEL */
729
730 #ifdef CONFIG_NAND_MXS
731         /* NAND */
732         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CLE,    0x00000000)     /* NANDF_CLE: NANDF_CLE */
733         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_ALE,    0x00000000)     /* NANDF_ALE: NANDF_ALE */
734         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B,   0x00000000)     /* NANDF_WP_B: NANDF_WPn */
735         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_READY,  0x00000000)     /* NANDF_RB0: NANDF_READY0 */
736         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B,  0x00000000)     /* NANDF_CS0: NANDF_CS0 */
737         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CMD,     0x00000001)     /* SD4_CMD: NANDF_RDn */
738         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CLK,     0x00000001)     /* SD4_CLK: NANDF_WRn */
739         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00, 0x00000000)     /* NANDF_D0: NANDF_D0 */
740         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01, 0x00000000)     /* NANDF_D1: NANDF_D1 */
741         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02, 0x00000000)     /* NANDF_D2: NANDF_D2 */
742         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03, 0x00000000)     /* NANDF_D3: NANDF_D3 */
743         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04, 0x00000000)     /* NANDF_D4: NANDF_D4 */
744         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05, 0x00000000)     /* NANDF_D5: NANDF_D5 */
745         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06, 0x00000000)     /* NANDF_D6: NANDF_D6 */
746         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07, 0x00000000)     /* NANDF_D7: NANDF_D7 */
747 #endif
748         /* ext. mem CS */
749         MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B, 0x00000000)      /* NANDF_CS2: NANDF_CS2 */
750         /* DRAM_DQM[0..7] */
751         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0, DQM_MASK)
752         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1, DQM_MASK)
753         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2, DQM_MASK)
754         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3, DQM_MASK)
755         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4, DQM_MASK)
756         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5, DQM_MASK)
757         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6, DQM_MASK)
758         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7, DQM_MASK)
759
760         /* DRAM_A[0..15] */
761         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00, DDR_ADDR_MASK)
762         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01, DDR_ADDR_MASK)
763         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02, DDR_ADDR_MASK)
764         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03, DDR_ADDR_MASK)
765         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04, DDR_ADDR_MASK)
766         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05, DDR_ADDR_MASK)
767         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06, DDR_ADDR_MASK)
768         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07, DDR_ADDR_MASK)
769         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08, DDR_ADDR_MASK)
770         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09, DDR_ADDR_MASK)
771         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10, DDR_ADDR_MASK)
772         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11, DDR_ADDR_MASK)
773         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12, DDR_ADDR_MASK)
774         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13, DDR_ADDR_MASK)
775         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14, DDR_ADDR_MASK)
776         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15, DDR_ADDR_MASK)
777         /* DRAM_CAS */
778         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS, DDR_CTRL_MASK)
779         /* DRAM_RAS */
780         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS, DDR_CTRL_MASK)
781         /* DRAM_SDCLK[0..1] */
782         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P, SDCLK_MASK)
783         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P, SDCLK_MASK)
784         /* DRAM_RESET */
785         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET, DDR_CTRL_MASK)
786         /* DRAM_SDCKE[0..1] */
787         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0, SDCKE_MASK)
788         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1, SDCKE_MASK)
789         /* DRAM_SDBA[0..2] */
790         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0, 0x00000000)
791         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1, 0x00000000)
792         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2, 0x00000000)
793         /* DRAM_SDODT[0..1] */
794         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0, SDODT_MASK)
795         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1, SDODT_MASK)
796         /* DRAM_B[0..7]DS */
797         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B0DS, DSE1_MASK)
798         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B1DS, DSE1_MASK)
799         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B2DS, DSE1_MASK)
800         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B3DS, DSE1_MASK)
801         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B4DS, DSE1_MASK)
802         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B5DS, DSE1_MASK)
803         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B6DS, DSE1_MASK)
804         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B7DS, DSE1_MASK)
805         /* ADDDS */
806         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_ADDDS, DSE2_MASK)
807         /* DDRMODE_CTL */
808         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL, DDR_MODE_MASK)
809         /* DDRPKE */
810         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPKE, DDR_PKE_MASK)
811         /* DDRMODE */
812         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE, DDR_MODE_MASK)
813         /* CTLDS */
814         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_CTLDS, DSE2_MASK)
815         /* DDR_TYPE */
816         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE, DDR_SEL_MASK)
817         /* DDRPK */
818         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPK, 1 << PUE_SHIFT)
819         /* DDRHYS */
820         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRHYS, 0x00000000)
821
822 #ifdef CONFIG_SOC_MX6Q
823         /* TERM_CTL[0..7] */
824         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0, ODT_MASK)
825         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1, ODT_MASK)
826         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2, ODT_MASK)
827         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3, ODT_MASK)
828         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4, ODT_MASK)
829         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5, ODT_MASK)
830         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6, ODT_MASK)
831         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7, ODT_MASK)
832 #endif
833         /* SDRAM initialization */
834         /* MPRDDQBY[0..7]DL */
835         MXC_DCD_ITEM(MMDC1_MPRDDQBY0DL, 0x33333333)
836         MXC_DCD_ITEM(MMDC1_MPRDDQBY1DL, 0x33333333)
837         MXC_DCD_ITEM_32(MMDC1_MPRDDQBY2DL, 0x33333333)
838         MXC_DCD_ITEM_32(MMDC1_MPRDDQBY3DL, 0x33333333)
839         MXC_DCD_ITEM_64(MMDC2_MPRDDQBY0DL, 0x33333333)
840         MXC_DCD_ITEM_64(MMDC2_MPRDDQBY1DL, 0x33333333)
841         MXC_DCD_ITEM_64(MMDC2_MPRDDQBY2DL, 0x33333333)
842         MXC_DCD_ITEM_64(MMDC2_MPRDDQBY3DL, 0x33333333)
843         /* MDMISC */
844         MXC_DCD_ITEM(MMDC1_MDMISC, MDMISC_VAL | 2) /* reset MMDC FSM */
845         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDMISC, 0x00000002)
846         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
847
848         /* MSDSCR Conf Req */
849         MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008000)
850         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDSCR, 0x00004000)
851         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
852
853         /* MDCTL */
854         MXC_DCD_ITEM(MMDC1_MDCTL, MDCTL_VAL)
855         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDMISC, 0x40000000)
856         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
857
858         MXC_DCD_ITEM(MMDC1_MDCFG0, MDCFG0_VAL)
859         MXC_DCD_ITEM(MMDC1_MDCFG1, MDCFG1_VAL)
860         MXC_DCD_ITEM(MMDC1_MDCFG2, MDCFG2_VAL)
861         MXC_DCD_ITEM(MMDC1_MDRWD,  0x000026d2)
862         MXC_DCD_ITEM(MMDC1_MDOR,   MDOR_VAL)
863         MXC_DCD_ITEM(MMDC1_MDOTC,  MDOTC_VAL)
864         MXC_DCD_ITEM(MMDC1_MDPDC,  MDPDC_VAL_0)
865         MXC_DCD_ITEM_64(MMDC2_MDPDC,  MDPDC_VAL_0)
866         MXC_DCD_ITEM(MMDC1_MDASP,  (PHYS_SDRAM_1_SIZE + SZ_256M) / SZ_32M - 1)
867
868         /* CS0 MRS: */
869         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 0, mr0_val))
870         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 1, mr1_val))
871         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 2, mr2_val))
872         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0))
873 #if BANK_ADDR_BITS > 1
874         /* CS1 MRS: */
875         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 0, mr0_val))
876         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 1, mr1_val))
877         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 2, mr2_val))
878         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0))
879 #endif
880
881         MXC_DCD_ITEM(MMDC1_MDREF, 0x0000c000) /* disable refresh */
882         MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008020) /* issue one refresh cycle */
883
884         MXC_DCD_ITEM(MMDC1_MPODTCTRL, 0x00022222)
885         MXC_DCD_ITEM_64(MMDC2_MPODTCTRL, 0x00022222)
886
887         /* DDR3 calibration */
888         MXC_DCD_ITEM(MMDC1_MPPDCMPR2, 0x00000003) /* select default compare pattern for DQ calibration */
889         MXC_DCD_ITEM(MMDC1_MAPSR,     0x00001007)
890
891         /* ZQ calibration */
892         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008010) /* precharge all */
893         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008040) /* MRS: ZQ calibration */
894         MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1390001)
895
896         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPZQHWCTRL, 0x00010000)
897         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
898
899         MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1380000)
900
901 #define WL_DLY_DQS_VAL  30
902 #define WL_DLY_DQS0     (WL_DLY_DQS_VAL + 0)
903 #define WL_DLY_DQS1     (WL_DLY_DQS_VAL + 0)
904 #define WL_DLY_DQS2     (WL_DLY_DQS_VAL + 0)
905 #define WL_DLY_DQS3     (WL_DLY_DQS_VAL + 0)
906 #define WL_DLY_DQS4     (WL_DLY_DQS_VAL + 0)
907 #define WL_DLY_DQS5     (WL_DLY_DQS_VAL + 0)
908 #define WL_DLY_DQS6     (WL_DLY_DQS_VAL + 0)
909 #define WL_DLY_DQS7     (WL_DLY_DQS_VAL + 0)
910         /* Write leveling */
911         MXC_DCD_ITEM(MMDC1_MPWLDECTRL0, (WL_DLY_DQS1 << 16) | (WL_DLY_DQS0 << 0))
912         MXC_DCD_ITEM_32(MMDC1_MPWLDECTRL1, (WL_DLY_DQS3 << 16) | (WL_DLY_DQS2 << 0))
913         MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL0, (WL_DLY_DQS5 << 16) | (WL_DLY_DQS4 << 0))
914         MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL1, (WL_DLY_DQS7 << 16) | (WL_DLY_DQS6 << 0))
915
916 #if PHYS_SDRAM_1_WIDTH > 16
917 #define DO_DDR_CALIB
918 #endif
919         /* DQS gating calibration */
920         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 4)) /* MRS: select MPR */
921 #if BANK_ADDR_BITS > 1
922         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 4)) /* MRS: select MPR */
923 #endif
924         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P, SDQS_MASK | 0x7000) /* enable Pullups on DQS pads */
925         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P, SDQS_MASK | 0x7000)
926         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P, SDQS_MASK | 0x7000)
927         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P, SDQS_MASK | 0x7000)
928         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P, SDQS_MASK | 0x7000)
929         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P, SDQS_MASK | 0x7000)
930         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P, SDQS_MASK | 0x7000)
931         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P, SDQS_MASK | 0x7000)
932
933         MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008020) /* issue one refresh cycle */
934         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
935
936         MXC_DCD_ITEM(MMDC1_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
937         MXC_DCD_ITEM(MMDC1_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
938         MXC_DCD_ITEM_64(MMDC2_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
939         MXC_DCD_ITEM_64(MMDC2_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
940 #ifdef DO_DDR_CALIB
941         MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x80000000) /* issue fifo reset */
942         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPDGCTRL0, 0x80000000)
943         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
944         MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x80000000) /* issue 2nd fifo reset */
945         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPDGCTRL0, 0x80000000)
946         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
947         MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x50800000) /* choose 32 wait cycles and start DQS calib. */
948         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPDGCTRL0, 0x10001000)
949         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
950 #else /* DO_DDR_CALIB */
951 #define MPMUR_FRC_MSR   (1 << 11)
952         MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x41e20160)
953         MXC_DCD_ITEM(MMDC1_MPDGCTRL1, 0x014d014f)
954         MXC_DCD_ITEM_64(MMDC2_MPDGCTRL0, 0x014f0150)
955         MXC_DCD_ITEM_64(MMDC2_MPDGCTRL1, 0x0144014a)
956 #endif /* DO_DDR_CALIB */
957         /* DRAM_SDQS[0..7] pad config */
958         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P, SDQS_MASK)
959         MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P, SDQS_MASK)
960         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P, SDQS_MASK)
961         MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P, SDQS_MASK)
962         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P, SDQS_MASK)
963         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P, SDQS_MASK)
964         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P, SDQS_MASK)
965         MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P, SDQS_MASK)
966 #ifdef DO_DDR_CALIB
967         /* Read delay calibration */
968         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
969         MXC_DCD_ITEM(MMDC1_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
970         MXC_DCD_ITEM_64(MMDC2_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
971         MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x00000013)
972         MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x0000001f)
973         MXC_DCD_CMD_CHK_64(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPRDDLHWCTL, 0x0000001f)
974         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
975 #else /* DO_DDR_CALIB */
976         MXC_DCD_ITEM(MMDC1_MPRDDLCTL, 0x4a4f4e4c)
977         MXC_DCD_ITEM_64(MMDC2_MPRDDLCTL, 0x4e50504a)
978 #endif /* DO_DDR_CALIB */
979 #ifdef DO_DDR_CALIB
980         /* Write delay calibration */
981         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
982         MXC_DCD_ITEM(MMDC1_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
983         MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x00000013)
984         MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x0000001f)
985 #if PHYS_SDRAM_1_WIDTH == 64
986         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
987
988         MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
989         MXC_DCD_ITEM(MMDC2_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
990         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPWRDLHWCTL, 0x0000001f)
991 #endif
992         MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
993 #else /* DO_DDR_CALIB */
994         MXC_DCD_ITEM(MMDC1_MPWRDLCTL, 0x3f3f3f3f)
995         MXC_DCD_ITEM_64(MMDC2_MPWRDLCTL, 0x3f3f3f3f)
996         MXC_DCD_ITEM(MMDC1_MPMUR0, MPMUR_FRC_MSR)
997 #endif /* DO_DDR_CALIB */
998         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0)) /* MRS: select normal data path */
999 #if BANK_ADDR_BITS > 1
1000         MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0)) /* MRS: select normal data path */
1001 #endif
1002         MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa138002b)
1003         MXC_DCD_ITEM(MMDC1_MDREF, (3 << 11) | (0 << 14)) /* 4 cycles per 64kHz period (3.9us) */
1004         MXC_DCD_ITEM(MMDC1_MAPSR, 0x00001006)
1005         MXC_DCD_ITEM(MMDC1_MDPDC, MDPDC_VAL_1)
1006         MXC_DCD_ITEM_64(MMDC2_MDPDC, MDPDC_VAL_1)
1007
1008         /* MDSCR: Normal operation */
1009         MXC_DCD_ITEM(MMDC1_MDSCR, 0x00000000)
1010         MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDSCR, 0x00004000)
1011         MXC_DCD_END