2 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
3 * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
4 * (C) Copyright 2008 Armadeus Systems nc
5 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
6 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
8 * SPDX-License-Identifier: GPL-2.0+
17 #include <asm/arch/sys_proto.h>
18 #include <asm/arch/clock.h>
19 #include <asm/arch/imx-regs.h>
21 #include <asm/errno.h>
22 #include <linux/compiler.h>
26 DECLARE_GLOBAL_DATA_PTR;
29 * Timeout the transfer after 5 mS. This is usually a bit more, since
30 * the code in the tightloops this timeout is used in adds some overhead.
32 #define FEC_XFER_TIMEOUT 5000
35 * The standard 32-byte DMA alignment does not work on mx6solox, which requires
36 * 64-byte alignment in the DMA RX FEC buffer.
37 * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
38 * satisfies the alignment on other SoCs (32-bytes)
40 #define FEC_DMA_RX_MINALIGN 64
43 #error "CONFIG_MII has to be defined!"
46 #ifndef CONFIG_FEC_XCV_TYPE
47 #define CONFIG_FEC_XCV_TYPE MII100
51 * The i.MX28 operates with packets in big endian. We need to swap them before
52 * sending and after receiving.
54 #ifdef CONFIG_SOC_MX28
55 #define CONFIG_FEC_MXC_SWAP_PACKET
58 #define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
60 /* Check various alignment issues at compile time */
61 #if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
62 #error "ARCH_DMA_MINALIGN must be multiple of 16!"
65 #if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
66 (PKTALIGN % ARCH_DMA_MINALIGN != 0))
67 #error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
72 #ifdef CONFIG_FEC_MXC_SWAP_PACKET
73 static void swap_packet(uint32_t *packet, int length)
77 for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
78 packet[i] = __swab32(packet[i]);
83 * MII-interface related functions
85 static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyAddr,
88 uint32_t reg; /* convenient holder for the PHY register */
89 uint32_t phy; /* convenient holder for the PHY */
94 * reading from any PHY's register is done by properly
95 * programming the FEC's MII data register.
97 writel(FEC_IEVENT_MII, ð->ievent);
98 reg = regAddr << FEC_MII_DATA_RA_SHIFT;
99 phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
101 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
102 phy | reg, ð->mii_data);
105 * wait for the related interrupt
107 start = get_timer(0);
108 while (!(readl(ð->ievent) & FEC_IEVENT_MII)) {
109 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
110 if (readl(ð->ievent) & FEC_IEVENT_MII)
112 printf("Read MDIO failed...\n");
118 * clear mii interrupt bit
120 writel(FEC_IEVENT_MII, ð->ievent);
123 * it's now safe to read the PHY's register
125 val = (unsigned short)readl(ð->mii_data);
126 debug("%s: phy: %02x reg:%02x val:%#06x\n", __func__, phyAddr,
131 static void fec_mii_setspeed(struct ethernet_regs *eth)
134 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
135 * and do not drop the Preamble.
137 register u32 speed = DIV_ROUND_UP(imx_get_fecclk(), 5000000);
138 #ifdef FEC_QUIRK_ENET_MAC
142 writel(speed, ð->mii_speed);
143 debug("%s: mii_speed %08x\n", __func__, readl(ð->mii_speed));
146 static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyAddr,
147 uint8_t regAddr, uint16_t data)
149 uint32_t reg; /* convenient holder for the PHY register */
150 uint32_t phy; /* convenient holder for the PHY */
153 reg = regAddr << FEC_MII_DATA_RA_SHIFT;
154 phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
156 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
157 FEC_MII_DATA_TA | phy | reg | data, ð->mii_data);
160 * wait for the MII interrupt
162 start = get_timer(0);
163 while (!(readl(ð->ievent) & FEC_IEVENT_MII)) {
164 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
165 if (readl(ð->ievent) & FEC_IEVENT_MII)
167 printf("Write MDIO failed...\n");
173 * clear MII interrupt bit
175 writel(FEC_IEVENT_MII, ð->ievent);
176 debug("%s: phy: %02x reg:%02x val:%#06x\n", __func__, phyAddr,
182 static int fec_phy_read(struct mii_dev *bus, int phyAddr, int dev_addr,
185 return fec_mdio_read(bus->priv, phyAddr, regAddr);
188 static int fec_phy_write(struct mii_dev *bus, int phyAddr, int dev_addr,
189 int regAddr, u16 data)
191 return fec_mdio_write(bus->priv, phyAddr, regAddr, data);
194 #ifndef CONFIG_PHYLIB
195 static int miiphy_restart_aneg(struct eth_device *dev)
198 #if !defined(CONFIG_FEC_MXC_NO_ANEG)
199 struct fec_priv *fec = (struct fec_priv *)dev->priv;
200 struct ethernet_regs *eth = fec->bus->priv;
203 * Wake up from sleep if necessary
204 * Reset PHY, then delay 300ns
206 #ifdef CONFIG_SOC_MX27
207 fec_mdio_write(eth, fec->phy_id, MII_DCOUNTER, 0x00FF);
209 fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
213 * Set the auto-negotiation advertisement register bits
215 fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
216 LPA_100FULL | LPA_100HALF | LPA_10FULL |
217 LPA_10HALF | PHY_ANLPAR_PSB_802_3);
218 fec_mdio_write(eth, fec->phy_id, MII_BMCR,
219 BMCR_ANENABLE | BMCR_ANRESTART);
221 if (fec->mii_postcall)
222 ret = fec->mii_postcall(fec->phy_id);
228 static int miiphy_wait_aneg(struct eth_device *dev)
232 struct fec_priv *fec = (struct fec_priv *)dev->priv;
233 struct ethernet_regs *eth = fec->bus->priv;
236 * Wait for AN completion
238 start = get_timer(0);
240 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
241 printf("%s: Autonegotiation timeout\n", dev->name);
245 status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
247 printf("%s: Autonegotiation failed. status: %d\n",
251 } while (!(status & BMSR_LSTATUS));
257 static inline void fec_rx_task_enable(struct fec_priv *fec)
259 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->r_des_active);
262 static inline void fec_rx_task_disable(struct fec_priv *fec)
266 static inline void fec_tx_task_enable(struct fec_priv *fec)
268 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
271 static inline void fec_tx_task_disable(struct fec_priv *fec)
276 * Initialize receive task's buffer descriptors
277 * @param[in] fec all we know about the device yet
278 * @param[in] count receive buffer count to be allocated
279 * @param[in] dsize desired size of each receive buffer
280 * @return 0 on success
282 * Init all RX descriptors to default values.
284 static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
291 * Reload the RX descriptors with default values and wipe
294 size = roundup(dsize, ARCH_DMA_MINALIGN);
295 for (i = 0; i < count; i++) {
296 data = (uint8_t *)fec->rbd_base[i].data_pointer;
297 memset(data, 0, dsize);
298 flush_dcache_range((uint32_t)data, (uint32_t)data + size);
300 fec->rbd_base[i].status = FEC_RBD_EMPTY;
301 fec->rbd_base[i].data_length = 0;
304 /* Mark the last RBD to close the ring. */
305 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
308 flush_dcache_range((unsigned)fec->rbd_base,
309 (unsigned)fec->rbd_base + size);
313 * Initialize transmit task's buffer descriptors
314 * @param[in] fec all we know about the device yet
316 * Transmit buffers are created externally. We only have to init the BDs here.\n
317 * Note: There is a race condition in the hardware. When only one BD is in
318 * use it must be marked with the WRAP bit to use it for every transmitt.
319 * This bit in combination with the READY bit results into double transmit
320 * of each data buffer. It seems the state machine checks READY earlier then
321 * resetting it after the first transfer.
322 * Using two BDs solves this issue.
324 static void fec_tbd_init(struct fec_priv *fec)
326 unsigned addr = (unsigned)fec->tbd_base;
327 unsigned size = roundup(2 * sizeof(struct fec_bd),
330 memset(fec->tbd_base, 0, size);
331 fec->tbd_base[0].status = 0;
332 fec->tbd_base[1].status = FEC_TBD_WRAP;
334 flush_dcache_range(addr, addr + size);
338 * Mark the given read buffer descriptor as free
339 * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
340 * @param[in] pRbd buffer descriptor to mark free again
342 static void fec_rbd_clean(int last, struct fec_bd *pRbd)
344 unsigned short flags = FEC_RBD_EMPTY;
346 flags |= FEC_RBD_WRAP;
347 writew(flags, &pRbd->status);
348 writew(0, &pRbd->data_length);
351 static int fec_get_hwaddr(struct eth_device *dev, int dev_id,
354 imx_get_mac_from_fuse(dev_id, mac);
355 return !is_valid_ethaddr(mac);
358 static int fec_set_hwaddr(struct eth_device *dev)
360 uchar *mac = dev->enetaddr;
361 struct fec_priv *fec = (struct fec_priv *)dev->priv;
363 writel(0, &fec->eth->iaddr1);
364 writel(0, &fec->eth->iaddr2);
365 writel(0, &fec->eth->gaddr1);
366 writel(0, &fec->eth->gaddr2);
369 * Set physical address
371 writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
373 writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
379 * Do initial configuration of the FEC registers
381 static void fec_reg_setup(struct fec_priv *fec)
386 * Set interrupt mask register
388 writel(0x00000000, &fec->eth->imask);
391 * Clear FEC-Lite interrupt event register(IEVENT)
393 writel(0xffffffff, &fec->eth->ievent);
397 * Set FEC-Lite receive control register(R_CNTRL):
400 /* Start with frame length = 1518, common for all modes. */
401 rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
402 if (fec->xcv_type != SEVENWIRE) /* xMII modes */
403 rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
404 if (fec->xcv_type == RGMII)
405 rcntrl |= FEC_RCNTRL_RGMII;
406 else if (fec->xcv_type == RMII)
407 rcntrl |= FEC_RCNTRL_RMII;
409 writel(rcntrl, &fec->eth->r_cntrl);
413 * Start the FEC engine
414 * @param[in] dev Our device to handle
416 static int fec_open(struct eth_device *edev)
418 struct fec_priv *fec = edev->priv;
423 debug("fec_open: fec_open(dev)\n");
424 /* full-duplex, heartbeat disabled */
425 writel(1 << 2, &fec->eth->x_cntrl);
428 /* Invalidate all descriptors */
429 for (i = 0; i < FEC_RBD_NUM - 1; i++)
430 fec_rbd_clean(0, &fec->rbd_base[i]);
431 fec_rbd_clean(1, &fec->rbd_base[i]);
433 /* Flush the descriptors into RAM */
434 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
436 addr = (uint32_t)fec->rbd_base;
437 flush_dcache_range(addr, addr + size);
439 #ifdef FEC_QUIRK_ENET_MAC
440 /* Enable ENET HW endian SWAP */
441 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
443 /* Enable ENET store and forward mode */
444 writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
448 * Enable FEC-Lite controller
450 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
452 #if defined(CONFIG_SOC_MX25) || defined(CONFIG_SOC_MX53) || defined(CONFIG_SOC_MX6SL)
455 * setup the MII gasket for RMII mode
458 /* disable the gasket */
459 writew(0, &fec->eth->miigsk_enr);
461 /* wait for the gasket to be disabled */
462 while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
465 /* configure gasket for RMII, 50 MHz, no loopback, and no echo */
466 writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
468 /* re-enable the gasket */
469 writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
471 /* wait until MII gasket is ready */
473 while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
474 if (--max_loops <= 0) {
475 printf("WAIT for MII Gasket ready timed out\n");
483 /* Start up the PHY */
484 int ret = phy_startup(fec->phydev);
487 printf("Could not initialize PHY %s\n",
488 fec->phydev->dev->name);
491 speed = fec->phydev->speed;
494 miiphy_wait_aneg(edev);
495 speed = miiphy_speed(edev->name, fec->phy_id);
496 miiphy_duplex(edev->name, fec->phy_id);
499 #ifdef FEC_QUIRK_ENET_MAC
501 u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
502 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
504 if (speed == _1000BASET)
505 ecr |= FEC_ECNTRL_SPEED;
506 else if (speed != _100BASET)
507 rcr |= FEC_RCNTRL_RMII_10T;
508 writel(ecr, &fec->eth->ecntrl);
509 writel(rcr, &fec->eth->r_cntrl);
511 #elif defined(CONFIG_SOC_MX28)
513 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
515 if (speed == _10BASET)
516 rcr |= FEC_RCNTRL_RMII_10T;
517 writel(rcr, &fec->eth->r_cntrl);
520 debug("%s:Speed=%i\n", __func__, speed);
523 * Enable SmartDMA receive task
525 fec_rx_task_enable(fec);
531 static int fec_init(struct eth_device *dev, bd_t* bd)
533 struct fec_priv *fec = dev->priv;
535 /* Initialize MAC address */
539 * Setup transmit descriptors, there are two in total.
543 /* Setup receive descriptors. */
544 fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
548 if (fec->xcv_type != SEVENWIRE)
549 fec_mii_setspeed(fec->bus->priv);
552 * Set Opcode/Pause Duration Register
554 writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
555 writel(0x2, &fec->eth->x_wmrk);
557 * Set multicast address filter
559 writel(0x00000000, &fec->eth->gaddr1);
560 writel(0x00000000, &fec->eth->gaddr2);
562 /* Do not access reserved register for i.MX6UL */
563 #ifndef CONFIG_SOC_MX6UL
564 /* FIFO receive start register */
565 writel(0x520, &fec->eth->r_fstart);
567 /* size and address of each buffer */
568 writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
569 writel((uint32_t)fec->tbd_base, &fec->eth->etdsr);
570 writel((uint32_t)fec->rbd_base, &fec->eth->erdsr);
572 #ifndef CONFIG_PHYLIB
573 if (fec->xcv_type != SEVENWIRE)
574 miiphy_restart_aneg(dev);
581 * Halt the FEC engine
582 * @param[in] dev Our device to handle
584 static void fec_halt(struct eth_device *dev)
586 struct fec_priv *fec = (struct fec_priv *)dev->priv;
590 * issue graceful stop command to the FEC transmitter if necessary
592 writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
595 debug("eth_halt: wait for stop regs\n");
597 * wait for graceful stop to register
599 while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
603 * Disable SmartDMA tasks
605 fec_tx_task_disable(fec);
606 fec_rx_task_disable(fec);
609 * Disable the Ethernet Controller
610 * Note: this will also reset the BD index counter!
612 writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
616 debug("eth_halt: done\n");
621 * @param[in] dev Our ethernet device to handle
622 * @param[in] packet Pointer to the data to be transmitted
623 * @param[in] length Data count in bytes
624 * @return 0 on success
626 static int fec_send(struct eth_device *dev, void *packet, int length)
631 int timeout = FEC_XFER_TIMEOUT;
635 * This routine transmits one frame. This routine only accepts
636 * 6-byte Ethernet addresses.
638 struct fec_priv *fec = dev->priv;
641 * Check for valid length of data.
643 if ((length > 1500) || (length <= 0)) {
644 printf("Payload (%d) too large\n", length);
649 * Setup the transmit buffer. We are always using the first buffer for
650 * transmission, the second will be empty and only used to stop the DMA
651 * engine. We also flush the packet to RAM here to avoid cache trouble.
653 #ifdef CONFIG_FEC_MXC_SWAP_PACKET
654 swap_packet((uint32_t *)packet, length);
657 addr = (uint32_t)packet;
658 end = roundup(addr + length, ARCH_DMA_MINALIGN);
659 addr &= ~(ARCH_DMA_MINALIGN - 1);
660 flush_dcache_range(addr, end);
662 writew(length, &fec->tbd_base[fec->tbd_index].data_length);
663 writel((unsigned long)packet,
664 &fec->tbd_base[fec->tbd_index].data_pointer);
667 * update BD's status now
669 * - is always the last in a chain (means no chain)
670 * - should transmit the CRC
671 * - might be the last BD in the list, so the address counter should
672 * wrap (-> keep the WRAP flag)
674 status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
675 status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
676 writew(status, &fec->tbd_base[fec->tbd_index].status);
679 * Flush data cache. This code flushes both TX descriptors to RAM.
680 * After this code, the descriptors will be safely in RAM and we
683 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
684 addr = (uint32_t)fec->tbd_base;
685 flush_dcache_range(addr, addr + size);
688 * Below we read the DMA descriptor's last four bytes back from the
689 * DRAM. This is important in order to make sure that all WRITE
690 * operations on the bus that were triggered by previous cache FLUSH
693 * Otherwise, on MX28, it is possible to observe a corruption of the
694 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
695 * for the bus structure of MX28. The scenario is as follows:
697 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
698 * to DRAM due to flush_dcache_range()
699 * 2) ARM core writes the FEC registers via AHB_ARB2
700 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
702 * Note that 2) does sometimes finish before 1) due to reordering of
703 * WRITE accesses on the AHB bus, therefore triggering 3) before the
704 * DMA descriptor is fully written into DRAM. This results in occasional
705 * corruption of the DMA descriptor.
707 readl(addr + size - 4);
710 * Enable SmartDMA transmit task
712 fec_tx_task_enable(fec);
715 * Wait until frame is sent. On each turn of the wait cycle, we must
716 * invalidate data cache to see what's really in RAM. Also, we need
720 if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
731 * The TDAR bit is cleared when the descriptors are all out from TX
732 * but on mx6solox we noticed that the READY bit is still not cleared
734 * These are two distinct signals, and in IC simulation, we found that
735 * TDAR always gets cleared prior than the READY bit of last BD becomes
737 * In mx6solox, we use a later version of FEC IP. It looks like that
738 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
741 * Fix this by polling the READY bit of BD after the TDAR polling,
742 * which covers the mx6solox case and does not harm the other SoCs.
744 timeout = FEC_XFER_TIMEOUT;
746 invalidate_dcache_range(addr, addr + size);
747 if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
757 debug("fec_send: status 0x%x index %d ret %i\n",
758 readw(&fec->tbd_base[fec->tbd_index].status),
759 fec->tbd_index, ret);
760 /* for next transmission use the other buffer */
770 * Pull one frame from the card
771 * @param[in] dev Our ethernet device to handle
772 * @return Length of packet read
774 static int fec_recv(struct eth_device *dev)
776 struct fec_priv *fec = (struct fec_priv *)dev->priv;
777 struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
778 unsigned long ievent;
779 int frame_length, len = 0;
781 uint32_t addr, size, end;
783 ALLOC_CACHE_ALIGN_BUFFER(uchar, buff, FEC_MAX_PKT_SIZE);
786 * Check if any critical events have happened
788 ievent = readl(&fec->eth->ievent);
790 writel(ievent, &fec->eth->ievent);
793 debug("fec_recv: ievent 0x%lx\n", ievent);
794 if (ievent & FEC_IEVENT_BABR) {
796 fec_init(dev, fec->bd);
797 printf("some error: 0x%08lx\n", ievent);
800 if (ievent & FEC_IEVENT_HBERR) {
801 /* Heartbeat error */
802 writel(0x00000001 | readl(&fec->eth->x_cntrl),
805 if (ievent & FEC_IEVENT_GRA) {
806 /* Graceful stop complete */
807 if (readl(&fec->eth->x_cntrl) & 0x00000001) {
809 writel(~0x00000001 & readl(&fec->eth->x_cntrl),
811 fec_init(dev, fec->bd);
816 * Read the buffer status. Before the status can be read, the data cache
817 * must be invalidated, because the data in RAM might have been changed
818 * by DMA. The descriptors are properly aligned to cachelines so there's
819 * no need to worry they'd overlap.
821 * WARNING: By invalidating the descriptor here, we also invalidate
822 * the descriptors surrounding this one. Therefore we can NOT change the
823 * contents of this descriptor nor the surrounding ones. The problem is
824 * that in order to mark the descriptor as processed, we need to change
825 * the descriptor. The solution is to mark the whole cache line when all
826 * descriptors in the cache line are processed.
828 addr = (uint32_t)rbd;
829 addr &= ~(ARCH_DMA_MINALIGN - 1);
830 size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
831 invalidate_dcache_range(addr, addr + size);
833 bd_status = readw(&rbd->status);
834 if (!(bd_status & FEC_RBD_EMPTY)) {
835 debug("fec_recv: status 0x%04x len %u\n", bd_status,
836 readw(&rbd->data_length) - 4);
837 if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
838 ((readw(&rbd->data_length) - 4) > 14)) {
840 * Get buffer address and size
842 addr = readl(&rbd->data_pointer);
843 frame_length = readw(&rbd->data_length) - 4;
846 * Invalidate data cache over the buffer
848 end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
849 addr &= ~(ARCH_DMA_MINALIGN - 1);
850 invalidate_dcache_range(addr, end);
853 * Fill the buffer and pass it to upper layers
855 #ifdef CONFIG_FEC_MXC_SWAP_PACKET
856 swap_packet((uint32_t *)addr, frame_length);
858 memcpy(buff, (char *)addr, frame_length);
859 net_process_received_packet(buff, frame_length);
862 if (bd_status & FEC_RBD_ERR)
863 printf("error frame: 0x%08x 0x%08x\n",
868 * Free the current buffer, restart the engine and move forward
869 * to the next buffer. Here we check if the whole cacheline of
870 * descriptors was already processed and if so, we mark it free
873 size = RXDESC_PER_CACHELINE - 1;
874 if ((fec->rbd_index & size) == size) {
875 i = fec->rbd_index - size;
876 addr = (uint32_t)&fec->rbd_base[i];
877 for (; i <= fec->rbd_index ; i++) {
878 fec_rbd_clean(i == (FEC_RBD_NUM - 1),
881 flush_dcache_range(addr,
882 addr + ARCH_DMA_MINALIGN);
885 fec_rx_task_enable(fec);
886 fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
887 debug("fec_recv: stop\n");
893 static void fec_set_dev_name(char *dest, int dev_id)
895 sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
898 static int fec_alloc_descs(struct fec_priv *fec)
904 /* Allocate TX descriptors. */
905 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
906 fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
910 /* Allocate RX descriptors. */
911 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
912 fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
916 memset(fec->rbd_base, 0, size);
918 /* Allocate RX buffers. */
920 /* Maximum RX buffer size. */
921 size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
922 for (i = 0; i < FEC_RBD_NUM; i++) {
923 data = memalign(FEC_DMA_RX_MINALIGN, size);
925 printf("%s: error allocating rxbuf %d\n", __func__, i);
929 memset(data, 0, size);
931 fec->rbd_base[i].data_pointer = (uint32_t)data;
932 fec->rbd_base[i].status = FEC_RBD_EMPTY;
933 fec->rbd_base[i].data_length = 0;
934 /* Flush the buffer to memory. */
935 flush_dcache_range((uint32_t)data, (uint32_t)data + size);
938 /* Mark the last RBD to close the ring. */
939 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
948 free((void *)fec->rbd_base[i].data_pointer);
956 static void fec_free_descs(struct fec_priv *fec)
960 for (i = 0; i < FEC_RBD_NUM; i++)
961 free((void *)fec->rbd_base[i].data_pointer);
967 int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
968 struct mii_dev *bus, struct phy_device *phydev)
970 static int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
971 struct mii_dev *bus, int phy_id)
974 struct eth_device *edev;
975 struct fec_priv *fec;
976 unsigned char ethaddr[6];
980 /* create and fill edev struct */
981 edev = calloc(sizeof(struct eth_device), 1);
983 puts("fec_mxc: not enough malloc memory for eth_device\n");
988 fec = calloc(sizeof(struct fec_priv), 1);
990 puts("fec_mxc: not enough malloc memory for fec_priv\n");
995 ret = fec_alloc_descs(fec);
1000 edev->init = fec_init;
1001 edev->send = fec_send;
1002 edev->recv = fec_recv;
1003 edev->halt = fec_halt;
1004 edev->write_hwaddr = fec_set_hwaddr;
1006 fec->eth = (struct ethernet_regs *)base_addr;
1009 fec->xcv_type = CONFIG_FEC_XCV_TYPE;
1012 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RESET, &fec->eth->ecntrl);
1013 start = get_timer(0);
1014 while (readl(&fec->eth->ecntrl) & FEC_ECNTRL_RESET) {
1015 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
1016 printf("FEC MXC: Timeout reseting chip\n");
1023 fec_set_dev_name(edev->name, dev_id);
1024 fec->dev_id = (dev_id == -1) ? 0 : dev_id;
1026 fec_mii_setspeed(bus->priv);
1027 #ifdef CONFIG_PHYLIB
1028 fec->phydev = phydev;
1029 phy_connect_dev(phydev, edev);
1033 fec->phy_id = phy_id;
1037 if (fec_get_hwaddr(edev, dev_id, ethaddr) == 0) {
1039 debug("got MAC address from fuse: %pM\n", ethaddr);
1041 debug("got MAC%d address from fuse: %pM\n", dev_id, ethaddr);
1042 memcpy(edev->enetaddr, ethaddr, 6);
1043 if (!getenv("ethaddr"))
1044 eth_setenv_enetaddr("ethaddr", ethaddr);
1048 fec_free_descs(fec);
1057 struct mii_dev *fec_get_miibus(uint32_t base_addr, int dev_id)
1059 struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
1060 struct mii_dev *bus;
1065 printf("mdio_alloc failed\n");
1068 bus->read = fec_phy_read;
1069 bus->write = fec_phy_write;
1071 fec_set_dev_name(bus->name, dev_id);
1073 ret = mdio_register(bus);
1075 printf("mdio_register failed\n");
1079 fec_mii_setspeed(eth);
1083 int fecmxc_initialize_multi(bd_t *bd, int dev_id, int phy_id, uint32_t addr)
1086 struct mii_dev *bus = NULL;
1087 #ifdef CONFIG_PHYLIB
1088 struct phy_device *phydev = NULL;
1092 #ifdef CONFIG_SOC_MX28
1094 * The i.MX28 has two ethernet interfaces, but they are not equal.
1095 * Only the first one can access the MDIO bus.
1097 base_mii = MXS_ENET0_BASE;
1101 debug("eth_init: fec_probe(bd, %i, %i) @ %08x\n", dev_id, phy_id, addr);
1102 bus = fec_get_miibus(base_mii, dev_id);
1105 #ifdef CONFIG_PHYLIB
1106 phydev = phy_find_by_mask(bus, phy_id < 0 ? 0xff : (1 << phy_id),
1107 PHY_INTERFACE_MODE_RGMII);
1112 ret = fec_probe(bd, dev_id, addr, bus, phydev);
1114 ret = fec_probe(bd, dev_id, addr, bus, phy_id);
1117 #ifdef CONFIG_PHYLIB
1125 #ifdef CONFIG_FEC_MXC_PHYADDR
1126 int fecmxc_initialize(bd_t *bd)
1128 return fecmxc_initialize_multi(bd, -1, CONFIG_FEC_MXC_PHYADDR,
1133 #ifndef CONFIG_PHYLIB
1134 int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int))
1136 struct fec_priv *fec = (struct fec_priv *)dev->priv;
1137 fec->mii_postcall = cb;