]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - drivers/net/keystone_net.c
Merge branch 'master' of git://git.denx.de/u-boot-arm
[karo-tx-uboot.git] / drivers / net / keystone_net.c
1 /*
2  * Ethernet driver for TI K2HK EVM.
3  *
4  * (C) Copyright 2012-2014
5  *     Texas Instruments Incorporated, <www.ti.com>
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9 #include <common.h>
10 #include <command.h>
11
12 #include <net.h>
13 #include <phy.h>
14 #include <errno.h>
15 #include <miiphy.h>
16 #include <malloc.h>
17 #include <asm/ti-common/keystone_nav.h>
18 #include <asm/ti-common/keystone_net.h>
19 #include <asm/ti-common/keystone_serdes.h>
20
21 unsigned int emac_open;
22 static struct mii_dev *mdio_bus;
23 static unsigned int sys_has_mdio = 1;
24
25 #ifdef KEYSTONE2_EMAC_GIG_ENABLE
26 #define emac_gigabit_enable(x)  keystone2_eth_gigabit_enable(x)
27 #else
28 #define emac_gigabit_enable(x)  /* no gigabit to enable */
29 #endif
30
31 #define RX_BUFF_NUMS    24
32 #define RX_BUFF_LEN     1520
33 #define MAX_SIZE_STREAM_BUFFER RX_BUFF_LEN
34 #define SGMII_ANEG_TIMEOUT              4000
35
36 static u8 rx_buffs[RX_BUFF_NUMS * RX_BUFF_LEN] __aligned(16);
37
38 struct rx_buff_desc net_rx_buffs = {
39         .buff_ptr       = rx_buffs,
40         .num_buffs      = RX_BUFF_NUMS,
41         .buff_len       = RX_BUFF_LEN,
42         .rx_flow        = 22,
43 };
44
45 static void keystone2_net_serdes_setup(void);
46
47 int keystone2_eth_read_mac_addr(struct eth_device *dev)
48 {
49         struct eth_priv_t *eth_priv;
50         u32 maca = 0;
51         u32 macb = 0;
52
53         eth_priv = (struct eth_priv_t *)dev->priv;
54
55         /* Read the e-fuse mac address */
56         if (eth_priv->slave_port == 1) {
57                 maca = __raw_readl(MAC_ID_BASE_ADDR);
58                 macb = __raw_readl(MAC_ID_BASE_ADDR + 4);
59         }
60
61         dev->enetaddr[0] = (macb >>  8) & 0xff;
62         dev->enetaddr[1] = (macb >>  0) & 0xff;
63         dev->enetaddr[2] = (maca >> 24) & 0xff;
64         dev->enetaddr[3] = (maca >> 16) & 0xff;
65         dev->enetaddr[4] = (maca >>  8) & 0xff;
66         dev->enetaddr[5] = (maca >>  0) & 0xff;
67
68         return 0;
69 }
70
71 /* MDIO */
72
73 static int keystone2_mdio_reset(struct mii_dev *bus)
74 {
75         u_int32_t clkdiv;
76         struct mdio_regs *adap_mdio = bus->priv;
77
78         clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1;
79
80         writel((clkdiv & 0xffff) | MDIO_CONTROL_ENABLE |
81                MDIO_CONTROL_FAULT | MDIO_CONTROL_FAULT_ENABLE,
82                &adap_mdio->control);
83
84         while (readl(&adap_mdio->control) & MDIO_CONTROL_IDLE)
85                 ;
86
87         return 0;
88 }
89
90 /**
91  * keystone2_mdio_read - read a PHY register via MDIO interface.
92  * Blocks until operation is complete.
93  */
94 static int keystone2_mdio_read(struct mii_dev *bus,
95                                int addr, int devad, int reg)
96 {
97         int tmp;
98         struct mdio_regs *adap_mdio = bus->priv;
99
100         while (readl(&adap_mdio->useraccess0) & MDIO_USERACCESS0_GO)
101                 ;
102
103         writel(MDIO_USERACCESS0_GO | MDIO_USERACCESS0_WRITE_READ |
104                ((reg & 0x1f) << 21) | ((addr & 0x1f) << 16),
105                &adap_mdio->useraccess0);
106
107         /* Wait for command to complete */
108         while ((tmp = readl(&adap_mdio->useraccess0)) & MDIO_USERACCESS0_GO)
109                 ;
110
111         if (tmp & MDIO_USERACCESS0_ACK)
112                 return tmp & 0xffff;
113
114         return -1;
115 }
116
117 /**
118  * keystone2_mdio_write - write to a PHY register via MDIO interface.
119  * Blocks until operation is complete.
120  */
121 static int keystone2_mdio_write(struct mii_dev *bus,
122                                 int addr, int devad, int reg, u16 val)
123 {
124         struct mdio_regs *adap_mdio = bus->priv;
125
126         while (readl(&adap_mdio->useraccess0) & MDIO_USERACCESS0_GO)
127                 ;
128
129         writel(MDIO_USERACCESS0_GO | MDIO_USERACCESS0_WRITE_WRITE |
130                ((reg & 0x1f) << 21) | ((addr & 0x1f) << 16) |
131                (val & 0xffff), &adap_mdio->useraccess0);
132
133         /* Wait for command to complete */
134         while (readl(&adap_mdio->useraccess0) & MDIO_USERACCESS0_GO)
135                 ;
136
137         return 0;
138 }
139
140 static void  __attribute__((unused))
141         keystone2_eth_gigabit_enable(struct eth_device *dev)
142 {
143         u_int16_t data;
144         struct eth_priv_t *eth_priv = (struct eth_priv_t *)dev->priv;
145
146         if (sys_has_mdio) {
147                 data = keystone2_mdio_read(mdio_bus, eth_priv->phy_addr,
148                                            MDIO_DEVAD_NONE, 0);
149                 /* speed selection MSB */
150                 if (!(data & (1 << 6)))
151                         return;
152         }
153
154         /*
155          * Check if link detected is giga-bit
156          * If Gigabit mode detected, enable gigbit in MAC
157          */
158         writel(readl(DEVICE_EMACSL_BASE(eth_priv->slave_port - 1) +
159                      CPGMACSL_REG_CTL) |
160                EMAC_MACCONTROL_GIGFORCE | EMAC_MACCONTROL_GIGABIT_ENABLE,
161                DEVICE_EMACSL_BASE(eth_priv->slave_port - 1) + CPGMACSL_REG_CTL);
162 }
163
164 int keystone_sgmii_link_status(int port)
165 {
166         u32 status = 0;
167
168         status = __raw_readl(SGMII_STATUS_REG(port));
169
170         return (status & SGMII_REG_STATUS_LOCK) &&
171                (status & SGMII_REG_STATUS_LINK);
172 }
173
174 int keystone_sgmii_config(struct phy_device *phy_dev, int port, int interface)
175 {
176         unsigned int i, status, mask;
177         unsigned int mr_adv_ability, control;
178
179         switch (interface) {
180         case SGMII_LINK_MAC_MAC_AUTONEG:
181                 mr_adv_ability  = (SGMII_REG_MR_ADV_ENABLE |
182                                    SGMII_REG_MR_ADV_LINK |
183                                    SGMII_REG_MR_ADV_FULL_DUPLEX |
184                                    SGMII_REG_MR_ADV_GIG_MODE);
185                 control         = (SGMII_REG_CONTROL_MASTER |
186                                    SGMII_REG_CONTROL_AUTONEG);
187
188                 break;
189         case SGMII_LINK_MAC_PHY:
190         case SGMII_LINK_MAC_PHY_FORCED:
191                 mr_adv_ability  = SGMII_REG_MR_ADV_ENABLE;
192                 control         = SGMII_REG_CONTROL_AUTONEG;
193
194                 break;
195         case SGMII_LINK_MAC_MAC_FORCED:
196                 mr_adv_ability  = (SGMII_REG_MR_ADV_ENABLE |
197                                    SGMII_REG_MR_ADV_LINK |
198                                    SGMII_REG_MR_ADV_FULL_DUPLEX |
199                                    SGMII_REG_MR_ADV_GIG_MODE);
200                 control         = SGMII_REG_CONTROL_MASTER;
201
202                 break;
203         case SGMII_LINK_MAC_FIBER:
204                 mr_adv_ability  = 0x20;
205                 control         = SGMII_REG_CONTROL_AUTONEG;
206
207                 break;
208         default:
209                 mr_adv_ability  = SGMII_REG_MR_ADV_ENABLE;
210                 control         = SGMII_REG_CONTROL_AUTONEG;
211         }
212
213         __raw_writel(0, SGMII_CTL_REG(port));
214
215         /*
216          * Wait for the SerDes pll to lock,
217          * but don't trap if lock is never read
218          */
219         for (i = 0; i < 1000; i++)  {
220                 udelay(2000);
221                 status = __raw_readl(SGMII_STATUS_REG(port));
222                 if ((status & SGMII_REG_STATUS_LOCK) != 0)
223                         break;
224         }
225
226         __raw_writel(mr_adv_ability, SGMII_MRADV_REG(port));
227         __raw_writel(control, SGMII_CTL_REG(port));
228
229
230         mask = SGMII_REG_STATUS_LINK;
231
232         if (control & SGMII_REG_CONTROL_AUTONEG)
233                 mask |= SGMII_REG_STATUS_AUTONEG;
234
235         status = __raw_readl(SGMII_STATUS_REG(port));
236         if ((status & mask) == mask)
237                 return 0;
238
239         printf("\n%s Waiting for SGMII auto negotiation to complete",
240                phy_dev->dev->name);
241         while ((status & mask) != mask) {
242                 /*
243                  * Timeout reached ?
244                  */
245                 if (i > SGMII_ANEG_TIMEOUT) {
246                         puts(" TIMEOUT !\n");
247                         phy_dev->link = 0;
248                         return 0;
249                 }
250
251                 if (ctrlc()) {
252                         puts("user interrupt!\n");
253                         phy_dev->link = 0;
254                         return -EINTR;
255                 }
256
257                 if ((i++ % 500) == 0)
258                         printf(".");
259
260                 udelay(1000);   /* 1 ms */
261                 status = __raw_readl(SGMII_STATUS_REG(port));
262         }
263         puts(" done\n");
264
265         return 0;
266 }
267
268 int mac_sl_reset(u32 port)
269 {
270         u32 i, v;
271
272         if (port >= DEVICE_N_GMACSL_PORTS)
273                 return GMACSL_RET_INVALID_PORT;
274
275         /* Set the soft reset bit */
276         writel(CPGMAC_REG_RESET_VAL_RESET,
277                DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_RESET);
278
279         /* Wait for the bit to clear */
280         for (i = 0; i < DEVICE_EMACSL_RESET_POLL_COUNT; i++) {
281                 v = readl(DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_RESET);
282                 if ((v & CPGMAC_REG_RESET_VAL_RESET_MASK) !=
283                     CPGMAC_REG_RESET_VAL_RESET)
284                         return GMACSL_RET_OK;
285         }
286
287         /* Timeout on the reset */
288         return GMACSL_RET_WARN_RESET_INCOMPLETE;
289 }
290
291 int mac_sl_config(u_int16_t port, struct mac_sl_cfg *cfg)
292 {
293         u32 v, i;
294         int ret = GMACSL_RET_OK;
295
296         if (port >= DEVICE_N_GMACSL_PORTS)
297                 return GMACSL_RET_INVALID_PORT;
298
299         if (cfg->max_rx_len > CPGMAC_REG_MAXLEN_LEN) {
300                 cfg->max_rx_len = CPGMAC_REG_MAXLEN_LEN;
301                 ret = GMACSL_RET_WARN_MAXLEN_TOO_BIG;
302         }
303
304         /* Must wait if the device is undergoing reset */
305         for (i = 0; i < DEVICE_EMACSL_RESET_POLL_COUNT; i++) {
306                 v = readl(DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_RESET);
307                 if ((v & CPGMAC_REG_RESET_VAL_RESET_MASK) !=
308                     CPGMAC_REG_RESET_VAL_RESET)
309                         break;
310         }
311
312         if (i == DEVICE_EMACSL_RESET_POLL_COUNT)
313                 return GMACSL_RET_CONFIG_FAIL_RESET_ACTIVE;
314
315         writel(cfg->max_rx_len, DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_MAXLEN);
316         writel(cfg->ctl, DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_CTL);
317
318 #if defined(CONFIG_SOC_K2E) || defined(CONFIG_SOC_K2L)
319         /* Map RX packet flow priority to 0 */
320         writel(0, DEVICE_EMACSL_BASE(port) + CPGMACSL_REG_RX_PRI_MAP);
321 #endif
322
323         return ret;
324 }
325
326 int ethss_config(u32 ctl, u32 max_pkt_size)
327 {
328         u32 i;
329
330         /* Max length register */
331         writel(max_pkt_size, DEVICE_CPSW_BASE + CPSW_REG_MAXLEN);
332
333         /* Control register */
334         writel(ctl, DEVICE_CPSW_BASE + CPSW_REG_CTL);
335
336         /* All statistics enabled by default */
337         writel(CPSW_REG_VAL_STAT_ENABLE_ALL,
338                DEVICE_CPSW_BASE + CPSW_REG_STAT_PORT_EN);
339
340         /* Reset and enable the ALE */
341         writel(CPSW_REG_VAL_ALE_CTL_RESET_AND_ENABLE |
342                CPSW_REG_VAL_ALE_CTL_BYPASS,
343                DEVICE_CPSW_BASE + CPSW_REG_ALE_CONTROL);
344
345         /* All ports put into forward mode */
346         for (i = 0; i < DEVICE_CPSW_NUM_PORTS; i++)
347                 writel(CPSW_REG_VAL_PORTCTL_FORWARD_MODE,
348                        DEVICE_CPSW_BASE + CPSW_REG_ALE_PORTCTL(i));
349
350         return 0;
351 }
352
353 int ethss_start(void)
354 {
355         int i;
356         struct mac_sl_cfg cfg;
357
358         cfg.max_rx_len  = MAX_SIZE_STREAM_BUFFER;
359         cfg.ctl         = GMACSL_ENABLE | GMACSL_RX_ENABLE_EXT_CTL;
360
361         for (i = 0; i < DEVICE_N_GMACSL_PORTS; i++) {
362                 mac_sl_reset(i);
363                 mac_sl_config(i, &cfg);
364         }
365
366         return 0;
367 }
368
369 int ethss_stop(void)
370 {
371         int i;
372
373         for (i = 0; i < DEVICE_N_GMACSL_PORTS; i++)
374                 mac_sl_reset(i);
375
376         return 0;
377 }
378
379 int32_t cpmac_drv_send(u32 *buffer, int num_bytes, int slave_port_num)
380 {
381         if (num_bytes < EMAC_MIN_ETHERNET_PKT_SIZE)
382                 num_bytes = EMAC_MIN_ETHERNET_PKT_SIZE;
383
384         return ksnav_send(&netcp_pktdma, buffer,
385                           num_bytes, (slave_port_num) << 16);
386 }
387
388 /* Eth device open */
389 static int keystone2_eth_open(struct eth_device *dev, bd_t *bis)
390 {
391         struct eth_priv_t *eth_priv = (struct eth_priv_t *)dev->priv;
392         struct phy_device *phy_dev = eth_priv->phy_dev;
393
394         debug("+ emac_open\n");
395
396         net_rx_buffs.rx_flow    = eth_priv->rx_flow;
397
398         sys_has_mdio =
399                 (eth_priv->sgmii_link_type == SGMII_LINK_MAC_PHY) ? 1 : 0;
400
401         keystone2_net_serdes_setup();
402
403         if (sys_has_mdio)
404                 keystone2_mdio_reset(mdio_bus);
405
406         keystone_sgmii_config(phy_dev, eth_priv->slave_port - 1,
407                               eth_priv->sgmii_link_type);
408
409         udelay(10000);
410
411         /* On chip switch configuration */
412         ethss_config(target_get_switch_ctl(), SWITCH_MAX_PKT_SIZE);
413
414         /* TODO: add error handling code */
415         if (qm_init()) {
416                 printf("ERROR: qm_init()\n");
417                 return -1;
418         }
419         if (ksnav_init(&netcp_pktdma, &net_rx_buffs)) {
420                 qm_close();
421                 printf("ERROR: netcp_init()\n");
422                 return -1;
423         }
424
425         /*
426          * Streaming switch configuration. If not present this
427          * statement is defined to void in target.h.
428          * If present this is usually defined to a series of register writes
429          */
430         hw_config_streaming_switch();
431
432         if (sys_has_mdio) {
433                 keystone2_mdio_reset(mdio_bus);
434
435                 phy_startup(phy_dev);
436                 if (phy_dev->link == 0) {
437                         ksnav_close(&netcp_pktdma);
438                         qm_close();
439                         return -1;
440                 }
441         }
442
443         emac_gigabit_enable(dev);
444
445         ethss_start();
446
447         debug("- emac_open\n");
448
449         emac_open = 1;
450
451         return 0;
452 }
453
454 /* Eth device close */
455 void keystone2_eth_close(struct eth_device *dev)
456 {
457         struct eth_priv_t *eth_priv = (struct eth_priv_t *)dev->priv;
458         struct phy_device *phy_dev = eth_priv->phy_dev;
459
460         debug("+ emac_close\n");
461
462         if (!emac_open)
463                 return;
464
465         ethss_stop();
466
467         ksnav_close(&netcp_pktdma);
468         qm_close();
469         phy_shutdown(phy_dev);
470
471         emac_open = 0;
472
473         debug("- emac_close\n");
474 }
475
476 /*
477  * This function sends a single packet on the network and returns
478  * positive number (number of bytes transmitted) or negative for error
479  */
480 static int keystone2_eth_send_packet(struct eth_device *dev,
481                                         void *packet, int length)
482 {
483         int ret_status = -1;
484         struct eth_priv_t *eth_priv = (struct eth_priv_t *)dev->priv;
485         struct phy_device *phy_dev = eth_priv->phy_dev;
486
487         genphy_update_link(phy_dev);
488         if (phy_dev->link == 0)
489                 return -1;
490
491         if (cpmac_drv_send((u32 *)packet, length, eth_priv->slave_port) != 0)
492                 return ret_status;
493
494         return length;
495 }
496
497 /*
498  * This function handles receipt of a packet from the network
499  */
500 static int keystone2_eth_rcv_packet(struct eth_device *dev)
501 {
502         void *hd;
503         int  pkt_size;
504         u32  *pkt;
505
506         hd = ksnav_recv(&netcp_pktdma, &pkt, &pkt_size);
507         if (hd == NULL)
508                 return 0;
509
510         NetReceive((uchar *)pkt, pkt_size);
511
512         ksnav_release_rxhd(&netcp_pktdma, hd);
513
514         return pkt_size;
515 }
516
517 /*
518  * This function initializes the EMAC hardware.
519  */
520 int keystone2_emac_initialize(struct eth_priv_t *eth_priv)
521 {
522         int res;
523         struct eth_device *dev;
524         struct phy_device *phy_dev;
525
526         dev = malloc(sizeof(struct eth_device));
527         if (dev == NULL)
528                 return -1;
529
530         memset(dev, 0, sizeof(struct eth_device));
531
532         strcpy(dev->name, eth_priv->int_name);
533         dev->priv = eth_priv;
534
535         keystone2_eth_read_mac_addr(dev);
536
537         dev->iobase             = 0;
538         dev->init               = keystone2_eth_open;
539         dev->halt               = keystone2_eth_close;
540         dev->send               = keystone2_eth_send_packet;
541         dev->recv               = keystone2_eth_rcv_packet;
542
543         eth_register(dev);
544
545         /* Register MDIO bus if it's not registered yet */
546         if (!mdio_bus) {
547                 mdio_bus        = mdio_alloc();
548                 mdio_bus->read  = keystone2_mdio_read;
549                 mdio_bus->write = keystone2_mdio_write;
550                 mdio_bus->reset = keystone2_mdio_reset;
551                 mdio_bus->priv  = (void *)EMAC_MDIO_BASE_ADDR;
552                 sprintf(mdio_bus->name, "ethernet-mdio");
553
554                 res = mdio_register(mdio_bus);
555                 if (res)
556                         return res;
557         }
558
559         /* Create phy device and bind it with driver */
560 #ifdef CONFIG_KSNET_MDIO_PHY_CONFIG_ENABLE
561         phy_dev = phy_connect(mdio_bus, eth_priv->phy_addr,
562                               dev, PHY_INTERFACE_MODE_SGMII);
563         phy_config(phy_dev);
564 #else
565         phy_dev = phy_find_by_mask(mdio_bus, 1 << eth_priv->phy_addr,
566                                    PHY_INTERFACE_MODE_SGMII);
567         phy_dev->dev = dev;
568 #endif
569         eth_priv->phy_dev = phy_dev;
570
571         return 0;
572 }
573
574 struct ks2_serdes ks2_serdes_sgmii_156p25mhz = {
575         .clk = SERDES_CLOCK_156P25M,
576         .rate = SERDES_RATE_5G,
577         .rate_mode = SERDES_QUARTER_RATE,
578         .intf = SERDES_PHY_SGMII,
579         .loopback = 0,
580 };
581
582 static void keystone2_net_serdes_setup(void)
583 {
584         ks2_serdes_init(CONFIG_KSNET_SERDES_SGMII_BASE,
585                         &ks2_serdes_sgmii_156p25mhz,
586                         CONFIG_KSNET_SERDES_LANES_PER_SGMII);
587
588 #if defined(CONFIG_SOC_K2E) || defined(CONFIG_SOC_K2L)
589         ks2_serdes_init(CONFIG_KSNET_SERDES_SGMII2_BASE,
590                         &ks2_serdes_sgmii_156p25mhz,
591                         CONFIG_KSNET_SERDES_LANES_PER_SGMII);
592 #endif
593
594         /* wait till setup */
595         udelay(5000);
596 }