]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/T2080QDS.h
Merge branch 'master' of git://git.denx.de/u-boot-spi
[karo-tx-uboot.git] / include / configs / T2080QDS.h
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * T2080 QDS board configuration file
9  */
10
11 #ifndef __T2080QDS_H
12 #define __T2080QDS_H
13
14 #define CONFIG_T2080QDS
15 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
16 #define CONFIG_MMC
17 #define CONFIG_SPI_FLASH
18 #define CONFIG_USB_EHCI
19 #define CONFIG_FSL_SATA_V2
20 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
21 #define CONFIG_SRIO1            /* SRIO port 1 */
22 #define CONFIG_SRIO2            /* SRIO port 2 */
23
24 /* High Level Configuration Options */
25 #define CONFIG_PHYS_64BIT
26 #define CONFIG_BOOKE
27 #define CONFIG_E500             /* BOOKE e500 family */
28 #define CONFIG_E500MC           /* BOOKE e500mc family */
29 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
30 #define CONFIG_MP               /* support multiple processors */
31 #define CONFIG_ENABLE_36BIT_PHYS
32
33 #ifdef CONFIG_PHYS_64BIT
34 #define CONFIG_ADDR_MAP 1
35 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
36 #endif
37
38 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
39 #define CONFIG_SYS_NUM_CPC      CONFIG_NUM_DDR_CONTROLLERS
40 #define CONFIG_FSL_IFC          /* Enable IFC Support */
41 #define CONFIG_FSL_LAW          /* Use common FSL init code */
42 #define CONFIG_ENV_OVERWRITE
43
44 #ifdef CONFIG_RAMBOOT_PBL
45 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
46 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
47 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t2080qds/t2080_pbi.cfg
48 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t2080qds/t2080_rcw.cfg
49 #endif
50
51 #define CONFIG_SRIO_PCIE_BOOT_MASTER
52 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
53 /* Set 1M boot space */
54 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
55 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
56                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
57 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
58 #define CONFIG_SYS_NO_FLASH
59 #endif
60
61 #ifndef CONFIG_SYS_TEXT_BASE
62 #define CONFIG_SYS_TEXT_BASE    0xeff40000
63 #endif
64
65 #ifndef CONFIG_RESET_VECTOR_ADDRESS
66 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
67 #endif
68
69 /*
70  * These can be toggled for performance analysis, otherwise use default.
71  */
72 #define CONFIG_SYS_CACHE_STASHING
73 #define CONFIG_BTB              /* toggle branch predition */
74 #define CONFIG_DDR_ECC
75 #ifdef CONFIG_DDR_ECC
76 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
77 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
78 #endif
79
80 #ifdef CONFIG_SYS_NO_FLASH
81 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
82 #define CONFIG_ENV_IS_NOWHERE
83 #endif
84 #else
85 #define CONFIG_FLASH_CFI_DRIVER
86 #define CONFIG_SYS_FLASH_CFI
87 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
88 #endif
89
90 #if defined(CONFIG_SPIFLASH)
91 #define CONFIG_SYS_EXTRA_ENV_RELOC
92 #define CONFIG_ENV_IS_IN_SPI_FLASH
93 #define CONFIG_ENV_SPI_BUS      0
94 #define CONFIG_ENV_SPI_CS       0
95 #define CONFIG_ENV_SPI_MAX_HZ   10000000
96 #define CONFIG_ENV_SPI_MODE     0
97 #define CONFIG_ENV_SIZE         0x2000     /* 8KB */
98 #define CONFIG_ENV_OFFSET       0x100000   /* 1MB */
99 #define CONFIG_ENV_SECT_SIZE    0x10000
100 #elif defined(CONFIG_SDCARD)
101 #define CONFIG_SYS_EXTRA_ENV_RELOC
102 #define CONFIG_ENV_IS_IN_MMC
103 #define CONFIG_SYS_MMC_ENV_DEV  0
104 #define CONFIG_ENV_SIZE         0x2000
105 #define CONFIG_ENV_OFFSET       (512 * 1658)
106 #elif defined(CONFIG_NAND)
107 #define CONFIG_SYS_EXTRA_ENV_RELOC
108 #define CONFIG_ENV_IS_IN_NAND
109 #define CONFIG_ENV_SIZE         CONFIG_SYS_NAND_BLOCK_SIZE
110 #define CONFIG_ENV_OFFSET       (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
111 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
112 #define CONFIG_ENV_IS_IN_REMOTE
113 #define CONFIG_ENV_ADDR         0xffe20000
114 #define CONFIG_ENV_SIZE         0x2000
115 #elif defined(CONFIG_ENV_IS_NOWHERE)
116 #define CONFIG_ENV_SIZE         0x2000
117 #else
118 #define CONFIG_ENV_IS_IN_FLASH
119 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
120 #define CONFIG_ENV_SIZE         0x2000
121 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
122 #endif
123
124 #ifndef __ASSEMBLY__
125 unsigned long get_board_sys_clk(void);
126 unsigned long get_board_ddr_clk(void);
127 #endif
128
129 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
130 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
131
132 /*
133  * Config the L3 Cache as L3 SRAM
134  */
135 #define CONFIG_SYS_INIT_L3_ADDR  CONFIG_RAMBOOT_TEXT_BASE
136
137 #define CONFIG_SYS_DCSRBAR      0xf0000000
138 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
139
140 /* EEPROM */
141 #define CONFIG_ID_EEPROM
142 #define CONFIG_SYS_I2C_EEPROM_NXID
143 #define CONFIG_SYS_EEPROM_BUS_NUM       0
144 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
145 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
146
147 /*
148  * DDR Setup
149  */
150 #define CONFIG_VERY_BIG_RAM
151 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
152 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
153 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
154 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
155 #define CONFIG_DDR_SPD
156 #define CONFIG_SYS_FSL_DDR3
157 #undef CONFIG_FSL_DDR_INTERACTIVE
158 #define CONFIG_SYS_SPD_BUS_NUM  0
159 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
160 #define SPD_EEPROM_ADDRESS1     0x51
161 #define SPD_EEPROM_ADDRESS2     0x52
162 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
163 #define CTRL_INTLV_PREFERED     cacheline
164
165 /*
166  * IFC Definitions
167  */
168 #define CONFIG_SYS_FLASH_BASE           0xe0000000
169 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
170 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
171 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
172                                 + 0x8000000) | \
173                                 CSPR_PORT_SIZE_16 | \
174                                 CSPR_MSEL_NOR | \
175                                 CSPR_V)
176 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
177 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
178                                 CSPR_PORT_SIZE_16 | \
179                                 CSPR_MSEL_NOR | \
180                                 CSPR_V)
181 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
182 /* NOR Flash Timing Params */
183 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
184
185 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
186                                 FTIM0_NOR_TEADC(0x5) | \
187                                 FTIM0_NOR_TEAHC(0x5))
188 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
189                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
190                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
191 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
192                                 FTIM2_NOR_TCH(0x4) | \
193                                 FTIM2_NOR_TWPH(0x0E) | \
194                                 FTIM2_NOR_TWP(0x1c))
195 #define CONFIG_SYS_NOR_FTIM3    0x0
196
197 #define CONFIG_SYS_FLASH_QUIET_TEST
198 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
199
200 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
201 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
202 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
203 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
204
205 #define CONFIG_SYS_FLASH_EMPTY_INFO
206 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
207                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
208
209 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
210 #define QIXIS_BASE                      0xffdf0000
211 #define QIXIS_LBMAP_SWITCH              6
212 #define QIXIS_LBMAP_MASK                0x0f
213 #define QIXIS_LBMAP_SHIFT               0
214 #define QIXIS_LBMAP_DFLTBANK            0x00
215 #define QIXIS_LBMAP_ALTBANK             0x04
216 #define QIXIS_RST_CTL_RESET             0x83
217 #define QIXIS_RST_FORCE_MEM             0x1
218 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
219 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
220 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
221 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
222
223 #define CONFIG_SYS_CSPR3_EXT    (0xf)
224 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
225                                 | CSPR_PORT_SIZE_8 \
226                                 | CSPR_MSEL_GPCM \
227                                 | CSPR_V)
228 #define CONFIG_SYS_AMASK3       IFC_AMASK(4*1024)
229 #define CONFIG_SYS_CSOR3        0x0
230 /* QIXIS Timing parameters for IFC CS3 */
231 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
232                                         FTIM0_GPCM_TEADC(0x0e) | \
233                                         FTIM0_GPCM_TEAHC(0x0e))
234 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
235                                         FTIM1_GPCM_TRAD(0x3f))
236 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
237                                         FTIM2_GPCM_TCH(0x0) | \
238                                         FTIM2_GPCM_TWP(0x1f))
239 #define CONFIG_SYS_CS3_FTIM3            0x0
240
241 /* NAND Flash on IFC */
242 #define CONFIG_NAND_FSL_IFC
243 #define CONFIG_SYS_NAND_BASE            0xff800000
244 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
245
246 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
247 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
248                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
249                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
250                                 | CSPR_V)
251 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
252
253 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
254                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
255                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
256                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
257                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
258                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
259                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
260
261 #define CONFIG_SYS_NAND_ONFI_DETECTION
262
263 /* ONFI NAND Flash mode0 Timing Params */
264 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
265                                         FTIM0_NAND_TWP(0x18)    | \
266                                         FTIM0_NAND_TWCHT(0x07)  | \
267                                         FTIM0_NAND_TWH(0x0a))
268 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
269                                         FTIM1_NAND_TWBE(0x39)   | \
270                                         FTIM1_NAND_TRR(0x0e)    | \
271                                         FTIM1_NAND_TRP(0x18))
272 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
273                                         FTIM2_NAND_TREH(0x0a)   | \
274                                         FTIM2_NAND_TWHRE(0x1e))
275 #define CONFIG_SYS_NAND_FTIM3           0x0
276
277 #define CONFIG_SYS_NAND_DDR_LAW         11
278 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
279 #define CONFIG_SYS_MAX_NAND_DEVICE      1
280 #define CONFIG_MTD_NAND_VERIFY_WRITE
281 #define CONFIG_CMD_NAND
282 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
283
284 #if defined(CONFIG_NAND)
285 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
286 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
287 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
288 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
289 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
290 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
291 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
292 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
293 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
294 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
295 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
296 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
297 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
298 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
299 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
300 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
301 #else
302 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
303 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
304 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
305 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
306 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
307 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
308 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
309 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
310 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
311 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
312 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
313 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
314 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
315 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
316 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
317 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
318 #endif
319 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
320 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
321 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
322 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
323 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
324 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
325 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
326 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
327
328 #if defined(CONFIG_RAMBOOT_PBL)
329 #define CONFIG_SYS_RAMBOOT
330 #endif
331
332 #define CONFIG_SYS_MONITOR_BASE  CONFIG_SYS_TEXT_BASE
333 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
334 #define CONFIG_MISC_INIT_R
335 #define CONFIG_HWCONFIG
336
337 /* define to use L1 as initial stack */
338 #define CONFIG_L1_INIT_RAM
339 #define CONFIG_SYS_INIT_RAM_LOCK
340 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
341 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
342 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe0ec000
343 /* The assembler doesn't like typecast */
344 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
345                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
346                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
347 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
348 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
349                                                 GENERATED_GBL_DATA_SIZE)
350 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
351 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
352 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
353
354 /*
355  * Serial Port
356  */
357 #define CONFIG_CONS_INDEX               1
358 #define CONFIG_SYS_NS16550
359 #define CONFIG_SYS_NS16550_SERIAL
360 #define CONFIG_SYS_NS16550_REG_SIZE     1
361 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
362 #define CONFIG_SYS_BAUDRATE_TABLE       \
363         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
364 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
365 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
366 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
367 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
368
369 /* Use the HUSH parser */
370 #define CONFIG_SYS_HUSH_PARSER
371 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
372
373 /* pass open firmware flat tree */
374 #define CONFIG_OF_LIBFDT
375 #define CONFIG_OF_BOARD_SETUP
376 #define CONFIG_OF_STDOUT_VIA_ALIAS
377
378 /* new uImage format support */
379 #define CONFIG_FIT
380 #define CONFIG_FIT_VERBOSE      /* enable fit_format_{error,warning}() */
381
382 /*
383  * I2C
384  */
385 #define CONFIG_SYS_I2C
386 #define CONFIG_SYS_I2C_FSL
387 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
388 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
389 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
390 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
391 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
392 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
393 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
394 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
395 #define CONFIG_SYS_FSL_I2C_SPEED   100000
396 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
397 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
398 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
399 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
400 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
401 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
402 #define I2C_MUX_CH_DEFAULT      0x8
403
404
405 /*
406  * RapidIO
407  */
408 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
409 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
410 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
411 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
412 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
413 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
414 /*
415  * for slave u-boot IMAGE instored in master memory space,
416  * PHYS must be aligned based on the SIZE
417  */
418 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
419 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
420 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x80000 /* 512K */
421 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
422 /*
423  * for slave UCODE and ENV instored in master memory space,
424  * PHYS must be aligned based on the SIZE
425  */
426 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
427 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
428 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
429
430 /* slave core release by master*/
431 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
432 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
433
434 /*
435  * SRIO_PCIE_BOOT - SLAVE
436  */
437 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
438 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
439 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
440                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
441 #endif
442
443 /*
444  * eSPI - Enhanced SPI
445  */
446 #ifdef CONFIG_SPI_FLASH
447 #define CONFIG_FSL_ESPI
448 #define CONFIG_SPI_FLASH_SST
449 #define CONFIG_SPI_FLASH_STMICRO
450 #define CONFIG_SPI_FLASH_SPANSION
451 #define CONFIG_CMD_SF
452 #define CONFIG_SF_DEFAULT_SPEED  10000000
453 #define CONFIG_SF_DEFAULT_MODE    0
454 #endif
455
456 /*
457  * General PCI
458  * Memory space is mapped 1-1, but I/O space must start from 0.
459  */
460 #define CONFIG_PCI              /* Enable PCI/PCIE */
461 #define CONFIG_PCIE1            /* PCIE controler 1 */
462 #define CONFIG_PCIE2            /* PCIE controler 2 */
463 #define CONFIG_PCIE3            /* PCIE controler 3 */
464 #define CONFIG_PCIE4            /* PCIE controler 4 */
465 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
466 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
467 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
468 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
469 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
470 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
471 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
472 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
473 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
474 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
475 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
476
477 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
478 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
479 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
480 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
481 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000 /* 256M */
482 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
483 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
484 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
485 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
486
487 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
488 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
489 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
490 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
491 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
492 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
493 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
494 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
495 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
496
497 /* controller 4, Base address 203000 */
498 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
499 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
500 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
501 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
502 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
503 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
504 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
505
506 #ifdef CONFIG_PCI
507 #define CONFIG_PCI_INDIRECT_BRIDGE
508 #define CONFIG_FSL_PCIE_RESET           /* need PCIe reset errata LSZ ADD */
509 #define CONFIG_NET_MULTI
510 #define CONFIG_E1000
511 #define CONFIG_PCI_PNP          /* do pci plug-and-play */
512 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
513 #define CONFIG_DOS_PARTITION
514 #endif
515
516 /* Qman/Bman */
517 #ifndef CONFIG_NOBQFMAN
518 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
519 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
520 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
521 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
522 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
523 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
524 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
525 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
526 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
527
528 #define CONFIG_SYS_DPAA_FMAN
529 #define CONFIG_SYS_DPAA_PME
530 #define CONFIG_SYS_PMAN
531 #define CONFIG_SYS_DPAA_DCE
532 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
533 #define CONFIG_SYS_INTERLAKEN
534
535 /* Default address of microcode for the Linux Fman driver */
536 #if defined(CONFIG_SPIFLASH)
537 /*
538  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
539  * env, so we got 0x110000.
540  */
541 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
542 #define CONFIG_SYS_QE_FMAN_FW_ADDR      0x110000
543 #elif defined(CONFIG_SDCARD)
544 /*
545  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
546  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
547  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
548  */
549 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
550 #define CONFIG_SYS_QE_FMAN_FW_ADDR      (512 * 1680)
551 #elif defined(CONFIG_NAND)
552 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
553 #define CONFIG_SYS_QE_FMAN_FW_ADDR      (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
554 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
555 /*
556  * Slave has no ucode locally, it can fetch this from remote. When implementing
557  * in two corenet boards, slave's ucode could be stored in master's memory
558  * space, the address can be mapped from slave TLB->slave LAW->
559  * slave SRIO or PCIE outbound window->master inbound window->
560  * master LAW->the ucode address in master's memory space.
561  */
562 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
563 #define CONFIG_SYS_QE_FMAN_FW_ADDR      0xFFE00000
564 #else
565 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
566 #define CONFIG_SYS_QE_FMAN_FW_ADDR      0xEFF00000
567 #endif
568 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
569 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
570 #endif /* CONFIG_NOBQFMAN */
571
572 #ifdef CONFIG_SYS_DPAA_FMAN
573 #define CONFIG_FMAN_ENET
574 #define CONFIG_PHYLIB_10G
575 #define CONFIG_PHY_VITESSE
576 #define CONFIG_PHY_REALTEK
577 #define CONFIG_PHY_TERANETICS
578 #define RGMII_PHY1_ADDR 0x1
579 #define RGMII_PHY2_ADDR 0x2
580 #define FM1_10GEC1_PHY_ADDR       0x3
581 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
582 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
583 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
584 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
585 #endif
586
587 #ifdef CONFIG_FMAN_ENET
588 #define CONFIG_MII              /* MII PHY management */
589 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
590 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
591 #endif
592
593 /*
594  * SATA
595  */
596 #ifdef CONFIG_FSL_SATA_V2
597 #define CONFIG_LIBATA
598 #define CONFIG_FSL_SATA
599 #define CONFIG_SYS_SATA_MAX_DEVICE      2
600 #define CONFIG_SATA1
601 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
602 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
603 #define CONFIG_SATA2
604 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
605 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
606 #define CONFIG_LBA48
607 #define CONFIG_CMD_SATA
608 #define CONFIG_DOS_PARTITION
609 #define CONFIG_CMD_EXT2
610 #endif
611
612 /*
613  * USB
614  */
615 #ifdef CONFIG_USB_EHCI
616 #define CONFIG_CMD_USB
617 #define CONFIG_USB_STORAGE
618 #define CONFIG_USB_EHCI_FSL
619 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
620 #define CONFIG_CMD_EXT2
621 #define CONFIG_HAS_FSL_DR_USB
622 #endif
623
624 /*
625  * SDHC
626  */
627 #ifdef CONFIG_MMC
628 #define CONFIG_CMD_MMC
629 #define CONFIG_FSL_ESDHC
630 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
631 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
632 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
633 #define CONFIG_GENERIC_MMC
634 #define CONFIG_CMD_EXT2
635 #define CONFIG_CMD_FAT
636 #define CONFIG_DOS_PARTITION
637 #endif
638
639 /*
640  * Environment
641  */
642 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
643 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
644
645 /*
646  * Command line configuration.
647  */
648 #include <config_cmd_default.h>
649
650 #define CONFIG_CMD_DHCP
651 #define CONFIG_CMD_ELF
652 #define CONFIG_CMD_ERRATA
653 #define CONFIG_CMD_GREPENV
654 #define CONFIG_CMD_IRQ
655 #define CONFIG_CMD_I2C
656 #define CONFIG_CMD_MII
657 #define CONFIG_CMD_PING
658 #define CONFIG_CMD_SETEXPR
659 #define CONFIG_CMD_REGINFO
660 #define CONFIG_CMD_BDI
661
662 #ifdef CONFIG_PCI
663 #define CONFIG_CMD_PCI
664 #define CONFIG_CMD_NET
665 #endif
666
667 /*
668  * Miscellaneous configurable options
669  */
670 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
671 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
672 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
673 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
674 #define CONFIG_SYS_PROMPT       "=> "     /* Monitor Command Prompt */
675 #ifdef CONFIG_CMD_KGDB
676 #define CONFIG_SYS_CBSIZE       1024      /* Console I/O Buffer Size */
677 #else
678 #define CONFIG_SYS_CBSIZE       256       /* Console I/O Buffer Size */
679 #endif
680 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
681 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
682 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
683
684 /*
685  * For booting Linux, the board info and command line data
686  * have to be in the first 64 MB of memory, since this is
687  * the maximum mapped by the Linux kernel during initialization.
688  */
689 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
690 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
691
692 #ifdef CONFIG_CMD_KGDB
693 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
694 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
695 #endif
696
697 /*
698  * Environment Configuration
699  */
700 #define CONFIG_ROOTPATH  "/opt/nfsroot"
701 #define CONFIG_BOOTFILE  "uImage"
702 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
703
704 /* default location for tftp and bootm */
705 #define CONFIG_LOADADDR         1000000
706 #define CONFIG_BAUDRATE         115200
707 #define CONFIG_BOOTDELAY        10      /* -1 disables auto-boot */
708 #define __USB_PHY_TYPE          utmi
709
710 #define CONFIG_EXTRA_ENV_SETTINGS                               \
711         "hwconfig=fsl_ddr:"                                     \
712         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
713         "bank_intlv=auto;"                                      \
714         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
715         "netdev=eth0\0"                                         \
716         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
717         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
718         "tftpflash=tftpboot $loadaddr $uboot && "               \
719         "protect off $ubootaddr +$filesize && "                 \
720         "erase $ubootaddr +$filesize && "                       \
721         "cp.b $loadaddr $ubootaddr $filesize && "               \
722         "protect on $ubootaddr +$filesize && "                  \
723         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
724         "consoledev=ttyS0\0"                                    \
725         "ramdiskaddr=2000000\0"                                 \
726         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
727         "fdtaddr=c00000\0"                                      \
728         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
729         "bdev=sda3\0"                                           \
730         "c=ffe\0"
731
732 /*
733  * For emulation this causes u-boot to jump to the start of the
734  * proof point app code automatically
735  */
736 #define CONFIG_PROOF_POINTS                             \
737         "setenv bootargs root=/dev/$bdev rw "           \
738         "console=$consoledev,$baudrate $othbootargs;"   \
739         "cpu 1 release 0x29000000 - - -;"               \
740         "cpu 2 release 0x29000000 - - -;"               \
741         "cpu 3 release 0x29000000 - - -;"               \
742         "cpu 4 release 0x29000000 - - -;"               \
743         "cpu 5 release 0x29000000 - - -;"               \
744         "cpu 6 release 0x29000000 - - -;"               \
745         "cpu 7 release 0x29000000 - - -;"               \
746         "go 0x29000000"
747
748 #define CONFIG_HVBOOT                           \
749         "setenv bootargs config-addr=0x60000000; "      \
750         "bootm 0x01000000 - 0x00f00000"
751
752 #define CONFIG_ALU                              \
753         "setenv bootargs root=/dev/$bdev rw "           \
754         "console=$consoledev,$baudrate $othbootargs;"   \
755         "cpu 1 release 0x01000000 - - -;"               \
756         "cpu 2 release 0x01000000 - - -;"               \
757         "cpu 3 release 0x01000000 - - -;"               \
758         "cpu 4 release 0x01000000 - - -;"               \
759         "cpu 5 release 0x01000000 - - -;"               \
760         "cpu 6 release 0x01000000 - - -;"               \
761         "cpu 7 release 0x01000000 - - -;"               \
762         "go 0x01000000"
763
764 #define CONFIG_LINUX                            \
765         "setenv bootargs root=/dev/ram rw "             \
766         "console=$consoledev,$baudrate $othbootargs;"   \
767         "setenv ramdiskaddr 0x02000000;"                \
768         "setenv fdtaddr 0x00c00000;"                    \
769         "setenv loadaddr 0x1000000;"                    \
770         "bootm $loadaddr $ramdiskaddr $fdtaddr"
771
772 #define CONFIG_HDBOOT                                   \
773         "setenv bootargs root=/dev/$bdev rw "           \
774         "console=$consoledev,$baudrate $othbootargs;"   \
775         "tftp $loadaddr $bootfile;"                     \
776         "tftp $fdtaddr $fdtfile;"                       \
777         "bootm $loadaddr - $fdtaddr"
778
779 #define CONFIG_NFSBOOTCOMMAND                   \
780         "setenv bootargs root=/dev/nfs rw "     \
781         "nfsroot=$serverip:$rootpath "          \
782         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
783         "console=$consoledev,$baudrate $othbootargs;"   \
784         "tftp $loadaddr $bootfile;"             \
785         "tftp $fdtaddr $fdtfile;"               \
786         "bootm $loadaddr - $fdtaddr"
787
788 #define CONFIG_RAMBOOTCOMMAND                           \
789         "setenv bootargs root=/dev/ram rw "             \
790         "console=$consoledev,$baudrate $othbootargs;"   \
791         "tftp $ramdiskaddr $ramdiskfile;"               \
792         "tftp $loadaddr $bootfile;"                     \
793         "tftp $fdtaddr $fdtfile;"                       \
794         "bootm $loadaddr $ramdiskaddr $fdtaddr"
795
796 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
797
798 #ifdef CONFIG_SECURE_BOOT
799 #include <asm/fsl_secure_boot.h>
800 #undef CONFIG_CMD_USB
801 #endif
802
803 #endif  /* __T2080QDS_H */