]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/ls1021aqds.h
Move defaults from config_cmd_default.h to Kconfig
[karo-tx-uboot.git] / include / configs / ls1021aqds.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10
11 #define CONFIG_SYS_GENERIC_BOARD
12
13 #define CONFIG_DISPLAY_CPUINFO
14 #define CONFIG_DISPLAY_BOARDINFO
15
16 #define CONFIG_SKIP_LOWLEVEL_INIT
17 #define CONFIG_BOARD_EARLY_INIT_F
18
19 #define CONFIG_DEEP_SLEEP
20 #if defined(CONFIG_DEEP_SLEEP)
21 #define CONFIG_SILENT_CONSOLE
22 #endif
23
24 /*
25  * Size of malloc() pool
26  */
27 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
28
29 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
30 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
31
32 /*
33  * Generic Timer Definitions
34  */
35 #define GENERIC_TIMER_CLK               12500000
36
37 #ifndef __ASSEMBLY__
38 unsigned long get_board_sys_clk(void);
39 unsigned long get_board_ddr_clk(void);
40 #endif
41
42 #ifdef CONFIG_QSPI_BOOT
43 #define CONFIG_SYS_CLK_FREQ             100000000
44 #define CONFIG_DDR_CLK_FREQ             100000000
45 #define CONFIG_QIXIS_I2C_ACCESS
46 #else
47 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
48 #define CONFIG_DDR_CLK_FREQ             get_board_ddr_clk()
49 #endif
50
51 #ifdef CONFIG_RAMBOOT_PBL
52 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021aqds/ls102xa_pbi.cfg
53 #endif
54
55 #ifdef CONFIG_SD_BOOT
56 #define CONFIG_SYS_FSL_PBL_RCW  board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg
57 #define CONFIG_SPL_FRAMEWORK
58 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
59 #define CONFIG_SPL_LIBCOMMON_SUPPORT
60 #define CONFIG_SPL_LIBGENERIC_SUPPORT
61 #define CONFIG_SPL_ENV_SUPPORT
62 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
63 #define CONFIG_SPL_I2C_SUPPORT
64 #define CONFIG_SPL_WATCHDOG_SUPPORT
65 #define CONFIG_SPL_SERIAL_SUPPORT
66 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
67 #define CONFIG_SPL_MMC_SUPPORT
68 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR         0xe8
69 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS              0x400
70
71 #define CONFIG_SPL_TEXT_BASE            0x10000000
72 #define CONFIG_SPL_MAX_SIZE             0x1a000
73 #define CONFIG_SPL_STACK                0x1001d000
74 #define CONFIG_SPL_PAD_TO               0x1c000
75 #define CONFIG_SYS_TEXT_BASE            0x82000000
76
77 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
78                 CONFIG_SYS_MONITOR_LEN)
79 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
80 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
81 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
82 #define CONFIG_SYS_MONITOR_LEN          0x80000
83 #endif
84
85 #ifdef CONFIG_QSPI_BOOT
86 #define CONFIG_SYS_TEXT_BASE            0x40010000
87 #define CONFIG_SYS_NO_FLASH
88 #endif
89
90 #ifdef CONFIG_NAND_BOOT
91 #define CONFIG_SYS_FSL_PBL_RCW  board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
92 #define CONFIG_SPL_FRAMEWORK
93 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
94 #define CONFIG_SPL_LIBCOMMON_SUPPORT
95 #define CONFIG_SPL_LIBGENERIC_SUPPORT
96 #define CONFIG_SPL_ENV_SUPPORT
97 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
98 #define CONFIG_SPL_I2C_SUPPORT
99 #define CONFIG_SPL_WATCHDOG_SUPPORT
100 #define CONFIG_SPL_SERIAL_SUPPORT
101 #define CONFIG_SPL_NAND_SUPPORT
102 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
103
104 #define CONFIG_SPL_TEXT_BASE            0x10000000
105 #define CONFIG_SPL_MAX_SIZE             0x1a000
106 #define CONFIG_SPL_STACK                0x1001d000
107 #define CONFIG_SPL_PAD_TO               0x1c000
108 #define CONFIG_SYS_TEXT_BASE            0x82000000
109
110 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (400 << 10)
111 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
112 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
113 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
114 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
115
116 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
117 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
118 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
119 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
120 #define CONFIG_SYS_MONITOR_LEN          0x80000
121 #endif
122
123 #ifndef CONFIG_SYS_TEXT_BASE
124 #define CONFIG_SYS_TEXT_BASE            0x60100000
125 #endif
126
127 #define CONFIG_NR_DRAM_BANKS            1
128
129 #define CONFIG_DDR_SPD
130 #define SPD_EEPROM_ADDRESS              0x51
131 #define CONFIG_SYS_SPD_BUS_NUM          0
132
133 #define CONFIG_FSL_DDR_INTERACTIVE      /* Interactive debugging */
134 #ifndef CONFIG_SYS_FSL_DDR4
135 #define CONFIG_SYS_FSL_DDR3             /* Use DDR3 memory */
136 #define CONFIG_SYS_DDR_RAW_TIMING
137 #endif
138 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
139 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
140
141 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
142 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
143
144 #define CONFIG_DDR_ECC
145 #ifdef CONFIG_DDR_ECC
146 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
147 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
148 #endif
149
150 #define CONFIG_SYS_HAS_SERDES
151
152 #define CONFIG_FSL_CAAM                 /* Enable CAAM */
153
154 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
155         !defined(CONFIG_QSPI_BOOT)
156 #define CONFIG_U_QE
157 #endif
158
159 /*
160  * IFC Definitions
161  */
162 #ifndef CONFIG_QSPI_BOOT
163 #define CONFIG_FSL_IFC
164 #define CONFIG_SYS_FLASH_BASE           0x60000000
165 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
166
167 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
168 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
169                                 CSPR_PORT_SIZE_16 | \
170                                 CSPR_MSEL_NOR | \
171                                 CSPR_V)
172 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
173 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
174                                 + 0x8000000) | \
175                                 CSPR_PORT_SIZE_16 | \
176                                 CSPR_MSEL_NOR | \
177                                 CSPR_V)
178 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
179
180 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
181                                         CSOR_NOR_TRHZ_80)
182 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
183                                         FTIM0_NOR_TEADC(0x5) | \
184                                         FTIM0_NOR_TEAHC(0x5))
185 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
186                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
187                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
188 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
189                                         FTIM2_NOR_TCH(0x4) | \
190                                         FTIM2_NOR_TWPH(0xe) | \
191                                         FTIM2_NOR_TWP(0x1c))
192 #define CONFIG_SYS_NOR_FTIM3            0
193
194 #define CONFIG_FLASH_CFI_DRIVER
195 #define CONFIG_SYS_FLASH_CFI
196 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
197 #define CONFIG_SYS_FLASH_QUIET_TEST
198 #define CONFIG_FLASH_SHOW_PROGRESS      45
199 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
200 #define CONFIG_SYS_WRITE_SWAPPED_DATA
201
202 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
203 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
204 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
205 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
206
207 #define CONFIG_SYS_FLASH_EMPTY_INFO
208 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
209                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
210
211 /*
212  * NAND Flash Definitions
213  */
214 #define CONFIG_NAND_FSL_IFC
215
216 #define CONFIG_SYS_NAND_BASE            0x7e800000
217 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
218
219 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
220
221 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
222                                 | CSPR_PORT_SIZE_8      \
223                                 | CSPR_MSEL_NAND        \
224                                 | CSPR_V)
225 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
226 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
227                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
228                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
229                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
230                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
231                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
232                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
233
234 #define CONFIG_SYS_NAND_ONFI_DETECTION
235
236 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
237                                         FTIM0_NAND_TWP(0x18)   | \
238                                         FTIM0_NAND_TWCHT(0x7) | \
239                                         FTIM0_NAND_TWH(0xa))
240 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
241                                         FTIM1_NAND_TWBE(0x39)  | \
242                                         FTIM1_NAND_TRR(0xe)   | \
243                                         FTIM1_NAND_TRP(0x18))
244 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
245                                         FTIM2_NAND_TREH(0xa) | \
246                                         FTIM2_NAND_TWHRE(0x1e))
247 #define CONFIG_SYS_NAND_FTIM3           0x0
248
249 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
250 #define CONFIG_SYS_MAX_NAND_DEVICE      1
251 #define CONFIG_CMD_NAND
252
253 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
254 #endif
255
256 /*
257  * QIXIS Definitions
258  */
259 #define CONFIG_FSL_QIXIS
260
261 #ifdef CONFIG_FSL_QIXIS
262 #define QIXIS_BASE                      0x7fb00000
263 #define QIXIS_BASE_PHYS                 QIXIS_BASE
264 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
265 #define QIXIS_LBMAP_SWITCH              6
266 #define QIXIS_LBMAP_MASK                0x0f
267 #define QIXIS_LBMAP_SHIFT               0
268 #define QIXIS_LBMAP_DFLTBANK            0x00
269 #define QIXIS_LBMAP_ALTBANK             0x04
270 #define QIXIS_RST_CTL_RESET             0x44
271 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
272 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
273 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
274
275 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
276 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
277                                         CSPR_PORT_SIZE_8 | \
278                                         CSPR_MSEL_GPCM | \
279                                         CSPR_V)
280 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
281 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
282                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
283                                         CSOR_NOR_TRHZ_80)
284
285 /*
286  * QIXIS Timing parameters for IFC GPCM
287  */
288 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xe) | \
289                                         FTIM0_GPCM_TEADC(0xe) | \
290                                         FTIM0_GPCM_TEAHC(0xe))
291 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xe) | \
292                                         FTIM1_GPCM_TRAD(0x1f))
293 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xe) | \
294                                         FTIM2_GPCM_TCH(0xe) | \
295                                         FTIM2_GPCM_TWP(0xf0))
296 #define CONFIG_SYS_FPGA_FTIM3           0x0
297 #endif
298
299 #if defined(CONFIG_NAND_BOOT)
300 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
301 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
302 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
303 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
304 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
305 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
306 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
307 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
308 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
309 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
310 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
311 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
312 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
313 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
314 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
315 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
316 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
317 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
318 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
319 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
320 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
321 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
322 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
323 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
324 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
325 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
326 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
327 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
328 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
329 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
330 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
331 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
332 #else
333 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
334 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
335 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
336 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
337 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
338 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
339 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
340 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
341 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
342 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
343 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
344 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
345 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
346 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
347 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
348 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
349 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
350 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
351 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
352 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
353 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
354 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
355 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
356 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
357 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
358 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
359 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
360 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
361 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
362 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
363 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
364 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
365 #endif
366
367 /*
368  * Serial Port
369  */
370 #ifdef CONFIG_LPUART
371 #define CONFIG_FSL_LPUART
372 #define CONFIG_LPUART_32B_REG
373 #else
374 #define CONFIG_CONS_INDEX               1
375 #define CONFIG_SYS_NS16550
376 #define CONFIG_SYS_NS16550_SERIAL
377 #define CONFIG_SYS_NS16550_REG_SIZE     1
378 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
379 #endif
380
381 #define CONFIG_BAUDRATE                 115200
382
383 /*
384  * I2C
385  */
386 #define CONFIG_CMD_I2C
387 #define CONFIG_SYS_I2C
388 #define CONFIG_SYS_I2C_MXC
389 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
390
391 /*
392  * I2C bus multiplexer
393  */
394 #define I2C_MUX_PCA_ADDR_PRI            0x77
395 #define I2C_MUX_CH_DEFAULT              0x8
396 #define I2C_MUX_CH_CH7301               0xC
397
398 /*
399  * MMC
400  */
401 #define CONFIG_MMC
402 #define CONFIG_CMD_MMC
403 #define CONFIG_FSL_ESDHC
404 #define CONFIG_GENERIC_MMC
405
406 #define CONFIG_CMD_FAT
407 #define CONFIG_DOS_PARTITION
408
409 /* QSPI */
410 #ifdef CONFIG_QSPI_BOOT
411 #define CONFIG_FSL_QSPI
412 #define QSPI0_AMBA_BASE                 0x40000000
413 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
414 #define FSL_QSPI_FLASH_NUM              2
415
416 #define CONFIG_CMD_SF
417 #define CONFIG_SPI_FLASH_SPANSION
418 #endif
419
420 /*
421  * USB
422  */
423 #define CONFIG_HAS_FSL_DR_USB
424
425 #ifdef CONFIG_HAS_FSL_DR_USB
426 #define CONFIG_USB_EHCI
427
428 #ifdef CONFIG_USB_EHCI
429 #define CONFIG_CMD_USB
430 #define CONFIG_USB_STORAGE
431 #define CONFIG_USB_EHCI_FSL
432 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
433 #define CONFIG_CMD_EXT2
434 #endif
435 #endif
436
437 /*
438  * Video
439  */
440 #define CONFIG_FSL_DCU_FB
441
442 #ifdef CONFIG_FSL_DCU_FB
443 #define CONFIG_VIDEO
444 #define CONFIG_CMD_BMP
445 #define CONFIG_CFB_CONSOLE
446 #define CONFIG_VGA_AS_SINGLE_DEVICE
447 #define CONFIG_VIDEO_LOGO
448 #define CONFIG_VIDEO_BMP_LOGO
449
450 #define CONFIG_FSL_DIU_CH7301
451 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
452 #define CONFIG_SYS_I2C_QIXIS_ADDR       0x66
453 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
454 #endif
455
456 /*
457  * eTSEC
458  */
459 #define CONFIG_TSEC_ENET
460
461 #ifdef CONFIG_TSEC_ENET
462 #define CONFIG_MII
463 #define CONFIG_MII_DEFAULT_TSEC         3
464 #define CONFIG_TSEC1                    1
465 #define CONFIG_TSEC1_NAME               "eTSEC1"
466 #define CONFIG_TSEC2                    1
467 #define CONFIG_TSEC2_NAME               "eTSEC2"
468 #define CONFIG_TSEC3                    1
469 #define CONFIG_TSEC3_NAME               "eTSEC3"
470
471 #define TSEC1_PHY_ADDR                  1
472 #define TSEC2_PHY_ADDR                  2
473 #define TSEC3_PHY_ADDR                  3
474
475 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
476 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
477 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
478
479 #define TSEC1_PHYIDX                    0
480 #define TSEC2_PHYIDX                    0
481 #define TSEC3_PHYIDX                    0
482
483 #define CONFIG_ETHPRIME                 "eTSEC1"
484
485 #define CONFIG_PHY_GIGE
486 #define CONFIG_PHYLIB
487 #define CONFIG_PHY_REALTEK
488
489 #define CONFIG_HAS_ETH0
490 #define CONFIG_HAS_ETH1
491 #define CONFIG_HAS_ETH2
492
493 #define CONFIG_FSL_SGMII_RISER          1
494 #define SGMII_RISER_PHY_OFFSET          0x1b
495
496 #ifdef CONFIG_FSL_SGMII_RISER
497 #define CONFIG_SYS_TBIPA_VALUE          8
498 #endif
499
500 #endif
501
502 /* PCIe */
503 #define CONFIG_PCI              /* Enable PCI/PCIE */
504 #define CONFIG_PCIE1            /* PCIE controler 1 */
505 #define CONFIG_PCIE2            /* PCIE controler 2 */
506 #define CONFIG_PCIE_LAYERSCAPE  /* Use common FSL Layerscape PCIe code */
507 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
508
509 #define CONFIG_SYS_PCI_64BIT
510
511 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF   0x00000000
512 #define CONFIG_SYS_PCIE_CFG0_SIZE       0x00001000      /* 4k */
513 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF   0x00001000
514 #define CONFIG_SYS_PCIE_CFG1_SIZE       0x00001000      /* 4k */
515
516 #define CONFIG_SYS_PCIE_IO_BUS          0x00000000
517 #define CONFIG_SYS_PCIE_IO_PHYS_OFF     0x00010000
518 #define CONFIG_SYS_PCIE_IO_SIZE         0x00010000      /* 64k */
519
520 #define CONFIG_SYS_PCIE_MEM_BUS         0x08000000
521 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF    0x04000000
522 #define CONFIG_SYS_PCIE_MEM_SIZE        0x08000000      /* 128M */
523
524 #ifdef CONFIG_PCI
525 #define CONFIG_PCI_PNP
526 #define CONFIG_E1000
527 #define CONFIG_PCI_SCAN_SHOW
528 #define CONFIG_CMD_PCI
529 #endif
530
531 #define CONFIG_CMD_PING
532 #define CONFIG_CMD_DHCP
533 #define CONFIG_CMD_MII
534
535 #define CONFIG_CMDLINE_TAG
536 #define CONFIG_CMDLINE_EDITING
537
538 #define CONFIG_ARMV7_NONSEC
539 #define CONFIG_ARMV7_VIRT
540 #define CONFIG_PEN_ADDR_BIG_ENDIAN
541 #define CONFIG_LS102XA_NS_ACCESS
542 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
543 #define CONFIG_TIMER_CLK_FREQ           12500000
544 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
545
546 #define CONFIG_HWCONFIG
547 #define HWCONFIG_BUFFER_SIZE            128
548
549 #define CONFIG_BOOTDELAY                3
550
551 #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
552
553 #ifdef CONFIG_LPUART
554 #define CONFIG_EXTRA_ENV_SETTINGS       \
555         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
556         "fdt_high=0xcfffffff\0"         \
557         "initrd_high=0xcfffffff\0"      \
558         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
559 #else
560 #define CONFIG_EXTRA_ENV_SETTINGS       \
561         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
562         "fdt_high=0xcfffffff\0"         \
563         "initrd_high=0xcfffffff\0"      \
564         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
565 #endif
566
567 /*
568  * Miscellaneous configurable options
569  */
570 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
571 #define CONFIG_SYS_HUSH_PARSER          /* use "hush" command parser */
572 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
573 #define CONFIG_AUTO_COMPLETE
574 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
575 #define CONFIG_SYS_PBSIZE               \
576                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
577 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
578 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
579
580 #define CONFIG_CMD_GREPENV
581 #define CONFIG_CMD_MEMINFO
582 #define CONFIG_CMD_MEMTEST
583 #define CONFIG_SYS_MEMTEST_START        0x80000000
584 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
585
586 #define CONFIG_SYS_LOAD_ADDR            0x82000000
587
588 #define CONFIG_LS102XA_STREAM_ID
589
590 /*
591  * Stack sizes
592  * The stack sizes are set up in start.S using the settings below
593  */
594 #define CONFIG_STACKSIZE                (30 * 1024)
595
596 #define CONFIG_SYS_INIT_SP_OFFSET \
597         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
598 #define CONFIG_SYS_INIT_SP_ADDR \
599         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
600
601 #ifdef CONFIG_SPL_BUILD
602 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
603 #else
604 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
605 #endif
606
607 /*
608  * Environment
609  */
610 #define CONFIG_ENV_OVERWRITE
611
612 #if defined(CONFIG_SD_BOOT)
613 #define CONFIG_ENV_OFFSET               0x100000
614 #define CONFIG_ENV_IS_IN_MMC
615 #define CONFIG_SYS_MMC_ENV_DEV          0
616 #define CONFIG_ENV_SIZE                 0x2000
617 #elif defined(CONFIG_QSPI_BOOT)
618 #define CONFIG_ENV_IS_IN_SPI_FLASH
619 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
620 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
621 #define CONFIG_ENV_SECT_SIZE            0x10000
622 #elif defined(CONFIG_NAND_BOOT)
623 #define CONFIG_ENV_IS_IN_NAND
624 #define CONFIG_ENV_SIZE                 0x2000
625 #define CONFIG_ENV_OFFSET               (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
626 #else
627 #define CONFIG_ENV_IS_IN_FLASH
628 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
629 #define CONFIG_ENV_SIZE                 0x2000
630 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
631 #endif
632
633 #define CONFIG_OF_LIBFDT
634 #define CONFIG_OF_BOARD_SETUP
635 #define CONFIG_CMD_BOOTZ
636
637 #define CONFIG_MISC_INIT_R
638
639 /* Hash command with SHA acceleration supported in hardware */
640 #define CONFIG_CMD_HASH
641 #define CONFIG_SHA_HW_ACCEL
642
643 #ifdef CONFIG_SECURE_BOOT
644 #define CONFIG_CMD_BLOB
645 #include <asm/fsl_secure_boot.h>
646 #endif
647
648 #endif