]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/include/asm/arch-mx6/imx-regs.h
vf610twr: Tune DDR initialization settings
[karo-tx-uboot.git] / arch / arm / include / asm / arch-mx6 / imx-regs.h
1 /*
2  * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
8 #define __ASM_ARCH_MX6_IMX_REGS_H__
9
10 #define ARCH_MXC
11
12 #define CONFIG_SYS_CACHELINE_SIZE       32
13
14 #define ROMCP_ARB_BASE_ADDR             0x00000000
15 #define ROMCP_ARB_END_ADDR              0x000FFFFF
16
17 #ifdef CONFIG_MX6SL
18 #define GPU_2D_ARB_BASE_ADDR            0x02200000
19 #define GPU_2D_ARB_END_ADDR             0x02203FFF
20 #define OPENVG_ARB_BASE_ADDR            0x02204000
21 #define OPENVG_ARB_END_ADDR             0x02207FFF
22 #elif CONFIG_MX6SX
23 #define CAAM_ARB_BASE_ADDR              0x00100000
24 #define CAAM_ARB_END_ADDR               0x00107FFF
25 #define GPU_ARB_BASE_ADDR               0x01800000
26 #define GPU_ARB_END_ADDR                0x01803FFF
27 #define APBH_DMA_ARB_BASE_ADDR          0x01804000
28 #define APBH_DMA_ARB_END_ADDR           0x0180BFFF
29 #define M4_BOOTROM_BASE_ADDR                    0x007F8000
30
31 #define MXS_APBH_BASE                   APBH_DMA_ARB_BASE_ADDR
32 #define MXS_GPMI_BASE                   (APBH_DMA_ARB_BASE_ADDR + 0x02000)
33 #define MXS_BCH_BASE                    (APBH_DMA_ARB_BASE_ADDR + 0x04000)
34
35 #else
36 #define CAAM_ARB_BASE_ADDR              0x00100000
37 #define CAAM_ARB_END_ADDR               0x00103FFF
38 #define APBH_DMA_ARB_BASE_ADDR          0x00110000
39 #define APBH_DMA_ARB_END_ADDR           0x00117FFF
40 #define HDMI_ARB_BASE_ADDR              0x00120000
41 #define HDMI_ARB_END_ADDR               0x00128FFF
42 #define GPU_3D_ARB_BASE_ADDR            0x00130000
43 #define GPU_3D_ARB_END_ADDR             0x00133FFF
44 #define GPU_2D_ARB_BASE_ADDR            0x00134000
45 #define GPU_2D_ARB_END_ADDR             0x00137FFF
46 #define DTCP_ARB_BASE_ADDR              0x00138000
47 #define DTCP_ARB_END_ADDR               0x0013BFFF
48 #endif  /* CONFIG_MX6SL */
49
50 #define MXS_APBH_BASE                   APBH_DMA_ARB_BASE_ADDR
51 #define MXS_GPMI_BASE                   (APBH_DMA_ARB_BASE_ADDR + 0x02000)
52 #define MXS_BCH_BASE                    (APBH_DMA_ARB_BASE_ADDR + 0x04000)
53
54 /* GPV - PL301 configuration ports */
55 #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
56 #define GPV2_BASE_ADDR                  0x00D00000
57 #else
58 #define GPV2_BASE_ADDR                  0x00200000
59 #endif
60
61 #ifdef CONFIG_MX6SX
62 #define GPV3_BASE_ADDR                  0x00E00000
63 #define GPV4_BASE_ADDR                  0x00F00000
64 #define GPV5_BASE_ADDR                  0x01000000
65 #define GPV6_BASE_ADDR                  0x01100000
66 #define PCIE_ARB_BASE_ADDR              0x08000000
67 #define PCIE_ARB_END_ADDR               0x08FFFFFF
68
69 #else
70 #define GPV3_BASE_ADDR                  0x00300000
71 #define GPV4_BASE_ADDR                  0x00800000
72 #define PCIE_ARB_BASE_ADDR              0x01000000
73 #define PCIE_ARB_END_ADDR               0x01FFFFFF
74 #endif
75
76 #define IRAM_BASE_ADDR                  0x00900000
77 #define SCU_BASE_ADDR                   0x00A00000
78 #define IC_INTERFACES_BASE_ADDR         0x00A00100
79 #define GLOBAL_TIMER_BASE_ADDR          0x00A00200
80 #define PRIVATE_TIMERS_WD_BASE_ADDR     0x00A00600
81 #define IC_DISTRIBUTOR_BASE_ADDR        0x00A01000
82 #define L2_PL310_BASE                   0x00A02000
83 #define GPV0_BASE_ADDR                  0x00B00000
84 #define GPV1_BASE_ADDR                  0x00C00000
85
86 #define AIPS1_ARB_BASE_ADDR             0x02000000
87 #define AIPS1_ARB_END_ADDR              0x020FFFFF
88 #define AIPS2_ARB_BASE_ADDR             0x02100000
89 #define AIPS2_ARB_END_ADDR              0x021FFFFF
90 #ifdef CONFIG_MX6SX
91 #define AIPS3_BASE_ADDR                 0x02200000
92 #define AIPS3_END_ADDR                  0x022FFFFF
93 #define WEIM_ARB_BASE_ADDR              0x50000000
94 #define WEIM_ARB_END_ADDR               0x57FFFFFF
95 #define QSPI1_ARB_BASE_ADDR             0x60000000
96 #define QSPI1_ARB_END_ADDR              0x6FFFFFFF
97 #define QSPI2_ARB_BASE_ADDR             0x70000000
98 #define QSPI2_ARB_END_ADDR              0x7FFFFFFF
99 #else
100 #define SATA_ARB_BASE_ADDR              0x02200000
101 #define SATA_ARB_END_ADDR               0x02203FFF
102 #define OPENVG_ARB_BASE_ADDR            0x02204000
103 #define OPENVG_ARB_END_ADDR             0x02207FFF
104 #define HSI_ARB_BASE_ADDR               0x02208000
105 #define HSI_ARB_END_ADDR                0x0220BFFF
106 #define IPU1_ARB_BASE_ADDR              0x02400000
107 #define IPU1_ARB_END_ADDR               0x027FFFFF
108 #define IPU2_ARB_BASE_ADDR              0x02800000
109 #define IPU2_ARB_END_ADDR               0x02BFFFFF
110 #define WEIM_ARB_BASE_ADDR              0x08000000
111 #define WEIM_ARB_END_ADDR               0x0FFFFFFF
112 #endif
113
114 #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
115 #define MMDC0_ARB_BASE_ADDR             0x80000000
116 #define MMDC0_ARB_END_ADDR              0xFFFFFFFF
117 #define MMDC1_ARB_BASE_ADDR             0xC0000000
118 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
119 #else
120 #define MMDC0_ARB_BASE_ADDR             0x10000000
121 #define MMDC0_ARB_END_ADDR              0x7FFFFFFF
122 #define MMDC1_ARB_BASE_ADDR             0x80000000
123 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
124 #endif
125
126 #ifndef CONFIG_MX6SX
127 #define IPU_SOC_BASE_ADDR               IPU1_ARB_BASE_ADDR
128 #define IPU_SOC_OFFSET                  0x00200000
129 #endif
130
131 /* Defines for Blocks connected via AIPS (SkyBlue) */
132 #define ATZ1_BASE_ADDR              AIPS1_ARB_BASE_ADDR
133 #define ATZ2_BASE_ADDR              AIPS2_ARB_BASE_ADDR
134 #define AIPS1_BASE_ADDR             AIPS1_ON_BASE_ADDR
135 #define AIPS2_BASE_ADDR             AIPS2_ON_BASE_ADDR
136
137 #define SPDIF_BASE_ADDR             (ATZ1_BASE_ADDR + 0x04000)
138 #define ECSPI1_BASE_ADDR            (ATZ1_BASE_ADDR + 0x08000)
139 #define ECSPI2_BASE_ADDR            (ATZ1_BASE_ADDR + 0x0C000)
140 #define ECSPI3_BASE_ADDR            (ATZ1_BASE_ADDR + 0x10000)
141 #define ECSPI4_BASE_ADDR            (ATZ1_BASE_ADDR + 0x14000)
142 #ifdef CONFIG_MX6SL
143 #define UART5_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x18000)
144 #define UART1_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x20000)
145 #define UART2_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x24000)
146 #define SSI1_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x28000)
147 #define SSI2_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x2C000)
148 #define SSI3_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x30000)
149 #define UART3_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x34000)
150 #define UART4_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x38000)
151 #else
152 #ifndef CONFIG_MX6SX
153 #define ECSPI5_BASE_ADDR            (ATZ1_BASE_ADDR + 0x18000)
154 #endif
155 #define UART1_BASE                  (ATZ1_BASE_ADDR + 0x20000)
156 #define ESAI1_BASE_ADDR             (ATZ1_BASE_ADDR + 0x24000)
157 #define SSI1_BASE_ADDR              (ATZ1_BASE_ADDR + 0x28000)
158 #define SSI2_BASE_ADDR              (ATZ1_BASE_ADDR + 0x2C000)
159 #define SSI3_BASE_ADDR              (ATZ1_BASE_ADDR + 0x30000)
160 #define ASRC_BASE_ADDR              (ATZ1_BASE_ADDR + 0x34000)
161 #endif
162
163 #ifndef CONFIG_MX6SX
164 #define SPBA_BASE_ADDR              (ATZ1_BASE_ADDR + 0x3C000)
165 #define VPU_BASE_ADDR               (ATZ1_BASE_ADDR + 0x40000)
166 #endif
167 #define AIPS1_ON_BASE_ADDR          (ATZ1_BASE_ADDR + 0x7C000)
168
169 #define AIPS1_OFF_BASE_ADDR         (ATZ1_BASE_ADDR + 0x80000)
170 #define PWM1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x0000)
171 #define PWM2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4000)
172 #define PWM3_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x8000)
173 #define PWM4_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0xC000)
174 #define CAN1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x10000)
175 #define CAN2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
176 #define GPT1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x18000)
177 #define GPIO1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x1C000)
178 #define GPIO2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x20000)
179 #define GPIO3_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x24000)
180 #define GPIO4_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x28000)
181 #define GPIO5_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x2C000)
182 #define GPIO6_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x30000)
183 #define GPIO7_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
184 #define KPP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x38000)
185 #define WDOG1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x3C000)
186 #define WDOG2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x40000)
187 #define ANATOP_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x48000)
188 #define USB_PHY0_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x49000)
189 #define USB_PHY1_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x4a000)
190 #define CCM_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x44000)
191 #define SNVS_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4C000)
192 #define EPIT1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x50000)
193 #define EPIT2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x54000)
194 #define SRC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x58000)
195 #define GPC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x5C000)
196 #define IOMUXC_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x60000)
197 #ifdef CONFIG_MX6SL
198 #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x64000)
199 #define SIPIX_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
200 #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
201 #elif CONFIG_MX6SX
202 #define CANFD1_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x68000)
203 #define SDMA_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x6C000)
204 #define CANFD2_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x70000)
205 #define SEMAPHORE1_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x74000)
206 #define SEMAPHORE2_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x78000)
207 #define RDC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
208 #else
209 #define DCIC1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x64000)
210 #define DCIC2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
211 #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
212 #endif
213
214 #define AIPS2_ON_BASE_ADDR          (ATZ2_BASE_ADDR + 0x7C000)
215 #define AIPS2_OFF_BASE_ADDR         (ATZ2_BASE_ADDR + 0x80000)
216 #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR)
217 #define ARM_BASE_ADDR               (ATZ2_BASE_ADDR + 0x40000)
218 #ifdef CONFIG_MX6SL
219 #define USBO2H_PL301_IPS_BASE_ADDR  (AIPS2_OFF_BASE_ADDR + 0x0000)
220 #define USBO2H_USB_BASE_ADDR        (AIPS2_OFF_BASE_ADDR + 0x4000)
221 #else
222 #define USBOH3_PL301_BASE_ADDR      (AIPS2_OFF_BASE_ADDR + 0x0000)
223 #define USBOH3_USB_BASE_ADDR        (AIPS2_OFF_BASE_ADDR + 0x4000)
224 #endif
225
226 #define ENET_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x8000)
227 #ifdef CONFIG_MX6SL
228 #define MSHC_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0xC000)
229 #else
230 #define MLB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0xC000)
231 #endif
232
233 #define USDHC1_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x10000)
234 #define USDHC2_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x14000)
235 #define USDHC3_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x18000)
236 #define USDHC4_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x1C000)
237 #define I2C1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x20000)
238 #define I2C2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x24000)
239 #define I2C3_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x28000)
240 #define ROMCP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x2C000)
241 #define MMDC_P0_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x30000)
242 #ifdef CONFIG_MX6SL
243 #define RNGB_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x34000)
244 #elif CONFIG_MX6SX
245 #define ENET2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x34000)
246 #else
247 #define MMDC_P1_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x34000)
248 #endif
249
250 #define WEIM_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x38000)
251 #define OCOTP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x3C000)
252 #define CSU_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x40000)
253 #define IP2APB_PERFMON1_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x44000)
254 #define IP2APB_PERFMON2_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x48000)
255 #ifdef CONFIG_MX6SX
256 #define DEBUG_MONITOR_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x4C000)
257 #else
258 #define IP2APB_PERFMON3_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x4C000)
259 #endif
260 #define IP2APB_TZASC1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x50000)
261 #ifdef CONFIG_MX6SX
262 #define SAI1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x54000)
263 #else
264 #define IP2APB_TZASC2_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x54000)
265 #endif
266 #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
267 #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
268 #ifdef CONFIG_MX6SX
269 #define SAI2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
270 #define QSPI1_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
271 #define QSPI2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x64000)
272 #else
273 #define MIPI_CSI2_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x5C000)
274 #define MIPI_DSI_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x60000)
275 #define VDOA_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x64000)
276 #endif
277 #define UART2_BASE                  (AIPS2_OFF_BASE_ADDR + 0x68000)
278 #define UART3_BASE                  (AIPS2_OFF_BASE_ADDR + 0x6C000)
279 #define UART4_BASE                  (AIPS2_OFF_BASE_ADDR + 0x70000)
280 #define UART5_BASE                  (AIPS2_OFF_BASE_ADDR + 0x74000)
281 #define IP2APB_USBPHY1_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x78000)
282 #define IP2APB_USBPHY2_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x7C000)
283
284 #ifdef CONFIG_MX6SX
285 #define GIS_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x04000)
286 #define DCIC1_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x0C000)
287 #define DCIC2_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x10000)
288 #define CSI1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x14000)
289 #define PXP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x18000)
290 #define CSI2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x1C000)
291 #define LCDIF1_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x20000)
292 #define LCDIF2_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x24000)
293 #define VADC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x28000)
294 #define VDEC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x2C000)
295 #define SPBA_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x3C000)
296 #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
297 #define ADC1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x80000)
298 #define ADC2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
299 #define WDOG3_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x88000)
300 #define ECSPI5_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x8C000)
301 #define HS_BASE_ADDR                (AIPS3_ARB_BASE_ADDR + 0x90000)
302 #define MU_MCU_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x94000)
303 #define CANFD_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x98000)
304 #define MU_DSP_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x9C000)
305 #define UART6_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0xA0000)
306 #define PWM5_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA4000)
307 #define PWM6_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA8000)
308 #define PWM7_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xAC000)
309 #define PWM8_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xB0000)
310 #endif
311
312 #define CHIP_REV_1_0                 0x10
313 #define CHIP_REV_1_2                 0x12
314 #define CHIP_REV_1_5                 0x15
315 #ifndef CONFIG_MX6SX
316 #define IRAM_SIZE                    0x00040000
317 #else
318 #define IRAM_SIZE                    0x00020000
319 #endif
320 #define FEC_QUIRK_ENET_MAC
321
322 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
323 #include <asm/types.h>
324
325 extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
326
327 #define SRC_SCR_CORE_1_RESET_OFFSET     14
328 #define SRC_SCR_CORE_1_RESET_MASK       (1<<SRC_SCR_CORE_1_RESET_OFFSET)
329 #define SRC_SCR_CORE_2_RESET_OFFSET     15
330 #define SRC_SCR_CORE_2_RESET_MASK       (1<<SRC_SCR_CORE_2_RESET_OFFSET)
331 #define SRC_SCR_CORE_3_RESET_OFFSET     16
332 #define SRC_SCR_CORE_3_RESET_MASK       (1<<SRC_SCR_CORE_3_RESET_OFFSET)
333 #define SRC_SCR_CORE_1_ENABLE_OFFSET    22
334 #define SRC_SCR_CORE_1_ENABLE_MASK      (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
335 #define SRC_SCR_CORE_2_ENABLE_OFFSET    23
336 #define SRC_SCR_CORE_2_ENABLE_MASK      (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
337 #define SRC_SCR_CORE_3_ENABLE_OFFSET    24
338 #define SRC_SCR_CORE_3_ENABLE_MASK      (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
339
340 /* System Reset Controller (SRC) */
341 struct src {
342         u32     scr;
343         u32     sbmr1;
344         u32     srsr;
345         u32     reserved1[2];
346         u32     sisr;
347         u32     simr;
348         u32     sbmr2;
349         u32     gpr1;
350         u32     gpr2;
351         u32     gpr3;
352         u32     gpr4;
353         u32     gpr5;
354         u32     gpr6;
355         u32     gpr7;
356         u32     gpr8;
357         u32     gpr9;
358         u32     gpr10;
359 };
360
361 /* GPR1 bitfields */
362 #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET         21
363 #define IOMUXC_GPR1_ENET_CLK_SEL_MASK           (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
364 #define IOMUXC_GPR1_USB_OTG_ID_OFFSET           13
365 #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK         (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
366
367 /* GPR3 bitfields */
368 #define IOMUXC_GPR3_GPU_DBG_OFFSET              29
369 #define IOMUXC_GPR3_GPU_DBG_MASK                (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
370 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET     28
371 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK       (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
372 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET     27
373 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK       (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
374 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET  26
375 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK    (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
376 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET  25
377 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK    (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
378 #define IOMUXC_GPR3_OCRAM_CTL_OFFSET            21
379 #define IOMUXC_GPR3_OCRAM_CTL_MASK              (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
380 #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET         17
381 #define IOMUXC_GPR3_OCRAM_STATUS_MASK           (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
382 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET     16
383 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK       (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
384 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET     15
385 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK       (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
386 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET     14
387 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK       (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
388 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET     13
389 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK       (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
390 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET     12
391 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK       (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
392 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET     11
393 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK       (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
394 #define IOMUXC_GPR3_IPU_DIAG_OFFSET             10
395 #define IOMUXC_GPR3_IPU_DIAG_MASK               (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
396
397 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0    0
398 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1    1
399 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0    2
400 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1    3
401
402 #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET        8
403 #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK          (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
404
405 #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET        6
406 #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK          (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
407
408 #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET         4
409 #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK           (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
410
411 #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET         2
412 #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK           (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
413
414
415 struct iomuxc {
416 #ifdef CONFIG_MX6SX
417         u8 reserved[0x4000];
418 #endif
419         u32 gpr[14];
420 };
421
422 struct gpc {
423         u32     cntr;
424         u32     pgr;
425         u32     imr1;
426         u32     imr2;
427         u32     imr3;
428         u32     imr4;
429         u32     isr1;
430         u32     isr2;
431         u32     isr3;
432         u32     isr4;
433 };
434
435 #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET            20
436 #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK              (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
437 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET               16
438 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK                 (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
439
440 #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET                 15
441 #define IOMUXC_GPR2_BGREF_RRMODE_MASK                   (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
442 #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES           (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
443 #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES           (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
444 #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH   0
445 #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW    1
446
447 #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET              10
448 #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK                (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
449 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH         (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
450 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW          (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
451
452 #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET              9
453 #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK                (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
454 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH         (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
455 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW          (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
456
457 #define IOMUXC_GPR2_BITMAP_SPWG 0
458 #define IOMUXC_GPR2_BITMAP_JEIDA        1
459
460 #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET              8
461 #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK                (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
462 #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA               (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
463 #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG                (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
464
465 #define IOMUXC_GPR2_DATA_WIDTH_18       0
466 #define IOMUXC_GPR2_DATA_WIDTH_24       1
467
468 #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET               7
469 #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK                 (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
470 #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT                (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
471 #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT                (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
472
473 #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET              6
474 #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK                (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
475 #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA               (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
476 #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG                (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
477
478 #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET               5
479 #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK                 (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
480 #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT                (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
481 #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT                (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
482
483 #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET                4
484 #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK                  (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
485
486 #define IOMUXC_GPR2_MODE_DISABLED       0
487 #define IOMUXC_GPR2_MODE_ENABLED_DI0    1
488 #define IOMUXC_GPR2_MODE_ENABLED_DI1    3
489
490 #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET                2
491 #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK                  (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
492 #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED              (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
493 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0           (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
494 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1           (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
495
496 #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET                0
497 #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK                  (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
498 #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED              (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
499 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0           (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
500 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1           (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
501
502 /* ECSPI registers */
503 struct cspi_regs {
504         u32 rxdata;
505         u32 txdata;
506         u32 ctrl;
507         u32 cfg;
508         u32 intr;
509         u32 dma;
510         u32 stat;
511         u32 period;
512 };
513
514 /*
515  * CSPI register definitions
516  */
517 #define MXC_ECSPI
518 #define MXC_CSPICTRL_EN         (1 << 0)
519 #define MXC_CSPICTRL_MODE       (1 << 1)
520 #define MXC_CSPICTRL_XCH        (1 << 2)
521 #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
522 #define MXC_CSPICTRL_CHIPSELECT(x)      (((x) & 0x3) << 12)
523 #define MXC_CSPICTRL_BITCOUNT(x)        (((x) & 0xfff) << 20)
524 #define MXC_CSPICTRL_PREDIV(x)  (((x) & 0xF) << 12)
525 #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
526 #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
527 #define MXC_CSPICTRL_MAXBITS    0xfff
528 #define MXC_CSPICTRL_TC         (1 << 7)
529 #define MXC_CSPICTRL_RXOVF      (1 << 6)
530 #define MXC_CSPIPERIOD_32KHZ    (1 << 15)
531 #define MAX_SPI_BYTES   32
532 #define SPI_MAX_NUM     4
533
534 /* Bit position inside CTRL register to be associated with SS */
535 #define MXC_CSPICTRL_CHAN       18
536
537 /* Bit position inside CON register to be associated with SS */
538 #define MXC_CSPICON_PHA         0  /* SCLK phase control */
539 #define MXC_CSPICON_POL         4  /* SCLK polarity */
540 #define MXC_CSPICON_SSPOL       12 /* SS polarity */
541 #define MXC_CSPICON_CTL         20 /* inactive state of SCLK */
542 #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL)
543 #define MXC_SPI_BASE_ADDRESSES \
544         ECSPI1_BASE_ADDR, \
545         ECSPI2_BASE_ADDR, \
546         ECSPI3_BASE_ADDR, \
547         ECSPI4_BASE_ADDR
548 #else
549 #define MXC_SPI_BASE_ADDRESSES \
550         ECSPI1_BASE_ADDR, \
551         ECSPI2_BASE_ADDR, \
552         ECSPI3_BASE_ADDR, \
553         ECSPI4_BASE_ADDR, \
554         ECSPI5_BASE_ADDR
555 #endif
556
557 struct ocotp_regs {
558         u32     ctrl;
559         u32     ctrl_set;
560         u32     ctrl_clr;
561         u32     ctrl_tog;
562         u32     timing;
563         u32     rsvd0[3];
564         u32     data;
565         u32     rsvd1[3];
566         u32     read_ctrl;
567         u32     rsvd2[3];
568         u32     read_fuse_data;
569         u32     rsvd3[3];
570         u32     sw_sticky;
571         u32     rsvd4[3];
572         u32     scs;
573         u32     scs_set;
574         u32     scs_clr;
575         u32     scs_tog;
576         u32     crc_addr;
577         u32     rsvd5[3];
578         u32     crc_value;
579         u32     rsvd6[3];
580         u32     version;
581         u32     rsvd7[0xdb];
582
583         struct fuse_bank {
584                 u32     fuse_regs[0x20];
585         } bank[16];
586 };
587
588 struct fuse_bank0_regs {
589         u32     lock;
590         u32     rsvd0[3];
591         u32     uid_low;
592         u32     rsvd1[3];
593         u32     uid_high;
594         u32     rsvd2[3];
595         u32     rsvd3[4];
596         u32     rsvd4[4];
597         u32     rsvd5[4];
598         u32     cfg5;
599         u32     rsvd6[3];
600         u32     rsvd7[4];
601 };
602
603 #ifdef CONFIG_MX6SX
604 struct fuse_bank4_regs {
605         u32 sjc_resp_low;
606         u32 rsvd0[3];
607         u32 sjc_resp_high;
608         u32 rsvd1[3];
609         u32 mac_addr_low;
610         u32 rsvd2[3];
611         u32 mac_addr_high;
612         u32 rsvd3[3];
613         u32 mac_addr2;
614         u32 rsvd4[7];
615         u32 gp1;
616         u32 rsvd5[7];
617 };
618 #else
619 struct fuse_bank4_regs {
620         u32     sjc_resp_low;
621         u32     rsvd0[3];
622         u32     sjc_resp_high;
623         u32     rsvd1[3];
624         u32     mac_addr_low;
625         u32     rsvd2[3];
626         u32     mac_addr_high;
627         u32     rsvd3[0xb];
628         u32     gp1;
629         u32     rsvd4[3];
630         u32     gp2;
631         u32     rsvd5[3];
632 };
633 #endif
634
635 struct aipstz_regs {
636         u32     mprot0;
637         u32     mprot1;
638         u32     rsvd[0xe];
639         u32     opacr0;
640         u32     opacr1;
641         u32     opacr2;
642         u32     opacr3;
643         u32     opacr4;
644 };
645
646 struct anatop_regs {
647         u32     pll_sys;                /* 0x000 */
648         u32     pll_sys_set;            /* 0x004 */
649         u32     pll_sys_clr;            /* 0x008 */
650         u32     pll_sys_tog;            /* 0x00c */
651         u32     usb1_pll_480_ctrl;      /* 0x010 */
652         u32     usb1_pll_480_ctrl_set;  /* 0x014 */
653         u32     usb1_pll_480_ctrl_clr;  /* 0x018 */
654         u32     usb1_pll_480_ctrl_tog;  /* 0x01c */
655         u32     usb2_pll_480_ctrl;      /* 0x020 */
656         u32     usb2_pll_480_ctrl_set;  /* 0x024 */
657         u32     usb2_pll_480_ctrl_clr;  /* 0x028 */
658         u32     usb2_pll_480_ctrl_tog;  /* 0x02c */
659         u32     pll_528;                /* 0x030 */
660         u32     pll_528_set;            /* 0x034 */
661         u32     pll_528_clr;            /* 0x038 */
662         u32     pll_528_tog;            /* 0x03c */
663         u32     pll_528_ss;             /* 0x040 */
664         u32     rsvd0[3];
665         u32     pll_528_num;            /* 0x050 */
666         u32     rsvd1[3];
667         u32     pll_528_denom;          /* 0x060 */
668         u32     rsvd2[3];
669         u32     pll_audio;              /* 0x070 */
670         u32     pll_audio_set;          /* 0x074 */
671         u32     pll_audio_clr;          /* 0x078 */
672         u32     pll_audio_tog;          /* 0x07c */
673         u32     pll_audio_num;          /* 0x080 */
674         u32     rsvd3[3];
675         u32     pll_audio_denom;        /* 0x090 */
676         u32     rsvd4[3];
677         u32     pll_video;              /* 0x0a0 */
678         u32     pll_video_set;          /* 0x0a4 */
679         u32     pll_video_clr;          /* 0x0a8 */
680         u32     pll_video_tog;          /* 0x0ac */
681         u32     pll_video_num;          /* 0x0b0 */
682         u32     rsvd5[3];
683         u32     pll_video_denom;        /* 0x0c0 */
684         u32     rsvd6[3];
685         u32     pll_mlb;                /* 0x0d0 */
686         u32     pll_mlb_set;            /* 0x0d4 */
687         u32     pll_mlb_clr;            /* 0x0d8 */
688         u32     pll_mlb_tog;            /* 0x0dc */
689         u32     pll_enet;               /* 0x0e0 */
690         u32     pll_enet_set;           /* 0x0e4 */
691         u32     pll_enet_clr;           /* 0x0e8 */
692         u32     pll_enet_tog;           /* 0x0ec */
693         u32     pfd_480;                /* 0x0f0 */
694         u32     pfd_480_set;            /* 0x0f4 */
695         u32     pfd_480_clr;            /* 0x0f8 */
696         u32     pfd_480_tog;            /* 0x0fc */
697         u32     pfd_528;                /* 0x100 */
698         u32     pfd_528_set;            /* 0x104 */
699         u32     pfd_528_clr;            /* 0x108 */
700         u32     pfd_528_tog;            /* 0x10c */
701         u32     reg_1p1;                /* 0x110 */
702         u32     reg_1p1_set;            /* 0x114 */
703         u32     reg_1p1_clr;            /* 0x118 */
704         u32     reg_1p1_tog;            /* 0x11c */
705         u32     reg_3p0;                /* 0x120 */
706         u32     reg_3p0_set;            /* 0x124 */
707         u32     reg_3p0_clr;            /* 0x128 */
708         u32     reg_3p0_tog;            /* 0x12c */
709         u32     reg_2p5;                /* 0x130 */
710         u32     reg_2p5_set;            /* 0x134 */
711         u32     reg_2p5_clr;            /* 0x138 */
712         u32     reg_2p5_tog;            /* 0x13c */
713         u32     reg_core;               /* 0x140 */
714         u32     reg_core_set;           /* 0x144 */
715         u32     reg_core_clr;           /* 0x148 */
716         u32     reg_core_tog;           /* 0x14c */
717         u32     ana_misc0;              /* 0x150 */
718         u32     ana_misc0_set;          /* 0x154 */
719         u32     ana_misc0_clr;          /* 0x158 */
720         u32     ana_misc0_tog;          /* 0x15c */
721         u32     ana_misc1;              /* 0x160 */
722         u32     ana_misc1_set;          /* 0x164 */
723         u32     ana_misc1_clr;          /* 0x168 */
724         u32     ana_misc1_tog;          /* 0x16c */
725         u32     ana_misc2;              /* 0x170 */
726         u32     ana_misc2_set;          /* 0x174 */
727         u32     ana_misc2_clr;          /* 0x178 */
728         u32     ana_misc2_tog;          /* 0x17c */
729         u32     tempsense0;             /* 0x180 */
730         u32     tempsense0_set;         /* 0x184 */
731         u32     tempsense0_clr;         /* 0x188 */
732         u32     tempsense0_tog;         /* 0x18c */
733         u32     tempsense1;             /* 0x190 */
734         u32     tempsense1_set;         /* 0x194 */
735         u32     tempsense1_clr;         /* 0x198 */
736         u32     tempsense1_tog;         /* 0x19c */
737         u32     usb1_vbus_detect;       /* 0x1a0 */
738         u32     usb1_vbus_detect_set;   /* 0x1a4 */
739         u32     usb1_vbus_detect_clr;   /* 0x1a8 */
740         u32     usb1_vbus_detect_tog;   /* 0x1ac */
741         u32     usb1_chrg_detect;       /* 0x1b0 */
742         u32     usb1_chrg_detect_set;   /* 0x1b4 */
743         u32     usb1_chrg_detect_clr;   /* 0x1b8 */
744         u32     usb1_chrg_detect_tog;   /* 0x1bc */
745         u32     usb1_vbus_det_stat;     /* 0x1c0 */
746         u32     usb1_vbus_det_stat_set; /* 0x1c4 */
747         u32     usb1_vbus_det_stat_clr; /* 0x1c8 */
748         u32     usb1_vbus_det_stat_tog; /* 0x1cc */
749         u32     usb1_chrg_det_stat;     /* 0x1d0 */
750         u32     usb1_chrg_det_stat_set; /* 0x1d4 */
751         u32     usb1_chrg_det_stat_clr; /* 0x1d8 */
752         u32     usb1_chrg_det_stat_tog; /* 0x1dc */
753         u32     usb1_loopback;          /* 0x1e0 */
754         u32     usb1_loopback_set;      /* 0x1e4 */
755         u32     usb1_loopback_clr;      /* 0x1e8 */
756         u32     usb1_loopback_tog;      /* 0x1ec */
757         u32     usb1_misc;              /* 0x1f0 */
758         u32     usb1_misc_set;          /* 0x1f4 */
759         u32     usb1_misc_clr;          /* 0x1f8 */
760         u32     usb1_misc_tog;          /* 0x1fc */
761         u32     usb2_vbus_detect;       /* 0x200 */
762         u32     usb2_vbus_detect_set;   /* 0x204 */
763         u32     usb2_vbus_detect_clr;   /* 0x208 */
764         u32     usb2_vbus_detect_tog;   /* 0x20c */
765         u32     usb2_chrg_detect;       /* 0x210 */
766         u32     usb2_chrg_detect_set;   /* 0x214 */
767         u32     usb2_chrg_detect_clr;   /* 0x218 */
768         u32     usb2_chrg_detect_tog;   /* 0x21c */
769         u32     usb2_vbus_det_stat;     /* 0x220 */
770         u32     usb2_vbus_det_stat_set; /* 0x224 */
771         u32     usb2_vbus_det_stat_clr; /* 0x228 */
772         u32     usb2_vbus_det_stat_tog; /* 0x22c */
773         u32     usb2_chrg_det_stat;     /* 0x230 */
774         u32     usb2_chrg_det_stat_set; /* 0x234 */
775         u32     usb2_chrg_det_stat_clr; /* 0x238 */
776         u32     usb2_chrg_det_stat_tog; /* 0x23c */
777         u32     usb2_loopback;          /* 0x240 */
778         u32     usb2_loopback_set;      /* 0x244 */
779         u32     usb2_loopback_clr;      /* 0x248 */
780         u32     usb2_loopback_tog;      /* 0x24c */
781         u32     usb2_misc;              /* 0x250 */
782         u32     usb2_misc_set;          /* 0x254 */
783         u32     usb2_misc_clr;          /* 0x258 */
784         u32     usb2_misc_tog;          /* 0x25c */
785         u32     digprog;                /* 0x260 */
786         u32     reserved1[7];
787         u32     digprog_sololite;       /* 0x280 */
788 };
789
790 #define ANATOP_PFD_FRAC_SHIFT(n)        ((n)*8)
791 #define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
792 #define ANATOP_PFD_STABLE_SHIFT(n)      (6+((n)*8))
793 #define ANATOP_PFD_STABLE_MASK(n)       (1<<ANATOP_PFD_STABLE_SHIFT(n))
794 #define ANATOP_PFD_CLKGATE_SHIFT(n)     (7+((n)*8))
795 #define ANATOP_PFD_CLKGATE_MASK(n)      (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
796
797 struct wdog_regs {
798         u16     wcr;    /* Control */
799         u16     wsr;    /* Service */
800         u16     wrsr;   /* Reset Status */
801         u16     wicr;   /* Interrupt Control */
802         u16     wmcr;   /* Miscellaneous Control */
803 };
804
805 #define PWMCR_PRESCALER(x)      (((x - 1) & 0xFFF) << 4)
806 #define PWMCR_DOZEEN            (1 << 24)
807 #define PWMCR_WAITEN            (1 << 23)
808 #define PWMCR_DBGEN             (1 << 22)
809 #define PWMCR_CLKSRC_IPG_HIGH   (2 << 16)
810 #define PWMCR_CLKSRC_IPG        (1 << 16)
811 #define PWMCR_EN                (1 << 0)
812
813 struct pwm_regs {
814         u32     cr;
815         u32     sr;
816         u32     ir;
817         u32     sar;
818         u32     pr;
819         u32     cnr;
820 };
821 #endif /* __ASSEMBLER__*/
822 #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */