]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/include/asm/arch-zynq/hardware.h
ARM: zynq: Added efuse status register base address
[karo-tx-uboot.git] / arch / arm / include / asm / arch-zynq / hardware.h
1 /*
2  * Copyright (c) 2013 Xilinx Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef _ASM_ARCH_HARDWARE_H
8 #define _ASM_ARCH_HARDWARE_H
9
10 #define ZYNQ_SERIAL_BASEADDR0           0xE0000000
11 #define ZYNQ_SERIAL_BASEADDR1           0xE0001000
12 #define ZYNQ_SYS_CTRL_BASEADDR          0xF8000000
13 #define ZYNQ_DEV_CFG_APB_BASEADDR       0xF8007000
14 #define ZYNQ_SCU_BASEADDR               0xF8F00000
15 #define ZYNQ_SCUTIMER_BASEADDR          0xF8F00600
16 #define ZYNQ_GEM_BASEADDR0              0xE000B000
17 #define ZYNQ_GEM_BASEADDR1              0xE000C000
18 #define ZYNQ_SDHCI_BASEADDR0            0xE0100000
19 #define ZYNQ_SDHCI_BASEADDR1            0xE0101000
20 #define ZYNQ_I2C_BASEADDR0              0xE0004000
21 #define ZYNQ_I2C_BASEADDR1              0xE0005000
22 #define ZYNQ_SPI_BASEADDR0              0xE0006000
23 #define ZYNQ_SPI_BASEADDR1              0xE0007000
24 #define ZYNQ_DDRC_BASEADDR              0xF8006000
25 #define ZYNQ_EFUSE_BASEADDR             0xF800D000
26
27 /* Bootmode setting values */
28 #define ZYNQ_BM_MASK            0xF
29 #define ZYNQ_BM_NOR             0x2
30 #define ZYNQ_BM_SD              0x5
31 #define ZYNQ_BM_JTAG            0x0
32
33 /* Reflect slcr offsets */
34 struct slcr_regs {
35         u32 scl; /* 0x0 */
36         u32 slcr_lock; /* 0x4 */
37         u32 slcr_unlock; /* 0x8 */
38         u32 reserved0_1[61];
39         u32 arm_pll_ctrl; /* 0x100 */
40         u32 ddr_pll_ctrl; /* 0x104 */
41         u32 io_pll_ctrl; /* 0x108 */
42         u32 reserved0_2[5];
43         u32 arm_clk_ctrl; /* 0x120 */
44         u32 ddr_clk_ctrl; /* 0x124 */
45         u32 dci_clk_ctrl; /* 0x128 */
46         u32 aper_clk_ctrl; /* 0x12c */
47         u32 reserved0_3[2];
48         u32 gem0_rclk_ctrl; /* 0x138 */
49         u32 gem1_rclk_ctrl; /* 0x13c */
50         u32 gem0_clk_ctrl; /* 0x140 */
51         u32 gem1_clk_ctrl; /* 0x144 */
52         u32 smc_clk_ctrl; /* 0x148 */
53         u32 lqspi_clk_ctrl; /* 0x14c */
54         u32 sdio_clk_ctrl; /* 0x150 */
55         u32 uart_clk_ctrl; /* 0x154 */
56         u32 spi_clk_ctrl; /* 0x158 */
57         u32 can_clk_ctrl; /* 0x15c */
58         u32 can_mioclk_ctrl; /* 0x160 */
59         u32 dbg_clk_ctrl; /* 0x164 */
60         u32 pcap_clk_ctrl; /* 0x168 */
61         u32 reserved0_4[1];
62         u32 fpga0_clk_ctrl; /* 0x170 */
63         u32 reserved0_5[3];
64         u32 fpga1_clk_ctrl; /* 0x180 */
65         u32 reserved0_6[3];
66         u32 fpga2_clk_ctrl; /* 0x190 */
67         u32 reserved0_7[3];
68         u32 fpga3_clk_ctrl; /* 0x1a0 */
69         u32 reserved0_8[8];
70         u32 clk_621_true; /* 0x1c4 */
71         u32 reserved1[14];
72         u32 pss_rst_ctrl; /* 0x200 */
73         u32 reserved2[15];
74         u32 fpga_rst_ctrl; /* 0x240 */
75         u32 reserved3[5];
76         u32 reboot_status; /* 0x258 */
77         u32 boot_mode; /* 0x25c */
78         u32 reserved4[116];
79         u32 trust_zone; /* 0x430 */ /* FIXME */
80         u32 reserved5_1[63];
81         u32 pss_idcode; /* 0x530 */
82         u32 reserved5_2[51];
83         u32 ddr_urgent; /* 0x600 */
84         u32 reserved6[6];
85         u32 ddr_urgent_sel; /* 0x61c */
86         u32 reserved7[56];
87         u32 mio_pin[54]; /* 0x700 - 0x7D4 */
88         u32 reserved8[74];
89         u32 lvl_shftr_en; /* 0x900 */
90         u32 reserved9[3];
91         u32 ocm_cfg; /* 0x910 */
92 };
93
94 #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR)
95
96 struct devcfg_regs {
97         u32 ctrl; /* 0x0 */
98         u32 lock; /* 0x4 */
99         u32 cfg; /* 0x8 */
100         u32 int_sts; /* 0xc */
101         u32 int_mask; /* 0x10 */
102         u32 status; /* 0x14 */
103         u32 dma_src_addr; /* 0x18 */
104         u32 dma_dst_addr; /* 0x1c */
105         u32 dma_src_len; /* 0x20 */
106         u32 dma_dst_len; /* 0x24 */
107         u32 rom_shadow; /* 0x28 */
108         u32 reserved1[2];
109         u32 unlock; /* 0x34 */
110         u32 reserved2[18];
111         u32 mctrl; /* 0x80 */
112         u32 reserved3;
113         u32 write_count; /* 0x88 */
114         u32 read_count; /* 0x8c */
115 };
116
117 #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR)
118
119 struct scu_regs {
120         u32 reserved1[16];
121         u32 filter_start; /* 0x40 */
122         u32 filter_end; /* 0x44 */
123 };
124
125 #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR)
126
127 struct ddrc_regs {
128         u32 ddrc_ctrl; /* 0x0 */
129         u32 reserved[60];
130         u32 ecc_scrub; /* 0xF4 */
131 };
132 #define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR)
133
134 struct efuse_reg {
135         u32 reserved1[4];
136         u32 status;
137         u32 reserved2[3];
138 };
139
140 #define efuse_base ((struct efuse_reg *)ZYNQ_EFUSE_BASEADDR)
141
142 #endif /* _ASM_ARCH_HARDWARE_H */