]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - board/karo/tx53/tx53.c
karo: tx53: add support for TX53-1232 (2GiB SDRAM)
[karo-tx-uboot.git] / board / karo / tx53 / tx53.c
1 /*
2  * Copyright (C) 2011-2013 Lothar Waßmann <LW@KARO-electronics.de>
3  * based on: board/freescale/mx28_evk.c (C) 2010 Freescale Semiconductor, Inc.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License
10  * version 2 as published by the Free Software Foundation.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  */
18
19 #include <common.h>
20 #include <errno.h>
21 #include <libfdt.h>
22 #include <fdt_support.h>
23 #include <i2c.h>
24 #include <lcd.h>
25 #include <netdev.h>
26 #include <mmc.h>
27 #include <fsl_esdhc.h>
28 #include <video_fb.h>
29 #include <ipu.h>
30 #include <mxcfb.h>
31 #include <linux/fb.h>
32 #include <asm/io.h>
33 #include <asm/gpio.h>
34 #include <asm/arch/iomux-mx53.h>
35 #include <asm/arch/clock.h>
36 #include <asm/arch/imx-regs.h>
37 #include <asm/arch/crm_regs.h>
38 #include <asm/arch/sys_proto.h>
39
40 #include "../common/karo.h"
41
42 #define TX53_FEC_RST_GPIO       IMX_GPIO_NR(7, 6)
43 #define TX53_FEC_PWR_GPIO       IMX_GPIO_NR(3, 20)
44 #define TX53_FEC_INT_GPIO       IMX_GPIO_NR(2, 4)
45 #define TX53_LED_GPIO           IMX_GPIO_NR(2, 20)
46
47 #define TX53_LCD_PWR_GPIO       IMX_GPIO_NR(2, 31)
48 #define TX53_LCD_RST_GPIO       IMX_GPIO_NR(3, 29)
49 #define TX53_LCD_BACKLIGHT_GPIO IMX_GPIO_NR(1, 1)
50
51 #define TX53_RESET_OUT_GPIO     IMX_GPIO_NR(7, 12)
52
53 DECLARE_GLOBAL_DATA_PTR;
54
55 #define MX53_GPIO_PAD_CTRL      MUX_PAD_CTRL(PAD_CTL_PKE | PAD_CTL_PUE | \
56                                 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP)
57
58 #define TX53_SDHC_PAD_CTRL      MUX_PAD_CTRL(PAD_CTL_HYS | PAD_CTL_DSE_HIGH |   \
59                                 PAD_CTL_SRE_FAST | PAD_CTL_PUS_47K_UP)
60
61 char __uboot_img_end[0] __attribute__((section(".__uboot_img_end")));
62
63 static iomux_v3_cfg_t tx53_pads[] = {
64         /* NAND flash pads are set up in lowlevel_init.S */
65
66         /* UART pads */
67 #if CONFIG_MXC_UART_BASE == UART1_BASE
68         MX53_PAD_PATA_DIOW__UART1_TXD_MUX,
69         MX53_PAD_PATA_DMACK__UART1_RXD_MUX,
70         MX53_PAD_PATA_IORDY__UART1_RTS,
71         MX53_PAD_PATA_RESET_B__UART1_CTS,
72 #endif
73 #if CONFIG_MXC_UART_BASE == UART2_BASE
74         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
75         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
76         MX53_PAD_PATA_DIOR__UART2_RTS,
77         MX53_PAD_PATA_INTRQ__UART2_CTS,
78 #endif
79 #if CONFIG_MXC_UART_BASE == UART3_BASE
80         MX53_PAD_PATA_CS_0__UART3_TXD_MUX,
81         MX53_PAD_PATA_CS_1__UART3_RXD_MUX,
82         MX53_PAD_PATA_DA_2__UART3_RTS,
83         MX53_PAD_PATA_DA_1__UART3_CTS,
84 #endif
85         /* internal I2C */
86         MX53_PAD_EIM_D28__I2C1_SDA | MX53_GPIO_PAD_CTRL,
87         MX53_PAD_EIM_D21__I2C1_SCL | MX53_GPIO_PAD_CTRL,
88
89         /* FEC PHY GPIO functions */
90         MX53_PAD_EIM_D20__GPIO3_20, /* PHY POWER */
91         MX53_PAD_PATA_DA_0__GPIO7_6, /* PHY RESET */
92         MX53_PAD_PATA_DATA4__GPIO2_4, /* PHY INT */
93
94         /* FEC functions */
95         MX53_PAD_FEC_MDC__FEC_MDC,
96         MX53_PAD_FEC_MDIO__FEC_MDIO,
97         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
98         MX53_PAD_FEC_RX_ER__FEC_RX_ER,
99         MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
100         MX53_PAD_FEC_RXD1__FEC_RDATA_1,
101         MX53_PAD_FEC_RXD0__FEC_RDATA_0,
102         MX53_PAD_FEC_TX_EN__FEC_TX_EN,
103         MX53_PAD_FEC_TXD1__FEC_TDATA_1,
104         MX53_PAD_FEC_TXD0__FEC_TDATA_0,
105 };
106
107 static const struct gpio tx53_gpios[] = {
108         { TX53_RESET_OUT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "#RESET_OUT", },
109         { TX53_FEC_PWR_GPIO, GPIOF_OUTPUT_INIT_HIGH, "FEC PHY PWR", },
110         { TX53_FEC_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "FEC PHY RESET", },
111         { TX53_FEC_INT_GPIO, GPIOF_INPUT, "FEC PHY INT", },
112 };
113
114 /*
115  * Functions
116  */
117 /* placed in section '.data' to prevent overwriting relocation info
118  * overlayed with bss
119  */
120 static u32 wrsr __attribute__((section(".data")));
121
122 #define WRSR_POR        (1 << 4)
123 #define WRSR_TOUT       (1 << 1)
124 #define WRSR_SFTW       (1 << 0)
125
126 static void print_reset_cause(void)
127 {
128         struct src *src_regs = (struct src *)SRC_BASE_ADDR;
129         void __iomem *wdt_base = (void __iomem *)WDOG1_BASE_ADDR;
130         u32 srsr;
131         char *dlm = "";
132
133         printf("Reset cause: ");
134
135         srsr = readl(&src_regs->srsr);
136         wrsr = readw(wdt_base + 4);
137
138         if (wrsr & WRSR_POR) {
139                 printf("%sPOR", dlm);
140                 dlm = " | ";
141         }
142         if (srsr & 0x00004) {
143                 printf("%sCSU", dlm);
144                 dlm = " | ";
145         }
146         if (srsr & 0x00008) {
147                 printf("%sIPP USER", dlm);
148                 dlm = " | ";
149         }
150         if (srsr & 0x00010) {
151                 if (wrsr & WRSR_SFTW) {
152                         printf("%sSOFT", dlm);
153                         dlm = " | ";
154                 }
155                 if (wrsr & WRSR_TOUT) {
156                         printf("%sWDOG", dlm);
157                         dlm = " | ";
158                 }
159         }
160         if (srsr & 0x00020) {
161                 printf("%sJTAG HIGH-Z", dlm);
162                 dlm = " | ";
163         }
164         if (srsr & 0x00040) {
165                 printf("%sJTAG SW", dlm);
166                 dlm = " | ";
167         }
168         if (srsr & 0x10000) {
169                 printf("%sWARM BOOT", dlm);
170                 dlm = " | ";
171         }
172         if (dlm[0] == '\0')
173                 printf("unknown");
174
175         printf("\n");
176 }
177
178 #define pr_lpgr_val(v, n, b, c) do {                                    \
179         u32 __v = ((v) >> (b)) & ((1 << (c)) - 1);                      \
180         if (__v)                                                        \
181                 printf(" %s=%0*x", #n, DIV_ROUND_UP(c, 4), __v);        \
182 } while (0)
183
184 static inline void print_lpgr(u32 lpgr)
185 {
186         if (!lpgr)
187                 return;
188
189         printf("LPGR=%08x:", lpgr);
190         pr_lpgr_val(lpgr, SW_ISO, 31, 1);
191         pr_lpgr_val(lpgr, SECONDARY_BOOT, 30, 1);
192         pr_lpgr_val(lpgr, BLOCK_REWRITE, 29, 1);
193         pr_lpgr_val(lpgr, WDOG_BOOT, 28, 1);
194         pr_lpgr_val(lpgr, SBMR_SHADOW, 0, 26);
195         printf("\n");
196 }
197
198 static void tx53_print_cpuinfo(void)
199 {
200         u32 cpurev;
201         struct srtc_regs *srtc_regs = (void *)SRTC_BASE_ADDR;
202         u32 lpgr = readl(&srtc_regs->lpgr);
203
204         cpurev = get_cpu_rev();
205
206         printf("CPU:   Freescale i.MX53 rev%d.%d at %d MHz\n",
207                 (cpurev & 0x000F0) >> 4,
208                 (cpurev & 0x0000F) >> 0,
209                 mxc_get_clock(MXC_ARM_CLK) / 1000000);
210
211         print_reset_cause();
212
213         print_lpgr(lpgr);
214
215         if (lpgr & (1 << 30))
216                 printf("WARNING: U-Boot started from secondary bootstrap image\n");
217
218         if (lpgr) {
219                 struct mxc_ccm_reg *ccm_regs = (void *)CCM_BASE_ADDR;
220                 u32 ccgr4 = readl(&ccm_regs->CCGR4);
221
222                 writel(ccgr4 | MXC_CCM_CCGR4_SRTC(3), &ccm_regs->CCGR4);
223                 writel(0, &srtc_regs->lpgr);
224                 writel(ccgr4, &ccm_regs->CCGR4);
225         }
226 }
227
228 enum LTC3589_REGS {
229         LTC3589_SCR1 = 0x07,
230         LTC3589_SCR2 = 0x12,
231         LTC3589_VCCR = 0x20,
232         LTC3589_CLIRQ = 0x21,
233         LTC3589_B1DTV1 = 0x23,
234         LTC3589_B1DTV2 = 0x24,
235         LTC3589_VRRCR = 0x25,
236         LTC3589_B2DTV1 = 0x26,
237         LTC3589_B2DTV2 = 0x27,
238         LTC3589_B3DTV1 = 0x29,
239         LTC3589_B3DTV2 = 0x2a,
240         LTC3589_L2DTV1 = 0x32,
241         LTC3589_L2DTV2 = 0x33,
242 };
243
244 #define LTC3589_BnDTV1_PGOOD_MASK       (1 << 5)
245 #define LTC3589_BnDTV1_SLEW(n)          (((n) & 3) << 6)
246
247 #define LTC3589_CLK_RATE_LOW            (1 << 5)
248
249 #define LTC3589_SCR2_PGOOD_SHUTDWN      (1 << 7)
250
251 #define VDD_LDO2_VAL            mV_to_regval(vout_to_vref(1325 * 10, 2))
252 #define VDD_CORE_VAL            mV_to_regval(vout_to_vref(1100 * 10, 3))
253 #define VDD_SOC_VAL             mV_to_regval(vout_to_vref(1325 * 10, 4))
254 #define VDD_BUCK3_VAL           mV_to_regval(vout_to_vref(2500 * 10, 5))
255
256 #ifndef CONFIG_SYS_TX53_HWREV_2
257 /* LDO2 vref divider */
258 #define R1_2    180
259 #define R2_2    191
260 /* BUCK1 vref divider */
261 #define R1_3    150
262 #define R2_3    180
263 /* BUCK2 vref divider */
264 #define R1_4    180
265 #define R2_4    191
266 /* BUCK3 vref divider */
267 #define R1_5    270
268 #define R2_5    100
269 #else
270 /* no dividers on vref */
271 #define R1_2    0
272 #define R2_2    1
273 #define R1_3    0
274 #define R2_3    1
275 #define R1_4    0
276 #define R2_4    1
277 #define R1_5    0
278 #define R2_5    1
279 #endif
280
281 /* calculate voltages in 10mV */
282 #define R1(idx)                 R1_##idx
283 #define R2(idx)                 R2_##idx
284
285 #define vout_to_vref(vout, idx) ((vout) * R2(idx) / (R1(idx) + R2(idx)))
286 #define vref_to_vout(vref, idx) DIV_ROUND_UP((vref) * (R1(idx) + R2(idx)), R2(idx))
287
288 #define mV_to_regval(mV)        DIV_ROUND(((((mV) < 3625) ? 3625 : (mV)) - 3625), 125)
289 #define regval_to_mV(v)         (((v) * 125 + 3625))
290
291 static struct pmic_regs {
292         enum LTC3589_REGS addr;
293         u8 val;
294 } ltc3589_regs[] = {
295         { LTC3589_SCR1, 0x15, }, /* burst mode for all regulators except buck boost */
296         { LTC3589_SCR2, LTC3589_SCR2_PGOOD_SHUTDWN, }, /* enable shutdown on PGOOD Timeout */
297
298         { LTC3589_L2DTV1, VDD_LDO2_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
299         { LTC3589_L2DTV2, VDD_LDO2_VAL | LTC3589_CLK_RATE_LOW, },
300
301         { LTC3589_B1DTV1, VDD_CORE_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
302         { LTC3589_B1DTV2, VDD_CORE_VAL, },
303
304         { LTC3589_B2DTV1, VDD_SOC_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
305         { LTC3589_B2DTV2, VDD_SOC_VAL, },
306
307         { LTC3589_B3DTV1, VDD_BUCK3_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
308         { LTC3589_B3DTV2, VDD_BUCK3_VAL, },
309
310         /* Select ref 0 for all regulators and enable slew */
311         { LTC3589_VCCR, 0x55, },
312
313         { LTC3589_CLIRQ, 0, }, /* clear all interrupt flags */
314 };
315
316 static int setup_pmic_voltages(void)
317 {
318         int ret;
319         unsigned char value;
320         int i;
321
322         ret = i2c_probe(CONFIG_SYS_I2C_SLAVE);
323         if (ret != 0) {
324                 printf("Failed to initialize I2C\n");
325                 return ret;
326         }
327
328         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, 0x11, 1, &value, 1);
329         if (ret) {
330                 printf("%s: i2c_read error: %d\n", __func__, ret);
331                 return ret;
332         }
333
334         for (i = 0; i < ARRAY_SIZE(ltc3589_regs); i++) {
335                 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
336                                 &value, 1);
337                 debug("Writing %02x to reg %02x (%02x)\n",
338                         ltc3589_regs[i].val, ltc3589_regs[i].addr, value);
339                 ret = i2c_write(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
340                                 &ltc3589_regs[i].val, 1);
341                 if (ret) {
342                         printf("%s: failed to write PMIC register %02x: %d\n",
343                                 __func__, ltc3589_regs[i].addr, ret);
344                         return ret;
345                 }
346         }
347         printf("VDDCORE set to %umV\n",
348                 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_CORE_VAL), 3), 10));
349
350         printf("VDDSOC  set to %umV\n",
351                 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_SOC_VAL), 4), 10));
352         return 0;
353 }
354
355 static struct {
356         u32 max_freq;
357         u32 mV;
358 } tx53_core_voltages[] = {
359         { 800000000, 1100, },
360         { 1000000000, 1240, },
361         { 1200000000, 1350, },
362 };
363
364 int adjust_core_voltage(u32 freq)
365 {
366         int ret;
367         int i;
368
369         printf("%s@%d\n", __func__, __LINE__);
370
371         for (i = 0; i < ARRAY_SIZE(tx53_core_voltages); i++) {
372                 if (freq <= tx53_core_voltages[i].max_freq) {
373                         int retries = 0;
374                         const int max_tries = 10;
375                         const int delay_us = 1;
376                         u32 mV = tx53_core_voltages[i].mV;
377                         u8 val = mV_to_regval(vout_to_vref(mV * 10, 3));
378                         u8 v;
379
380                         debug("regval[%umV]=%02x\n", mV, val);
381
382                         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
383                                 &v, 1);
384                         if (ret) {
385                                 printf("%s: failed to read PMIC register %02x: %d\n",
386                                         __func__, LTC3589_B1DTV1, ret);
387                                 return ret;
388                         }
389                         debug("Changing reg %02x from %02x to %02x\n",
390                                 LTC3589_B1DTV1, v, (v & ~0x1f) |
391                                 mV_to_regval(vout_to_vref(mV * 10, 3)));
392                         v &= ~0x1f;
393                         v |= mV_to_regval(vout_to_vref(mV * 10, 3));
394                         ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
395                                         &v, 1);
396                         if (ret) {
397                                 printf("%s: failed to write PMIC register %02x: %d\n",
398                                         __func__, LTC3589_B1DTV1, ret);
399                                 return ret;
400                         }
401                         ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
402                                         &v, 1);
403                         if (ret) {
404                                 printf("%s: failed to read PMIC register %02x: %d\n",
405                                         __func__, LTC3589_VCCR, ret);
406                                 return ret;
407                         }
408                         v |= 0x1;
409                         ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
410                                         &v, 1);
411                         if (ret) {
412                                 printf("%s: failed to write PMIC register %02x: %d\n",
413                                         __func__, LTC3589_VCCR, ret);
414                                 return ret;
415                         }
416                         for (retries = 0; retries < max_tries; retries++) {
417                                 ret = i2c_read(CONFIG_SYS_I2C_SLAVE,
418                                         LTC3589_VCCR, 1, &v, 1);
419                                 if (ret) {
420                                         printf("%s: failed to read PMIC register %02x: %d\n",
421                                                 __func__, LTC3589_VCCR, ret);
422                                         return ret;
423                                 }
424                                 if (!(v & 1))
425                                         break;
426                                 udelay(delay_us);
427                         }
428                         if (v & 1) {
429                                 printf("change of VDDCORE did not complete after %uµs\n",
430                                         retries * delay_us);
431                                 return -ETIMEDOUT;
432                         }
433
434                         printf("VDDCORE set to %umV after %u loops\n",
435                                 DIV_ROUND(vref_to_vout(regval_to_mV(val & 0x1f), 3),
436                                         10), retries);
437                         return 0;
438                 }
439         }
440         return -EINVAL;
441 }
442
443 int board_early_init_f(void)
444 {
445         struct mxc_ccm_reg *ccm_regs = (void *)CCM_BASE_ADDR;
446
447         gpio_request_array(tx53_gpios, ARRAY_SIZE(tx53_gpios));
448         imx_iomux_v3_setup_multiple_pads(tx53_pads, ARRAY_SIZE(tx53_pads));
449
450         writel(0x77777777, AIPS1_BASE_ADDR + 0x00);
451         writel(0x77777777, AIPS1_BASE_ADDR + 0x04);
452
453         writel(0x00000000, AIPS1_BASE_ADDR + 0x40);
454         writel(0x00000000, AIPS1_BASE_ADDR + 0x44);
455         writel(0x00000000, AIPS1_BASE_ADDR + 0x48);
456         writel(0x00000000, AIPS1_BASE_ADDR + 0x4c);
457         writel(0x00000000, AIPS1_BASE_ADDR + 0x50);
458
459         writel(0x77777777, AIPS2_BASE_ADDR + 0x00);
460         writel(0x77777777, AIPS2_BASE_ADDR + 0x04);
461
462         writel(0x00000000, AIPS2_BASE_ADDR + 0x40);
463         writel(0x00000000, AIPS2_BASE_ADDR + 0x44);
464         writel(0x00000000, AIPS2_BASE_ADDR + 0x48);
465         writel(0x00000000, AIPS2_BASE_ADDR + 0x4c);
466         writel(0x00000000, AIPS2_BASE_ADDR + 0x50);
467
468         writel(0xffcf0fff, &ccm_regs->CCGR0);
469         writel(0x000fffcf, &ccm_regs->CCGR1);
470         writel(0x033c0000, &ccm_regs->CCGR2);
471         writel(0x000000ff, &ccm_regs->CCGR3);
472         writel(0x00000000, &ccm_regs->CCGR4);
473         writel(0x00fff033, &ccm_regs->CCGR5);
474         writel(0x0f00030f, &ccm_regs->CCGR6);
475         writel(0xfff00000, &ccm_regs->CCGR7);
476         writel(0x00000000, &ccm_regs->cmeor);
477
478         return 0;
479 }
480
481 int board_init(void)
482 {
483         int ret;
484
485         /* Address of boot parameters */
486         gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x1000;
487
488         if (ctrlc() || (wrsr & WRSR_TOUT)) {
489                 printf("CTRL-C detected; Skipping PMIC setup\n");
490                 return 1;
491         }
492
493         ret = setup_pmic_voltages();
494         if (ret) {
495                 printf("Failed to setup PMIC voltages\n");
496                 hang();
497         }
498         return 0;
499 }
500
501 int dram_init(void)
502 {
503         int ret;
504
505         /*
506          * U-Boot doesn't support RAM banks with intervening holes,
507          * so let U-Boot only know about the first bank for its
508          * internal data structures. The size reported to Linux is
509          * determined from the individual bank sizes.
510          */
511         gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1, SZ_1G);
512
513         ret = mxc_set_clock(CONFIG_SYS_MX5_HCLK,
514                 CONFIG_SYS_SDRAM_CLK, MXC_DDR_CLK);
515         if (ret)
516                 printf("%s: Failed to set DDR clock to %u MHz: %d\n", __func__,
517                         CONFIG_SYS_SDRAM_CLK, ret);
518         else
519                 debug("%s: DDR clock set to %u.%03u MHz (desig.: %u.000 MHz)\n",
520                         __func__, mxc_get_clock(MXC_DDR_CLK) / 1000000,
521                         mxc_get_clock(MXC_DDR_CLK) / 1000 % 1000,
522                         CONFIG_SYS_SDRAM_CLK);
523         return ret;
524 }
525
526 void dram_init_banksize(void)
527 {
528         long total_size = gd->ram_size;
529
530         gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
531         gd->bd->bi_dram[0].size = gd->ram_size;
532
533 #if CONFIG_NR_DRAM_BANKS > 1
534         gd->bd->bi_dram[1].size = get_ram_size((void *)PHYS_SDRAM_2, SZ_1G);
535
536         if (gd->bd->bi_dram[1].size) {
537                 debug("Found %luMiB SDRAM in bank 2\n",
538                         gd->bd->bi_dram[1].size / SZ_1M);
539                 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
540                 total_size += gd->bd->bi_dram[1].size;
541         }
542 #endif
543         if (total_size != CONFIG_SYS_SDRAM_SIZE)
544                 printf("WARNING: SDRAM size mismatch: %uMiB configured; %luMiB detected\n",
545                         CONFIG_SYS_SDRAM_SIZE / SZ_1M, total_size / SZ_1M);
546 }
547
548 #ifdef  CONFIG_CMD_MMC
549 static const iomux_v3_cfg_t mmc0_pads[] = {
550         MX53_PAD_SD1_CMD__ESDHC1_CMD | TX53_SDHC_PAD_CTRL,
551         MX53_PAD_SD1_CLK__ESDHC1_CLK | TX53_SDHC_PAD_CTRL,
552         MX53_PAD_SD1_DATA0__ESDHC1_DAT0 | TX53_SDHC_PAD_CTRL,
553         MX53_PAD_SD1_DATA1__ESDHC1_DAT1 | TX53_SDHC_PAD_CTRL,
554         MX53_PAD_SD1_DATA2__ESDHC1_DAT2 | TX53_SDHC_PAD_CTRL,
555         MX53_PAD_SD1_DATA3__ESDHC1_DAT3 | TX53_SDHC_PAD_CTRL,
556         /* SD1 CD */
557         MX53_PAD_EIM_D24__GPIO3_24 | MX53_GPIO_PAD_CTRL,
558 };
559
560 static const iomux_v3_cfg_t mmc1_pads[] = {
561         MX53_PAD_SD2_CMD__ESDHC2_CMD | TX53_SDHC_PAD_CTRL,
562         MX53_PAD_SD2_CLK__ESDHC2_CLK | TX53_SDHC_PAD_CTRL,
563         MX53_PAD_SD2_DATA0__ESDHC2_DAT0 | TX53_SDHC_PAD_CTRL,
564         MX53_PAD_SD2_DATA1__ESDHC2_DAT1 | TX53_SDHC_PAD_CTRL,
565         MX53_PAD_SD2_DATA2__ESDHC2_DAT2 | TX53_SDHC_PAD_CTRL,
566         MX53_PAD_SD2_DATA3__ESDHC2_DAT3 | TX53_SDHC_PAD_CTRL,
567         /* SD2 CD */
568         MX53_PAD_EIM_D25__GPIO3_25 | MX53_GPIO_PAD_CTRL,
569 };
570
571 static struct tx53_esdhc_cfg {
572         const iomux_v3_cfg_t *pads;
573         int num_pads;
574         struct fsl_esdhc_cfg cfg;
575         int cd_gpio;
576 } tx53_esdhc_cfg[] = {
577         {
578                 .pads = mmc0_pads,
579                 .num_pads = ARRAY_SIZE(mmc0_pads),
580                 .cfg = {
581                         .esdhc_base = (void __iomem *)MMC_SDHC1_BASE_ADDR,
582                         .max_bus_width = 4,
583                 },
584                 .cd_gpio = IMX_GPIO_NR(3, 24),
585         },
586         {
587                 .pads = mmc1_pads,
588                 .num_pads = ARRAY_SIZE(mmc1_pads),
589                 .cfg = {
590                         .esdhc_base = (void __iomem *)MMC_SDHC2_BASE_ADDR,
591                         .max_bus_width = 4,
592                 },
593                 .cd_gpio = IMX_GPIO_NR(3, 25),
594         },
595 };
596
597 static inline struct tx53_esdhc_cfg *to_tx53_esdhc_cfg(struct fsl_esdhc_cfg *cfg)
598 {
599         return container_of(cfg, struct tx53_esdhc_cfg, cfg);
600 }
601
602 int board_mmc_getcd(struct mmc *mmc)
603 {
604         struct tx53_esdhc_cfg *cfg = to_tx53_esdhc_cfg(mmc->priv);
605
606         if (cfg->cd_gpio < 0)
607                 return cfg->cd_gpio;
608
609         debug("SD card %d is %spresent\n",
610                 cfg - tx53_esdhc_cfg,
611                 gpio_get_value(cfg->cd_gpio) ? "NOT " : "");
612         return !gpio_get_value(cfg->cd_gpio);
613 }
614
615 int board_mmc_init(bd_t *bis)
616 {
617         int i;
618
619         for (i = 0; i < ARRAY_SIZE(tx53_esdhc_cfg); i++) {
620                 struct mmc *mmc;
621                 struct tx53_esdhc_cfg *cfg = &tx53_esdhc_cfg[i];
622                 int ret;
623
624                 imx_iomux_v3_setup_multiple_pads(cfg->pads, cfg->num_pads);
625                 cfg->cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
626
627                 ret = gpio_request_one(cfg->cd_gpio,
628                                 GPIOF_INPUT, "MMC CD");
629                 if (ret) {
630                         printf("Error %d requesting GPIO%d_%d\n",
631                                 ret, cfg->cd_gpio / 32, cfg->cd_gpio % 32);
632                         continue;
633                 }
634
635                 debug("%s: Initializing MMC slot %d\n", __func__, i);
636                 fsl_esdhc_initialize(bis, &cfg->cfg);
637
638                 mmc = find_mmc_device(i);
639                 if (mmc == NULL)
640                         continue;
641                 if (board_mmc_getcd(mmc) > 0)
642                         mmc_init(mmc);
643         }
644         return 0;
645 }
646 #endif /* CONFIG_CMD_MMC */
647
648 #ifdef CONFIG_FEC_MXC
649
650 #ifndef ETH_ALEN
651 #define ETH_ALEN 6
652 #endif
653
654 void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
655 {
656         int i;
657         struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
658         struct fuse_bank *bank = &iim->bank[1];
659         struct fuse_bank1_regs *fuse = (struct fuse_bank1_regs *)bank->fuse_regs;
660
661         if (dev_id > 0)
662                 return;
663
664         for (i = 0; i < ETH_ALEN; i++)
665                 mac[i] = readl(&fuse->mac_addr[i]);
666 }
667
668 #define FEC_PAD_CTL     (PAD_CTL_DVS | PAD_CTL_DSE_HIGH | \
669                         PAD_CTL_SRE_FAST)
670 #define FEC_PAD_CTL2    (PAD_CTL_DVS | PAD_CTL_SRE_FAST)
671 #define GPIO_PAD_CTL    (PAD_CTL_DVS | PAD_CTL_DSE_HIGH)
672
673 int board_eth_init(bd_t *bis)
674 {
675         int ret;
676
677         /* delay at least 21ms for the PHY internal POR signal to deassert */
678         udelay(22000);
679
680         /* Deassert RESET to the external phy */
681         gpio_set_value(TX53_FEC_RST_GPIO, 1);
682
683         ret = cpu_eth_init(bis);
684         if (ret)
685                 printf("cpu_eth_init() failed: %d\n", ret);
686
687         return ret;
688 }
689 #endif /* CONFIG_FEC_MXC */
690
691 enum {
692         LED_STATE_INIT = -1,
693         LED_STATE_OFF,
694         LED_STATE_ON,
695 };
696
697 void show_activity(int arg)
698 {
699         static int led_state = LED_STATE_INIT;
700         static ulong last;
701
702         if (led_state == LED_STATE_INIT) {
703                 last = get_timer(0);
704                 gpio_set_value(TX53_LED_GPIO, 1);
705                 led_state = LED_STATE_ON;
706         } else {
707                 if (get_timer(last) > CONFIG_SYS_HZ) {
708                         last = get_timer(0);
709                         if (led_state == LED_STATE_ON) {
710                                 gpio_set_value(TX53_LED_GPIO, 0);
711                         } else {
712                                 gpio_set_value(TX53_LED_GPIO, 1);
713                         }
714                         led_state = 1 - led_state;
715                 }
716         }
717 }
718
719 static const iomux_v3_cfg_t stk5_pads[] = {
720         /* SW controlled LED on STK5 baseboard */
721         MX53_PAD_EIM_A18__GPIO2_20,
722
723         /* I2C bus on DIMM pins 40/41 */
724         MX53_PAD_GPIO_6__I2C3_SDA | MX53_GPIO_PAD_CTRL,
725         MX53_PAD_GPIO_3__I2C3_SCL | MX53_GPIO_PAD_CTRL,
726
727         /* TSC200x PEN IRQ */
728         MX53_PAD_EIM_D26__GPIO3_26 | MX53_GPIO_PAD_CTRL,
729
730         /* EDT-FT5x06 Polytouch panel */
731         MX53_PAD_NANDF_CS2__GPIO6_15 | MX53_GPIO_PAD_CTRL, /* IRQ */
732         MX53_PAD_EIM_A16__GPIO2_22 | MX53_GPIO_PAD_CTRL, /* RESET */
733         MX53_PAD_EIM_A17__GPIO2_21 | MX53_GPIO_PAD_CTRL, /* WAKE */
734
735         /* USBH1 */
736         MX53_PAD_EIM_D31__GPIO3_31 | MX53_GPIO_PAD_CTRL, /* VBUSEN */
737         MX53_PAD_EIM_D30__GPIO3_30 | MX53_GPIO_PAD_CTRL, /* OC */
738         /* USBOTG */
739         MX53_PAD_GPIO_7__GPIO1_7, /* VBUSEN */
740         MX53_PAD_GPIO_8__GPIO1_8, /* OC */
741
742         /* DS1339 Interrupt */
743         MX53_PAD_DI0_PIN4__GPIO4_20 | MX53_GPIO_PAD_CTRL,
744 };
745
746 static const struct gpio stk5_gpios[] = {
747         { TX53_LED_GPIO, GPIOF_OUTPUT_INIT_LOW, "HEARTBEAT LED", },
748
749         { IMX_GPIO_NR(1, 8), GPIOF_INPUT, "USBOTG OC", },
750         { IMX_GPIO_NR(1, 7), GPIOF_OUTPUT_INIT_LOW, "USBOTG VBUS enable", },
751         { IMX_GPIO_NR(3, 30), GPIOF_INPUT, "USBH1 OC", },
752         { IMX_GPIO_NR(3, 31), GPIOF_OUTPUT_INIT_LOW, "USBH1 VBUS enable", },
753 };
754
755 #ifdef CONFIG_LCD
756 static u16 tx53_cmap[256];
757 vidinfo_t panel_info = {
758         /* set to max. size supported by SoC */
759         .vl_col = 1600,
760         .vl_row = 1200,
761
762         .vl_bpix = LCD_COLOR24,    /* Bits per pixel, 0: 1bpp, 1: 2bpp, 2: 4bpp, 3: 8bpp ... */
763         .cmap = tx53_cmap,
764 };
765
766 static struct fb_videomode tx53_fb_modes[] = {
767 #ifndef CONFIG_SYS_LVDS_IF
768         {
769                 /* Standard VGA timing */
770                 .name           = "VGA",
771                 .refresh        = 60,
772                 .xres           = 640,
773                 .yres           = 480,
774                 .pixclock       = KHZ2PICOS(25175),
775                 .left_margin    = 48,
776                 .hsync_len      = 96,
777                 .right_margin   = 16,
778                 .upper_margin   = 31,
779                 .vsync_len      = 2,
780                 .lower_margin   = 12,
781                 .sync           = FB_SYNC_CLK_LAT_FALL,
782         },
783         {
784                 /* Emerging ETV570 640 x 480 display. Syncs low active,
785                  * DE high active, 115.2 mm x 86.4 mm display area
786                  * VGA compatible timing
787                  */
788                 .name           = "ETV570",
789                 .refresh        = 60,
790                 .xres           = 640,
791                 .yres           = 480,
792                 .pixclock       = KHZ2PICOS(25175),
793                 .left_margin    = 114,
794                 .hsync_len      = 30,
795                 .right_margin   = 16,
796                 .upper_margin   = 32,
797                 .vsync_len      = 3,
798                 .lower_margin   = 10,
799                 .sync           = FB_SYNC_CLK_LAT_FALL,
800         },
801         {
802                 /* Emerging ET0350G0DH6 320 x 240 display.
803                  * 70.08 mm x 52.56 mm display area.
804                  */
805                 .name           = "ET0350",
806                 .refresh        = 60,
807                 .xres           = 320,
808                 .yres           = 240,
809                 .pixclock       = KHZ2PICOS(6500),
810                 .left_margin    = 68 - 34,
811                 .hsync_len      = 34,
812                 .right_margin   = 20,
813                 .upper_margin   = 18 - 3,
814                 .vsync_len      = 3,
815                 .lower_margin   = 4,
816                 .sync           = FB_SYNC_CLK_LAT_FALL,
817         },
818         {
819                 /* Emerging ET0430G0DH6 480 x 272 display.
820                  * 95.04 mm x 53.856 mm display area.
821                  */
822                 .name           = "ET0430",
823                 .refresh        = 60,
824                 .xres           = 480,
825                 .yres           = 272,
826                 .pixclock       = KHZ2PICOS(9000),
827                 .left_margin    = 2,
828                 .hsync_len      = 41,
829                 .right_margin   = 2,
830                 .upper_margin   = 2,
831                 .vsync_len      = 10,
832                 .lower_margin   = 2,
833                 .sync           = FB_SYNC_CLK_LAT_FALL,
834         },
835         {
836                 /* Emerging ET0500G0DH6 800 x 480 display.
837                  * 109.6 mm x 66.4 mm display area.
838                  */
839                 .name           = "ET0500",
840                 .refresh        = 60,
841                 .xres           = 800,
842                 .yres           = 480,
843                 .pixclock       = KHZ2PICOS(33260),
844                 .left_margin    = 216 - 128,
845                 .hsync_len      = 128,
846                 .right_margin   = 1056 - 800 - 216,
847                 .upper_margin   = 35 - 2,
848                 .vsync_len      = 2,
849                 .lower_margin   = 525 - 480 - 35,
850                 .sync           = FB_SYNC_CLK_LAT_FALL,
851         },
852         {
853                 /* Emerging ETQ570G0DH6 320 x 240 display.
854                  * 115.2 mm x 86.4 mm display area.
855                  */
856                 .name           = "ETQ570",
857                 .refresh        = 60,
858                 .xres           = 320,
859                 .yres           = 240,
860                 .pixclock       = KHZ2PICOS(6400),
861                 .left_margin    = 38,
862                 .hsync_len      = 30,
863                 .right_margin   = 30,
864                 .upper_margin   = 16, /* 15 according to datasheet */
865                 .vsync_len      = 3, /* TVP -> 1>x>5 */
866                 .lower_margin   = 4, /* 4.5 according to datasheet */
867                 .sync           = FB_SYNC_CLK_LAT_FALL,
868         },
869         {
870                 /* Emerging ET0700G0DH6 800 x 480 display.
871                  * 152.4 mm x 91.44 mm display area.
872                  */
873                 .name           = "ET0700",
874                 .refresh        = 60,
875                 .xres           = 800,
876                 .yres           = 480,
877                 .pixclock       = KHZ2PICOS(33260),
878                 .left_margin    = 216 - 128,
879                 .hsync_len      = 128,
880                 .right_margin   = 1056 - 800 - 216,
881                 .upper_margin   = 35 - 2,
882                 .vsync_len      = 2,
883                 .lower_margin   = 525 - 480 - 35,
884                 .sync           = FB_SYNC_CLK_LAT_FALL,
885         },
886 #else
887         {
888                 /* HannStar HSD100PXN1
889                  * 202.7m mm x 152.06 mm display area.
890                  */
891                 .name           = "HSD100PXN1",
892                 .refresh        = 60,
893                 .xres           = 1024,
894                 .yres           = 768,
895                 .pixclock       = KHZ2PICOS(65000),
896                 .left_margin    = 0,
897                 .hsync_len      = 0,
898                 .right_margin   = 320,
899                 .upper_margin   = 0,
900                 .vsync_len      = 0,
901                 .lower_margin   = 38,
902                 .sync           = FB_SYNC_CLK_LAT_FALL,
903         },
904 #endif
905         {
906                 /* unnamed entry for assigning parameters parsed from 'video_mode' string */
907                 .refresh        = 60,
908                 .left_margin    = 48,
909                 .hsync_len      = 96,
910                 .right_margin   = 16,
911                 .upper_margin   = 31,
912                 .vsync_len      = 2,
913                 .lower_margin   = 12,
914                 .sync           = FB_SYNC_CLK_LAT_FALL,
915         },
916 };
917
918 static int lcd_enabled = 1;
919 static int lcd_bl_polarity;
920
921 static int lcd_backlight_polarity(void)
922 {
923         return lcd_bl_polarity;
924 }
925
926 void lcd_enable(void)
927 {
928         /* HACK ALERT:
929          * global variable from common/lcd.c
930          * Set to 0 here to prevent messages from going to LCD
931          * rather than serial console
932          */
933         lcd_is_enabled = 0;
934
935         if (lcd_enabled) {
936                 karo_load_splashimage(1);
937
938                 debug("Switching LCD on\n");
939                 gpio_set_value(TX53_LCD_PWR_GPIO, 1);
940                 udelay(100);
941                 gpio_set_value(TX53_LCD_RST_GPIO, 1);
942                 udelay(300000);
943                 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
944                         lcd_backlight_polarity());
945         }
946 }
947
948 void lcd_disable(void)
949 {
950         if (lcd_enabled) {
951                 printf("Disabling LCD\n");
952                 ipuv3_fb_shutdown();
953         }
954 }
955
956 void lcd_panel_disable(void)
957 {
958         if (lcd_enabled) {
959                 debug("Switching LCD off\n");
960                 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
961                         !lcd_backlight_polarity());
962                 gpio_set_value(TX53_LCD_RST_GPIO, 0);
963                 gpio_set_value(TX53_LCD_PWR_GPIO, 0);
964         }
965 }
966
967 static const iomux_v3_cfg_t stk5_lcd_pads[] = {
968         /* LCD RESET */
969         MX53_PAD_EIM_D29__GPIO3_29 | MX53_GPIO_PAD_CTRL,
970         /* LCD POWER_ENABLE */
971         MX53_PAD_EIM_EB3__GPIO2_31 | MX53_GPIO_PAD_CTRL,
972         /* LCD Backlight (PWM) */
973         MX53_PAD_GPIO_1__GPIO1_1 | MX53_GPIO_PAD_CTRL,
974
975         /* Display */
976 #ifndef CONFIG_SYS_LVDS_IF
977         /* LCD option */
978         MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK,
979         MX53_PAD_DI0_PIN15__IPU_DI0_PIN15,
980         MX53_PAD_DI0_PIN2__IPU_DI0_PIN2,
981         MX53_PAD_DI0_PIN3__IPU_DI0_PIN3,
982         MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0,
983         MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1,
984         MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2,
985         MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3,
986         MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4,
987         MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5,
988         MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6,
989         MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7,
990         MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8,
991         MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9,
992         MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10,
993         MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11,
994         MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12,
995         MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13,
996         MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14,
997         MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15,
998         MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16,
999         MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17,
1000         MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18,
1001         MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19,
1002         MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20,
1003         MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21,
1004         MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22,
1005         MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23,
1006 #else
1007         /* LVDS option */
1008         MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3,
1009         MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2,
1010         MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK,
1011         MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1,
1012         MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0,
1013         MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3,
1014         MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK,
1015         MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2,
1016         MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1,
1017         MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0,
1018 #endif
1019 };
1020
1021 static const struct gpio stk5_lcd_gpios[] = {
1022         { TX53_LCD_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD RESET", },
1023         { TX53_LCD_PWR_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD POWER", },
1024         { TX53_LCD_BACKLIGHT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "LCD BACKLIGHT", },
1025 };
1026
1027 void lcd_ctrl_init(void *lcdbase)
1028 {
1029         int color_depth = 24;
1030         const char *video_mode = karo_get_vmode(getenv("video_mode"));
1031         const char *vm;
1032         unsigned long val;
1033         int refresh = 60;
1034         struct fb_videomode *p = &tx53_fb_modes[0];
1035         struct fb_videomode fb_mode;
1036         int xres_set = 0, yres_set = 0, bpp_set = 0, refresh_set = 0;
1037         int pix_fmt;
1038         int lcd_bus_width;
1039         ipu_di_clk_parent_t di_clk_parent = is_lvds() ? DI_PCLK_LDB : DI_PCLK_PLL3;
1040         unsigned long di_clk_rate = 65000000;
1041
1042         if (!lcd_enabled) {
1043                 debug("LCD disabled\n");
1044                 return;
1045         }
1046
1047         if (had_ctrlc() || (wrsr & WRSR_TOUT)) {
1048                 debug("Disabling LCD\n");
1049                 lcd_enabled = 0;
1050                 setenv("splashimage", NULL);
1051                 return;
1052         }
1053
1054         karo_fdt_move_fdt();
1055         lcd_bl_polarity = karo_fdt_get_backlight_polarity(working_fdt);
1056
1057         if (video_mode == NULL) {
1058                 debug("Disabling LCD\n");
1059                 lcd_enabled = 0;
1060                 return;
1061         }
1062         vm = video_mode;
1063         if (karo_fdt_get_fb_mode(working_fdt, video_mode, &fb_mode) == 0) {
1064                 p = &fb_mode;
1065                 debug("Using video mode from FDT\n");
1066                 vm += strlen(vm);
1067                 if (fb_mode.xres > panel_info.vl_col ||
1068                         fb_mode.yres > panel_info.vl_row) {
1069                         printf("video resolution from DT: %dx%d exceeds hardware limits: %dx%d\n",
1070                                 fb_mode.xres, fb_mode.yres,
1071                                 panel_info.vl_col, panel_info.vl_row);
1072                         lcd_enabled = 0;
1073                         return;
1074                 }
1075         }
1076         if (p->name != NULL)
1077                 debug("Trying compiled-in video modes\n");
1078         while (p->name != NULL) {
1079                 if (strcmp(p->name, vm) == 0) {
1080                         debug("Using video mode: '%s'\n", p->name);
1081                         vm += strlen(vm);
1082                         break;
1083                 }
1084                 p++;
1085         }
1086         if (*vm != '\0')
1087                 debug("Trying to decode video_mode: '%s'\n", vm);
1088         while (*vm != '\0') {
1089                 if (*vm >= '0' && *vm <= '9') {
1090                         char *end;
1091
1092                         val = simple_strtoul(vm, &end, 0);
1093                         if (end > vm) {
1094                                 if (!xres_set) {
1095                                         if (val > panel_info.vl_col)
1096                                                 val = panel_info.vl_col;
1097                                         p->xres = val;
1098                                         panel_info.vl_col = val;
1099                                         xres_set = 1;
1100                                 } else if (!yres_set) {
1101                                         if (val > panel_info.vl_row)
1102                                                 val = panel_info.vl_row;
1103                                         p->yres = val;
1104                                         panel_info.vl_row = val;
1105                                         yres_set = 1;
1106                                 } else if (!bpp_set) {
1107                                         switch (val) {
1108                                         case 32:
1109                                         case 24:
1110                                                 if (is_lvds())
1111                                                         pix_fmt = IPU_PIX_FMT_LVDS888;
1112                                                 /* fallthru */
1113                                         case 16:
1114                                         case 8:
1115                                                 color_depth = val;
1116                                                 break;
1117
1118                                         case 18:
1119                                                 if (is_lvds()) {
1120                                                         color_depth = val;
1121                                                         break;
1122                                                 }
1123                                                 /* fallthru */
1124                                         default:
1125                                                 printf("Invalid color depth: '%.*s' in video_mode; using default: '%u'\n",
1126                                                         end - vm, vm, color_depth);
1127                                         }
1128                                         bpp_set = 1;
1129                                 } else if (!refresh_set) {
1130                                         refresh = val;
1131                                         refresh_set = 1;
1132                                 }
1133                         }
1134                         vm = end;
1135                 }
1136                 switch (*vm) {
1137                 case '@':
1138                         bpp_set = 1;
1139                         /* fallthru */
1140                 case '-':
1141                         yres_set = 1;
1142                         /* fallthru */
1143                 case 'x':
1144                         xres_set = 1;
1145                         /* fallthru */
1146                 case 'M':
1147                 case 'R':
1148                         vm++;
1149                         break;
1150
1151                 default:
1152                         if (*vm != '\0')
1153                                 vm++;
1154                 }
1155         }
1156         if (p->xres == 0 || p->yres == 0) {
1157                 printf("Invalid video mode: %s\n", getenv("video_mode"));
1158                 lcd_enabled = 0;
1159                 printf("Supported video modes are:");
1160                 for (p = &tx53_fb_modes[0]; p->name != NULL; p++) {
1161                         printf(" %s", p->name);
1162                 }
1163                 printf("\n");
1164                 return;
1165         }
1166         if (p->xres > panel_info.vl_col || p->yres > panel_info.vl_row) {
1167                 printf("video resolution: %dx%d exceeds hardware limits: %dx%d\n",
1168                         p->xres, p->yres, panel_info.vl_col, panel_info.vl_row);
1169                 lcd_enabled = 0;
1170                 return;
1171         }
1172         panel_info.vl_col = p->xres;
1173         panel_info.vl_row = p->yres;
1174
1175         switch (color_depth) {
1176         case 8:
1177                 panel_info.vl_bpix = LCD_COLOR8;
1178                 break;
1179         case 16:
1180                 panel_info.vl_bpix = LCD_COLOR16;
1181                 break;
1182         default:
1183                 panel_info.vl_bpix = LCD_COLOR24;
1184         }
1185
1186         p->pixclock = KHZ2PICOS(refresh *
1187                 (p->xres + p->left_margin + p->right_margin + p->hsync_len) *
1188                 (p->yres + p->upper_margin + p->lower_margin + p->vsync_len) /
1189                                 1000);
1190         debug("Pixel clock set to %lu.%03lu MHz\n",
1191                 PICOS2KHZ(p->pixclock) / 1000, PICOS2KHZ(p->pixclock) % 1000);
1192
1193         if (p != &fb_mode) {
1194                 int ret;
1195
1196                 debug("Creating new display-timing node from '%s'\n",
1197                         video_mode);
1198                 ret = karo_fdt_create_fb_mode(working_fdt, video_mode, p);
1199                 if (ret)
1200                         printf("Failed to create new display-timing node from '%s': %d\n",
1201                                 video_mode, ret);
1202         }
1203
1204         gpio_request_array(stk5_lcd_gpios, ARRAY_SIZE(stk5_lcd_gpios));
1205         imx_iomux_v3_setup_multiple_pads(stk5_lcd_pads,
1206                                         ARRAY_SIZE(stk5_lcd_pads));
1207
1208         lcd_bus_width = karo_fdt_get_lcd_bus_width(working_fdt, 24);
1209         switch (lcd_bus_width) {
1210         case 24:
1211                 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS888 : IPU_PIX_FMT_RGB24;
1212                 break;
1213
1214         case 18:
1215                 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS666 : IPU_PIX_FMT_RGB666;
1216                 break;
1217
1218         case 16:
1219                 if (!is_lvds()) {
1220                         pix_fmt = IPU_PIX_FMT_RGB565;
1221                         break;
1222                 }
1223                 /* fallthru */
1224         default:
1225                 lcd_enabled = 0;
1226                 printf("Invalid %s bus width: %d\n", is_lvds() ? "LVDS" : "LCD",
1227                         lcd_bus_width);
1228                 return;
1229         }
1230         if (is_lvds()) {
1231                 int lvds_mapping = karo_fdt_get_lvds_mapping(working_fdt, 0);
1232                 int lvds_chan_mask = karo_fdt_get_lvds_channels(working_fdt);
1233                 uint32_t gpr2;
1234
1235                 if (lvds_chan_mask == 0) {
1236                         printf("No LVDS channel active\n");
1237                         lcd_enabled = 0;
1238                         return;
1239                 }
1240
1241                 gpr2 = (lvds_mapping << 6) | (lvds_mapping << 8);
1242                 if (lcd_bus_width == 24)
1243                         gpr2 |= (1 << 5) | (1 << 7);
1244                 gpr2 |= (lvds_chan_mask & 1) ? 1 << 0 : 0;
1245                 gpr2 |= (lvds_chan_mask & 2) ? 3 << 2 : 0;
1246                 debug("writing %08x to GPR2[%08x]\n", gpr2, IOMUXC_BASE_ADDR + 8);
1247                 writel(gpr2, IOMUXC_BASE_ADDR + 8);
1248         }
1249         if (karo_load_splashimage(0) == 0) {
1250                 int ret;
1251
1252                 gd->arch.ipu_hw_rev = IPUV3_HW_REV_IPUV3M;
1253
1254                 debug("Initializing LCD controller\n");
1255                 ret = ipuv3_fb_init(p, 0, pix_fmt, di_clk_parent, di_clk_rate, -1);
1256                 if (ret) {
1257                         printf("Failed to initialize FB driver: %d\n", ret);
1258                         lcd_enabled = 0;
1259                 }
1260         } else {
1261                 debug("Skipping initialization of LCD controller\n");
1262         }
1263 }
1264 #else
1265 #define lcd_enabled 0
1266 #endif /* CONFIG_LCD */
1267
1268 static void stk5_board_init(void)
1269 {
1270         gpio_request_array(stk5_gpios, ARRAY_SIZE(stk5_gpios));
1271         imx_iomux_v3_setup_multiple_pads(stk5_pads, ARRAY_SIZE(stk5_pads));
1272 }
1273
1274 static void stk5v3_board_init(void)
1275 {
1276         stk5_board_init();
1277 }
1278
1279 static void stk5v5_board_init(void)
1280 {
1281         stk5_board_init();
1282
1283         gpio_request_one(IMX_GPIO_NR(4, 21), GPIOF_OUTPUT_INIT_HIGH,
1284                         "Flexcan Transceiver");
1285         imx_iomux_v3_setup_pad(MX53_PAD_DISP0_DAT0__GPIO4_21);
1286 }
1287
1288 static void tx53_set_cpu_clock(void)
1289 {
1290         unsigned long cpu_clk = getenv_ulong("cpu_clk", 10, 0);
1291
1292         if (had_ctrlc() || (wrsr & WRSR_TOUT))
1293                 return;
1294
1295         if (cpu_clk == 0 || cpu_clk == mxc_get_clock(MXC_ARM_CLK) / 1000000)
1296                 return;
1297
1298         if (mxc_set_clock(CONFIG_SYS_MX5_HCLK, cpu_clk, MXC_ARM_CLK) == 0) {
1299                 cpu_clk = mxc_get_clock(MXC_ARM_CLK);
1300                 printf("CPU clock set to %lu.%03lu MHz\n",
1301                         cpu_clk / 1000000, cpu_clk / 1000 % 1000);
1302         } else {
1303                 printf("Error: Failed to set CPU clock to %lu MHz\n", cpu_clk);
1304         }
1305 }
1306
1307 static void tx53_init_mac(void)
1308 {
1309         u8 mac[ETH_ALEN];
1310
1311         imx_get_mac_from_fuse(0, mac);
1312         if (!is_valid_ether_addr(mac)) {
1313                 printf("No valid MAC address programmed\n");
1314                 return;
1315         }
1316
1317         printf("MAC addr from fuse: %pM\n", mac);
1318         eth_setenv_enetaddr("ethaddr", mac);
1319 }
1320
1321 int board_late_init(void)
1322 {
1323         int ret = 0;
1324         const char *baseboard;
1325
1326         tx53_set_cpu_clock();
1327         karo_fdt_move_fdt();
1328
1329         baseboard = getenv("baseboard");
1330         if (!baseboard)
1331                 goto exit;
1332
1333         printf("Baseboard: %s\n", baseboard);
1334
1335         if (strncmp(baseboard, "stk5", 4) == 0) {
1336                 if ((strlen(baseboard) == 4) ||
1337                         strcmp(baseboard, "stk5-v3") == 0) {
1338                         stk5v3_board_init();
1339                 } else if (strcmp(baseboard, "stk5-v5") == 0) {
1340                         const char *otg_mode = getenv("otg_mode");
1341
1342                         if (otg_mode && strcmp(otg_mode, "host") == 0) {
1343                                 printf("otg_mode='%s' is incompatible with baseboard %s; setting to 'none'\n",
1344                                         otg_mode, baseboard);
1345                                 setenv("otg_mode", "none");
1346                         }
1347                         stk5v5_board_init();
1348                 } else {
1349                         printf("WARNING: Unsupported STK5 board rev.: %s\n",
1350                                 baseboard + 4);
1351                 }
1352         } else {
1353                 printf("WARNING: Unsupported baseboard: '%s'\n",
1354                         baseboard);
1355                 ret = -EINVAL;
1356         }
1357
1358 exit:
1359         tx53_init_mac();
1360
1361         gpio_set_value(TX53_RESET_OUT_GPIO, 1);
1362         clear_ctrlc();
1363         return ret;
1364 }
1365
1366 int checkboard(void)
1367 {
1368         tx53_print_cpuinfo();
1369 #if CONFIG_SYS_SDRAM_SIZE < SZ_1G
1370         printf("Board: Ka-Ro TX53-8%d3%c\n",
1371                 is_lvds(), '0' + CONFIG_SYS_SDRAM_SIZE / SZ_1G);
1372 #elif CONFIG_SYS_SDRAM_SIZE < SZ_2G
1373         printf("Board: Ka-Ro TX53-1%d3%c\n",
1374                 is_lvds() + 2, '0' + CONFIG_SYS_SDRAM_SIZE / SZ_1G);
1375 #else
1376         printf("Board: Ka-Ro TX53-123%c\n",
1377                 '0' + CONFIG_SYS_SDRAM_SIZE / SZ_1G);
1378 #endif
1379         return 0;
1380 }
1381
1382 #if defined(CONFIG_OF_BOARD_SETUP)
1383 #ifdef CONFIG_FDT_FIXUP_PARTITIONS
1384 #include <jffs2/jffs2.h>
1385 #include <mtd_node.h>
1386 static struct node_info nodes[] = {
1387         { "fsl,imx53-nand", MTD_DEV_TYPE_NAND, },
1388 };
1389 #else
1390 #define fdt_fixup_mtdparts(b,n,c) do { } while (0)
1391 #endif
1392
1393 #ifdef CONFIG_SYS_TX53_HWREV_2
1394 static void tx53_fixup_rtc(void *blob)
1395 {
1396         karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupt-parent");
1397         karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupts");
1398 }
1399 #else
1400 static inline void tx53_fixup_rtc(void *blob)
1401 {
1402 }
1403 #endif /* CONFIG_SYS_TX53_HWREV_2 */
1404
1405 static const char *tx53_touchpanels[] = {
1406         "ti,tsc2007",
1407         "edt,edt-ft5x06",
1408         "eeti,egalax_ts",
1409 };
1410
1411 void ft_board_setup(void *blob, bd_t *bd)
1412 {
1413         const char *baseboard = getenv("baseboard");
1414         int stk5_v5 = baseboard != NULL && (strcmp(baseboard, "stk5-v5") == 0);
1415         const char *video_mode = karo_get_vmode(getenv("video_mode"));
1416         int ret;
1417
1418         ret = fdt_increase_size(blob, 4096);
1419         if (ret)
1420                 printf("Failed to increase FDT size: %s\n", fdt_strerror(ret));
1421
1422         if (stk5_v5)
1423                 karo_fdt_enable_node(blob, "stk5led", 0);
1424
1425         fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1426         fdt_fixup_ethernet(blob);
1427
1428         karo_fdt_fixup_touchpanel(blob, tx53_touchpanels,
1429                                 ARRAY_SIZE(tx53_touchpanels));
1430         karo_fdt_fixup_usb_otg(blob, "usbotg", "fsl,usbphy", "vbus-supply");
1431         karo_fdt_fixup_flexcan(blob, stk5_v5);
1432         tx53_fixup_rtc(blob);
1433         karo_fdt_update_fb_mode(blob, video_mode);
1434 }
1435 #endif /* CONFIG_OF_BOARD_SETUP */