]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/cam_enc_4xx.h
Merge branch 'agust@denx.de' of git://git.denx.de/u-boot-staging
[karo-tx-uboot.git] / include / configs / cam_enc_4xx.h
1 /*
2  * Copyright (C) 2009 Texas Instruments Incorporated
3  *
4  * Copyright (C) 2011
5  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22
23 #ifndef __CONFIG_H
24 #define __CONFIG_H
25
26 #define CONFIG_SYS_NO_FLASH             /* that is, no *NOR* flash */
27 #define CONFIG_SYS_CONSOLE_INFO_QUIET
28
29 /* SoC Configuration */
30 #define CONFIG_ARM926EJS                                /* arm926ejs CPU */
31 #define CONFIG_SYS_TIMERBASE            0x01c21400      /* use timer 0 */
32 #define CONFIG_SYS_HZ_CLOCK             24000000        /* timer0 freq */
33 #define CONFIG_SYS_HZ                   1000
34 #define CONFIG_SOC_DM365
35
36 #define CONFIG_MACH_TYPE        MACH_TYPE_DAVINCI_DM365_EVM
37
38 #define CONFIG_HOSTNAME                 cam_enc_4xx
39
40 #define CONFIG_BOARD_LATE_INIT
41 #define CONFIG_CAM_ENC_LED_MASK         0x0fc00000
42
43 /* Memory Info */
44 #define CONFIG_NR_DRAM_BANKS            1
45 #define PHYS_SDRAM_1                    0x80000000
46 #define PHYS_SDRAM_1_SIZE               (256 << 20)     /* 256 MiB */
47 #define DDR_4BANKS                              /* 4-bank DDR2 (256MB) */
48 #define CONFIG_MAX_RAM_BANK_SIZE        (256 << 20)     /* 256 MB */
49 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
50
51 /* Serial Driver info: UART0 for console  */
52 #define CONFIG_SYS_NS16550
53 #define CONFIG_SYS_NS16550_SERIAL
54 #define CONFIG_SYS_NS16550_REG_SIZE     -4
55 #define CONFIG_SYS_NS16550_COM1         0x01c20000
56 #define CONFIG_SYS_NS16550_CLK          CONFIG_SYS_HZ_CLOCK
57 #define CONFIG_CONS_INDEX               1
58 #define CONFIG_BAUDRATE                 115200
59
60 /* Network Configuration */
61 #define CONFIG_DRIVER_TI_EMAC
62 #define CONFIG_EMAC_MDIO_PHY_NUM        0
63 #define CONFIG_SYS_EMAC_TI_CLKDIV       0xa9    /* 1MHz */
64 #define CONFIG_MII
65 #define CONFIG_BOOTP_DEFAULT
66 #define CONFIG_BOOTP_DNS
67 #define CONFIG_BOOTP_DNS2
68 #define CONFIG_BOOTP_SEND_HOSTNAME
69 #define CONFIG_NET_RETRY_COUNT  10
70 #define CONFIG_CMD_MII
71 #define CONFIG_SYS_DCACHE_OFF
72 #define CONFIG_RESET_PHY_R
73
74 /* I2C */
75 #define CONFIG_HARD_I2C
76 #define CONFIG_DRIVER_DAVINCI_I2C
77 #define CONFIG_SYS_I2C_SPEED            400000
78 #define CONFIG_SYS_I2C_SLAVE            0x10    /* SMBus host address */
79
80 /* NAND: socketed, two chipselects, normally 2 GBytes */
81 #define CONFIG_NAND_DAVINCI
82 #define CONFIG_SYS_NAND_CS              2
83 #define CONFIG_SYS_NAND_USE_FLASH_BBT
84 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
85 #define CONFIG_SYS_NAND_PAGE_2K
86
87 #define CONFIG_SYS_NAND_LARGEPAGE
88 #define CONFIG_SYS_NAND_BASE_LIST       { 0x02000000, }
89 /* socket has two chipselects, nCE0 gated by address BIT(14) */
90 #define CONFIG_SYS_MAX_NAND_DEVICE      1
91
92 /* SPI support */
93 #define CONFIG_SPI
94 #define CONFIG_SPI_FLASH
95 #define CONFIG_SPI_FLASH_STMICRO
96 #define CONFIG_DAVINCI_SPI
97 #define CONFIG_SYS_SPI_BASE             DAVINCI_SPI1_BASE
98 #define CONFIG_SYS_SPI_CLK              davinci_clk_get(SPI_PLLDIV)
99 #define CONFIG_SF_DEFAULT_SPEED         3000000
100 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
101 #define CONFIG_CMD_SF
102
103 /* SD/MMC */
104 #define CONFIG_MMC
105 #define CONFIG_GENERIC_MMC
106 #define CONFIG_DAVINCI_MMC
107 #define CONFIG_MMC_MBLOCK
108
109 /* U-Boot command configuration */
110 #include <config_cmd_default.h>
111
112 #define CONFIG_CMD_BDI
113 #undef CONFIG_CMD_FLASH
114 #undef CONFIG_CMD_FPGA
115 #undef CONFIG_CMD_SETGETDCR
116 #define CONFIG_CMD_ASKENV
117 #define CONFIG_CMD_CACHE
118 #define CONFIG_CMD_DHCP
119 #define CONFIG_CMD_I2C
120 #define CONFIG_CMD_PING
121 #define CONFIG_CMD_SAVES
122
123 #ifdef CONFIG_CMD_BDI
124 #define CONFIG_CLOCKS
125 #endif
126
127 #ifdef CONFIG_MMC
128 #define CONFIG_DOS_PARTITION
129 #define CONFIG_CMD_EXT2
130 #define CONFIG_CMD_FAT
131 #define CONFIG_CMD_MMC
132 #endif
133
134 #ifdef CONFIG_NAND_DAVINCI
135 #define CONFIG_CMD_MTDPARTS
136 #define CONFIG_MTD_PARTITIONS
137 #define CONFIG_MTD_DEVICE
138 #define CONFIG_CMD_NAND
139 #define CONFIG_CMD_UBI
140 #define CONFIG_CMD_UBIFS
141 #define CONFIG_RBTREE
142 #define CONFIG_LZO
143 #endif
144
145 #define CONFIG_CRC32_VERIFY
146 #define CONFIG_MX_CYCLIC
147
148 /* U-Boot general configuration */
149 #define CONFIG_BOOTFILE         "uImage"        /* Boot file name */
150 #define CONFIG_SYS_PROMPT       "cam_enc_4xx> " /* Monitor Command Prompt */
151 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size  */
152 #define CONFIG_SYS_PBSIZE                       /* Print buffer size */ \
153                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
154 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
155 #define CONFIG_SYS_HUSH_PARSER
156 #define CONFIG_SYS_LONGHELP
157
158 #define CONFIG_MENU
159 #define CONFIG_MENU_SHOW
160 #define CONFIG_FIT
161 #define CONFIG_BOARD_IMG_ADDR_R 0x80000000
162
163 #ifdef CONFIG_NAND_DAVINCI
164 #define CONFIG_ENV_SIZE                 (16 << 10)
165 #define CONFIG_ENV_IS_IN_NAND
166 #define CONFIG_ENV_OFFSET               0x180000
167 #define CONFIG_ENV_RANGE                0x040000
168 #define CONFIG_ENV_OFFSET_REDUND        0x1c0000
169 #undef CONFIG_ENV_IS_IN_FLASH
170 #endif
171
172 #if defined(CONFIG_MMC) && !defined(CONFIG_ENV_IS_IN_NAND)
173 #define CONFIG_CMD_ENV
174 #define CONFIG_SYS_MMC_ENV_DEV  0
175 #define CONFIG_ENV_SIZE         (16 << 10)      /* 16 KiB */
176 #define CONFIG_ENV_OFFSET       (51 << 9)       /* Sector 51 */
177 #define CONFIG_ENV_IS_IN_MMC
178 #undef CONFIG_ENV_IS_IN_FLASH
179 #endif
180
181 #define CONFIG_BOOTDELAY        3
182 /*
183  * 24MHz InputClock / 15 prediv -> 1.6 MHz timer running
184  * Timeout 1 second.
185  */
186 #define CONFIG_AIT_TIMER_TIMEOUT        0x186a00
187
188 #define CONFIG_CMDLINE_EDITING
189 #define CONFIG_VERSION_VARIABLE
190 #define CONFIG_TIMESTAMP
191
192 /* U-Boot memory configuration */
193 #define CONFIG_SYS_MALLOC_LEN           (1 << 20)       /* 1 MiB */
194 #define CONFIG_SYS_MEMTEST_START        0x80000000      /* physical address */
195 #define CONFIG_SYS_MEMTEST_END          0x81000000      /* test 16MB RAM */
196
197 /* Linux interfacing */
198 #define CONFIG_CMDLINE_TAG
199 #define CONFIG_SETUP_MEMORY_TAGS
200 #define CONFIG_SYS_BARGSIZE     1024                    /* bootarg Size */
201 #define CONFIG_SYS_LOAD_ADDR    0x80700000              /* kernel address */
202
203 #define MTDIDS_DEFAULT          "nand0=davinci_nand.0"
204 #define MTDPARTS_DEFAULT                        \
205         "mtdparts="                             \
206                 "davinci_nand.0:"               \
207                         "128k(spl),"            \
208                         "384k(UBLheader),"      \
209                         "1m(u-boot),"           \
210                         "512k(env),"            \
211                         "-(ubi)"
212
213 #define CONFIG_SYS_NAND_PAGE_SIZE       0x800
214 #define CONFIG_SYS_NAND_BLOCK_SIZE      0x20000
215
216 /* Defines for SPL */
217 #define CONFIG_SPL
218 #define CONFIG_SPL_LIBGENERIC_SUPPORT
219 #define CONFIG_SPL_NAND_SUPPORT
220 #define CONFIG_SPL_NAND_SIMPLE
221 #define CONFIG_SPL_NAND_LOAD
222 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
223 #define CONFIG_SPL_SERIAL_SUPPORT
224 #define CONFIG_SPL_POST_MEM_SUPPORT
225 #define CONFIG_SPL_LDSCRIPT             "$(BOARDDIR)/u-boot-spl.lds"
226 #define CONFIG_SPL_STACK                (0x00010000 + 0x7f00)
227
228 #define CONFIG_SPL_TEXT_BASE            0x00000020 /*CONFIG_SYS_SRAM_START*/
229 #define CONFIG_SPL_MAX_SIZE             12320
230
231 #ifndef CONFIG_SPL_BUILD
232 #define CONFIG_SYS_TEXT_BASE            0x81080000
233 #endif
234
235 #define CONFIG_SYS_NAND_BASE            0x02000000
236 #define CONFIG_SYS_NAND_PAGE_COUNT      (CONFIG_SYS_NAND_BLOCK_SIZE / \
237                                         CONFIG_SYS_NAND_PAGE_SIZE)
238
239 #define CONFIG_SYS_NAND_ECCPOS          {                               \
240                                 24, 25, 26, 27, 28,                     \
241                                 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
242                                 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
243                                 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
244                                 59, 60, 61, 62, 63 }
245 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
246 #define CONFIG_SYS_NAND_ECCSIZE         0x200
247 #define CONFIG_SYS_NAND_ECCBYTES        10
248 #define CONFIG_SYS_NAND_OOBSIZE         64
249 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
250
251 /*
252  * RBL searches from Block n (n = 1..24)
253  * so we can define, how many UBL Headers
254  * we can write before the real spl code
255  */
256 #define CONFIG_SYS_NROF_PAGES_NAND_SPL  6
257
258 #define CONFIG_SYS_NAND_U_BOOT_DST      0x81080000 /* u-boot TEXT_BASE */
259 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
260
261 /*
262  * Post tests for memory testing
263  */
264 #define CONFIG_POST     CONFIG_SYS_POST_MEMORY
265 #define _POST_WORD_ADDR 0x0
266
267 #define CONFIG_DISPLAY_BOARDINFO
268
269 #define CONFIG_SYS_INIT_SP_ADDR         CONFIG_SPL_STACK
270
271 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x80000
272 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0xa0000
273 #define CONFIG_SYS_NAND_U_BOOT_ERA_SIZE 0x100000
274
275 /* for UBL header */
276 #define CONFIG_SYS_UBL_BLOCK            (CONFIG_SYS_NAND_PAGE_SIZE)
277
278 #define CONFIG_SYS_DM36x_PLL1_PLLM      0x55
279 #define CONFIG_SYS_DM36x_PLL1_PREDIV    0x8005
280 #define CONFIG_SYS_DM36x_PLL2_PLLM      0x09
281 #define CONFIG_SYS_DM36x_PLL2_PREDIV    0x8000
282 #define CONFIG_SYS_DM36x_PERI_CLK_CTRL  0x243F04FC
283 #define CONFIG_SYS_DM36x_PLL1_PLLDIV1   0x801b
284 #define CONFIG_SYS_DM36x_PLL1_PLLDIV2   0x8001
285 /* POST DIV 680/2 = 340Mhz  -> MJCP and HDVICP bus interface clock */
286 #define CONFIG_SYS_DM36x_PLL1_PLLDIV3   0x8001
287 /*
288  * POST DIV 680/4 = 170Mhz  -> EDMA/Peripheral CFG0(1/2 MJCP/HDVICP bus
289  * interface clk)
290  */
291 #define CONFIG_SYS_DM36x_PLL1_PLLDIV4   0x8003
292 /* POST DIV 680/2 = 340Mhz  -> VPSS */
293 #define CONFIG_SYS_DM36x_PLL1_PLLDIV5   0x8001
294 /* POST DIV 680/9 = 75.6 Mhz -> VENC */
295 #define CONFIG_SYS_DM36x_PLL1_PLLDIV6   0x8008
296 /*
297  * POST DIV 680/1 = 680Mhz -> DDRx2(with internal divider of 2, clock boils
298  * down to 340 Mhz)
299  */
300 #define CONFIG_SYS_DM36x_PLL1_PLLDIV7   0x8000
301 /* POST DIV 680/7= 97Mhz-> MMC0/SD0 */
302 #define CONFIG_SYS_DM36x_PLL1_PLLDIV8   0x8006
303 /* POST DIV 680/28 = 24.3Mhz-> CLKOUT */
304 #define CONFIG_SYS_DM36x_PLL1_PLLDIV9   0x801b
305
306 #define CONFIG_SYS_DM36x_PLL2_PLLDIV1   0x8011
307 /* POST DIV 432/1=432 Mhz  -> ARM926/(HDVICP block) clk */
308 #define CONFIG_SYS_DM36x_PLL2_PLLDIV2   0x8000
309 #define CONFIG_SYS_DM36x_PLL2_PLLDIV3   0x8001
310 /* POST DIV 432/21= 20.5714 Mhz->VOICE Codec clk */
311 #define CONFIG_SYS_DM36x_PLL2_PLLDIV4   0x8014
312 /* POST DIV 432/16=27 Mhz  -> VENC(For SD modes, requires) */
313 #define CONFIG_SYS_DM36x_PLL2_PLLDIV5   0x800f
314
315 /*
316  * READ LATENCY 7 (CL + 2)
317  * CONFIG_PWRDNEN = 1
318  * CONFIG_EXT_STRBEN = 1
319  */
320 #define CONFIG_SYS_DM36x_DDR2_DDRPHYCR  (0 \
321         | DV_DDR_PHY_EXT_STRBEN \
322         | DV_DDR_PHY_PWRDNEN \
323         | (7 << DV_DDR_PHY_RD_LATENCY_SHIFT))
324
325 /*
326  * T_RFC = (trfc/DDR_CLK) - 1 = (195 / 2.941) - 1
327  * T_RP  = (trp/DDR_CLK) - 1  = (12.5 / 2.941) - 1
328  * T_RCD = (trcd/DDR_CLK) - 1 = (12.5 / 2.941) - 1
329  * T_WR  = (twr/DDR_CLK) - 1  = (15 / 2.941) - 1
330  * T_RAS = (tras/DDR_CLK) - 1 = (45 / 2.941) - 1
331  * T_RC  = (trc/DDR_CLK) - 1  = (57.5 / 2.941) - 1
332  * T_RRD = (trrd/DDR_CLK) - 1 = (7.5 / 2.941) - 1
333  * T_WTR = (twtr/DDR_CLK) - 1 = (7.5 / 2.941) - 1
334  */
335 #define CONFIG_SYS_DM36x_DDR2_SDTIMR    (0 \
336         | (66 << DV_DDR_SDTMR1_RFC_SHIFT) \
337         | (4  << DV_DDR_SDTMR1_RP_SHIFT) \
338         | (4  << DV_DDR_SDTMR1_RCD_SHIFT) \
339         | (5  << DV_DDR_SDTMR1_WR_SHIFT) \
340         | (14 << DV_DDR_SDTMR1_RAS_SHIFT) \
341         | (19 << DV_DDR_SDTMR1_RC_SHIFT) \
342         | (2  << DV_DDR_SDTMR1_RRD_SHIFT) \
343         | (2  << DV_DDR_SDTMR1_WTR_SHIFT))
344
345 /*
346  * T_RASMAX = (trasmax/refresh_rate) - 1 = (70K / 7812.6) - 1
347  * T_XP  = tCKE - 1 = 3 - 2
348  * T_XSNR= ((trfc + 10)/DDR_CLK) - 1 = (205 / 2.941) - 1
349  * T_XSRD = txsrd - 1 = 200 - 1
350  * T_RTP = (trtp/DDR_CLK) - 1 = (7.5 / 2.941) - 1
351  * T_CKE = tcke - 1     = 3 - 1
352  */
353 #define CONFIG_SYS_DM36x_DDR2_SDTIMR2   (0 \
354         | (8  << DV_DDR_SDTMR2_RASMAX_SHIFT) \
355         | (2  << DV_DDR_SDTMR2_XP_SHIFT) \
356         | (69 << DV_DDR_SDTMR2_XSNR_SHIFT) \
357         | (199 <<  DV_DDR_SDTMR2_XSRD_SHIFT) \
358         | (2 <<  DV_DDR_SDTMR2_RTP_SHIFT) \
359         | (2 <<  DV_DDR_SDTMR2_CKE_SHIFT))
360
361 /* PR_OLD_COUNT = 0xfe */
362 #define CONFIG_SYS_DM36x_DDR2_PBBPR     0x000000FE
363 /* refresh rate = 0x768 */
364 #define CONFIG_SYS_DM36x_DDR2_SDRCR     0x00000768
365
366 #define CONFIG_SYS_DM36x_DDR2_SDBCR     (0 \
367         | (2 << DV_DDR_SDCR_PAGESIZE_SHIFT) \
368         | (3 << DV_DDR_SDCR_IBANK_SHIFT) \
369         | (5 << DV_DDR_SDCR_CL_SHIFT) \
370         | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT)    \
371         | (1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) \
372         | (1 << DV_DDR_SDCR_DDREN_SHIFT) \
373         | (0 << DV_DDR_SDCR_DDRDRIVE0_SHIFT)    \
374         | (1 << DV_DDR_SDCR_DDR2EN_SHIFT) \
375         | (1 << DV_DDR_SDCR_DDR_DDQS_SHIFT) \
376         | (1 << DV_DDR_SDCR_BOOTUNLOCK_SHIFT))
377
378 #define CONFIG_SYS_DM36x_AWCCR  0xff
379 #define CONFIG_SYS_DM36x_AB1CR  0x40400204
380 #define CONFIG_SYS_DM36x_AB2CR  0x04ca2650
381
382 /* All Video Inputs */
383 #define CONFIG_SYS_DM36x_PINMUX0        0x00000000
384 /*
385  * All Video Outputs,
386  * GPIO 86, 87 + 90 0x0000f030
387  */
388 #define CONFIG_SYS_DM36x_PINMUX1        0x00530002
389 #define CONFIG_SYS_DM36x_PINMUX2        0x00001815
390 /*
391  * SPI1, UART1, I2C, SD0, SD1, McBSP0, CLKOUTs
392  * GPIO 25 0x60000000
393  */
394 #define CONFIG_SYS_DM36x_PINMUX3        0x9b5affff
395 /*
396  * MMC/SD0 instead of MS, SPI0
397  * GPIO 34 0x0000c000
398  */
399 #define CONFIG_SYS_DM36x_PINMUX4        0x00002655
400
401 /*
402  * Default environment settings
403  */
404 #define xstr(s) str(s)
405 #define str(s)  #s
406
407 #define DVN4XX_UBOOT_ADDR_R_RAM         0x80000000
408 /* (DVN4XX_UBOOT_ADDR_R_RAM + CONFIG_SYS_NAND_PAGE_SIZE) */
409 #define DVN4XX_UBOOT_ADDR_R_NAND_SPL    0x80000800
410 /*
411  * (DVN4XX_UBOOT_ADDR_R_NAND_SPL + (CONFIG_SYS_NROF_PAGES_NAND_SPL * \
412  * CONFIG_SYS_NAND_PAGE_SIZE))
413  */
414 #define DVN4XX_UBOOT_ADDR_R_UBOOT       0x80003800
415
416 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
417         "u_boot_addr_r=" xstr(DVN4XX_UBOOT_ADDR_R_RAM) "\0"             \
418         "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.ubl\0"                 \
419         "load=tftp ${u_boot_addr_r} ${u-boot}\0"                        \
420         "pagesz=" xstr(CONFIG_SYS_NAND_PAGE_SIZE) "\0"                  \
421         "writeheader=nandrbl rbl;nand erase 20000 ${pagesz};"           \
422                 "nand write ${u_boot_addr_r} 20000 ${pagesz};"          \
423                 "nandrbl uboot\0"                                       \
424         "writenand_spl=nandrbl rbl;nand erase 0 3000;"                  \
425                 "nand write " xstr(DVN4XX_UBOOT_ADDR_R_NAND_SPL)        \
426                 " 0 3000;nandrbl uboot\0"                               \
427         "writeuboot=nandrbl uboot;"                                     \
428                 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " "     \
429                  xstr(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE)                  \
430                 ";nand write " xstr(DVN4XX_UBOOT_ADDR_R_UBOOT)          \
431                 " " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " "               \
432                 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0"                  \
433         "update=run load writenand_spl writeuboot\0"                    \
434         "bootcmd=run net_nfs\0"                                         \
435         "rootpath=/opt/eldk-arm/arm\0"                                  \
436         "mtdids=" MTDIDS_DEFAULT "\0"                                   \
437         "mtdparts=" MTDPARTS_DEFAULT "\0"                               \
438         "netdev=eth0\0"                                                 \
439         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
440         "addmisc=setenv bootargs ${bootargs} app_reset=${app_reset}\0"  \
441         "addcon=setenv bootargs ${bootargs} console=ttyS0,"             \
442                 "${baudrate}n8\0"                                       \
443         "addip=setenv bootargs ${bootargs} "                            \
444                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
445                 ":${hostname}:${netdev}:off eth=${ethaddr} panic=1\0"   \
446         "rootpath=/opt/eldk-arm/arm\0"                                  \
447         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
448                 "nfsroot=${serverip}:${rootpath}\0"                     \
449         "bootfile=" xstr(CONFIG_HOSTNAME) "/uImage \0"                  \
450         "kernel_addr_r=80600000\0"                                      \
451         "load_kernel=tftp ${kernel_addr_r} ${bootfile}\0"               \
452         "ubi_load_kernel=ubi part ubi 2048;ubifsmount ${img_volume};"   \
453                 "ubifsload ${kernel_addr_r} boot/uImage\0"              \
454         "fit_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0"                \
455         "img_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0"                \
456         "img_file=" xstr(CONFIG_HOSTNAME) "/ait.itb\0"                  \
457         "header_addr=20000\0"                                           \
458         "img_writeheader=nandrbl rbl;"                                  \
459                 "nand erase ${header_addr} ${pagesz};"                  \
460                 "nand write ${img_addr_r} ${header_addr} ${pagesz};"    \
461                 "nandrbl uboot\0"                                       \
462         "img_writespl=nandrbl rbl;nand erase 0 3000;"                   \
463                 "nand write ${img_addr_r} 0 3000;nandrbl uboot\0"       \
464         "img_writeuboot=nandrbl uboot;"                                 \
465                 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " "     \
466                  xstr(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE)                  \
467                 ";nand write ${img_addr_r} "                            \
468                 xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " "                   \
469                 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0"                  \
470         "img_writedfenv=ubi part ubi 2048;"                             \
471                 "ubi write ${img_addr_r} default ${filesize}\0"         \
472         "img_volume=rootfs1\0"                                          \
473         "img_writeramdisk=ubi part ubi 2048;"                           \
474                 "ubi write ${img_addr_r} ${img_volume} ${filesize}\0"   \
475         "load_img=tftp ${fit_addr_r} ${img_file}\0"                     \
476         "net_nfs=run load_kernel; "                                     \
477                 "run nfsargs addip addcon addmtd addmisc;"              \
478                 "bootm ${kernel_addr_r}\0"                              \
479         "ubi_ubi=run ubi_load_kernel; "                                 \
480                 "run ubiargs addip addcon addmtd addmisc;"              \
481                 "bootm ${kernel_addr_r}\0"                              \
482         "ubiargs=setenv bootargs ubi.mtd=4,2048"                        \
483                 " root=ubi0:${img_volume} rw rootfstype=ubifs\0"        \
484         "app_reset=no\0"                                                \
485         "dvn_app_vers=void\0"                                           \
486         "dvn_boot_vers=void\0"                                          \
487         "savenewvers=run savetmpparms restoreparms; saveenv;"           \
488                 "run restoretmpparms\0"                                 \
489         "savetmpparms=setenv y_ipaddr ${ipaddr};"                       \
490                 "setenv y_netmask ${netmask};"                          \
491                 "setenv y_serverip ${serverip};"                        \
492                 "setenv y_gatewayip ${gatewayip}\0"                     \
493         "saveparms=setenv x_ipaddr ${ipaddr};"                          \
494                 "setenv x_netmask ${netmask};"                          \
495                 "setenv x_serverip ${serverip};"                        \
496                 "setenv x_gatewayip ${gatewayip}\0"                     \
497         "restoreparms=setenv ipaddr ${x_ipaddr};"                       \
498                 "setenv netmask ${x_netmask};"                          \
499                 "setenv serverip ${x_serverip};"                        \
500                 "setenv gatewayip ${x_gatewayip}\0"                     \
501         "restoretmpparms=setenv ipaddr ${y_ipaddr};"                    \
502                 "setenv netmask ${y_netmask};"                          \
503                 "setenv serverip ${y_serverip};"                        \
504                 "setenv gatewayip ${y_gatewayip}\0"                     \
505         "\0"
506
507 /* USB Configuration */
508 #define CONFIG_USB_DAVINCI
509 #define CONFIG_MUSB_HCD
510 #define CONFIG_DV_USBPHY_CTL (USBPHY_SESNDEN | USBPHY_VBDTCTEN | \
511                                 USBPHY_PHY24MHZ)
512
513 #define CONFIG_CMD_USB         /* include support for usb cmd */
514 #define CONFIG_USB_STORAGE     /* MSC class support */
515 #define CONFIG_CMD_STORAGE     /* inclue support for usb-storage cmd */
516 #define CONFIG_CMD_FAT         /* inclue support for FAT/storage */
517 #define CONFIG_DOS_PARTITION   /* inclue support for FAT/storage */
518
519 #undef DAVINCI_DM365EVM
520 #define PINMUX4_USBDRVBUS_BITCLEAR       0x3000
521 #define PINMUX4_USBDRVBUS_BITSET         0x2000
522
523 #endif /* __CONFIG_H */