]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/trats.h
Merge branch 'u-boot-imx/master' into 'u-boot-arm/master'
[karo-tx-uboot.git] / include / configs / trats.h
1 /*
2  * Copyright (C) 2011 Samsung Electronics
3  * Heungjun Kim <riverful.kim@samsung.com>
4  *
5  * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board.
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 /*
14  * High Level Configuration Options
15  * (easy to change)
16  */
17 #define CONFIG_SAMSUNG          /* in a SAMSUNG core */
18 #define CONFIG_S5P              /* which is in a S5P Family */
19 #define CONFIG_EXYNOS4          /* which is in a EXYNOS4XXX */
20 #define CONFIG_EXYNOS4210       /* which is in a EXYNOS4210 */
21 #define CONFIG_TRATS            /* working with TRATS */
22 #define CONFIG_TIZEN            /* TIZEN lib */
23
24 #include <asm/arch/cpu.h>       /* get chip and board defs */
25
26 #define CONFIG_ARCH_CPU_INIT
27 #define CONFIG_DISPLAY_CPUINFO
28 #define CONFIG_DISPLAY_BOARDINFO
29
30 #ifndef CONFIG_SYS_L2CACHE_OFF
31 #define CONFIG_SYS_L2_PL310
32 #define CONFIG_SYS_PL310_BASE   0x10502000
33 #endif
34
35 #define CONFIG_SYS_SDRAM_BASE           0x40000000
36 #define CONFIG_SYS_TEXT_BASE            0x63300000
37
38 /* input clock of PLL: TRATS has 24MHz input clock at EXYNOS4210 */
39 #define CONFIG_SYS_CLK_FREQ_C210        24000000
40 #define CONFIG_SYS_CLK_FREQ             CONFIG_SYS_CLK_FREQ_C210
41
42 #define CONFIG_SETUP_MEMORY_TAGS
43 #define CONFIG_CMDLINE_TAG
44 #define CONFIG_REVISION_TAG
45 #define CONFIG_CMDLINE_EDITING
46 #define CONFIG_SKIP_LOWLEVEL_INIT
47 #define CONFIG_BOARD_EARLY_INIT_F
48
49 /* MACH_TYPE_TRATS macro will be removed once added to mach-types */
50 #define MACH_TYPE_TRATS                 3928
51 #define CONFIG_MACH_TYPE                MACH_TYPE_TRATS
52
53 #include <asm/sizes.h>
54 /* Size of malloc() pool */
55 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + (80 * SZ_1M))
56
57 /* select serial console configuration */
58 #define CONFIG_SERIAL2                  /* use SERIAL 2 */
59 #define CONFIG_BAUDRATE                 115200
60
61 /* MMC */
62 #define CONFIG_GENERIC_MMC
63 #define CONFIG_MMC
64 #define CONFIG_S5P_SDHCI
65 #define CONFIG_SDHCI
66 #define CONFIG_MMC_SDMA
67
68 /* PWM */
69 #define CONFIG_PWM
70
71 /* It should define before config_cmd_default.h */
72 #define CONFIG_SYS_NO_FLASH
73
74 /* Command definition */
75 #include <config_cmd_default.h>
76
77 #undef CONFIG_CMD_FPGA
78 #undef CONFIG_CMD_MISC
79 #undef CONFIG_CMD_NET
80 #undef CONFIG_CMD_NFS
81 #undef CONFIG_CMD_XIMG
82 #undef CONFIG_CMD_CACHE
83 #undef CONFIG_CMD_ONENAND
84 #undef CONFIG_CMD_MTDPARTS
85 #define CONFIG_CMD_MMC
86 #define CONFIG_CMD_DFU
87 #define CONFIG_CMD_GPT
88 #define CONFIG_CMD_SETEXPR
89
90 /* FAT */
91 #define CONFIG_CMD_FAT
92 #define CONFIG_FAT_WRITE
93
94 /* USB Composite download gadget - g_dnl */
95 #define CONFIG_USBDOWNLOAD_GADGET
96
97 /* TIZEN THOR downloader support */
98 #define CONFIG_CMD_THOR_DOWNLOAD
99 #define CONFIG_THOR_FUNCTION
100
101 #define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_32M
102 #define CONFIG_DFU_FUNCTION
103 #define CONFIG_DFU_MMC
104
105 /* USB Samsung's IDs */
106 #define CONFIG_G_DNL_VENDOR_NUM 0x04E8
107 #define CONFIG_G_DNL_PRODUCT_NUM 0x6601
108 #define CONFIG_G_DNL_THOR_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
109 #define CONFIG_G_DNL_THOR_PRODUCT_NUM 0x685D
110 #define CONFIG_G_DNL_MANUFACTURER "Samsung"
111
112 #define CONFIG_BOOTDELAY                1
113 #define CONFIG_ZERO_BOOTDELAY_CHECK
114 #define CONFIG_BOOTARGS                 "Please use defined boot"
115 #define CONFIG_BOOTCOMMAND              "run mmcboot"
116
117 #define CONFIG_DEFAULT_CONSOLE          "console=ttySAC2,115200n8\0"
118 #define CONFIG_BOOTBLOCK                "10"
119 #define CONFIG_ENV_COMMON_BOOT          "${console} ${meminfo}"
120
121 /* Tizen - partitions definitions */
122 #define PARTS_CSA               "csa-mmc"
123 #define PARTS_BOOTLOADER        "u-boot"
124 #define PARTS_BOOT              "boot"
125 #define PARTS_ROOT              "platform"
126 #define PARTS_DATA              "data"
127 #define PARTS_CSC               "csc"
128 #define PARTS_UMS               "ums"
129
130 #define PARTS_DEFAULT \
131         "uuid_disk=${uuid_gpt_disk};" \
132         "name="PARTS_CSA",size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
133         "name="PARTS_BOOTLOADER",size=60MiB," \
134                 "uuid=${uuid_gpt_"PARTS_BOOTLOADER"};" \
135         "name="PARTS_BOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
136         "name="PARTS_ROOT",size=1GiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
137         "name="PARTS_DATA",size=3GiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
138         "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
139         "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
140
141 #define CONFIG_DFU_ALT \
142         "u-boot mmc 80 400;" \
143         "uImage ext4 0 2;" \
144         "exynos4210-trats.dtb ext4 0 2;" \
145         ""PARTS_ROOT" part 0 5\0"
146
147 #define CONFIG_ENV_OVERWRITE
148 #define CONFIG_SYS_CONSOLE_INFO_QUIET
149 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
150
151 #define CONFIG_EXTRA_ENV_SETTINGS \
152         "bootk=" \
153                 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
154         "updatemmc=" \
155                 "mmc boot 0 1 1 1; mmc write 0 0x42008000 0 0x200;" \
156                 "mmc boot 0 1 1 0\0" \
157         "updatebackup=" \
158                 "mmc boot 0 1 1 2; mmc write 0 0x42100000 0 0x200;" \
159                 "mmc boot 0 1 1 0\0" \
160         "updatebootb=" \
161                 "mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \
162         "lpj=lpj=3981312\0" \
163         "nfsboot=" \
164                 "setenv bootargs root=/dev/nfs rw " \
165                 "nfsroot=${nfsroot},nolock,tcp " \
166                 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
167                 "${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \
168                 "; run bootk\0" \
169         "ramfsboot=" \
170                 "setenv bootargs root=/dev/ram0 rw rootfstype=ext2 " \
171                 "${console} ${meminfo} " \
172                 "initrd=0x43000000,8M ramdisk=8192\0" \
173         "mmcboot=" \
174                 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
175                 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
176                 "run loaddtb; run loaduimage; bootm 0x40007FC0 - ${fdtaddr}\0" \
177         "bootchart=setenv opts init=/sbin/bootchartd; run bootcmd\0" \
178         "boottrace=setenv opts initcall_debug; run bootcmd\0" \
179         "mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \
180         "verify=n\0" \
181         "rootfstype=ext4\0" \
182         "console=" CONFIG_DEFAULT_CONSOLE \
183         "meminfo=crashkernel=32M@0x50000000\0" \
184         "nfsroot=/nfsroot/arm\0" \
185         "bootblock=" CONFIG_BOOTBLOCK "\0" \
186         "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \
187         "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
188                 "${fdtfile}\0" \
189         "mmcdev=0\0" \
190         "mmcbootpart=2\0" \
191         "mmcrootpart=5\0" \
192         "opts=always_resume=1\0" \
193         "partitions=" PARTS_DEFAULT \
194         "dfu_alt_info=" CONFIG_DFU_ALT \
195         "spladdr=0x40000100\0" \
196         "splsize=0x200\0" \
197         "splfile=falcon.bin\0" \
198         "spl_export=" \
199                    "setexpr spl_imgsize ${splsize} + 8 ;" \
200                    "setenv spl_imgsize 0x${spl_imgsize};" \
201                    "setexpr spl_imgaddr ${spladdr} - 8 ;" \
202                    "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
203                    "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
204                    "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
205                    "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
206                    "spl export atags 0x40007FC0;" \
207                    "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
208                    "mw.l ${spl_addr_tmp} ${splsize};" \
209                    "ext4write mmc ${mmcdev}:${mmcbootpart}" \
210                    " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
211                    "setenv spl_imgsize;" \
212                    "setenv spl_imgaddr;" \
213                    "setenv spl_addr_tmp;\0" \
214         "fdtaddr=40800000\0" \
215         "fdtfile=exynos4210-trats.dtb\0"
216
217
218 /* Miscellaneous configurable options */
219 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
220 #define CONFIG_SYS_HUSH_PARSER          /* use "hush" command parser */
221 #define CONFIG_SYS_PROMPT               "TRATS # "
222 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
223 #define CONFIG_SYS_PBSIZE               384     /* Print Buffer Size */
224 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
225 /* Boot Argument Buffer Size */
226 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
227 /* memtest works on */
228 #define CONFIG_SYS_MEMTEST_START        CONFIG_SYS_SDRAM_BASE
229 #define CONFIG_SYS_MEMTEST_END          (CONFIG_SYS_SDRAM_BASE + 0x5000000)
230 #define CONFIG_SYS_LOAD_ADDR            (CONFIG_SYS_SDRAM_BASE + 0x4800000)
231
232 /* TRATS has 4 banks of DRAM */
233 #define CONFIG_NR_DRAM_BANKS    4
234 #define SDRAM_BANK_SIZE         (256UL << 20UL) /* 256 MB */
235 #define PHYS_SDRAM_1            CONFIG_SYS_SDRAM_BASE
236 #define PHYS_SDRAM_1_SIZE       SDRAM_BANK_SIZE
237 #define PHYS_SDRAM_2            (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
238 #define PHYS_SDRAM_2_SIZE       SDRAM_BANK_SIZE
239 #define PHYS_SDRAM_3            (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
240 #define PHYS_SDRAM_3_SIZE       SDRAM_BANK_SIZE
241 #define PHYS_SDRAM_4            (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
242 #define PHYS_SDRAM_4_SIZE       SDRAM_BANK_SIZE
243
244 #define CONFIG_SYS_MEM_TOP_HIDE         (1 << 20)       /* ram console */
245
246 #define CONFIG_SYS_MONITOR_BASE         0x00000000
247 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 2 sectors */
248
249 #define CONFIG_ENV_IS_IN_MMC
250 #define CONFIG_SYS_MMC_ENV_DEV          0
251 #define CONFIG_ENV_SIZE                 4096
252 #define CONFIG_ENV_OFFSET               ((32 - 4) << 10) /* 32KiB - 4KiB */
253
254 #define CONFIG_DOS_PARTITION
255 #define CONFIG_EFI_PARTITION
256
257 /* EXT4 */
258 #define CONFIG_CMD_EXT4
259 #define CONFIG_CMD_EXT4_WRITE
260 /* Falcon mode definitions */
261 #define CONFIG_CMD_SPL
262 #define CONFIG_SYS_SPL_ARGS_ADDR        PHYS_SDRAM_1 + 0x100
263
264 /* GPT */
265 #define CONFIG_EFI_PARTITION
266 #define CONFIG_PARTITION_UUIDS
267
268 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
269 #define CONFIG_SYS_CACHELINE_SIZE       32
270
271 #define CONFIG_SYS_I2C
272 #define CONFIG_SYS_I2C_S3C24X0
273 #define CONFIG_SYS_I2C_S3C24X0_SPEED    100000
274 #define CONFIG_SYS_I2C_S3C24X0_SLAVE    0xFE
275 #define CONFIG_MAX_I2C_NUM              8
276 #define CONFIG_SYS_I2C_SOFT             /* I2C bit-banged */
277 #define CONFIG_SYS_I2C_SOFT_SPEED       50000
278 #define CONFIG_SYS_I2C_SOFT_SLAVE       0x7F
279 #define CONFIG_SOFT_I2C_READ_REPEATED_START
280 #define CONFIG_SYS_I2C_INIT_BOARD
281
282 #include <asm/arch/gpio.h>
283
284 /* I2C FG */
285 #define CONFIG_SOFT_I2C_GPIO_SCL exynos4_gpio_part2_get_nr(y4, 1)
286 #define CONFIG_SOFT_I2C_GPIO_SDA exynos4_gpio_part2_get_nr(y4, 0)
287
288 #define CONFIG_POWER
289 #define CONFIG_POWER_I2C
290 #define CONFIG_POWER_MAX8997
291
292 #define CONFIG_POWER_FG
293 #define CONFIG_POWER_FG_MAX17042
294 #define CONFIG_POWER_MUIC
295 #define CONFIG_POWER_MUIC_MAX8997
296 #define CONFIG_POWER_BATTERY
297 #define CONFIG_POWER_BATTERY_TRATS
298 #define CONFIG_USB_GADGET
299 #define CONFIG_USB_GADGET_S3C_UDC_OTG
300 #define CONFIG_USB_GADGET_DUALSPEED
301 #define CONFIG_USB_GADGET_VBUS_DRAW     2
302 #define CONFIG_USB_CABLE_CHECK
303
304 /* LCD */
305 #define CONFIG_EXYNOS_FB
306 #define CONFIG_LCD
307 #define CONFIG_CMD_BMP
308 #define CONFIG_BMP_32BPP
309 #define CONFIG_FB_ADDR          0x52504000
310 #define CONFIG_S6E8AX0
311 #define CONFIG_EXYNOS_MIPI_DSIM
312 #define CONFIG_VIDEO_BMP_GZIP
313 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 120 * 4) + (1 << 12))
314
315 #define CONFIG_CMD_USB_MASS_STORAGE
316 #define CONFIG_USB_GADGET_MASS_STORAGE
317
318 /* Pass open firmware flat tree */
319 #define CONFIG_OF_LIBFDT    1
320
321 #endif  /* __CONFIG_H */