]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/vpac270.h
Merge branch 'tx28-update' into tx28-bugfix
[karo-tx-uboot.git] / include / configs / vpac270.h
1 /*
2  * Voipac PXA270 configuration file
3  *
4  * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Board Configuration Options
14  */
15 #define CONFIG_CPU_PXA27X               1       /* Marvell PXA270 CPU */
16 #define CONFIG_VPAC270          1       /* Voipac PXA270 board */
17 #define CONFIG_SYS_TEXT_BASE    0xa0000000
18
19 #ifdef  CONFIG_ONENAND
20 #define CONFIG_SPL_ONENAND_SUPPORT
21 #define CONFIG_SPL_ONENAND_LOAD_ADDR    0x2000
22 #define CONFIG_SPL_ONENAND_LOAD_SIZE    \
23         (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
24 #define CONFIG_SPL_TEXT_BASE    0x5c000000
25 #define CONFIG_SPL_LDSCRIPT     "board/vpac270/u-boot-spl.lds"
26 #endif
27
28 /*
29  * Environment settings
30  */
31 #define CONFIG_ENV_OVERWRITE
32 #define CONFIG_SYS_MALLOC_LEN           (128*1024)
33 #define CONFIG_ARCH_CPU_INIT
34 #define CONFIG_BOOTCOMMAND                                              \
35         "if mmc init && fatload mmc 0 0xa4000000 uImage; then "         \
36                 "bootm 0xa4000000; "                                    \
37         "fi; "                                                          \
38         "if usb reset && fatload usb 0 0xa4000000 uImage; then "        \
39                 "bootm 0xa4000000; "                                    \
40         "fi; "                                                          \
41         "if ide reset && fatload ide 0 0xa4000000 uImage; then "        \
42                 "bootm 0xa4000000; "                                    \
43         "fi; "                                                          \
44         "bootm 0x60000;"
45
46 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
47         "update_onenand="                                               \
48                 "onenand erase 0x0 0x80000 ; "                          \
49                 "onenand write 0xa0000000 0x0 0x80000"
50
51 #define CONFIG_BOOTARGS                 "console=tty0 console=ttyS0,115200"
52 #define CONFIG_TIMESTAMP
53 #define CONFIG_BOOTDELAY                2       /* Autoboot delay */
54 #define CONFIG_CMDLINE_TAG
55 #define CONFIG_SETUP_MEMORY_TAGS
56 #define CONFIG_LZMA                     /* LZMA compression support */
57 #define CONFIG_OF_LIBFDT
58
59 /*
60  * Serial Console Configuration
61  */
62 #define CONFIG_PXA_SERIAL
63 #define CONFIG_FFUART                   1
64 #define CONFIG_CONS_INDEX               3
65 #define CONFIG_BAUDRATE                 115200
66
67 /*
68  * Bootloader Components Configuration
69  */
70 #define CONFIG_CMD_ENV
71 #define CONFIG_CMD_MMC
72 #define CONFIG_CMD_USB
73 #undef  CONFIG_LCD
74 #define CONFIG_CMD_IDE
75
76 #ifdef  CONFIG_ONENAND
77 #define CONFIG_CMD_ONENAND
78 #else
79 #undef  CONFIG_CMD_ONENAND
80 #endif
81
82 /*
83  * Networking Configuration
84  *  chip on the Voipac PXA270 board
85  */
86 #ifdef  CONFIG_CMD_NET
87 #define CONFIG_CMD_PING
88 #define CONFIG_CMD_DHCP
89
90 #define CONFIG_DRIVER_DM9000            1
91 #define CONFIG_DM9000_BASE              0x08000300      /* CS2 */
92 #define DM9000_IO                       (CONFIG_DM9000_BASE)
93 #define DM9000_DATA                     (CONFIG_DM9000_BASE + 4)
94 #define CONFIG_NET_RETRY_COUNT          10
95
96 #define CONFIG_BOOTP_BOOTFILESIZE
97 #define CONFIG_BOOTP_BOOTPATH
98 #define CONFIG_BOOTP_GATEWAY
99 #define CONFIG_BOOTP_HOSTNAME
100 #endif
101
102 /*
103  * MMC Card Configuration
104  */
105 #ifdef  CONFIG_CMD_MMC
106 #define CONFIG_MMC
107 #define CONFIG_GENERIC_MMC
108 #define CONFIG_PXA_MMC_GENERIC
109 #define CONFIG_SYS_MMC_BASE             0xF0000000
110 #define CONFIG_CMD_FAT
111 #define CONFIG_CMD_EXT2
112 #define CONFIG_DOS_PARTITION
113 #endif
114
115 /*
116  * KGDB
117  */
118 #ifdef  CONFIG_CMD_KGDB
119 #define CONFIG_KGDB_BAUDRATE            230400  /* kgdb serial port speed */
120 #endif
121
122 /*
123  * HUSH Shell Configuration
124  */
125 #define CONFIG_SYS_HUSH_PARSER          1
126
127 #define CONFIG_SYS_LONGHELP
128 #ifdef  CONFIG_SYS_HUSH_PARSER
129 #else
130 #endif
131 #define CONFIG_SYS_CBSIZE               256
132 #define CONFIG_SYS_PBSIZE               \
133         (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
134 #define CONFIG_SYS_MAXARGS              16
135 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
136 #define CONFIG_SYS_DEVICE_NULLDEV       1
137 #define CONFIG_CMDLINE_EDITING          1
138 #define CONFIG_AUTO_COMPLETE            1
139
140 /*
141  * Clock Configuration
142  */
143 #define CONFIG_SYS_CPUSPEED             0x190           /* 312MHz */
144
145
146 /*
147  * DRAM Map
148  */
149 #define CONFIG_NR_DRAM_BANKS            2               /* 2 banks of DRAM */
150 #define PHYS_SDRAM_1                    0xa0000000      /* SDRAM Bank #1 */
151 #define PHYS_SDRAM_1_SIZE               0x08000000      /* 128 MB */
152
153 #ifdef  CONFIG_RAM_256M
154 #define PHYS_SDRAM_2                    0x80000000      /* SDRAM Bank #2 */
155 #define PHYS_SDRAM_2_SIZE               0x08000000      /* 128 MB */
156 #endif
157
158 #define CONFIG_SYS_DRAM_BASE            0xa0000000      /* CS0 */
159 #ifdef  CONFIG_RAM_256M
160 #define CONFIG_SYS_DRAM_SIZE            0x10000000      /* 256 MB DRAM */
161 #else
162 #define CONFIG_SYS_DRAM_SIZE            0x08000000      /* 128 MB DRAM */
163 #endif
164
165 #define CONFIG_SYS_MEMTEST_START        0xa0400000      /* memtest works on */
166 #define CONFIG_SYS_MEMTEST_END          0xa0800000      /* 4 ... 8 MB in DRAM */
167
168 #define CONFIG_SYS_LOAD_ADDR            PHYS_SDRAM_1
169 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
170 #define CONFIG_SYS_INIT_SP_ADDR         0x5c010000
171
172 /*
173  * NOR FLASH
174  */
175 #define CONFIG_SYS_MONITOR_BASE         0x0
176 #define CONFIG_SYS_MONITOR_LEN          0x80000
177 #define CONFIG_ENV_ADDR                 \
178                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
179 #define CONFIG_ENV_SIZE                 0x20000
180 #define CONFIG_ENV_SECT_SIZE            0x20000
181
182 #if     defined(CONFIG_CMD_FLASH)       /* NOR */
183 #define PHYS_FLASH_1                    0x00000000      /* Flash Bank #1 */
184
185 #ifdef  CONFIG_RAM_256M
186 #define PHYS_FLASH_2                    0x02000000      /* Flash Bank #2 */
187 #endif
188
189 #define CONFIG_SYS_FLASH_CFI
190 #define CONFIG_FLASH_CFI_DRIVER         1
191
192 #define CONFIG_SYS_MAX_FLASH_SECT       (4 + 255)
193 #ifdef  CONFIG_RAM_256M
194 #define CONFIG_SYS_MAX_FLASH_BANKS      2
195 #define CONFIG_SYS_FLASH_BANKS_LIST     { PHYS_FLASH_1, PHYS_FLASH_2 }
196 #else
197 #define CONFIG_SYS_MAX_FLASH_BANKS      1
198 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
199 #endif
200
201 #define CONFIG_SYS_FLASH_ERASE_TOUT     (25*CONFIG_SYS_HZ)
202 #define CONFIG_SYS_FLASH_WRITE_TOUT     (25*CONFIG_SYS_HZ)
203
204 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE       1
205 #define CONFIG_SYS_FLASH_PROTECTION             1
206
207 #define CONFIG_ENV_IS_IN_FLASH          1
208
209 #elif   defined(CONFIG_CMD_ONENAND)     /* OneNAND */
210 #define CONFIG_SYS_NO_FLASH
211 #define CONFIG_SYS_ONENAND_BASE         0x00000000
212
213 #define CONFIG_ENV_IS_IN_ONENAND        1
214
215 #else   /* No flash */
216 #define CONFIG_SYS_NO_FLASH
217 #define CONFIG_ENV_IS_NOWHERE
218 #endif
219
220 /*
221  * IDE
222  */
223 #ifdef  CONFIG_CMD_IDE
224 #define CONFIG_LBA48
225 #undef  CONFIG_IDE_LED
226 #undef  CONFIG_IDE_RESET
227
228 #define __io
229
230 #define CONFIG_SYS_IDE_MAXBUS           1
231 #define CONFIG_SYS_IDE_MAXDEVICE        1
232
233 #define CONFIG_SYS_ATA_BASE_ADDR        0x0c000000
234 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0
235
236 #define CONFIG_SYS_ATA_DATA_OFFSET      0x120
237 #define CONFIG_SYS_ATA_REG_OFFSET       0x120
238 #define CONFIG_SYS_ATA_ALT_OFFSET       0x120
239
240 #define CONFIG_SYS_ATA_STRIDE           2
241 #endif
242
243 /*
244  * GPIO settings
245  */
246 #define CONFIG_SYS_GPSR0_VAL    0x01308800
247 #define CONFIG_SYS_GPSR1_VAL    0x00cf0000
248 #define CONFIG_SYS_GPSR2_VAL    0x922ac000
249 #define CONFIG_SYS_GPSR3_VAL    0x0161e800
250
251 #define CONFIG_SYS_GPCR0_VAL    0x00010000
252 #define CONFIG_SYS_GPCR1_VAL    0x0
253 #define CONFIG_SYS_GPCR2_VAL    0x0
254 #define CONFIG_SYS_GPCR3_VAL    0x0
255
256 #define CONFIG_SYS_GPDR0_VAL    0xcbb18800
257 #define CONFIG_SYS_GPDR1_VAL    0xfccfa981
258 #define CONFIG_SYS_GPDR2_VAL    0x922affff
259 #define CONFIG_SYS_GPDR3_VAL    0x0161e904
260
261 #define CONFIG_SYS_GAFR0_L_VAL  0x00100000
262 #define CONFIG_SYS_GAFR0_U_VAL  0xa5da8510
263 #define CONFIG_SYS_GAFR1_L_VAL  0x6992901a
264 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa5a0aa
265 #define CONFIG_SYS_GAFR2_L_VAL  0xaaaaaaaa
266 #define CONFIG_SYS_GAFR2_U_VAL  0x4109a401
267 #define CONFIG_SYS_GAFR3_L_VAL  0x54010310
268 #define CONFIG_SYS_GAFR3_U_VAL  0x00025401
269
270 #define CONFIG_SYS_PSSR_VAL     0x30
271
272 /*
273  * Clock settings
274  */
275 #define CONFIG_SYS_CKEN         0x00500240
276 #define CONFIG_SYS_CCCR         0x02000290
277
278 /*
279  * Memory settings
280  */
281 #define CONFIG_SYS_MSC0_VAL     0x3ffc95f9
282 #define CONFIG_SYS_MSC1_VAL     0x02ccf974
283 #define CONFIG_SYS_MSC2_VAL     0x00000000
284 #ifdef  CONFIG_RAM_256M
285 #define CONFIG_SYS_MDCNFG_VAL   0x8ad30ad3
286 #else
287 #define CONFIG_SYS_MDCNFG_VAL   0x88000ad3
288 #endif
289 #define CONFIG_SYS_MDREFR_VAL   0x201fe01e
290 #define CONFIG_SYS_MDMRS_VAL    0x00000000
291 #define CONFIG_SYS_FLYCNFG_VAL  0x00000000
292 #define CONFIG_SYS_SXCNFG_VAL   0x40044004
293
294 /*
295  * PCMCIA and CF Interfaces
296  */
297 #define CONFIG_SYS_MECR_VAL     0x00000001
298 #define CONFIG_SYS_MCMEM0_VAL   0x00014307
299 #define CONFIG_SYS_MCMEM1_VAL   0x00014307
300 #define CONFIG_SYS_MCATT0_VAL   0x0001c787
301 #define CONFIG_SYS_MCATT1_VAL   0x0001c787
302 #define CONFIG_SYS_MCIO0_VAL    0x0001430f
303 #define CONFIG_SYS_MCIO1_VAL    0x0001430f
304
305 /*
306  * LCD
307  */
308 #ifdef  CONFIG_LCD
309 #define CONFIG_VOIPAC_LCD
310 #endif
311
312 /*
313  * USB
314  */
315 #ifdef  CONFIG_CMD_USB
316 #define CONFIG_USB_OHCI_NEW
317 #define CONFIG_SYS_USB_OHCI_CPU_INIT
318 #define CONFIG_SYS_USB_OHCI_BOARD_INIT
319 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      2
320 #define CONFIG_SYS_USB_OHCI_REGS_BASE   0x4C000000
321 #define CONFIG_SYS_USB_OHCI_SLOT_NAME   "vpac270"
322 #define CONFIG_USB_STORAGE
323 #endif
324
325 #endif  /* __CONFIG_H */