]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/i915/i915_drv.c
Merge tag 'samsung-fixes-4.7' of git://git.kernel.org/pub/scm/linux/kernel/git/krzk...
[karo-tx-linux.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/apple-gmux.h>
39 #include <linux/console.h>
40 #include <linux/module.h>
41 #include <linux/pm_runtime.h>
42 #include <linux/vgaarb.h>
43 #include <linux/vga_switcheroo.h>
44 #include <drm/drm_crtc_helper.h>
45
46 static struct drm_driver driver;
47
48 #define GEN_DEFAULT_PIPEOFFSETS \
49         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50                           PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52                            TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
53         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
55 #define GEN_CHV_PIPEOFFSETS \
56         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57                           CHV_PIPE_C_OFFSET }, \
58         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59                            CHV_TRANSCODER_C_OFFSET, }, \
60         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61                              CHV_PALETTE_C_OFFSET }
62
63 #define CURSOR_OFFSETS \
64         .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66 #define IVB_CURSOR_OFFSETS \
67         .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
69 #define BDW_COLORS \
70         .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
71 #define CHV_COLORS \
72         .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
73
74 static const struct intel_device_info intel_i830_info = {
75         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
76         .has_overlay = 1, .overlay_needs_physical = 1,
77         .ring_mask = RENDER_RING,
78         GEN_DEFAULT_PIPEOFFSETS,
79         CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_845g_info = {
83         .gen = 2, .num_pipes = 1,
84         .has_overlay = 1, .overlay_needs_physical = 1,
85         .ring_mask = RENDER_RING,
86         GEN_DEFAULT_PIPEOFFSETS,
87         CURSOR_OFFSETS,
88 };
89
90 static const struct intel_device_info intel_i85x_info = {
91         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
92         .cursor_needs_physical = 1,
93         .has_overlay = 1, .overlay_needs_physical = 1,
94         .has_fbc = 1,
95         .ring_mask = RENDER_RING,
96         GEN_DEFAULT_PIPEOFFSETS,
97         CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i865g_info = {
101         .gen = 2, .num_pipes = 1,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .ring_mask = RENDER_RING,
104         GEN_DEFAULT_PIPEOFFSETS,
105         CURSOR_OFFSETS,
106 };
107
108 static const struct intel_device_info intel_i915g_info = {
109         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
110         .has_overlay = 1, .overlay_needs_physical = 1,
111         .ring_mask = RENDER_RING,
112         GEN_DEFAULT_PIPEOFFSETS,
113         CURSOR_OFFSETS,
114 };
115 static const struct intel_device_info intel_i915gm_info = {
116         .gen = 3, .is_mobile = 1, .num_pipes = 2,
117         .cursor_needs_physical = 1,
118         .has_overlay = 1, .overlay_needs_physical = 1,
119         .supports_tv = 1,
120         .has_fbc = 1,
121         .ring_mask = RENDER_RING,
122         GEN_DEFAULT_PIPEOFFSETS,
123         CURSOR_OFFSETS,
124 };
125 static const struct intel_device_info intel_i945g_info = {
126         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
127         .has_overlay = 1, .overlay_needs_physical = 1,
128         .ring_mask = RENDER_RING,
129         GEN_DEFAULT_PIPEOFFSETS,
130         CURSOR_OFFSETS,
131 };
132 static const struct intel_device_info intel_i945gm_info = {
133         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
134         .has_hotplug = 1, .cursor_needs_physical = 1,
135         .has_overlay = 1, .overlay_needs_physical = 1,
136         .supports_tv = 1,
137         .has_fbc = 1,
138         .ring_mask = RENDER_RING,
139         GEN_DEFAULT_PIPEOFFSETS,
140         CURSOR_OFFSETS,
141 };
142
143 static const struct intel_device_info intel_i965g_info = {
144         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
145         .has_hotplug = 1,
146         .has_overlay = 1,
147         .ring_mask = RENDER_RING,
148         GEN_DEFAULT_PIPEOFFSETS,
149         CURSOR_OFFSETS,
150 };
151
152 static const struct intel_device_info intel_i965gm_info = {
153         .gen = 4, .is_crestline = 1, .num_pipes = 2,
154         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
155         .has_overlay = 1,
156         .supports_tv = 1,
157         .ring_mask = RENDER_RING,
158         GEN_DEFAULT_PIPEOFFSETS,
159         CURSOR_OFFSETS,
160 };
161
162 static const struct intel_device_info intel_g33_info = {
163         .gen = 3, .is_g33 = 1, .num_pipes = 2,
164         .need_gfx_hws = 1, .has_hotplug = 1,
165         .has_overlay = 1,
166         .ring_mask = RENDER_RING,
167         GEN_DEFAULT_PIPEOFFSETS,
168         CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_g45_info = {
172         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
173         .has_pipe_cxsr = 1, .has_hotplug = 1,
174         .ring_mask = RENDER_RING | BSD_RING,
175         GEN_DEFAULT_PIPEOFFSETS,
176         CURSOR_OFFSETS,
177 };
178
179 static const struct intel_device_info intel_gm45_info = {
180         .gen = 4, .is_g4x = 1, .num_pipes = 2,
181         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
182         .has_pipe_cxsr = 1, .has_hotplug = 1,
183         .supports_tv = 1,
184         .ring_mask = RENDER_RING | BSD_RING,
185         GEN_DEFAULT_PIPEOFFSETS,
186         CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_pineview_info = {
190         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
191         .need_gfx_hws = 1, .has_hotplug = 1,
192         .has_overlay = 1,
193         GEN_DEFAULT_PIPEOFFSETS,
194         CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_d_info = {
198         .gen = 5, .num_pipes = 2,
199         .need_gfx_hws = 1, .has_hotplug = 1,
200         .ring_mask = RENDER_RING | BSD_RING,
201         GEN_DEFAULT_PIPEOFFSETS,
202         CURSOR_OFFSETS,
203 };
204
205 static const struct intel_device_info intel_ironlake_m_info = {
206         .gen = 5, .is_mobile = 1, .num_pipes = 2,
207         .need_gfx_hws = 1, .has_hotplug = 1,
208         .has_fbc = 1,
209         .ring_mask = RENDER_RING | BSD_RING,
210         GEN_DEFAULT_PIPEOFFSETS,
211         CURSOR_OFFSETS,
212 };
213
214 static const struct intel_device_info intel_sandybridge_d_info = {
215         .gen = 6, .num_pipes = 2,
216         .need_gfx_hws = 1, .has_hotplug = 1,
217         .has_fbc = 1,
218         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
219         .has_llc = 1,
220         GEN_DEFAULT_PIPEOFFSETS,
221         CURSOR_OFFSETS,
222 };
223
224 static const struct intel_device_info intel_sandybridge_m_info = {
225         .gen = 6, .is_mobile = 1, .num_pipes = 2,
226         .need_gfx_hws = 1, .has_hotplug = 1,
227         .has_fbc = 1,
228         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
229         .has_llc = 1,
230         GEN_DEFAULT_PIPEOFFSETS,
231         CURSOR_OFFSETS,
232 };
233
234 #define GEN7_FEATURES  \
235         .gen = 7, .num_pipes = 3, \
236         .need_gfx_hws = 1, .has_hotplug = 1, \
237         .has_fbc = 1, \
238         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
239         .has_llc = 1, \
240         GEN_DEFAULT_PIPEOFFSETS, \
241         IVB_CURSOR_OFFSETS
242
243 static const struct intel_device_info intel_ivybridge_d_info = {
244         GEN7_FEATURES,
245         .is_ivybridge = 1,
246 };
247
248 static const struct intel_device_info intel_ivybridge_m_info = {
249         GEN7_FEATURES,
250         .is_ivybridge = 1,
251         .is_mobile = 1,
252 };
253
254 static const struct intel_device_info intel_ivybridge_q_info = {
255         GEN7_FEATURES,
256         .is_ivybridge = 1,
257         .num_pipes = 0, /* legal, last one wins */
258 };
259
260 #define VLV_FEATURES  \
261         .gen = 7, .num_pipes = 2, \
262         .need_gfx_hws = 1, .has_hotplug = 1, \
263         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
264         .display_mmio_offset = VLV_DISPLAY_BASE, \
265         GEN_DEFAULT_PIPEOFFSETS, \
266         CURSOR_OFFSETS
267
268 static const struct intel_device_info intel_valleyview_m_info = {
269         VLV_FEATURES,
270         .is_valleyview = 1,
271         .is_mobile = 1,
272 };
273
274 static const struct intel_device_info intel_valleyview_d_info = {
275         VLV_FEATURES,
276         .is_valleyview = 1,
277 };
278
279 #define HSW_FEATURES  \
280         GEN7_FEATURES, \
281         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
282         .has_ddi = 1, \
283         .has_fpga_dbg = 1
284
285 static const struct intel_device_info intel_haswell_d_info = {
286         HSW_FEATURES,
287         .is_haswell = 1,
288 };
289
290 static const struct intel_device_info intel_haswell_m_info = {
291         HSW_FEATURES,
292         .is_haswell = 1,
293         .is_mobile = 1,
294 };
295
296 #define BDW_FEATURES \
297         HSW_FEATURES, \
298         BDW_COLORS
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301         BDW_FEATURES,
302         .gen = 8,
303 };
304
305 static const struct intel_device_info intel_broadwell_m_info = {
306         BDW_FEATURES,
307         .gen = 8, .is_mobile = 1,
308 };
309
310 static const struct intel_device_info intel_broadwell_gt3d_info = {
311         BDW_FEATURES,
312         .gen = 8,
313         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
314 };
315
316 static const struct intel_device_info intel_broadwell_gt3m_info = {
317         BDW_FEATURES,
318         .gen = 8, .is_mobile = 1,
319         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
320 };
321
322 static const struct intel_device_info intel_cherryview_info = {
323         .gen = 8, .num_pipes = 3,
324         .need_gfx_hws = 1, .has_hotplug = 1,
325         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
326         .is_cherryview = 1,
327         .display_mmio_offset = VLV_DISPLAY_BASE,
328         GEN_CHV_PIPEOFFSETS,
329         CURSOR_OFFSETS,
330         CHV_COLORS,
331 };
332
333 static const struct intel_device_info intel_skylake_info = {
334         BDW_FEATURES,
335         .is_skylake = 1,
336         .gen = 9,
337 };
338
339 static const struct intel_device_info intel_skylake_gt3_info = {
340         BDW_FEATURES,
341         .is_skylake = 1,
342         .gen = 9,
343         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
344 };
345
346 static const struct intel_device_info intel_broxton_info = {
347         .is_preliminary = 1,
348         .is_broxton = 1,
349         .gen = 9,
350         .need_gfx_hws = 1, .has_hotplug = 1,
351         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352         .num_pipes = 3,
353         .has_ddi = 1,
354         .has_fpga_dbg = 1,
355         .has_fbc = 1,
356         GEN_DEFAULT_PIPEOFFSETS,
357         IVB_CURSOR_OFFSETS,
358         BDW_COLORS,
359 };
360
361 static const struct intel_device_info intel_kabylake_info = {
362         BDW_FEATURES,
363         .is_kabylake = 1,
364         .gen = 9,
365 };
366
367 static const struct intel_device_info intel_kabylake_gt3_info = {
368         BDW_FEATURES,
369         .is_kabylake = 1,
370         .gen = 9,
371         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
372 };
373
374 /*
375  * Make sure any device matches here are from most specific to most
376  * general.  For example, since the Quanta match is based on the subsystem
377  * and subvendor IDs, we need it to come before the more general IVB
378  * PCI ID matches, otherwise we'll use the wrong info struct above.
379  */
380 static const struct pci_device_id pciidlist[] = {
381         INTEL_I830_IDS(&intel_i830_info),
382         INTEL_I845G_IDS(&intel_845g_info),
383         INTEL_I85X_IDS(&intel_i85x_info),
384         INTEL_I865G_IDS(&intel_i865g_info),
385         INTEL_I915G_IDS(&intel_i915g_info),
386         INTEL_I915GM_IDS(&intel_i915gm_info),
387         INTEL_I945G_IDS(&intel_i945g_info),
388         INTEL_I945GM_IDS(&intel_i945gm_info),
389         INTEL_I965G_IDS(&intel_i965g_info),
390         INTEL_G33_IDS(&intel_g33_info),
391         INTEL_I965GM_IDS(&intel_i965gm_info),
392         INTEL_GM45_IDS(&intel_gm45_info),
393         INTEL_G45_IDS(&intel_g45_info),
394         INTEL_PINEVIEW_IDS(&intel_pineview_info),
395         INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
396         INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
397         INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
398         INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
399         INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
400         INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
401         INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
402         INTEL_HSW_D_IDS(&intel_haswell_d_info),
403         INTEL_HSW_M_IDS(&intel_haswell_m_info),
404         INTEL_VLV_M_IDS(&intel_valleyview_m_info),
405         INTEL_VLV_D_IDS(&intel_valleyview_d_info),
406         INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
407         INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
408         INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
409         INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
410         INTEL_CHV_IDS(&intel_cherryview_info),
411         INTEL_SKL_GT1_IDS(&intel_skylake_info),
412         INTEL_SKL_GT2_IDS(&intel_skylake_info),
413         INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
414         INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
415         INTEL_BXT_IDS(&intel_broxton_info),
416         INTEL_KBL_GT1_IDS(&intel_kabylake_info),
417         INTEL_KBL_GT2_IDS(&intel_kabylake_info),
418         INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
419         INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
420         {0, 0, 0}
421 };
422
423 MODULE_DEVICE_TABLE(pci, pciidlist);
424
425 static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
426 {
427         enum intel_pch ret = PCH_NOP;
428
429         /*
430          * In a virtualized passthrough environment we can be in a
431          * setup where the ISA bridge is not able to be passed through.
432          * In this case, a south bridge can be emulated and we have to
433          * make an educated guess as to which PCH is really there.
434          */
435
436         if (IS_GEN5(dev)) {
437                 ret = PCH_IBX;
438                 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
439         } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
440                 ret = PCH_CPT;
441                 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
442         } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443                 ret = PCH_LPT;
444                 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
445         } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
446                 ret = PCH_SPT;
447                 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
448         }
449
450         return ret;
451 }
452
453 void intel_detect_pch(struct drm_device *dev)
454 {
455         struct drm_i915_private *dev_priv = dev->dev_private;
456         struct pci_dev *pch = NULL;
457
458         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
459          * (which really amounts to a PCH but no South Display).
460          */
461         if (INTEL_INFO(dev)->num_pipes == 0) {
462                 dev_priv->pch_type = PCH_NOP;
463                 return;
464         }
465
466         /*
467          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
468          * make graphics device passthrough work easy for VMM, that only
469          * need to expose ISA bridge to let driver know the real hardware
470          * underneath. This is a requirement from virtualization team.
471          *
472          * In some virtualized environments (e.g. XEN), there is irrelevant
473          * ISA bridge in the system. To work reliably, we should scan trhough
474          * all the ISA bridge devices and check for the first match, instead
475          * of only checking the first one.
476          */
477         while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
478                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
479                         unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
480                         dev_priv->pch_id = id;
481
482                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
483                                 dev_priv->pch_type = PCH_IBX;
484                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
485                                 WARN_ON(!IS_GEN5(dev));
486                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
487                                 dev_priv->pch_type = PCH_CPT;
488                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
489                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
490                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
491                                 /* PantherPoint is CPT compatible */
492                                 dev_priv->pch_type = PCH_CPT;
493                                 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
494                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
495                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
496                                 dev_priv->pch_type = PCH_LPT;
497                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
498                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
499                                 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
500                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
501                                 dev_priv->pch_type = PCH_LPT;
502                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
503                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
504                                 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
505                         } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
506                                 dev_priv->pch_type = PCH_SPT;
507                                 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
508                                 WARN_ON(!IS_SKYLAKE(dev) &&
509                                         !IS_KABYLAKE(dev));
510                         } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
511                                 dev_priv->pch_type = PCH_SPT;
512                                 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
513                                 WARN_ON(!IS_SKYLAKE(dev) &&
514                                         !IS_KABYLAKE(dev));
515                         } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
516                                    (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
517                                    ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
518                                     pch->subsystem_vendor == 0x1af4 &&
519                                     pch->subsystem_device == 0x1100)) {
520                                 dev_priv->pch_type = intel_virt_detect_pch(dev);
521                         } else
522                                 continue;
523
524                         break;
525                 }
526         }
527         if (!pch)
528                 DRM_DEBUG_KMS("No PCH found.\n");
529
530         pci_dev_put(pch);
531 }
532
533 bool i915_semaphore_is_enabled(struct drm_device *dev)
534 {
535         if (INTEL_INFO(dev)->gen < 6)
536                 return false;
537
538         if (i915.semaphores >= 0)
539                 return i915.semaphores;
540
541         /* TODO: make semaphores and Execlists play nicely together */
542         if (i915.enable_execlists)
543                 return false;
544
545         /* Until we get further testing... */
546         if (IS_GEN8(dev))
547                 return false;
548
549 #ifdef CONFIG_INTEL_IOMMU
550         /* Enable semaphores on SNB when IO remapping is off */
551         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
552                 return false;
553 #endif
554
555         return true;
556 }
557
558 static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
559 {
560         struct drm_device *dev = dev_priv->dev;
561         struct intel_encoder *encoder;
562
563         drm_modeset_lock_all(dev);
564         for_each_intel_encoder(dev, encoder)
565                 if (encoder->suspend)
566                         encoder->suspend(encoder);
567         drm_modeset_unlock_all(dev);
568 }
569
570 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
571                               bool rpm_resume);
572 static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
573
574 static bool suspend_to_idle(struct drm_i915_private *dev_priv)
575 {
576 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
577         if (acpi_target_system_state() < ACPI_STATE_S3)
578                 return true;
579 #endif
580         return false;
581 }
582
583 static int i915_drm_suspend(struct drm_device *dev)
584 {
585         struct drm_i915_private *dev_priv = dev->dev_private;
586         pci_power_t opregion_target_state;
587         int error;
588
589         /* ignore lid events during suspend */
590         mutex_lock(&dev_priv->modeset_restore_lock);
591         dev_priv->modeset_restore = MODESET_SUSPENDED;
592         mutex_unlock(&dev_priv->modeset_restore_lock);
593
594         disable_rpm_wakeref_asserts(dev_priv);
595
596         /* We do a lot of poking in a lot of registers, make sure they work
597          * properly. */
598         intel_display_set_init_power(dev_priv, true);
599
600         drm_kms_helper_poll_disable(dev);
601
602         pci_save_state(dev->pdev);
603
604         error = i915_gem_suspend(dev);
605         if (error) {
606                 dev_err(&dev->pdev->dev,
607                         "GEM idle failed, resume might fail\n");
608                 goto out;
609         }
610
611         intel_guc_suspend(dev);
612
613         intel_suspend_gt_powersave(dev);
614
615         intel_display_suspend(dev);
616
617         intel_dp_mst_suspend(dev);
618
619         intel_runtime_pm_disable_interrupts(dev_priv);
620         intel_hpd_cancel_work(dev_priv);
621
622         intel_suspend_encoders(dev_priv);
623
624         intel_suspend_hw(dev);
625
626         i915_gem_suspend_gtt_mappings(dev);
627
628         i915_save_state(dev);
629
630         opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
631         intel_opregion_notify_adapter(dev, opregion_target_state);
632
633         intel_uncore_forcewake_reset(dev, false);
634         intel_opregion_fini(dev);
635
636         intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
637
638         dev_priv->suspend_count++;
639
640         intel_display_set_init_power(dev_priv, false);
641
642         intel_csr_ucode_suspend(dev_priv);
643
644 out:
645         enable_rpm_wakeref_asserts(dev_priv);
646
647         return error;
648 }
649
650 static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
651 {
652         struct drm_i915_private *dev_priv = drm_dev->dev_private;
653         bool fw_csr;
654         int ret;
655
656         disable_rpm_wakeref_asserts(dev_priv);
657
658         fw_csr = !IS_BROXTON(dev_priv) &&
659                 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
660         /*
661          * In case of firmware assisted context save/restore don't manually
662          * deinit the power domains. This also means the CSR/DMC firmware will
663          * stay active, it will power down any HW resources as required and
664          * also enable deeper system power states that would be blocked if the
665          * firmware was inactive.
666          */
667         if (!fw_csr)
668                 intel_power_domains_suspend(dev_priv);
669
670         ret = 0;
671         if (IS_BROXTON(dev_priv))
672                 bxt_enable_dc9(dev_priv);
673         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
674                 hsw_enable_pc8(dev_priv);
675         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
676                 ret = vlv_suspend_complete(dev_priv);
677
678         if (ret) {
679                 DRM_ERROR("Suspend complete failed: %d\n", ret);
680                 if (!fw_csr)
681                         intel_power_domains_init_hw(dev_priv, true);
682
683                 goto out;
684         }
685
686         pci_disable_device(drm_dev->pdev);
687         /*
688          * During hibernation on some platforms the BIOS may try to access
689          * the device even though it's already in D3 and hang the machine. So
690          * leave the device in D0 on those platforms and hope the BIOS will
691          * power down the device properly. The issue was seen on multiple old
692          * GENs with different BIOS vendors, so having an explicit blacklist
693          * is inpractical; apply the workaround on everything pre GEN6. The
694          * platforms where the issue was seen:
695          * Lenovo Thinkpad X301, X61s, X60, T60, X41
696          * Fujitsu FSC S7110
697          * Acer Aspire 1830T
698          */
699         if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
700                 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
701
702         dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
703
704 out:
705         enable_rpm_wakeref_asserts(dev_priv);
706
707         return ret;
708 }
709
710 int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
711 {
712         int error;
713
714         if (!dev || !dev->dev_private) {
715                 DRM_ERROR("dev: %p\n", dev);
716                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
717                 return -ENODEV;
718         }
719
720         if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
721                          state.event != PM_EVENT_FREEZE))
722                 return -EINVAL;
723
724         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
725                 return 0;
726
727         error = i915_drm_suspend(dev);
728         if (error)
729                 return error;
730
731         return i915_drm_suspend_late(dev, false);
732 }
733
734 static int i915_drm_resume(struct drm_device *dev)
735 {
736         struct drm_i915_private *dev_priv = dev->dev_private;
737         int ret;
738
739         disable_rpm_wakeref_asserts(dev_priv);
740
741         ret = i915_ggtt_enable_hw(dev);
742         if (ret)
743                 DRM_ERROR("failed to re-enable GGTT\n");
744
745         intel_csr_ucode_resume(dev_priv);
746
747         mutex_lock(&dev->struct_mutex);
748         i915_gem_restore_gtt_mappings(dev);
749         mutex_unlock(&dev->struct_mutex);
750
751         i915_restore_state(dev);
752         intel_opregion_setup(dev);
753
754         intel_init_pch_refclk(dev);
755         drm_mode_config_reset(dev);
756
757         /*
758          * Interrupts have to be enabled before any batches are run. If not the
759          * GPU will hang. i915_gem_init_hw() will initiate batches to
760          * update/restore the context.
761          *
762          * Modeset enabling in intel_modeset_init_hw() also needs working
763          * interrupts.
764          */
765         intel_runtime_pm_enable_interrupts(dev_priv);
766
767         mutex_lock(&dev->struct_mutex);
768         if (i915_gem_init_hw(dev)) {
769                 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
770                         atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
771         }
772         mutex_unlock(&dev->struct_mutex);
773
774         intel_guc_resume(dev);
775
776         intel_modeset_init_hw(dev);
777
778         spin_lock_irq(&dev_priv->irq_lock);
779         if (dev_priv->display.hpd_irq_setup)
780                 dev_priv->display.hpd_irq_setup(dev);
781         spin_unlock_irq(&dev_priv->irq_lock);
782
783         intel_dp_mst_resume(dev);
784
785         intel_display_resume(dev);
786
787         /*
788          * ... but also need to make sure that hotplug processing
789          * doesn't cause havoc. Like in the driver load code we don't
790          * bother with the tiny race here where we might loose hotplug
791          * notifications.
792          * */
793         intel_hpd_init(dev_priv);
794         /* Config may have changed between suspend and resume */
795         drm_helper_hpd_irq_event(dev);
796
797         intel_opregion_init(dev);
798
799         intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
800
801         mutex_lock(&dev_priv->modeset_restore_lock);
802         dev_priv->modeset_restore = MODESET_DONE;
803         mutex_unlock(&dev_priv->modeset_restore_lock);
804
805         intel_opregion_notify_adapter(dev, PCI_D0);
806
807         drm_kms_helper_poll_enable(dev);
808
809         enable_rpm_wakeref_asserts(dev_priv);
810
811         return 0;
812 }
813
814 static int i915_drm_resume_early(struct drm_device *dev)
815 {
816         struct drm_i915_private *dev_priv = dev->dev_private;
817         int ret;
818
819         /*
820          * We have a resume ordering issue with the snd-hda driver also
821          * requiring our device to be power up. Due to the lack of a
822          * parent/child relationship we currently solve this with an early
823          * resume hook.
824          *
825          * FIXME: This should be solved with a special hdmi sink device or
826          * similar so that power domains can be employed.
827          */
828
829         /*
830          * Note that we need to set the power state explicitly, since we
831          * powered off the device during freeze and the PCI core won't power
832          * it back up for us during thaw. Powering off the device during
833          * freeze is not a hard requirement though, and during the
834          * suspend/resume phases the PCI core makes sure we get here with the
835          * device powered on. So in case we change our freeze logic and keep
836          * the device powered we can also remove the following set power state
837          * call.
838          */
839         ret = pci_set_power_state(dev->pdev, PCI_D0);
840         if (ret) {
841                 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
842                 goto out;
843         }
844
845         /*
846          * Note that pci_enable_device() first enables any parent bridge
847          * device and only then sets the power state for this device. The
848          * bridge enabling is a nop though, since bridge devices are resumed
849          * first. The order of enabling power and enabling the device is
850          * imposed by the PCI core as described above, so here we preserve the
851          * same order for the freeze/thaw phases.
852          *
853          * TODO: eventually we should remove pci_disable_device() /
854          * pci_enable_enable_device() from suspend/resume. Due to how they
855          * depend on the device enable refcount we can't anyway depend on them
856          * disabling/enabling the device.
857          */
858         if (pci_enable_device(dev->pdev)) {
859                 ret = -EIO;
860                 goto out;
861         }
862
863         pci_set_master(dev->pdev);
864
865         disable_rpm_wakeref_asserts(dev_priv);
866
867         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
868                 ret = vlv_resume_prepare(dev_priv, false);
869         if (ret)
870                 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
871                           ret);
872
873         intel_uncore_early_sanitize(dev, true);
874
875         if (IS_BROXTON(dev)) {
876                 if (!dev_priv->suspended_to_idle)
877                         gen9_sanitize_dc_state(dev_priv);
878                 bxt_disable_dc9(dev_priv);
879         } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
880                 hsw_disable_pc8(dev_priv);
881         }
882
883         intel_uncore_sanitize(dev);
884
885         if (IS_BROXTON(dev_priv) ||
886             !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
887                 intel_power_domains_init_hw(dev_priv, true);
888
889         enable_rpm_wakeref_asserts(dev_priv);
890
891 out:
892         dev_priv->suspended_to_idle = false;
893
894         return ret;
895 }
896
897 int i915_resume_switcheroo(struct drm_device *dev)
898 {
899         int ret;
900
901         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
902                 return 0;
903
904         ret = i915_drm_resume_early(dev);
905         if (ret)
906                 return ret;
907
908         return i915_drm_resume(dev);
909 }
910
911 /**
912  * i915_reset - reset chip after a hang
913  * @dev: drm device to reset
914  *
915  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
916  * reset or otherwise an error code.
917  *
918  * Procedure is fairly simple:
919  *   - reset the chip using the reset reg
920  *   - re-init context state
921  *   - re-init hardware status page
922  *   - re-init ring buffer
923  *   - re-init interrupt state
924  *   - re-init display
925  */
926 int i915_reset(struct drm_device *dev)
927 {
928         struct drm_i915_private *dev_priv = dev->dev_private;
929         struct i915_gpu_error *error = &dev_priv->gpu_error;
930         unsigned reset_counter;
931         int ret;
932
933         intel_reset_gt_powersave(dev);
934
935         mutex_lock(&dev->struct_mutex);
936
937         /* Clear any previous failed attempts at recovery. Time to try again. */
938         atomic_andnot(I915_WEDGED, &error->reset_counter);
939
940         /* Clear the reset-in-progress flag and increment the reset epoch. */
941         reset_counter = atomic_inc_return(&error->reset_counter);
942         if (WARN_ON(__i915_reset_in_progress(reset_counter))) {
943                 ret = -EIO;
944                 goto error;
945         }
946
947         i915_gem_reset(dev);
948
949         ret = intel_gpu_reset(dev, ALL_ENGINES);
950
951         /* Also reset the gpu hangman. */
952         if (error->stop_rings != 0) {
953                 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
954                 error->stop_rings = 0;
955                 if (ret == -ENODEV) {
956                         DRM_INFO("Reset not implemented, but ignoring "
957                                  "error for simulated gpu hangs\n");
958                         ret = 0;
959                 }
960         }
961
962         if (i915_stop_ring_allow_warn(dev_priv))
963                 pr_notice("drm/i915: Resetting chip after gpu hang\n");
964
965         if (ret) {
966                 if (ret != -ENODEV)
967                         DRM_ERROR("Failed to reset chip: %i\n", ret);
968                 else
969                         DRM_DEBUG_DRIVER("GPU reset disabled\n");
970                 goto error;
971         }
972
973         intel_overlay_reset(dev_priv);
974
975         /* Ok, now get things going again... */
976
977         /*
978          * Everything depends on having the GTT running, so we need to start
979          * there.  Fortunately we don't need to do this unless we reset the
980          * chip at a PCI level.
981          *
982          * Next we need to restore the context, but we don't use those
983          * yet either...
984          *
985          * Ring buffer needs to be re-initialized in the KMS case, or if X
986          * was running at the time of the reset (i.e. we weren't VT
987          * switched away).
988          */
989         ret = i915_gem_init_hw(dev);
990         if (ret) {
991                 DRM_ERROR("Failed hw init on reset %d\n", ret);
992                 goto error;
993         }
994
995         mutex_unlock(&dev->struct_mutex);
996
997         /*
998          * rps/rc6 re-init is necessary to restore state lost after the
999          * reset and the re-install of gt irqs. Skip for ironlake per
1000          * previous concerns that it doesn't respond well to some forms
1001          * of re-init after reset.
1002          */
1003         if (INTEL_INFO(dev)->gen > 5)
1004                 intel_enable_gt_powersave(dev);
1005
1006         return 0;
1007
1008 error:
1009         atomic_or(I915_WEDGED, &error->reset_counter);
1010         mutex_unlock(&dev->struct_mutex);
1011         return ret;
1012 }
1013
1014 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1015 {
1016         struct intel_device_info *intel_info =
1017                 (struct intel_device_info *) ent->driver_data;
1018
1019         if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
1020                 DRM_INFO("This hardware requires preliminary hardware support.\n"
1021                          "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
1022                 return -ENODEV;
1023         }
1024
1025         /* Only bind to function 0 of the device. Early generations
1026          * used function 1 as a placeholder for multi-head. This causes
1027          * us confusion instead, especially on the systems where both
1028          * functions have the same PCI-ID!
1029          */
1030         if (PCI_FUNC(pdev->devfn))
1031                 return -ENODEV;
1032
1033         /*
1034          * apple-gmux is needed on dual GPU MacBook Pro
1035          * to probe the panel if we're the inactive GPU.
1036          */
1037         if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
1038             apple_gmux_present() && pdev != vga_default_device() &&
1039             !vga_switcheroo_handler_flags())
1040                 return -EPROBE_DEFER;
1041
1042         return drm_get_pci_dev(pdev, ent, &driver);
1043 }
1044
1045 static void
1046 i915_pci_remove(struct pci_dev *pdev)
1047 {
1048         struct drm_device *dev = pci_get_drvdata(pdev);
1049
1050         drm_put_dev(dev);
1051 }
1052
1053 static int i915_pm_suspend(struct device *dev)
1054 {
1055         struct pci_dev *pdev = to_pci_dev(dev);
1056         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1057
1058         if (!drm_dev || !drm_dev->dev_private) {
1059                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1060                 return -ENODEV;
1061         }
1062
1063         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1064                 return 0;
1065
1066         return i915_drm_suspend(drm_dev);
1067 }
1068
1069 static int i915_pm_suspend_late(struct device *dev)
1070 {
1071         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1072
1073         /*
1074          * We have a suspend ordering issue with the snd-hda driver also
1075          * requiring our device to be power up. Due to the lack of a
1076          * parent/child relationship we currently solve this with an late
1077          * suspend hook.
1078          *
1079          * FIXME: This should be solved with a special hdmi sink device or
1080          * similar so that power domains can be employed.
1081          */
1082         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1083                 return 0;
1084
1085         return i915_drm_suspend_late(drm_dev, false);
1086 }
1087
1088 static int i915_pm_poweroff_late(struct device *dev)
1089 {
1090         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1091
1092         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1093                 return 0;
1094
1095         return i915_drm_suspend_late(drm_dev, true);
1096 }
1097
1098 static int i915_pm_resume_early(struct device *dev)
1099 {
1100         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1101
1102         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1103                 return 0;
1104
1105         return i915_drm_resume_early(drm_dev);
1106 }
1107
1108 static int i915_pm_resume(struct device *dev)
1109 {
1110         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1111
1112         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1113                 return 0;
1114
1115         return i915_drm_resume(drm_dev);
1116 }
1117
1118 /*
1119  * Save all Gunit registers that may be lost after a D3 and a subsequent
1120  * S0i[R123] transition. The list of registers needing a save/restore is
1121  * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1122  * registers in the following way:
1123  * - Driver: saved/restored by the driver
1124  * - Punit : saved/restored by the Punit firmware
1125  * - No, w/o marking: no need to save/restore, since the register is R/O or
1126  *                    used internally by the HW in a way that doesn't depend
1127  *                    keeping the content across a suspend/resume.
1128  * - Debug : used for debugging
1129  *
1130  * We save/restore all registers marked with 'Driver', with the following
1131  * exceptions:
1132  * - Registers out of use, including also registers marked with 'Debug'.
1133  *   These have no effect on the driver's operation, so we don't save/restore
1134  *   them to reduce the overhead.
1135  * - Registers that are fully setup by an initialization function called from
1136  *   the resume path. For example many clock gating and RPS/RC6 registers.
1137  * - Registers that provide the right functionality with their reset defaults.
1138  *
1139  * TODO: Except for registers that based on the above 3 criteria can be safely
1140  * ignored, we save/restore all others, practically treating the HW context as
1141  * a black-box for the driver. Further investigation is needed to reduce the
1142  * saved/restored registers even further, by following the same 3 criteria.
1143  */
1144 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1145 {
1146         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1147         int i;
1148
1149         /* GAM 0x4000-0x4770 */
1150         s->wr_watermark         = I915_READ(GEN7_WR_WATERMARK);
1151         s->gfx_prio_ctrl        = I915_READ(GEN7_GFX_PRIO_CTRL);
1152         s->arb_mode             = I915_READ(ARB_MODE);
1153         s->gfx_pend_tlb0        = I915_READ(GEN7_GFX_PEND_TLB0);
1154         s->gfx_pend_tlb1        = I915_READ(GEN7_GFX_PEND_TLB1);
1155
1156         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1157                 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1158
1159         s->media_max_req_count  = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1160         s->gfx_max_req_count    = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1161
1162         s->render_hwsp          = I915_READ(RENDER_HWS_PGA_GEN7);
1163         s->ecochk               = I915_READ(GAM_ECOCHK);
1164         s->bsd_hwsp             = I915_READ(BSD_HWS_PGA_GEN7);
1165         s->blt_hwsp             = I915_READ(BLT_HWS_PGA_GEN7);
1166
1167         s->tlb_rd_addr          = I915_READ(GEN7_TLB_RD_ADDR);
1168
1169         /* MBC 0x9024-0x91D0, 0x8500 */
1170         s->g3dctl               = I915_READ(VLV_G3DCTL);
1171         s->gsckgctl             = I915_READ(VLV_GSCKGCTL);
1172         s->mbctl                = I915_READ(GEN6_MBCTL);
1173
1174         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1175         s->ucgctl1              = I915_READ(GEN6_UCGCTL1);
1176         s->ucgctl3              = I915_READ(GEN6_UCGCTL3);
1177         s->rcgctl1              = I915_READ(GEN6_RCGCTL1);
1178         s->rcgctl2              = I915_READ(GEN6_RCGCTL2);
1179         s->rstctl               = I915_READ(GEN6_RSTCTL);
1180         s->misccpctl            = I915_READ(GEN7_MISCCPCTL);
1181
1182         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1183         s->gfxpause             = I915_READ(GEN6_GFXPAUSE);
1184         s->rpdeuhwtc            = I915_READ(GEN6_RPDEUHWTC);
1185         s->rpdeuc               = I915_READ(GEN6_RPDEUC);
1186         s->ecobus               = I915_READ(ECOBUS);
1187         s->pwrdwnupctl          = I915_READ(VLV_PWRDWNUPCTL);
1188         s->rp_down_timeout      = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1189         s->rp_deucsw            = I915_READ(GEN6_RPDEUCSW);
1190         s->rcubmabdtmr          = I915_READ(GEN6_RCUBMABDTMR);
1191         s->rcedata              = I915_READ(VLV_RCEDATA);
1192         s->spare2gh             = I915_READ(VLV_SPAREG2H);
1193
1194         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1195         s->gt_imr               = I915_READ(GTIMR);
1196         s->gt_ier               = I915_READ(GTIER);
1197         s->pm_imr               = I915_READ(GEN6_PMIMR);
1198         s->pm_ier               = I915_READ(GEN6_PMIER);
1199
1200         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1201                 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1202
1203         /* GT SA CZ domain, 0x100000-0x138124 */
1204         s->tilectl              = I915_READ(TILECTL);
1205         s->gt_fifoctl           = I915_READ(GTFIFOCTL);
1206         s->gtlc_wake_ctrl       = I915_READ(VLV_GTLC_WAKE_CTRL);
1207         s->gtlc_survive         = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1208         s->pmwgicz              = I915_READ(VLV_PMWGICZ);
1209
1210         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1211         s->gu_ctl0              = I915_READ(VLV_GU_CTL0);
1212         s->gu_ctl1              = I915_READ(VLV_GU_CTL1);
1213         s->pcbr                 = I915_READ(VLV_PCBR);
1214         s->clock_gate_dis2      = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1215
1216         /*
1217          * Not saving any of:
1218          * DFT,         0x9800-0x9EC0
1219          * SARB,        0xB000-0xB1FC
1220          * GAC,         0x5208-0x524C, 0x14000-0x14C000
1221          * PCI CFG
1222          */
1223 }
1224
1225 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1226 {
1227         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1228         u32 val;
1229         int i;
1230
1231         /* GAM 0x4000-0x4770 */
1232         I915_WRITE(GEN7_WR_WATERMARK,   s->wr_watermark);
1233         I915_WRITE(GEN7_GFX_PRIO_CTRL,  s->gfx_prio_ctrl);
1234         I915_WRITE(ARB_MODE,            s->arb_mode | (0xffff << 16));
1235         I915_WRITE(GEN7_GFX_PEND_TLB0,  s->gfx_pend_tlb0);
1236         I915_WRITE(GEN7_GFX_PEND_TLB1,  s->gfx_pend_tlb1);
1237
1238         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1239                 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1240
1241         I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1242         I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1243
1244         I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1245         I915_WRITE(GAM_ECOCHK,          s->ecochk);
1246         I915_WRITE(BSD_HWS_PGA_GEN7,    s->bsd_hwsp);
1247         I915_WRITE(BLT_HWS_PGA_GEN7,    s->blt_hwsp);
1248
1249         I915_WRITE(GEN7_TLB_RD_ADDR,    s->tlb_rd_addr);
1250
1251         /* MBC 0x9024-0x91D0, 0x8500 */
1252         I915_WRITE(VLV_G3DCTL,          s->g3dctl);
1253         I915_WRITE(VLV_GSCKGCTL,        s->gsckgctl);
1254         I915_WRITE(GEN6_MBCTL,          s->mbctl);
1255
1256         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1257         I915_WRITE(GEN6_UCGCTL1,        s->ucgctl1);
1258         I915_WRITE(GEN6_UCGCTL3,        s->ucgctl3);
1259         I915_WRITE(GEN6_RCGCTL1,        s->rcgctl1);
1260         I915_WRITE(GEN6_RCGCTL2,        s->rcgctl2);
1261         I915_WRITE(GEN6_RSTCTL,         s->rstctl);
1262         I915_WRITE(GEN7_MISCCPCTL,      s->misccpctl);
1263
1264         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1265         I915_WRITE(GEN6_GFXPAUSE,       s->gfxpause);
1266         I915_WRITE(GEN6_RPDEUHWTC,      s->rpdeuhwtc);
1267         I915_WRITE(GEN6_RPDEUC,         s->rpdeuc);
1268         I915_WRITE(ECOBUS,              s->ecobus);
1269         I915_WRITE(VLV_PWRDWNUPCTL,     s->pwrdwnupctl);
1270         I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1271         I915_WRITE(GEN6_RPDEUCSW,       s->rp_deucsw);
1272         I915_WRITE(GEN6_RCUBMABDTMR,    s->rcubmabdtmr);
1273         I915_WRITE(VLV_RCEDATA,         s->rcedata);
1274         I915_WRITE(VLV_SPAREG2H,        s->spare2gh);
1275
1276         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1277         I915_WRITE(GTIMR,               s->gt_imr);
1278         I915_WRITE(GTIER,               s->gt_ier);
1279         I915_WRITE(GEN6_PMIMR,          s->pm_imr);
1280         I915_WRITE(GEN6_PMIER,          s->pm_ier);
1281
1282         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1283                 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1284
1285         /* GT SA CZ domain, 0x100000-0x138124 */
1286         I915_WRITE(TILECTL,                     s->tilectl);
1287         I915_WRITE(GTFIFOCTL,                   s->gt_fifoctl);
1288         /*
1289          * Preserve the GT allow wake and GFX force clock bit, they are not
1290          * be restored, as they are used to control the s0ix suspend/resume
1291          * sequence by the caller.
1292          */
1293         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1294         val &= VLV_GTLC_ALLOWWAKEREQ;
1295         val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1296         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1297
1298         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1299         val &= VLV_GFX_CLK_FORCE_ON_BIT;
1300         val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1301         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1302
1303         I915_WRITE(VLV_PMWGICZ,                 s->pmwgicz);
1304
1305         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1306         I915_WRITE(VLV_GU_CTL0,                 s->gu_ctl0);
1307         I915_WRITE(VLV_GU_CTL1,                 s->gu_ctl1);
1308         I915_WRITE(VLV_PCBR,                    s->pcbr);
1309         I915_WRITE(VLV_GUNIT_CLOCK_GATE2,       s->clock_gate_dis2);
1310 }
1311
1312 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1313 {
1314         u32 val;
1315         int err;
1316
1317 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1318
1319         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1320         val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1321         if (force_on)
1322                 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1323         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1324
1325         if (!force_on)
1326                 return 0;
1327
1328         err = wait_for(COND, 20);
1329         if (err)
1330                 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1331                           I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1332
1333         return err;
1334 #undef COND
1335 }
1336
1337 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1338 {
1339         u32 val;
1340         int err = 0;
1341
1342         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1343         val &= ~VLV_GTLC_ALLOWWAKEREQ;
1344         if (allow)
1345                 val |= VLV_GTLC_ALLOWWAKEREQ;
1346         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1347         POSTING_READ(VLV_GTLC_WAKE_CTRL);
1348
1349 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1350               allow)
1351         err = wait_for(COND, 1);
1352         if (err)
1353                 DRM_ERROR("timeout disabling GT waking\n");
1354         return err;
1355 #undef COND
1356 }
1357
1358 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1359                                  bool wait_for_on)
1360 {
1361         u32 mask;
1362         u32 val;
1363         int err;
1364
1365         mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1366         val = wait_for_on ? mask : 0;
1367 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1368         if (COND)
1369                 return 0;
1370
1371         DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1372                       onoff(wait_for_on),
1373                       I915_READ(VLV_GTLC_PW_STATUS));
1374
1375         /*
1376          * RC6 transitioning can be delayed up to 2 msec (see
1377          * valleyview_enable_rps), use 3 msec for safety.
1378          */
1379         err = wait_for(COND, 3);
1380         if (err)
1381                 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1382                           onoff(wait_for_on));
1383
1384         return err;
1385 #undef COND
1386 }
1387
1388 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1389 {
1390         if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1391                 return;
1392
1393         DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
1394         I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1395 }
1396
1397 static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1398 {
1399         u32 mask;
1400         int err;
1401
1402         /*
1403          * Bspec defines the following GT well on flags as debug only, so
1404          * don't treat them as hard failures.
1405          */
1406         (void)vlv_wait_for_gt_wells(dev_priv, false);
1407
1408         mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1409         WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1410
1411         vlv_check_no_gt_access(dev_priv);
1412
1413         err = vlv_force_gfx_clock(dev_priv, true);
1414         if (err)
1415                 goto err1;
1416
1417         err = vlv_allow_gt_wake(dev_priv, false);
1418         if (err)
1419                 goto err2;
1420
1421         if (!IS_CHERRYVIEW(dev_priv))
1422                 vlv_save_gunit_s0ix_state(dev_priv);
1423
1424         err = vlv_force_gfx_clock(dev_priv, false);
1425         if (err)
1426                 goto err2;
1427
1428         return 0;
1429
1430 err2:
1431         /* For safety always re-enable waking and disable gfx clock forcing */
1432         vlv_allow_gt_wake(dev_priv, true);
1433 err1:
1434         vlv_force_gfx_clock(dev_priv, false);
1435
1436         return err;
1437 }
1438
1439 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1440                                 bool rpm_resume)
1441 {
1442         struct drm_device *dev = dev_priv->dev;
1443         int err;
1444         int ret;
1445
1446         /*
1447          * If any of the steps fail just try to continue, that's the best we
1448          * can do at this point. Return the first error code (which will also
1449          * leave RPM permanently disabled).
1450          */
1451         ret = vlv_force_gfx_clock(dev_priv, true);
1452
1453         if (!IS_CHERRYVIEW(dev_priv))
1454                 vlv_restore_gunit_s0ix_state(dev_priv);
1455
1456         err = vlv_allow_gt_wake(dev_priv, true);
1457         if (!ret)
1458                 ret = err;
1459
1460         err = vlv_force_gfx_clock(dev_priv, false);
1461         if (!ret)
1462                 ret = err;
1463
1464         vlv_check_no_gt_access(dev_priv);
1465
1466         if (rpm_resume) {
1467                 intel_init_clock_gating(dev);
1468                 i915_gem_restore_fences(dev);
1469         }
1470
1471         return ret;
1472 }
1473
1474 static int intel_runtime_suspend(struct device *device)
1475 {
1476         struct pci_dev *pdev = to_pci_dev(device);
1477         struct drm_device *dev = pci_get_drvdata(pdev);
1478         struct drm_i915_private *dev_priv = dev->dev_private;
1479         int ret;
1480
1481         if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1482                 return -ENODEV;
1483
1484         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1485                 return -ENODEV;
1486
1487         DRM_DEBUG_KMS("Suspending device\n");
1488
1489         /*
1490          * We could deadlock here in case another thread holding struct_mutex
1491          * calls RPM suspend concurrently, since the RPM suspend will wait
1492          * first for this RPM suspend to finish. In this case the concurrent
1493          * RPM resume will be followed by its RPM suspend counterpart. Still
1494          * for consistency return -EAGAIN, which will reschedule this suspend.
1495          */
1496         if (!mutex_trylock(&dev->struct_mutex)) {
1497                 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1498                 /*
1499                  * Bump the expiration timestamp, otherwise the suspend won't
1500                  * be rescheduled.
1501                  */
1502                 pm_runtime_mark_last_busy(device);
1503
1504                 return -EAGAIN;
1505         }
1506
1507         disable_rpm_wakeref_asserts(dev_priv);
1508
1509         /*
1510          * We are safe here against re-faults, since the fault handler takes
1511          * an RPM reference.
1512          */
1513         i915_gem_release_all_mmaps(dev_priv);
1514         mutex_unlock(&dev->struct_mutex);
1515
1516         cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1517
1518         intel_guc_suspend(dev);
1519
1520         intel_suspend_gt_powersave(dev);
1521         intel_runtime_pm_disable_interrupts(dev_priv);
1522
1523         ret = 0;
1524         if (IS_BROXTON(dev_priv)) {
1525                 bxt_display_core_uninit(dev_priv);
1526                 bxt_enable_dc9(dev_priv);
1527         } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1528                 hsw_enable_pc8(dev_priv);
1529         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1530                 ret = vlv_suspend_complete(dev_priv);
1531         }
1532
1533         if (ret) {
1534                 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1535                 intel_runtime_pm_enable_interrupts(dev_priv);
1536
1537                 enable_rpm_wakeref_asserts(dev_priv);
1538
1539                 return ret;
1540         }
1541
1542         intel_uncore_forcewake_reset(dev, false);
1543
1544         enable_rpm_wakeref_asserts(dev_priv);
1545         WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1546
1547         if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
1548                 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1549
1550         dev_priv->pm.suspended = true;
1551
1552         /*
1553          * FIXME: We really should find a document that references the arguments
1554          * used below!
1555          */
1556         if (IS_BROADWELL(dev)) {
1557                 /*
1558                  * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1559                  * being detected, and the call we do at intel_runtime_resume()
1560                  * won't be able to restore them. Since PCI_D3hot matches the
1561                  * actual specification and appears to be working, use it.
1562                  */
1563                 intel_opregion_notify_adapter(dev, PCI_D3hot);
1564         } else {
1565                 /*
1566                  * current versions of firmware which depend on this opregion
1567                  * notification have repurposed the D1 definition to mean
1568                  * "runtime suspended" vs. what you would normally expect (D3)
1569                  * to distinguish it from notifications that might be sent via
1570                  * the suspend path.
1571                  */
1572                 intel_opregion_notify_adapter(dev, PCI_D1);
1573         }
1574
1575         assert_forcewakes_inactive(dev_priv);
1576
1577         DRM_DEBUG_KMS("Device suspended\n");
1578         return 0;
1579 }
1580
1581 static int intel_runtime_resume(struct device *device)
1582 {
1583         struct pci_dev *pdev = to_pci_dev(device);
1584         struct drm_device *dev = pci_get_drvdata(pdev);
1585         struct drm_i915_private *dev_priv = dev->dev_private;
1586         int ret = 0;
1587
1588         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1589                 return -ENODEV;
1590
1591         DRM_DEBUG_KMS("Resuming device\n");
1592
1593         WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1594         disable_rpm_wakeref_asserts(dev_priv);
1595
1596         intel_opregion_notify_adapter(dev, PCI_D0);
1597         dev_priv->pm.suspended = false;
1598         if (intel_uncore_unclaimed_mmio(dev_priv))
1599                 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
1600
1601         intel_guc_resume(dev);
1602
1603         if (IS_GEN6(dev_priv))
1604                 intel_init_pch_refclk(dev);
1605
1606         if (IS_BROXTON(dev)) {
1607                 bxt_disable_dc9(dev_priv);
1608                 bxt_display_core_init(dev_priv, true);
1609                 if (dev_priv->csr.dmc_payload &&
1610                     (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
1611                         gen9_enable_dc5(dev_priv);
1612         } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1613                 hsw_disable_pc8(dev_priv);
1614         } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1615                 ret = vlv_resume_prepare(dev_priv, true);
1616         }
1617
1618         /*
1619          * No point of rolling back things in case of an error, as the best
1620          * we can do is to hope that things will still work (and disable RPM).
1621          */
1622         i915_gem_init_swizzling(dev);
1623         gen6_update_ring_freq(dev);
1624
1625         intel_runtime_pm_enable_interrupts(dev_priv);
1626
1627         /*
1628          * On VLV/CHV display interrupts are part of the display
1629          * power well, so hpd is reinitialized from there. For
1630          * everyone else do it here.
1631          */
1632         if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1633                 intel_hpd_init(dev_priv);
1634
1635         intel_enable_gt_powersave(dev);
1636
1637         enable_rpm_wakeref_asserts(dev_priv);
1638
1639         if (ret)
1640                 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1641         else
1642                 DRM_DEBUG_KMS("Device resumed\n");
1643
1644         return ret;
1645 }
1646
1647 static const struct dev_pm_ops i915_pm_ops = {
1648         /*
1649          * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1650          * PMSG_RESUME]
1651          */
1652         .suspend = i915_pm_suspend,
1653         .suspend_late = i915_pm_suspend_late,
1654         .resume_early = i915_pm_resume_early,
1655         .resume = i915_pm_resume,
1656
1657         /*
1658          * S4 event handlers
1659          * @freeze, @freeze_late    : called (1) before creating the
1660          *                            hibernation image [PMSG_FREEZE] and
1661          *                            (2) after rebooting, before restoring
1662          *                            the image [PMSG_QUIESCE]
1663          * @thaw, @thaw_early       : called (1) after creating the hibernation
1664          *                            image, before writing it [PMSG_THAW]
1665          *                            and (2) after failing to create or
1666          *                            restore the image [PMSG_RECOVER]
1667          * @poweroff, @poweroff_late: called after writing the hibernation
1668          *                            image, before rebooting [PMSG_HIBERNATE]
1669          * @restore, @restore_early : called after rebooting and restoring the
1670          *                            hibernation image [PMSG_RESTORE]
1671          */
1672         .freeze = i915_pm_suspend,
1673         .freeze_late = i915_pm_suspend_late,
1674         .thaw_early = i915_pm_resume_early,
1675         .thaw = i915_pm_resume,
1676         .poweroff = i915_pm_suspend,
1677         .poweroff_late = i915_pm_poweroff_late,
1678         .restore_early = i915_pm_resume_early,
1679         .restore = i915_pm_resume,
1680
1681         /* S0ix (via runtime suspend) event handlers */
1682         .runtime_suspend = intel_runtime_suspend,
1683         .runtime_resume = intel_runtime_resume,
1684 };
1685
1686 static const struct vm_operations_struct i915_gem_vm_ops = {
1687         .fault = i915_gem_fault,
1688         .open = drm_gem_vm_open,
1689         .close = drm_gem_vm_close,
1690 };
1691
1692 static const struct file_operations i915_driver_fops = {
1693         .owner = THIS_MODULE,
1694         .open = drm_open,
1695         .release = drm_release,
1696         .unlocked_ioctl = drm_ioctl,
1697         .mmap = drm_gem_mmap,
1698         .poll = drm_poll,
1699         .read = drm_read,
1700 #ifdef CONFIG_COMPAT
1701         .compat_ioctl = i915_compat_ioctl,
1702 #endif
1703         .llseek = noop_llseek,
1704 };
1705
1706 static struct drm_driver driver = {
1707         /* Don't use MTRRs here; the Xserver or userspace app should
1708          * deal with them for Intel hardware.
1709          */
1710         .driver_features =
1711             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1712             DRIVER_RENDER | DRIVER_MODESET,
1713         .load = i915_driver_load,
1714         .unload = i915_driver_unload,
1715         .open = i915_driver_open,
1716         .lastclose = i915_driver_lastclose,
1717         .preclose = i915_driver_preclose,
1718         .postclose = i915_driver_postclose,
1719         .set_busid = drm_pci_set_busid,
1720
1721 #if defined(CONFIG_DEBUG_FS)
1722         .debugfs_init = i915_debugfs_init,
1723         .debugfs_cleanup = i915_debugfs_cleanup,
1724 #endif
1725         .gem_free_object = i915_gem_free_object,
1726         .gem_vm_ops = &i915_gem_vm_ops,
1727
1728         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1729         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1730         .gem_prime_export = i915_gem_prime_export,
1731         .gem_prime_import = i915_gem_prime_import,
1732
1733         .dumb_create = i915_gem_dumb_create,
1734         .dumb_map_offset = i915_gem_mmap_gtt,
1735         .dumb_destroy = drm_gem_dumb_destroy,
1736         .ioctls = i915_ioctls,
1737         .fops = &i915_driver_fops,
1738         .name = DRIVER_NAME,
1739         .desc = DRIVER_DESC,
1740         .date = DRIVER_DATE,
1741         .major = DRIVER_MAJOR,
1742         .minor = DRIVER_MINOR,
1743         .patchlevel = DRIVER_PATCHLEVEL,
1744 };
1745
1746 static struct pci_driver i915_pci_driver = {
1747         .name = DRIVER_NAME,
1748         .id_table = pciidlist,
1749         .probe = i915_pci_probe,
1750         .remove = i915_pci_remove,
1751         .driver.pm = &i915_pm_ops,
1752 };
1753
1754 static int __init i915_init(void)
1755 {
1756         driver.num_ioctls = i915_max_ioctl;
1757
1758         /*
1759          * Enable KMS by default, unless explicitly overriden by
1760          * either the i915.modeset prarameter or by the
1761          * vga_text_mode_force boot option.
1762          */
1763
1764         if (i915.modeset == 0)
1765                 driver.driver_features &= ~DRIVER_MODESET;
1766
1767         if (vgacon_text_force() && i915.modeset == -1)
1768                 driver.driver_features &= ~DRIVER_MODESET;
1769
1770         if (!(driver.driver_features & DRIVER_MODESET)) {
1771                 /* Silently fail loading to not upset userspace. */
1772                 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1773                 return 0;
1774         }
1775
1776         if (i915.nuclear_pageflip)
1777                 driver.driver_features |= DRIVER_ATOMIC;
1778
1779         return drm_pci_init(&driver, &i915_pci_driver);
1780 }
1781
1782 static void __exit i915_exit(void)
1783 {
1784         if (!(driver.driver_features & DRIVER_MODESET))
1785                 return; /* Never loaded a driver. */
1786
1787         drm_pci_exit(&driver, &i915_pci_driver);
1788 }
1789
1790 module_init(i915_init);
1791 module_exit(i915_exit);
1792
1793 MODULE_AUTHOR("Tungsten Graphics, Inc.");
1794 MODULE_AUTHOR("Intel Corporation");
1795
1796 MODULE_DESCRIPTION(DRIVER_DESC);
1797 MODULE_LICENSE("GPL and additional rights");