]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/uniphier-ph1-pro4.dtsi
ARM: dts: UniPhier: add USB EHCI device nodes
[karo-tx-linux.git] / arch / arm / boot / dts / uniphier-ph1-pro4.dtsi
1 /*
2  * Device Tree Source for UniPhier PH1-Pro4 SoC
3  *
4  * Copyright (C) 2015 Masahiro Yamada <yamada.masahiro@socionext.com>
5  *
6  * This file is dual-licensed: you can use it either under the terms
7  * of the GPL or the X11 license, at your option. Note that this dual
8  * licensing only applies to this file, and not this project as a
9  * whole.
10  *
11  *  a) This file is free software; you can redistribute it and/or
12  *     modify it under the terms of the GNU General Public License as
13  *     published by the Free Software Foundation; either version 2 of the
14  *     License, or (at your option) any later version.
15  *
16  *     This file is distributed in the hope that it will be useful,
17  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19  *     GNU General Public License for more details.
20  *
21  * Or, alternatively,
22  *
23  *  b) Permission is hereby granted, free of charge, to any person
24  *     obtaining a copy of this software and associated documentation
25  *     files (the "Software"), to deal in the Software without
26  *     restriction, including without limitation the rights to use,
27  *     copy, modify, merge, publish, distribute, sublicense, and/or
28  *     sell copies of the Software, and to permit persons to whom the
29  *     Software is furnished to do so, subject to the following
30  *     conditions:
31  *
32  *     The above copyright notice and this permission notice shall be
33  *     included in all copies or substantial portions of the Software.
34  *
35  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42  *     OTHER DEALINGS IN THE SOFTWARE.
43  */
44
45 /include/ "skeleton.dtsi"
46
47 / {
48         compatible = "socionext,ph1-pro4";
49
50         cpus {
51                 #address-cells = <1>;
52                 #size-cells = <0>;
53                 enable-method = "socionext,uniphier-smp";
54
55                 cpu@0 {
56                         device_type = "cpu";
57                         compatible = "arm,cortex-a9";
58                         reg = <0>;
59                 };
60
61                 cpu@1 {
62                         device_type = "cpu";
63                         compatible = "arm,cortex-a9";
64                         reg = <1>;
65                 };
66         };
67
68         clocks {
69                 arm_timer_clk: arm_timer_clk {
70                         #clock-cells = <0>;
71                         compatible = "fixed-clock";
72                         clock-frequency = <50000000>;
73                 };
74
75                 uart_clk: uart_clk {
76                         #clock-cells = <0>;
77                         compatible = "fixed-clock";
78                         clock-frequency = <73728000>;
79                 };
80         };
81
82         soc {
83                 compatible = "simple-bus";
84                 #address-cells = <1>;
85                 #size-cells = <1>;
86                 ranges;
87                 interrupt-parent = <&intc>;
88
89                 extbus: extbus {
90                         compatible = "simple-bus";
91                         #address-cells = <2>;
92                         #size-cells = <1>;
93                 };
94
95                 serial0: serial@54006800 {
96                         compatible = "socionext,uniphier-uart";
97                         status = "disabled";
98                         reg = <0x54006800 0x40>;
99                         interrupts = <0 33 4>;
100                         clocks = <&uart_clk>;
101                         fifo-size = <64>;
102                 };
103
104                 serial1: serial@54006900 {
105                         compatible = "socionext,uniphier-uart";
106                         status = "disabled";
107                         reg = <0x54006900 0x40>;
108                         interrupts = <0 35 4>;
109                         clocks = <&uart_clk>;
110                         fifo-size = <64>;
111                 };
112
113                 serial2: serial@54006a00 {
114                         compatible = "socionext,uniphier-uart";
115                         status = "disabled";
116                         reg = <0x54006a00 0x40>;
117                         interrupts = <0 37 4>;
118                         clocks = <&uart_clk>;
119                         fifo-size = <64>;
120                 };
121
122                 serial3: serial@54006b00 {
123                         compatible = "socionext,uniphier-uart";
124                         status = "disabled";
125                         reg = <0x54006b00 0x40>;
126                         interrupts = <0 29 4>;
127                         clocks = <&uart_clk>;
128                         fifo-size = <64>;
129                 };
130
131                 system-bus-controller-misc@59800000 {
132                         compatible = "socionext,uniphier-system-bus-controller-misc",
133                                      "syscon";
134                         reg = <0x59800000 0x2000>;
135                 };
136
137                 usb2: usb@5a800100 {
138                         compatible = "socionext,uniphier-ehci", "generic-ehci";
139                         status = "disabled";
140                         reg = <0x5a800100 0x100>;
141                         interrupts = <0 80 4>;
142                 };
143
144                 usb3: usb@5a810100 {
145                         compatible = "socionext,uniphier-ehci", "generic-ehci";
146                         status = "disabled";
147                         reg = <0x5a810100 0x100>;
148                         interrupts = <0 81 4>;
149                 };
150
151                 timer@60000200 {
152                         compatible = "arm,cortex-a9-global-timer";
153                         reg = <0x60000200 0x20>;
154                         interrupts = <1 11 0x304>;
155                         clocks = <&arm_timer_clk>;
156                 };
157
158                 timer@60000600 {
159                         compatible = "arm,cortex-a9-twd-timer";
160                         reg = <0x60000600 0x20>;
161                         interrupts = <1 13 0x304>;
162                         clocks = <&arm_timer_clk>;
163                 };
164
165                 intc: interrupt-controller@60001000 {
166                         compatible = "arm,cortex-a9-gic";
167                         #interrupt-cells = <3>;
168                         interrupt-controller;
169                         reg = <0x60001000 0x1000>,
170                               <0x60000100 0x100>;
171                 };
172         };
173 };