]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/mach-ux500/cpu-db8500.c
Merge remote-tracking branch 'arm-soc/for-next'
[karo-tx-linux.git] / arch / arm / mach-ux500 / cpu-db8500.c
1 /*
2  * Copyright (C) 2008-2009 ST-Ericsson SA
3  *
4  * Author: Srinidhi KASAGAR <srinidhi.kasagar@stericsson.com>
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2, as
8  * published by the Free Software Foundation.
9  *
10  */
11 #include <linux/types.h>
12 #include <linux/init.h>
13 #include <linux/device.h>
14 #include <linux/amba/bus.h>
15 #include <linux/interrupt.h>
16 #include <linux/irq.h>
17 #include <linux/platform_device.h>
18 #include <linux/io.h>
19 #include <linux/mfd/abx500/ab8500.h>
20 #include <linux/platform_data/usb-musb-ux500.h>
21 #include <linux/platform_data/pinctrl-nomadik.h>
22 #include <linux/random.h>
23 #include <linux/mfd/dbx500-prcmu.h>
24 #include <linux/of.h>
25 #include <linux/of_platform.h>
26 #include <linux/regulator/machine.h>
27
28 #include <asm/pmu.h>
29 #include <asm/mach/map.h>
30 #include <asm/mach/arch.h>
31 #include <asm/hardware/gic.h>
32
33 #include <mach/hardware.h>
34 #include <mach/setup.h>
35 #include <mach/devices.h>
36 #include <mach/db8500-regs.h>
37 #include <mach/irqs.h>
38
39 #include "devices-db8500.h"
40 #include "ste-dma40-db8500.h"
41 #include "board-mop500.h"
42
43 /* minimum static i/o mapping required to boot U8500 platforms */
44 static struct map_desc u8500_uart_io_desc[] __initdata = {
45         __IO_DEV_DESC(U8500_UART0_BASE, SZ_4K),
46         __IO_DEV_DESC(U8500_UART2_BASE, SZ_4K),
47 };
48 /*  U8500 and U9540 common io_desc */
49 static struct map_desc u8500_common_io_desc[] __initdata = {
50         /* SCU base also covers GIC CPU BASE and TWD with its 4K page */
51         __IO_DEV_DESC(U8500_SCU_BASE, SZ_4K),
52         __IO_DEV_DESC(U8500_GIC_DIST_BASE, SZ_4K),
53         __IO_DEV_DESC(U8500_L2CC_BASE, SZ_4K),
54         __IO_DEV_DESC(U8500_MTU0_BASE, SZ_4K),
55         __IO_DEV_DESC(U8500_BACKUPRAM0_BASE, SZ_8K),
56
57         __IO_DEV_DESC(U8500_CLKRST1_BASE, SZ_4K),
58         __IO_DEV_DESC(U8500_CLKRST2_BASE, SZ_4K),
59         __IO_DEV_DESC(U8500_CLKRST3_BASE, SZ_4K),
60         __IO_DEV_DESC(U8500_CLKRST5_BASE, SZ_4K),
61         __IO_DEV_DESC(U8500_CLKRST6_BASE, SZ_4K),
62
63         __IO_DEV_DESC(U8500_GPIO0_BASE, SZ_4K),
64         __IO_DEV_DESC(U8500_GPIO1_BASE, SZ_4K),
65         __IO_DEV_DESC(U8500_GPIO2_BASE, SZ_4K),
66         __IO_DEV_DESC(U8500_GPIO3_BASE, SZ_4K),
67 };
68
69 /* U8500 IO map specific description */
70 static struct map_desc u8500_io_desc[] __initdata = {
71         __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K),
72         __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K),
73
74 };
75
76 /* U9540 IO map specific description */
77 static struct map_desc u9540_io_desc[] __initdata = {
78         __IO_DEV_DESC(U8500_PRCMU_BASE, SZ_4K + SZ_8K),
79         __IO_DEV_DESC(U8500_PRCMU_TCDM_BASE, SZ_4K + SZ_8K),
80 };
81
82 void __init u8500_map_io(void)
83 {
84         /*
85          * Map the UARTs early so that the DEBUG_LL stuff continues to work.
86          */
87         iotable_init(u8500_uart_io_desc, ARRAY_SIZE(u8500_uart_io_desc));
88
89         ux500_map_io();
90
91         iotable_init(u8500_common_io_desc, ARRAY_SIZE(u8500_common_io_desc));
92
93         if (cpu_is_ux540_family())
94                 iotable_init(u9540_io_desc, ARRAY_SIZE(u9540_io_desc));
95         else
96                 iotable_init(u8500_io_desc, ARRAY_SIZE(u8500_io_desc));
97
98         _PRCMU_BASE = __io_address(U8500_PRCMU_BASE);
99 }
100
101 static struct resource db8500_pmu_resources[] = {
102         [0] = {
103                 .start          = IRQ_DB8500_PMU,
104                 .end            = IRQ_DB8500_PMU,
105                 .flags          = IORESOURCE_IRQ,
106         },
107 };
108
109 /*
110  * The PMU IRQ lines of two cores are wired together into a single interrupt.
111  * Bounce the interrupt to the other core if it's not ours.
112  */
113 static irqreturn_t db8500_pmu_handler(int irq, void *dev, irq_handler_t handler)
114 {
115         irqreturn_t ret = handler(irq, dev);
116         int other = !smp_processor_id();
117
118         if (ret == IRQ_NONE && cpu_online(other))
119                 irq_set_affinity(irq, cpumask_of(other));
120
121         /*
122          * We should be able to get away with the amount of IRQ_NONEs we give,
123          * while still having the spurious IRQ detection code kick in if the
124          * interrupt really starts hitting spuriously.
125          */
126         return ret;
127 }
128
129 struct arm_pmu_platdata db8500_pmu_platdata = {
130         .handle_irq             = db8500_pmu_handler,
131 };
132
133 static struct platform_device db8500_pmu_device = {
134         .name                   = "arm-pmu",
135         .id                     = -1,
136         .num_resources          = ARRAY_SIZE(db8500_pmu_resources),
137         .resource               = db8500_pmu_resources,
138         .dev.platform_data      = &db8500_pmu_platdata,
139 };
140
141 static struct platform_device db8500_prcmu_device = {
142         .name                   = "db8500-prcmu",
143 };
144
145 static struct platform_device *platform_devs[] __initdata = {
146         &u8500_dma40_device,
147         &db8500_pmu_device,
148         &db8500_prcmu_device,
149 };
150
151 static resource_size_t __initdata db8500_gpio_base[] = {
152         U8500_GPIOBANK0_BASE,
153         U8500_GPIOBANK1_BASE,
154         U8500_GPIOBANK2_BASE,
155         U8500_GPIOBANK3_BASE,
156         U8500_GPIOBANK4_BASE,
157         U8500_GPIOBANK5_BASE,
158         U8500_GPIOBANK6_BASE,
159         U8500_GPIOBANK7_BASE,
160         U8500_GPIOBANK8_BASE,
161 };
162
163 static void __init db8500_add_gpios(struct device *parent)
164 {
165         struct nmk_gpio_platform_data pdata = {
166                 .supports_sleepmode = true,
167         };
168
169         dbx500_add_gpios(parent, ARRAY_AND_SIZE(db8500_gpio_base),
170                          IRQ_DB8500_GPIO0, &pdata);
171         dbx500_add_pinctrl(parent, "pinctrl-db8500", U8500_PRCMU_BASE);
172 }
173
174 static int usb_db8500_rx_dma_cfg[] = {
175         DB8500_DMA_DEV38_USB_OTG_IEP_1_9,
176         DB8500_DMA_DEV37_USB_OTG_IEP_2_10,
177         DB8500_DMA_DEV36_USB_OTG_IEP_3_11,
178         DB8500_DMA_DEV19_USB_OTG_IEP_4_12,
179         DB8500_DMA_DEV18_USB_OTG_IEP_5_13,
180         DB8500_DMA_DEV17_USB_OTG_IEP_6_14,
181         DB8500_DMA_DEV16_USB_OTG_IEP_7_15,
182         DB8500_DMA_DEV39_USB_OTG_IEP_8
183 };
184
185 static int usb_db8500_tx_dma_cfg[] = {
186         DB8500_DMA_DEV38_USB_OTG_OEP_1_9,
187         DB8500_DMA_DEV37_USB_OTG_OEP_2_10,
188         DB8500_DMA_DEV36_USB_OTG_OEP_3_11,
189         DB8500_DMA_DEV19_USB_OTG_OEP_4_12,
190         DB8500_DMA_DEV18_USB_OTG_OEP_5_13,
191         DB8500_DMA_DEV17_USB_OTG_OEP_6_14,
192         DB8500_DMA_DEV16_USB_OTG_OEP_7_15,
193         DB8500_DMA_DEV39_USB_OTG_OEP_8
194 };
195
196 static const char *db8500_read_soc_id(void)
197 {
198         void __iomem *uid = __io_address(U8500_BB_UID_BASE);
199
200         /* Throw these device-specific numbers into the entropy pool */
201         add_device_randomness(uid, 0x14);
202         return kasprintf(GFP_KERNEL, "%08x%08x%08x%08x%08x",
203                          readl((u32 *)uid+1),
204                          readl((u32 *)uid+1), readl((u32 *)uid+2),
205                          readl((u32 *)uid+3), readl((u32 *)uid+4));
206 }
207
208 static struct device * __init db8500_soc_device_init(void)
209 {
210         const char *soc_id = db8500_read_soc_id();
211
212         return ux500_soc_device_init(soc_id);
213 }
214
215 /*
216  * This function is called from the board init
217  */
218 struct device * __init u8500_init_devices(struct ab8500_platform_data *ab8500)
219 {
220         struct device *parent;
221         int i;
222
223         parent = db8500_soc_device_init();
224
225         db8500_add_rtc(parent);
226         db8500_add_gpios(parent);
227         db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
228
229         platform_device_register_data(parent,
230                 "cpufreq-u8500", -1, NULL, 0);
231
232         for (i = 0; i < ARRAY_SIZE(platform_devs); i++)
233                 platform_devs[i]->dev.parent = parent;
234
235         db8500_prcmu_device.dev.platform_data = ab8500;
236
237         platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
238
239         return parent;
240 }
241
242 #ifdef CONFIG_MACH_UX500_DT
243
244 /* TODO: Once all pieces are DT:ed, remove completely. */
245 static struct device * __init u8500_of_init_devices(void)
246 {
247         struct device *parent = db8500_soc_device_init();
248
249         db8500_add_usb(parent, usb_db8500_rx_dma_cfg, usb_db8500_tx_dma_cfg);
250
251         platform_device_register_data(parent,
252                 "cpufreq-u8500", -1, NULL, 0);
253
254         u8500_dma40_device.dev.parent = parent;
255
256         /*
257          * Devices to be DT:ed:
258          *   u8500_dma40_device  = todo
259          *   db8500_pmu_device   = done
260          *   db8500_prcmu_device = done
261          */
262         platform_device_register(&u8500_dma40_device);
263
264         return parent;
265 }
266
267 static struct of_dev_auxdata u8500_auxdata_lookup[] __initdata = {
268         /* Requires call-back bindings. */
269         OF_DEV_AUXDATA("arm,cortex-a9-pmu", 0, "arm-pmu", &db8500_pmu_platdata),
270         /* Requires DMA and call-back bindings. */
271         OF_DEV_AUXDATA("arm,pl011", 0x80120000, "uart0", &uart0_plat),
272         OF_DEV_AUXDATA("arm,pl011", 0x80121000, "uart1", &uart1_plat),
273         OF_DEV_AUXDATA("arm,pl011", 0x80007000, "uart2", &uart2_plat),
274         /* Requires DMA bindings. */
275         OF_DEV_AUXDATA("arm,pl022", 0x80002000, "ssp0",  &ssp0_plat),
276         OF_DEV_AUXDATA("arm,pl18x", 0x80126000, "sdi0",  &mop500_sdi0_data),
277         OF_DEV_AUXDATA("arm,pl18x", 0x80118000, "sdi1",  &mop500_sdi1_data),
278         OF_DEV_AUXDATA("arm,pl18x", 0x80005000, "sdi2",  &mop500_sdi2_data),
279         OF_DEV_AUXDATA("arm,pl18x", 0x80114000, "sdi4",  &mop500_sdi4_data),
280         /* Requires clock name bindings. */
281         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8012e000, "gpio.0", NULL),
282         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8012e080, "gpio.1", NULL),
283         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8000e000, "gpio.2", NULL),
284         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8000e080, "gpio.3", NULL),
285         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8000e100, "gpio.4", NULL),
286         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8000e180, "gpio.5", NULL),
287         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8011e000, "gpio.6", NULL),
288         OF_DEV_AUXDATA("st,nomadik-gpio", 0x8011e080, "gpio.7", NULL),
289         OF_DEV_AUXDATA("st,nomadik-gpio", 0xa03fe000, "gpio.8", NULL),
290         OF_DEV_AUXDATA("st,nomadik-i2c", 0x80004000, "nmk-i2c.0", NULL),
291         OF_DEV_AUXDATA("st,nomadik-i2c", 0x80122000, "nmk-i2c.1", NULL),
292         OF_DEV_AUXDATA("st,nomadik-i2c", 0x80128000, "nmk-i2c.2", NULL),
293         OF_DEV_AUXDATA("st,nomadik-i2c", 0x80110000, "nmk-i2c.3", NULL),
294         OF_DEV_AUXDATA("st,nomadik-i2c", 0x8012a000, "nmk-i2c.4", NULL),
295         /* Requires device name bindings. */
296         OF_DEV_AUXDATA("stericsson,nmk_pinctrl", 0, "pinctrl-db8500", NULL),
297         /* Requires clock name and DMA bindings. */
298         OF_DEV_AUXDATA("stericsson,ux500-msp-i2s", 0x80123000,
299                 "ux500-msp-i2s.0", &msp0_platform_data),
300         OF_DEV_AUXDATA("stericsson,ux500-msp-i2s", 0x80124000,
301                 "ux500-msp-i2s.1", &msp1_platform_data),
302         OF_DEV_AUXDATA("stericsson,ux500-msp-i2s", 0x80117000,
303                 "ux500-msp-i2s.2", &msp2_platform_data),
304         OF_DEV_AUXDATA("stericsson,ux500-msp-i2s", 0x80125000,
305                 "ux500-msp-i2s.3", &msp3_platform_data),
306         {},
307 };
308
309 static const struct of_device_id u8500_local_bus_nodes[] = {
310         /* only create devices below soc node */
311         { .compatible = "stericsson,db8500", },
312         { .compatible = "stericsson,db8500-prcmu", },
313         { .compatible = "simple-bus"},
314         { },
315 };
316
317 static void __init u8500_init_machine(void)
318 {
319         struct device *parent = NULL;
320
321         /* Pinmaps must be in place before devices register */
322         if (of_machine_is_compatible("st-ericsson,mop500"))
323                 mop500_pinmaps_init();
324         else if (of_machine_is_compatible("calaosystems,snowball-a9500"))
325                 snowball_pinmaps_init();
326         else if (of_machine_is_compatible("st-ericsson,hrefv60+"))
327                 hrefv60_pinmaps_init();
328         else if (of_machine_is_compatible("st-ericsson,ccu9540")) {}
329                 /* TODO: Add pinmaps for ccu9540 board. */
330
331         /* TODO: Export SoC, USB, cpu-freq and DMA40 */
332         parent = u8500_of_init_devices();
333
334         /* automatically probe child nodes of db8500 device */
335         of_platform_populate(NULL, u8500_local_bus_nodes, u8500_auxdata_lookup, parent);
336 }
337
338 static const char * stericsson_dt_platform_compat[] = {
339         "st-ericsson,u8500",
340         "st-ericsson,u8540",
341         "st-ericsson,u9500",
342         "st-ericsson,u9540",
343         NULL,
344 };
345
346 DT_MACHINE_START(U8500_DT, "ST-Ericsson Ux5x0 platform (Device Tree Support)")
347         .smp            = smp_ops(ux500_smp_ops),
348         .map_io         = u8500_map_io,
349         .init_irq       = ux500_init_irq,
350         /* we re-use nomadik timer here */
351         .timer          = &ux500_timer,
352         .handle_irq     = gic_handle_irq,
353         .init_machine   = u8500_init_machine,
354         .init_late      = NULL,
355         .dt_compat      = stericsson_dt_platform_compat,
356 MACHINE_END
357
358 #endif