2 * Copyright (C) 2011-2013 Lothar Waßmann <LW@KARO-electronics.de>
3 * based on: board/freescale/mx28_evk.c (C) 2010 Freescale Semiconductor, Inc.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
22 #include <fdt_support.h>
27 #include <fsl_esdhc.h>
34 #include <asm/arch/iomux-mx53.h>
35 #include <asm/arch/clock.h>
36 #include <asm/arch/imx-regs.h>
37 #include <asm/arch/crm_regs.h>
38 #include <asm/arch/sys_proto.h>
40 #include "../common/karo.h"
42 #define TX53_FEC_RST_GPIO IMX_GPIO_NR(7, 6)
43 #define TX53_FEC_PWR_GPIO IMX_GPIO_NR(3, 20)
44 #define TX53_FEC_INT_GPIO IMX_GPIO_NR(2, 4)
45 #define TX53_LED_GPIO IMX_GPIO_NR(2, 20)
47 #define TX53_LCD_PWR_GPIO IMX_GPIO_NR(2, 31)
48 #define TX53_LCD_RST_GPIO IMX_GPIO_NR(3, 29)
49 #define TX53_LCD_BACKLIGHT_GPIO IMX_GPIO_NR(1, 1)
51 #define TX53_RESET_OUT_GPIO IMX_GPIO_NR(7, 12)
53 DECLARE_GLOBAL_DATA_PTR;
55 #define MX53_GPIO_PAD_CTRL MUX_PAD_CTRL(PAD_CTL_PKE | PAD_CTL_PUE | \
56 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP)
58 #define TX53_SDHC_PAD_CTRL MUX_PAD_CTRL(PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
59 PAD_CTL_SRE_FAST | PAD_CTL_PUS_47K_UP)
61 static iomux_v3_cfg_t tx53_pads[] = {
62 /* NAND flash pads are set up in lowlevel_init.S */
65 #if CONFIG_MXC_UART_BASE == UART1_BASE
66 MX53_PAD_PATA_DIOW__UART1_TXD_MUX,
67 MX53_PAD_PATA_DMACK__UART1_RXD_MUX,
68 MX53_PAD_PATA_IORDY__UART1_RTS,
69 MX53_PAD_PATA_RESET_B__UART1_CTS,
71 #if CONFIG_MXC_UART_BASE == UART2_BASE
72 MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX,
73 MX53_PAD_PATA_DMARQ__UART2_TXD_MUX,
74 MX53_PAD_PATA_DIOR__UART2_RTS,
75 MX53_PAD_PATA_INTRQ__UART2_CTS,
77 #if CONFIG_MXC_UART_BASE == UART3_BASE
78 MX53_PAD_PATA_CS_0__UART3_TXD_MUX,
79 MX53_PAD_PATA_CS_1__UART3_RXD_MUX,
80 MX53_PAD_PATA_DA_2__UART3_RTS,
81 MX53_PAD_PATA_DA_1__UART3_CTS,
84 MX53_PAD_EIM_D28__I2C1_SDA | MX53_GPIO_PAD_CTRL,
85 MX53_PAD_EIM_D21__I2C1_SCL | MX53_GPIO_PAD_CTRL,
87 /* FEC PHY GPIO functions */
88 MX53_PAD_EIM_D20__GPIO3_20, /* PHY POWER */
89 MX53_PAD_PATA_DA_0__GPIO7_6, /* PHY RESET */
90 MX53_PAD_PATA_DATA4__GPIO2_4, /* PHY INT */
93 MX53_PAD_FEC_MDC__FEC_MDC,
94 MX53_PAD_FEC_MDIO__FEC_MDIO,
95 MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
96 MX53_PAD_FEC_RX_ER__FEC_RX_ER,
97 MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
98 MX53_PAD_FEC_RXD1__FEC_RDATA_1,
99 MX53_PAD_FEC_RXD0__FEC_RDATA_0,
100 MX53_PAD_FEC_TX_EN__FEC_TX_EN,
101 MX53_PAD_FEC_TXD1__FEC_TDATA_1,
102 MX53_PAD_FEC_TXD0__FEC_TDATA_0,
105 static const struct gpio tx53_gpios[] = {
106 { TX53_RESET_OUT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "#RESET_OUT", },
107 { TX53_FEC_PWR_GPIO, GPIOF_OUTPUT_INIT_HIGH, "FEC PHY PWR", },
108 { TX53_FEC_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "FEC PHY RESET", },
109 { TX53_FEC_INT_GPIO, GPIOF_INPUT, "FEC PHY INT", },
115 /* placed in section '.data' to prevent overwriting relocation info
118 static u32 wrsr __attribute__((section(".data")));
120 #define WRSR_POR (1 << 4)
121 #define WRSR_TOUT (1 << 1)
122 #define WRSR_SFTW (1 << 0)
124 static void print_reset_cause(void)
126 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
127 void __iomem *wdt_base = (void __iomem *)WDOG1_BASE_ADDR;
131 printf("Reset cause: ");
133 srsr = readl(&src_regs->srsr);
134 wrsr = readw(wdt_base + 4);
136 if (wrsr & WRSR_POR) {
137 printf("%sPOR", dlm);
140 if (srsr & 0x00004) {
141 printf("%sCSU", dlm);
144 if (srsr & 0x00008) {
145 printf("%sIPP USER", dlm);
148 if (srsr & 0x00010) {
149 if (wrsr & WRSR_SFTW) {
150 printf("%sSOFT", dlm);
153 if (wrsr & WRSR_TOUT) {
154 printf("%sWDOG", dlm);
158 if (srsr & 0x00020) {
159 printf("%sJTAG HIGH-Z", dlm);
162 if (srsr & 0x00040) {
163 printf("%sJTAG SW", dlm);
166 if (srsr & 0x10000) {
167 printf("%sWARM BOOT", dlm);
176 static void tx53_print_cpuinfo(void)
180 cpurev = get_cpu_rev();
182 printf("CPU: Freescale i.MX53 rev%d.%d at %d MHz\n",
183 (cpurev & 0x000F0) >> 4,
184 (cpurev & 0x0000F) >> 0,
185 mxc_get_clock(MXC_ARM_CLK) / 1000000);
194 LTC3589_CLIRQ = 0x21,
195 LTC3589_B1DTV1 = 0x23,
196 LTC3589_B1DTV2 = 0x24,
197 LTC3589_VRRCR = 0x25,
198 LTC3589_B2DTV1 = 0x26,
199 LTC3589_B2DTV2 = 0x27,
200 LTC3589_B3DTV1 = 0x29,
201 LTC3589_B3DTV2 = 0x2a,
202 LTC3589_L2DTV1 = 0x32,
203 LTC3589_L2DTV2 = 0x33,
206 #define LTC3589_BnDTV1_PGOOD_MASK (1 << 5)
207 #define LTC3589_BnDTV1_SLEW(n) (((n) & 3) << 6)
209 #define LTC3589_CLK_RATE_LOW (1 << 5)
211 #define LTC3589_SCR2_PGOOD_SHUTDWN (1 << 7)
213 #define VDD_LDO2_VAL mV_to_regval(vout_to_vref(1325 * 10, 2))
214 #define VDD_CORE_VAL mV_to_regval(vout_to_vref(1100 * 10, 3))
215 #define VDD_SOC_VAL mV_to_regval(vout_to_vref(1325 * 10, 4))
216 #define VDD_BUCK3_VAL mV_to_regval(vout_to_vref(2500 * 10, 5))
218 #ifndef CONFIG_SYS_TX53_HWREV_2
219 /* LDO2 vref divider */
222 /* BUCK1 vref divider */
225 /* BUCK2 vref divider */
228 /* BUCK3 vref divider */
232 /* no dividers on vref */
243 /* calculate voltages in 10mV */
244 #define R1(idx) R1_##idx
245 #define R2(idx) R2_##idx
247 #define vout_to_vref(vout, idx) ((vout) * R2(idx) / (R1(idx) + R2(idx)))
248 #define vref_to_vout(vref, idx) DIV_ROUND_UP((vref) * (R1(idx) + R2(idx)), R2(idx))
250 #define mV_to_regval(mV) DIV_ROUND(((((mV) < 3625) ? 3625 : (mV)) - 3625), 125)
251 #define regval_to_mV(v) (((v) * 125 + 3625))
253 static struct pmic_regs {
254 enum LTC3589_REGS addr;
257 { LTC3589_SCR1, 0x15, }, /* burst mode for all regulators except buck boost */
258 { LTC3589_SCR2, LTC3589_SCR2_PGOOD_SHUTDWN, }, /* enable shutdown on PGOOD Timeout */
260 { LTC3589_L2DTV1, VDD_LDO2_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
261 { LTC3589_L2DTV2, VDD_LDO2_VAL | LTC3589_CLK_RATE_LOW, },
263 { LTC3589_B1DTV1, VDD_CORE_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
264 { LTC3589_B1DTV2, VDD_CORE_VAL, },
266 { LTC3589_B2DTV1, VDD_SOC_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
267 { LTC3589_B2DTV2, VDD_SOC_VAL, },
269 { LTC3589_B3DTV1, VDD_BUCK3_VAL | LTC3589_BnDTV1_SLEW(3) | LTC3589_BnDTV1_PGOOD_MASK, },
270 { LTC3589_B3DTV2, VDD_BUCK3_VAL, },
272 /* Select ref 0 for all regulators and enable slew */
273 { LTC3589_VCCR, 0x55, },
275 { LTC3589_CLIRQ, 0, }, /* clear all interrupt flags */
278 static int setup_pmic_voltages(void)
284 ret = i2c_probe(CONFIG_SYS_I2C_SLAVE);
286 printf("Failed to initialize I2C\n");
290 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, 0x11, 1, &value, 1);
292 printf("%s: i2c_read error: %d\n", __func__, ret);
296 for (i = 0; i < ARRAY_SIZE(ltc3589_regs); i++) {
297 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
299 debug("Writing %02x to reg %02x (%02x)\n",
300 ltc3589_regs[i].val, ltc3589_regs[i].addr, value);
301 ret = i2c_write(CONFIG_SYS_I2C_SLAVE, ltc3589_regs[i].addr, 1,
302 <c3589_regs[i].val, 1);
304 printf("%s: failed to write PMIC register %02x: %d\n",
305 __func__, ltc3589_regs[i].addr, ret);
309 printf("VDDCORE set to %umV\n",
310 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_CORE_VAL), 3), 10));
312 printf("VDDSOC set to %umV\n",
313 DIV_ROUND(vref_to_vout(regval_to_mV(VDD_SOC_VAL), 4), 10));
320 } tx53_core_voltages[] = {
321 { 800000000, 1100, },
322 { 1000000000, 1240, },
323 { 1200000000, 1350, },
326 int adjust_core_voltage(u32 freq)
331 printf("%s@%d\n", __func__, __LINE__);
333 for (i = 0; i < ARRAY_SIZE(tx53_core_voltages); i++) {
334 if (freq <= tx53_core_voltages[i].max_freq) {
336 const int max_tries = 10;
337 const int delay_us = 1;
338 u32 mV = tx53_core_voltages[i].mV;
339 u8 val = mV_to_regval(vout_to_vref(mV * 10, 3));
342 printf("regval[%umV]=%02x\n", mV, val);
344 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
347 printf("%s: failed to read PMIC register %02x: %d\n",
348 __func__, LTC3589_B1DTV1, ret);
351 printf("Changing reg %02x from %02x to %02x\n",
352 LTC3589_B1DTV1, v, (v & ~0x1f) |
353 mV_to_regval(vout_to_vref(mV * 10, 3)));
355 v |= mV_to_regval(vout_to_vref(mV * 10, 3));
356 ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_B1DTV1, 1,
359 printf("%s: failed to write PMIC register %02x: %d\n",
360 __func__, LTC3589_B1DTV1, ret);
363 ret = i2c_read(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
366 printf("%s: failed to read PMIC register %02x: %d\n",
367 __func__, LTC3589_VCCR, ret);
371 ret = i2c_write(CONFIG_SYS_I2C_SLAVE, LTC3589_VCCR, 1,
374 printf("%s: failed to write PMIC register %02x: %d\n",
375 __func__, LTC3589_VCCR, ret);
378 for (retries = 0; retries < max_tries; retries++) {
379 ret = i2c_read(CONFIG_SYS_I2C_SLAVE,
380 LTC3589_VCCR, 1, &v, 1);
382 printf("%s: failed to read PMIC register %02x: %d\n",
383 __func__, LTC3589_VCCR, ret);
391 printf("change of VDDCORE did not complete after %uµs\n",
396 printf("VDDCORE set to %umV after %u loops\n",
397 DIV_ROUND(vref_to_vout(regval_to_mV(val & 0x1f), 3),
405 int board_early_init_f(void)
407 struct mxc_ccm_reg *ccm_regs = (void *)CCM_BASE_ADDR;
409 gpio_request_array(tx53_gpios, ARRAY_SIZE(tx53_gpios));
410 imx_iomux_v3_setup_multiple_pads(tx53_pads, ARRAY_SIZE(tx53_pads));
412 writel(0x77777777, AIPS1_BASE_ADDR + 0x00);
413 writel(0x77777777, AIPS1_BASE_ADDR + 0x04);
415 writel(0x00000000, AIPS1_BASE_ADDR + 0x40);
416 writel(0x00000000, AIPS1_BASE_ADDR + 0x44);
417 writel(0x00000000, AIPS1_BASE_ADDR + 0x48);
418 writel(0x00000000, AIPS1_BASE_ADDR + 0x4c);
419 writel(0x00000000, AIPS1_BASE_ADDR + 0x50);
421 writel(0x77777777, AIPS2_BASE_ADDR + 0x00);
422 writel(0x77777777, AIPS2_BASE_ADDR + 0x04);
424 writel(0x00000000, AIPS2_BASE_ADDR + 0x40);
425 writel(0x00000000, AIPS2_BASE_ADDR + 0x44);
426 writel(0x00000000, AIPS2_BASE_ADDR + 0x48);
427 writel(0x00000000, AIPS2_BASE_ADDR + 0x4c);
428 writel(0x00000000, AIPS2_BASE_ADDR + 0x50);
430 writel(0xffcf0fff, &ccm_regs->CCGR0);
431 writel(0x000fffcf, &ccm_regs->CCGR1);
432 writel(0x033c0000, &ccm_regs->CCGR2);
433 writel(0x000000ff, &ccm_regs->CCGR3);
434 writel(0x00000000, &ccm_regs->CCGR4);
435 writel(0x00fff033, &ccm_regs->CCGR5);
436 writel(0x0f00030f, &ccm_regs->CCGR6);
437 writel(0xfff00000, &ccm_regs->CCGR7);
438 writel(0x00000000, &ccm_regs->cmeor);
447 /* Address of boot parameters */
448 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x1000;
450 if (ctrlc() || (wrsr & WRSR_TOUT)) {
451 printf("CTRL-C detected; Skipping PMIC setup\n");
455 ret = setup_pmic_voltages();
457 printf("Failed to setup PMIC voltages\n");
467 /* dram_init must store complete ramsize in gd->ram_size */
468 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
471 ret = mxc_set_clock(CONFIG_SYS_MX5_HCLK,
472 CONFIG_SYS_SDRAM_CLK, MXC_DDR_CLK);
474 printf("%s: Failed to set DDR clock to %u MHz: %d\n", __func__,
475 CONFIG_SYS_SDRAM_CLK, ret);
477 debug("%s: DDR clock set to %u.%03u MHz (desig.: %u.000 MHz)\n",
478 __func__, mxc_get_clock(MXC_DDR_CLK) / 1000000,
479 mxc_get_clock(MXC_DDR_CLK) / 1000 % 1000,
480 CONFIG_SYS_SDRAM_CLK);
484 void dram_init_banksize(void)
486 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
487 gd->bd->bi_dram[0].size = get_ram_size((void *)PHYS_SDRAM_1,
489 #if CONFIG_NR_DRAM_BANKS > 1
490 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
491 gd->bd->bi_dram[1].size = get_ram_size((void *)PHYS_SDRAM_2,
496 #ifdef CONFIG_CMD_MMC
497 static const iomux_v3_cfg_t mmc0_pads[] = {
498 MX53_PAD_SD1_CMD__ESDHC1_CMD | TX53_SDHC_PAD_CTRL,
499 MX53_PAD_SD1_CLK__ESDHC1_CLK | TX53_SDHC_PAD_CTRL,
500 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 | TX53_SDHC_PAD_CTRL,
501 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 | TX53_SDHC_PAD_CTRL,
502 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 | TX53_SDHC_PAD_CTRL,
503 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 | TX53_SDHC_PAD_CTRL,
505 MX53_PAD_EIM_D24__GPIO3_24 | MX53_GPIO_PAD_CTRL,
508 static const iomux_v3_cfg_t mmc1_pads[] = {
509 MX53_PAD_SD2_CMD__ESDHC2_CMD | TX53_SDHC_PAD_CTRL,
510 MX53_PAD_SD2_CLK__ESDHC2_CLK | TX53_SDHC_PAD_CTRL,
511 MX53_PAD_SD2_DATA0__ESDHC2_DAT0 | TX53_SDHC_PAD_CTRL,
512 MX53_PAD_SD2_DATA1__ESDHC2_DAT1 | TX53_SDHC_PAD_CTRL,
513 MX53_PAD_SD2_DATA2__ESDHC2_DAT2 | TX53_SDHC_PAD_CTRL,
514 MX53_PAD_SD2_DATA3__ESDHC2_DAT3 | TX53_SDHC_PAD_CTRL,
516 MX53_PAD_EIM_D25__GPIO3_25 | MX53_GPIO_PAD_CTRL,
519 static struct tx53_esdhc_cfg {
520 const iomux_v3_cfg_t *pads;
522 struct fsl_esdhc_cfg cfg;
524 } tx53_esdhc_cfg[] = {
527 .num_pads = ARRAY_SIZE(mmc0_pads),
529 .esdhc_base = (void __iomem *)MMC_SDHC1_BASE_ADDR,
532 .cd_gpio = IMX_GPIO_NR(3, 24),
536 .num_pads = ARRAY_SIZE(mmc1_pads),
538 .esdhc_base = (void __iomem *)MMC_SDHC2_BASE_ADDR,
541 .cd_gpio = IMX_GPIO_NR(3, 25),
545 static inline struct tx53_esdhc_cfg *to_tx53_esdhc_cfg(struct fsl_esdhc_cfg *cfg)
547 return container_of(cfg, struct tx53_esdhc_cfg, cfg);
550 int board_mmc_getcd(struct mmc *mmc)
552 struct tx53_esdhc_cfg *cfg = to_tx53_esdhc_cfg(mmc->priv);
554 if (cfg->cd_gpio < 0)
557 debug("SD card %d is %spresent\n",
558 cfg - tx53_esdhc_cfg,
559 gpio_get_value(cfg->cd_gpio) ? "NOT " : "");
560 return !gpio_get_value(cfg->cd_gpio);
563 int board_mmc_init(bd_t *bis)
567 for (i = 0; i < ARRAY_SIZE(tx53_esdhc_cfg); i++) {
569 struct tx53_esdhc_cfg *cfg = &tx53_esdhc_cfg[i];
572 imx_iomux_v3_setup_multiple_pads(cfg->pads, cfg->num_pads);
573 cfg->cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
575 ret = gpio_request_one(cfg->cd_gpio,
576 GPIOF_INPUT, "MMC CD");
578 printf("Error %d requesting GPIO%d_%d\n",
579 ret, cfg->cd_gpio / 32, cfg->cd_gpio % 32);
583 debug("%s: Initializing MMC slot %d\n", __func__, i);
584 fsl_esdhc_initialize(bis, &cfg->cfg);
586 mmc = find_mmc_device(i);
589 if (board_mmc_getcd(mmc) > 0)
594 #endif /* CONFIG_CMD_MMC */
596 #ifdef CONFIG_FEC_MXC
602 void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
605 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
606 struct fuse_bank *bank = &iim->bank[1];
607 struct fuse_bank1_regs *fuse = (struct fuse_bank1_regs *)bank->fuse_regs;
612 for (i = 0; i < ETH_ALEN; i++)
613 mac[i] = readl(&fuse->mac_addr[i]);
616 #define FEC_PAD_CTL (PAD_CTL_DVS | PAD_CTL_DSE_HIGH | \
618 #define FEC_PAD_CTL2 (PAD_CTL_DVS | PAD_CTL_SRE_FAST)
619 #define GPIO_PAD_CTL (PAD_CTL_DVS | PAD_CTL_DSE_HIGH)
621 int board_eth_init(bd_t *bis)
625 /* delay at least 21ms for the PHY internal POR signal to deassert */
628 /* Deassert RESET to the external phy */
629 gpio_set_value(TX53_FEC_RST_GPIO, 1);
631 ret = cpu_eth_init(bis);
633 printf("cpu_eth_init() failed: %d\n", ret);
637 #endif /* CONFIG_FEC_MXC */
645 void show_activity(int arg)
647 static int led_state = LED_STATE_INIT;
650 if (led_state == LED_STATE_INIT) {
652 gpio_set_value(TX53_LED_GPIO, 1);
653 led_state = LED_STATE_ON;
655 if (get_timer(last) > CONFIG_SYS_HZ) {
657 if (led_state == LED_STATE_ON) {
658 gpio_set_value(TX53_LED_GPIO, 0);
660 gpio_set_value(TX53_LED_GPIO, 1);
662 led_state = 1 - led_state;
667 static const iomux_v3_cfg_t stk5_pads[] = {
668 /* SW controlled LED on STK5 baseboard */
669 MX53_PAD_EIM_A18__GPIO2_20,
671 /* I2C bus on DIMM pins 40/41 */
672 MX53_PAD_GPIO_6__I2C3_SDA | MX53_GPIO_PAD_CTRL,
673 MX53_PAD_GPIO_3__I2C3_SCL | MX53_GPIO_PAD_CTRL,
675 /* TSC200x PEN IRQ */
676 MX53_PAD_EIM_D26__GPIO3_26 | MX53_GPIO_PAD_CTRL,
678 /* EDT-FT5x06 Polytouch panel */
679 MX53_PAD_NANDF_CS2__GPIO6_15 | MX53_GPIO_PAD_CTRL, /* IRQ */
680 MX53_PAD_EIM_A16__GPIO2_22 | MX53_GPIO_PAD_CTRL, /* RESET */
681 MX53_PAD_EIM_A17__GPIO2_21 | MX53_GPIO_PAD_CTRL, /* WAKE */
684 MX53_PAD_EIM_D31__GPIO3_31 | MX53_GPIO_PAD_CTRL, /* VBUSEN */
685 MX53_PAD_EIM_D30__GPIO3_30 | MX53_GPIO_PAD_CTRL, /* OC */
687 MX53_PAD_GPIO_7__GPIO1_7, /* VBUSEN */
688 MX53_PAD_GPIO_8__GPIO1_8, /* OC */
690 /* DS1339 Interrupt */
691 MX53_PAD_DI0_PIN4__GPIO4_20 | MX53_GPIO_PAD_CTRL,
694 static const struct gpio stk5_gpios[] = {
695 { TX53_LED_GPIO, GPIOF_OUTPUT_INIT_LOW, "HEARTBEAT LED", },
697 { IMX_GPIO_NR(1, 8), GPIOF_INPUT, "USBOTG OC", },
698 { IMX_GPIO_NR(1, 7), GPIOF_OUTPUT_INIT_LOW, "USBOTG VBUS enable", },
699 { IMX_GPIO_NR(3, 30), GPIOF_INPUT, "USBH1 OC", },
700 { IMX_GPIO_NR(3, 31), GPIOF_OUTPUT_INIT_LOW, "USBH1 VBUS enable", },
704 static u16 tx53_cmap[256];
705 vidinfo_t panel_info = {
706 /* set to max. size supported by SoC */
710 .vl_bpix = LCD_COLOR24, /* Bits per pixel, 0: 1bpp, 1: 2bpp, 2: 4bpp, 3: 8bpp ... */
714 static struct fb_videomode tx53_fb_modes[] = {
715 #ifndef CONFIG_SYS_LVDS_IF
717 /* Standard VGA timing */
722 .pixclock = KHZ2PICOS(25175),
729 .sync = FB_SYNC_CLK_LAT_FALL,
732 /* Emerging ETV570 640 x 480 display. Syncs low active,
733 * DE high active, 115.2 mm x 86.4 mm display area
734 * VGA compatible timing
740 .pixclock = KHZ2PICOS(25175),
747 .sync = FB_SYNC_CLK_LAT_FALL,
750 /* Emerging ET0350G0DH6 320 x 240 display.
751 * 70.08 mm x 52.56 mm display area.
757 .pixclock = KHZ2PICOS(6500),
758 .left_margin = 68 - 34,
761 .upper_margin = 18 - 3,
764 .sync = FB_SYNC_CLK_LAT_FALL,
767 /* Emerging ET0430G0DH6 480 x 272 display.
768 * 95.04 mm x 53.856 mm display area.
774 .pixclock = KHZ2PICOS(9000),
781 .sync = FB_SYNC_CLK_LAT_FALL,
784 /* Emerging ET0500G0DH6 800 x 480 display.
785 * 109.6 mm x 66.4 mm display area.
791 .pixclock = KHZ2PICOS(33260),
792 .left_margin = 216 - 128,
794 .right_margin = 1056 - 800 - 216,
795 .upper_margin = 35 - 2,
797 .lower_margin = 525 - 480 - 35,
798 .sync = FB_SYNC_CLK_LAT_FALL,
801 /* Emerging ETQ570G0DH6 320 x 240 display.
802 * 115.2 mm x 86.4 mm display area.
808 .pixclock = KHZ2PICOS(6400),
812 .upper_margin = 16, /* 15 according to datasheet */
813 .vsync_len = 3, /* TVP -> 1>x>5 */
814 .lower_margin = 4, /* 4.5 according to datasheet */
815 .sync = FB_SYNC_CLK_LAT_FALL,
818 /* Emerging ET0700G0DH6 800 x 480 display.
819 * 152.4 mm x 91.44 mm display area.
825 .pixclock = KHZ2PICOS(33260),
826 .left_margin = 216 - 128,
828 .right_margin = 1056 - 800 - 216,
829 .upper_margin = 35 - 2,
831 .lower_margin = 525 - 480 - 35,
832 .sync = FB_SYNC_CLK_LAT_FALL,
836 /* HannStar HSD100PXN1
837 * 202.7m mm x 152.06 mm display area.
839 .name = "HSD100PXN1",
843 .pixclock = KHZ2PICOS(65000),
850 .sync = FB_SYNC_CLK_LAT_FALL,
854 /* unnamed entry for assigning parameters parsed from 'video_mode' string */
862 .sync = FB_SYNC_CLK_LAT_FALL,
866 static int lcd_enabled = 1;
867 static int lcd_bl_polarity;
869 static int lcd_backlight_polarity(void)
871 return lcd_bl_polarity;
874 void lcd_enable(void)
877 * global variable from common/lcd.c
878 * Set to 0 here to prevent messages from going to LCD
879 * rather than serial console
884 karo_load_splashimage(1);
886 debug("Switching LCD on\n");
887 gpio_set_value(TX53_LCD_PWR_GPIO, 1);
889 gpio_set_value(TX53_LCD_RST_GPIO, 1);
891 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
892 lcd_backlight_polarity());
896 void lcd_disable(void)
899 printf("Disabling LCD\n");
904 void lcd_panel_disable(void)
907 debug("Switching LCD off\n");
908 gpio_set_value(TX53_LCD_BACKLIGHT_GPIO,
909 !lcd_backlight_polarity());
910 gpio_set_value(TX53_LCD_RST_GPIO, 0);
911 gpio_set_value(TX53_LCD_PWR_GPIO, 0);
915 static const iomux_v3_cfg_t stk5_lcd_pads[] = {
917 MX53_PAD_EIM_D29__GPIO3_29 | MX53_GPIO_PAD_CTRL,
918 /* LCD POWER_ENABLE */
919 MX53_PAD_EIM_EB3__GPIO2_31 | MX53_GPIO_PAD_CTRL,
920 /* LCD Backlight (PWM) */
921 MX53_PAD_GPIO_1__GPIO1_1 | MX53_GPIO_PAD_CTRL,
924 #ifndef CONFIG_SYS_LVDS_IF
926 MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK,
927 MX53_PAD_DI0_PIN15__IPU_DI0_PIN15,
928 MX53_PAD_DI0_PIN2__IPU_DI0_PIN2,
929 MX53_PAD_DI0_PIN3__IPU_DI0_PIN3,
930 MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0,
931 MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1,
932 MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2,
933 MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3,
934 MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4,
935 MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5,
936 MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6,
937 MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7,
938 MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8,
939 MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9,
940 MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10,
941 MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11,
942 MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12,
943 MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13,
944 MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14,
945 MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15,
946 MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16,
947 MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17,
948 MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18,
949 MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19,
950 MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20,
951 MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21,
952 MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22,
953 MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23,
956 MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3,
957 MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2,
958 MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK,
959 MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1,
960 MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0,
961 MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3,
962 MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK,
963 MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2,
964 MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1,
965 MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0,
969 static const struct gpio stk5_lcd_gpios[] = {
970 { TX53_LCD_RST_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD RESET", },
971 { TX53_LCD_PWR_GPIO, GPIOF_OUTPUT_INIT_LOW, "LCD POWER", },
972 { TX53_LCD_BACKLIGHT_GPIO, GPIOF_OUTPUT_INIT_HIGH, "LCD BACKLIGHT", },
975 void lcd_ctrl_init(void *lcdbase)
977 int color_depth = 24;
978 const char *video_mode = karo_get_vmode(getenv("video_mode"));
982 struct fb_videomode *p = &tx53_fb_modes[0];
983 struct fb_videomode fb_mode;
984 int xres_set = 0, yres_set = 0, bpp_set = 0, refresh_set = 0;
987 ipu_di_clk_parent_t di_clk_parent = is_lvds() ? DI_PCLK_LDB : DI_PCLK_PLL3;
988 unsigned long di_clk_rate = 65000000;
991 debug("LCD disabled\n");
995 if (had_ctrlc() || (wrsr & WRSR_TOUT)) {
996 debug("Disabling LCD\n");
998 setenv("splashimage", NULL);
1002 karo_fdt_move_fdt();
1003 lcd_bl_polarity = karo_fdt_get_backlight_polarity(working_fdt);
1005 if (video_mode == NULL) {
1006 debug("Disabling LCD\n");
1011 if (karo_fdt_get_fb_mode(working_fdt, video_mode, &fb_mode) == 0) {
1013 debug("Using video mode from FDT\n");
1015 if (fb_mode.xres > panel_info.vl_col ||
1016 fb_mode.yres > panel_info.vl_row) {
1017 printf("video resolution from DT: %dx%d exceeds hardware limits: %dx%d\n",
1018 fb_mode.xres, fb_mode.yres,
1019 panel_info.vl_col, panel_info.vl_row);
1024 if (p->name != NULL)
1025 debug("Trying compiled-in video modes\n");
1026 while (p->name != NULL) {
1027 if (strcmp(p->name, vm) == 0) {
1028 debug("Using video mode: '%s'\n", p->name);
1035 debug("Trying to decode video_mode: '%s'\n", vm);
1036 while (*vm != '\0') {
1037 if (*vm >= '0' && *vm <= '9') {
1040 val = simple_strtoul(vm, &end, 0);
1043 if (val > panel_info.vl_col)
1044 val = panel_info.vl_col;
1046 panel_info.vl_col = val;
1048 } else if (!yres_set) {
1049 if (val > panel_info.vl_row)
1050 val = panel_info.vl_row;
1052 panel_info.vl_row = val;
1054 } else if (!bpp_set) {
1059 pix_fmt = IPU_PIX_FMT_LVDS888;
1073 printf("Invalid color depth: '%.*s' in video_mode; using default: '%u'\n",
1074 end - vm, vm, color_depth);
1077 } else if (!refresh_set) {
1104 if (p->xres == 0 || p->yres == 0) {
1105 printf("Invalid video mode: %s\n", getenv("video_mode"));
1107 printf("Supported video modes are:");
1108 for (p = &tx53_fb_modes[0]; p->name != NULL; p++) {
1109 printf(" %s", p->name);
1114 if (p->xres > panel_info.vl_col || p->yres > panel_info.vl_row) {
1115 printf("video resolution: %dx%d exceeds hardware limits: %dx%d\n",
1116 p->xres, p->yres, panel_info.vl_col, panel_info.vl_row);
1120 panel_info.vl_col = p->xres;
1121 panel_info.vl_row = p->yres;
1123 switch (color_depth) {
1125 panel_info.vl_bpix = LCD_COLOR8;
1128 panel_info.vl_bpix = LCD_COLOR16;
1131 panel_info.vl_bpix = LCD_COLOR24;
1134 p->pixclock = KHZ2PICOS(refresh *
1135 (p->xres + p->left_margin + p->right_margin + p->hsync_len) *
1136 (p->yres + p->upper_margin + p->lower_margin + p->vsync_len) /
1138 debug("Pixel clock set to %lu.%03lu MHz\n",
1139 PICOS2KHZ(p->pixclock) / 1000, PICOS2KHZ(p->pixclock) % 1000);
1141 if (p != &fb_mode) {
1144 debug("Creating new display-timing node from '%s'\n",
1146 ret = karo_fdt_create_fb_mode(working_fdt, video_mode, p);
1148 printf("Failed to create new display-timing node from '%s': %d\n",
1152 gpio_request_array(stk5_lcd_gpios, ARRAY_SIZE(stk5_lcd_gpios));
1153 imx_iomux_v3_setup_multiple_pads(stk5_lcd_pads,
1154 ARRAY_SIZE(stk5_lcd_pads));
1156 lcd_bus_width = karo_fdt_get_lcd_bus_width(working_fdt, 24);
1157 switch (lcd_bus_width) {
1159 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS888 : IPU_PIX_FMT_RGB24;
1163 pix_fmt = is_lvds() ? IPU_PIX_FMT_LVDS666 : IPU_PIX_FMT_RGB666;
1168 pix_fmt = IPU_PIX_FMT_RGB565;
1174 printf("Invalid %s bus width: %d\n", is_lvds() ? "LVDS" : "LCD",
1179 int lvds_mapping = karo_fdt_get_lvds_mapping(working_fdt, 0);
1180 int lvds_chan_mask = karo_fdt_get_lvds_channels(working_fdt);
1183 if (lvds_chan_mask == 0) {
1184 printf("No LVDS channel active\n");
1189 gpr2 = (lvds_mapping << 6) | (lvds_mapping << 8);
1190 if (lcd_bus_width == 24)
1191 gpr2 |= (1 << 5) | (1 << 7);
1192 gpr2 |= (lvds_chan_mask & 1) ? 1 << 0 : 0;
1193 gpr2 |= (lvds_chan_mask & 2) ? 3 << 2 : 0;
1194 debug("writing %08x to GPR2[%08x]\n", gpr2, IOMUXC_BASE_ADDR + 8);
1195 writel(gpr2, IOMUXC_BASE_ADDR + 8);
1197 if (karo_load_splashimage(0) == 0) {
1200 gd->arch.ipu_hw_rev = IPUV3_HW_REV_IPUV3M;
1202 debug("Initializing LCD controller\n");
1203 ret = ipuv3_fb_init(p, 0, pix_fmt, di_clk_parent, di_clk_rate, -1);
1205 printf("Failed to initialize FB driver: %d\n", ret);
1209 debug("Skipping initialization of LCD controller\n");
1213 #define lcd_enabled 0
1214 #endif /* CONFIG_LCD */
1216 static void stk5_board_init(void)
1218 gpio_request_array(stk5_gpios, ARRAY_SIZE(stk5_gpios));
1219 imx_iomux_v3_setup_multiple_pads(stk5_pads, ARRAY_SIZE(stk5_pads));
1222 static void stk5v3_board_init(void)
1227 static void stk5v5_board_init(void)
1231 gpio_request_one(IMX_GPIO_NR(4, 21), GPIOF_OUTPUT_INIT_HIGH,
1232 "Flexcan Transceiver");
1233 imx_iomux_v3_setup_pad(MX53_PAD_DISP0_DAT0__GPIO4_21);
1236 static void tx53_set_cpu_clock(void)
1238 unsigned long cpu_clk = getenv_ulong("cpu_clk", 10, 0);
1240 if (had_ctrlc() || (wrsr & WRSR_TOUT))
1243 if (cpu_clk == 0 || cpu_clk == mxc_get_clock(MXC_ARM_CLK) / 1000000)
1246 if (mxc_set_clock(CONFIG_SYS_MX5_HCLK, cpu_clk, MXC_ARM_CLK) == 0) {
1247 cpu_clk = mxc_get_clock(MXC_ARM_CLK);
1248 printf("CPU clock set to %lu.%03lu MHz\n",
1249 cpu_clk / 1000000, cpu_clk / 1000 % 1000);
1251 printf("Error: Failed to set CPU clock to %lu MHz\n", cpu_clk);
1255 static void tx53_init_mac(void)
1259 imx_get_mac_from_fuse(0, mac);
1260 if (!is_valid_ether_addr(mac)) {
1261 printf("No valid MAC address programmed\n");
1265 printf("MAC addr from fuse: %pM\n", mac);
1266 eth_setenv_enetaddr("ethaddr", mac);
1269 int board_late_init(void)
1272 const char *baseboard;
1274 tx53_set_cpu_clock();
1275 karo_fdt_move_fdt();
1277 baseboard = getenv("baseboard");
1281 printf("Baseboard: %s\n", baseboard);
1283 if (strncmp(baseboard, "stk5", 4) == 0) {
1284 if ((strlen(baseboard) == 4) ||
1285 strcmp(baseboard, "stk5-v3") == 0) {
1286 stk5v3_board_init();
1287 } else if (strcmp(baseboard, "stk5-v5") == 0) {
1288 const char *otg_mode = getenv("otg_mode");
1290 if (otg_mode && strcmp(otg_mode, "host") == 0) {
1291 printf("otg_mode='%s' is incompatible with baseboard %s; setting to 'none'\n",
1292 otg_mode, baseboard);
1293 setenv("otg_mode", "none");
1295 stk5v5_board_init();
1297 printf("WARNING: Unsupported STK5 board rev.: %s\n",
1301 printf("WARNING: Unsupported baseboard: '%s'\n",
1309 gpio_set_value(TX53_RESET_OUT_GPIO, 1);
1314 int checkboard(void)
1316 tx53_print_cpuinfo();
1318 printf("Board: Ka-Ro TX53-x%d3%s\n",
1319 is_lvds(), TX53_MOD_SUFFIX);
1324 #if defined(CONFIG_OF_BOARD_SETUP)
1325 #ifdef CONFIG_FDT_FIXUP_PARTITIONS
1326 #include <jffs2/jffs2.h>
1327 #include <mtd_node.h>
1328 static struct node_info nodes[] = {
1329 { "fsl,imx53-nand", MTD_DEV_TYPE_NAND, },
1332 #define fdt_fixup_mtdparts(b,n,c) do { } while (0)
1335 #ifdef CONFIG_SYS_TX53_HWREV_2
1336 static void tx53_fixup_rtc(void *blob)
1338 karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupt-parent");
1339 karo_fdt_del_prop(blob, "dallas,ds1339", 0x68, "interrupts");
1342 static inline void tx53_fixup_rtc(void *blob)
1345 #endif /* CONFIG_SYS_TX53_HWREV_2 */
1347 static const char *tx53_touchpanels[] = {
1353 void ft_board_setup(void *blob, bd_t *bd)
1355 const char *baseboard = getenv("baseboard");
1356 int stk5_v5 = baseboard != NULL && (strcmp(baseboard, "stk5-v5") == 0);
1357 const char *video_mode = karo_get_vmode(getenv("video_mode"));
1360 ret = fdt_increase_size(blob, 4096);
1362 printf("Failed to increase FDT size: %s\n", fdt_strerror(ret));
1365 karo_fdt_enable_node(blob, "stk5led", 0);
1367 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1368 fdt_fixup_ethernet(blob);
1370 karo_fdt_fixup_touchpanel(blob, tx53_touchpanels,
1371 ARRAY_SIZE(tx53_touchpanels));
1372 karo_fdt_fixup_usb_otg(blob, "usbotg", "fsl,usbphy");
1373 karo_fdt_fixup_flexcan(blob, stk5_v5);
1374 tx53_fixup_rtc(blob);
1375 karo_fdt_update_fb_mode(blob, video_mode);
1377 #endif /* CONFIG_OF_BOARD_SETUP */