3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 /* ------------------------------------------------------------------------- */
31 static long int dram_size (long int, long int *, long int);
32 unsigned long flash_init (void);
34 /* ------------------------------------------------------------------------- */
36 #define _NOT_USED_ 0xFFFFCC25
38 const uint sdram_table[] = {
40 * Single Read. (Offset 00h in UPMA RAM)
42 0x0F03CC04, 0x00ACCC24, 0x1FF74C20, _NOT_USED_,
43 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
46 * Burst Read. (Offset 08h in UPMA RAM)
48 0x0F03CC04, 0x00ACCC24, 0x00FFCC20, 0x00FFCC20,
49 0x01FFCC20, 0x1FF74C20, _NOT_USED_, _NOT_USED_,
50 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
51 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
54 * Single Write. (Offset 18h in UPMA RAM)
56 0x0F03CC02, 0x00AC0C24, 0x1FF74C25, _NOT_USED_,
57 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
60 * Burst Write. (Offset 20h in UPMA RAM)
62 0x0F03CC00, 0x00AC0C20, 0x00FFFC20, 0x00FFFC22,
63 0x01FFFC24, 0x1FF74C25, _NOT_USED_, _NOT_USED_,
64 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
65 _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
68 * Refresh. (Offset 30h in UPMA RAM)
69 * (Initialization code at 0x36)
71 0x0FF0CC24, 0xFFFFCC24, _NOT_USED_, _NOT_USED_,
72 _NOT_USED_, _NOT_USED_, 0xEFFB8C34, 0x0FF74C34,
73 0x0FFACCB4, 0x0FF5CC34, 0x0FFCC34, 0x0FFFCCB4,
76 * Exception. (Offset 3Ch in UPMA RAM)
78 0x0FEA8C34, 0x1FB54C34, 0xFFFFCC34, _NOT_USED_
81 /* ------------------------------------------------------------------------- */
85 * Check Board Identity:
90 char *s = getenv ("serial#");
92 puts ("Board QUANTUM, Serial No: ");
94 for (; s && *s; ++s) {
100 return (0); /* success */
103 /* ------------------------------------------------------------------------- */
105 phys_size_t initdram (int board_type)
107 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
108 volatile memctl8xx_t *memctl = &immap->im_memctl;
111 upmconfig (UPMA, (uint *) sdram_table,
112 sizeof (sdram_table) / sizeof (uint));
114 /* Refresh clock prescalar */
115 memctl->memc_mptpr = CONFIG_SYS_MPTPR;
117 memctl->memc_mar = 0x00000088;
119 /* Map controller banks 1 to the SDRAM bank */
120 memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
121 memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
123 memctl->memc_mamr = CONFIG_SYS_MAMR_9COL & (~(MAMR_PTAE)); /* no refresh yet */
127 /* perform SDRAM initializsation sequence */
129 memctl->memc_mcr = 0x80002136; /* SDRAM bank 0 */
132 memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
136 /* Check Bank 0 Memory Size,
139 size9 = dram_size (CONFIG_SYS_MAMR_9COL, (long *) SDRAM_BASE_PRELIM,
144 memctl->memc_or1 = ((-size9) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;
150 /* ------------------------------------------------------------------------- */
153 * Check memory range for valid RAM. A simple memory test determines
154 * the actually available RAM size between addresses `base' and
155 * `base + maxsize'. Some (not all) hardware errors are detected:
156 * - short between address lines
157 * - short between data lines
160 static long int dram_size (long int mamr_value, long int *base,
163 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
164 volatile memctl8xx_t *memctl = &immap->im_memctl;
165 volatile ulong *addr;
166 ulong cnt, val, size;
167 ulong save[32]; /* to make test non-destructive */
170 memctl->memc_mamr = mamr_value;
172 for (cnt = maxsize / sizeof (long); cnt > 0; cnt >>= 1) {
173 addr = (volatile ulong *)(base + cnt); /* pointer arith! */
179 /* write 0 to base address */
180 addr = (volatile ulong *)base;
184 /* check at base address */
185 if ((val = *addr) != 0) {
186 /* Restore the original data before leaving the function.
189 for (cnt = 1; cnt <= maxsize / sizeof (long); cnt <<= 1) {
190 addr = (volatile ulong *) base + cnt;
196 for (cnt = 1; cnt <= maxsize / sizeof (long); cnt <<= 1) {
197 addr = (volatile ulong *)(base + cnt); /* pointer arith! */
203 size = cnt * sizeof (long);
204 /* Restore the original data before returning
206 for (cnt <<= 1; cnt <= maxsize / sizeof (long);
208 addr = (volatile ulong *) base + cnt;
218 * Miscellaneous intialization
220 int misc_init_r (void)
222 char *fpga_data_str = getenv ("fpgadata");
223 char *fpga_size_str = getenv ("fpgasize");
227 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
228 volatile memctl8xx_t *memctl = &immap->im_memctl;
231 /* Remap FLASH according to real size */
232 flash_size = flash_init ();
233 memctl->memc_or0 = CONFIG_SYS_OR_TIMING_FLASH | (-flash_size & 0xFFFF8000);
234 memctl->memc_br0 = (CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_MS_GPCM | BR_V;
236 if (fpga_data_str && fpga_size_str) {
237 fpga_data = (void *) simple_strtoul (fpga_data_str, NULL, 16);
238 fpga_size = simple_strtoul (fpga_size_str, NULL, 10);
240 status = fpga_boot (fpga_data, fpga_size);
242 printf ("\nFPGA: Booting failed ");
244 case ERROR_FPGA_PRG_INIT_LOW:
245 printf ("(Timeout: INIT not low after asserting PROGRAM*)\n ");
247 case ERROR_FPGA_PRG_INIT_HIGH:
248 printf ("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
250 case ERROR_FPGA_PRG_DONE:
251 printf ("(Timeout: DONE not high after programming FPGA)\n ");