]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/i915/i915_dma.c
d7a9259412afa15bcac77f0c188e21006836586b
[karo-tx-linux.git] / drivers / gpu / drm / i915 / i915_dma.c
1 /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2  */
3 /*
4  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5  * All Rights Reserved.
6  *
7  * Permission is hereby granted, free of charge, to any person obtaining a
8  * copy of this software and associated documentation files (the
9  * "Software"), to deal in the Software without restriction, including
10  * without limitation the rights to use, copy, modify, merge, publish,
11  * distribute, sub license, and/or sell copies of the Software, and to
12  * permit persons to whom the Software is furnished to do so, subject to
13  * the following conditions:
14  *
15  * The above copyright notice and this permission notice (including the
16  * next paragraph) shall be included in all copies or substantial portions
17  * of the Software.
18  *
19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26  *
27  */
28
29 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
31 #include "drmP.h"
32 #include "drm_crtc_helper.h"
33 #include "drm_fb_helper.h"
34 #include "intel_drv.h"
35 #include "i915_drm.h"
36 #include "i915_drv.h"
37 #include "i915_trace.h"
38 #include <linux/pci.h>
39 #include <linux/vgaarb.h>
40 #include <linux/acpi.h>
41 #include <linux/pnp.h>
42 #include <linux/vga_switcheroo.h>
43 #include <linux/slab.h>
44 #include <acpi/video.h>
45 #include <asm/pat.h>
46
47 #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
48
49 #define BEGIN_LP_RING(n) \
50         intel_ring_begin(LP_RING(dev_priv), (n))
51
52 #define OUT_RING(x) \
53         intel_ring_emit(LP_RING(dev_priv), x)
54
55 #define ADVANCE_LP_RING() \
56         intel_ring_advance(LP_RING(dev_priv))
57
58 /**
59  * Lock test for when it's just for synchronization of ring access.
60  *
61  * In that case, we don't need to do it when GEM is initialized as nobody else
62  * has access to the ring.
63  */
64 #define RING_LOCK_TEST_WITH_RETURN(dev, file) do {                      \
65         if (LP_RING(dev->dev_private)->obj == NULL)                     \
66                 LOCK_TEST_WITH_RETURN(dev, file);                       \
67 } while (0)
68
69 static inline u32
70 intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
71 {
72         if (I915_NEED_GFX_HWS(dev_priv->dev))
73                 return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
74         else
75                 return intel_read_status_page(LP_RING(dev_priv), reg);
76 }
77
78 #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
79 #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
80 #define I915_BREADCRUMB_INDEX           0x21
81
82 void i915_update_dri1_breadcrumb(struct drm_device *dev)
83 {
84         drm_i915_private_t *dev_priv = dev->dev_private;
85         struct drm_i915_master_private *master_priv;
86
87         if (dev->primary->master) {
88                 master_priv = dev->primary->master->driver_priv;
89                 if (master_priv->sarea_priv)
90                         master_priv->sarea_priv->last_dispatch =
91                                 READ_BREADCRUMB(dev_priv);
92         }
93 }
94
95 static void i915_write_hws_pga(struct drm_device *dev)
96 {
97         drm_i915_private_t *dev_priv = dev->dev_private;
98         u32 addr;
99
100         addr = dev_priv->status_page_dmah->busaddr;
101         if (INTEL_INFO(dev)->gen >= 4)
102                 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
103         I915_WRITE(HWS_PGA, addr);
104 }
105
106 /**
107  * Sets up the hardware status page for devices that need a physical address
108  * in the register.
109  */
110 static int i915_init_phys_hws(struct drm_device *dev)
111 {
112         drm_i915_private_t *dev_priv = dev->dev_private;
113
114         /* Program Hardware Status Page */
115         dev_priv->status_page_dmah =
116                 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
117
118         if (!dev_priv->status_page_dmah) {
119                 DRM_ERROR("Can not allocate hardware status page\n");
120                 return -ENOMEM;
121         }
122
123         memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
124                   0, PAGE_SIZE);
125
126         i915_write_hws_pga(dev);
127
128         DRM_DEBUG_DRIVER("Enabled hardware status page\n");
129         return 0;
130 }
131
132 /**
133  * Frees the hardware status page, whether it's a physical address or a virtual
134  * address set up by the X Server.
135  */
136 static void i915_free_hws(struct drm_device *dev)
137 {
138         drm_i915_private_t *dev_priv = dev->dev_private;
139         struct intel_ring_buffer *ring = LP_RING(dev_priv);
140
141         if (dev_priv->status_page_dmah) {
142                 drm_pci_free(dev, dev_priv->status_page_dmah);
143                 dev_priv->status_page_dmah = NULL;
144         }
145
146         if (ring->status_page.gfx_addr) {
147                 ring->status_page.gfx_addr = 0;
148                 iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
149         }
150
151         /* Need to rewrite hardware status page */
152         I915_WRITE(HWS_PGA, 0x1ffff000);
153 }
154
155 void i915_kernel_lost_context(struct drm_device * dev)
156 {
157         drm_i915_private_t *dev_priv = dev->dev_private;
158         struct drm_i915_master_private *master_priv;
159         struct intel_ring_buffer *ring = LP_RING(dev_priv);
160
161         /*
162          * We should never lose context on the ring with modesetting
163          * as we don't expose it to userspace
164          */
165         if (drm_core_check_feature(dev, DRIVER_MODESET))
166                 return;
167
168         ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
169         ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
170         ring->space = ring->head - (ring->tail + 8);
171         if (ring->space < 0)
172                 ring->space += ring->size;
173
174         if (!dev->primary->master)
175                 return;
176
177         master_priv = dev->primary->master->driver_priv;
178         if (ring->head == ring->tail && master_priv->sarea_priv)
179                 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
180 }
181
182 static int i915_dma_cleanup(struct drm_device * dev)
183 {
184         drm_i915_private_t *dev_priv = dev->dev_private;
185         int i;
186
187         /* Make sure interrupts are disabled here because the uninstall ioctl
188          * may not have been called from userspace and after dev_private
189          * is freed, it's too late.
190          */
191         if (dev->irq_enabled)
192                 drm_irq_uninstall(dev);
193
194         mutex_lock(&dev->struct_mutex);
195         for (i = 0; i < I915_NUM_RINGS; i++)
196                 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
197         mutex_unlock(&dev->struct_mutex);
198
199         /* Clear the HWS virtual address at teardown */
200         if (I915_NEED_GFX_HWS(dev))
201                 i915_free_hws(dev);
202
203         return 0;
204 }
205
206 static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
207 {
208         drm_i915_private_t *dev_priv = dev->dev_private;
209         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
210         int ret;
211
212         master_priv->sarea = drm_getsarea(dev);
213         if (master_priv->sarea) {
214                 master_priv->sarea_priv = (drm_i915_sarea_t *)
215                         ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
216         } else {
217                 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
218         }
219
220         if (init->ring_size != 0) {
221                 if (LP_RING(dev_priv)->obj != NULL) {
222                         i915_dma_cleanup(dev);
223                         DRM_ERROR("Client tried to initialize ringbuffer in "
224                                   "GEM mode\n");
225                         return -EINVAL;
226                 }
227
228                 ret = intel_render_ring_init_dri(dev,
229                                                  init->ring_start,
230                                                  init->ring_size);
231                 if (ret) {
232                         i915_dma_cleanup(dev);
233                         return ret;
234                 }
235         }
236
237         dev_priv->cpp = init->cpp;
238         dev_priv->back_offset = init->back_offset;
239         dev_priv->front_offset = init->front_offset;
240         dev_priv->current_page = 0;
241         if (master_priv->sarea_priv)
242                 master_priv->sarea_priv->pf_current_page = 0;
243
244         /* Allow hardware batchbuffers unless told otherwise.
245          */
246         dev_priv->dri1.allow_batchbuffer = 1;
247
248         return 0;
249 }
250
251 static int i915_dma_resume(struct drm_device * dev)
252 {
253         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
254         struct intel_ring_buffer *ring = LP_RING(dev_priv);
255
256         DRM_DEBUG_DRIVER("%s\n", __func__);
257
258         if (ring->virtual_start == NULL) {
259                 DRM_ERROR("can not ioremap virtual address for"
260                           " ring buffer\n");
261                 return -ENOMEM;
262         }
263
264         /* Program Hardware Status Page */
265         if (!ring->status_page.page_addr) {
266                 DRM_ERROR("Can not find hardware status page\n");
267                 return -EINVAL;
268         }
269         DRM_DEBUG_DRIVER("hw status page @ %p\n",
270                                 ring->status_page.page_addr);
271         if (ring->status_page.gfx_addr != 0)
272                 intel_ring_setup_status_page(ring);
273         else
274                 i915_write_hws_pga(dev);
275
276         DRM_DEBUG_DRIVER("Enabled hardware status page\n");
277
278         return 0;
279 }
280
281 static int i915_dma_init(struct drm_device *dev, void *data,
282                          struct drm_file *file_priv)
283 {
284         drm_i915_init_t *init = data;
285         int retcode = 0;
286
287         if (drm_core_check_feature(dev, DRIVER_MODESET))
288                 return -ENODEV;
289
290         switch (init->func) {
291         case I915_INIT_DMA:
292                 retcode = i915_initialize(dev, init);
293                 break;
294         case I915_CLEANUP_DMA:
295                 retcode = i915_dma_cleanup(dev);
296                 break;
297         case I915_RESUME_DMA:
298                 retcode = i915_dma_resume(dev);
299                 break;
300         default:
301                 retcode = -EINVAL;
302                 break;
303         }
304
305         return retcode;
306 }
307
308 /* Implement basically the same security restrictions as hardware does
309  * for MI_BATCH_NON_SECURE.  These can be made stricter at any time.
310  *
311  * Most of the calculations below involve calculating the size of a
312  * particular instruction.  It's important to get the size right as
313  * that tells us where the next instruction to check is.  Any illegal
314  * instruction detected will be given a size of zero, which is a
315  * signal to abort the rest of the buffer.
316  */
317 static int validate_cmd(int cmd)
318 {
319         switch (((cmd >> 29) & 0x7)) {
320         case 0x0:
321                 switch ((cmd >> 23) & 0x3f) {
322                 case 0x0:
323                         return 1;       /* MI_NOOP */
324                 case 0x4:
325                         return 1;       /* MI_FLUSH */
326                 default:
327                         return 0;       /* disallow everything else */
328                 }
329                 break;
330         case 0x1:
331                 return 0;       /* reserved */
332         case 0x2:
333                 return (cmd & 0xff) + 2;        /* 2d commands */
334         case 0x3:
335                 if (((cmd >> 24) & 0x1f) <= 0x18)
336                         return 1;
337
338                 switch ((cmd >> 24) & 0x1f) {
339                 case 0x1c:
340                         return 1;
341                 case 0x1d:
342                         switch ((cmd >> 16) & 0xff) {
343                         case 0x3:
344                                 return (cmd & 0x1f) + 2;
345                         case 0x4:
346                                 return (cmd & 0xf) + 2;
347                         default:
348                                 return (cmd & 0xffff) + 2;
349                         }
350                 case 0x1e:
351                         if (cmd & (1 << 23))
352                                 return (cmd & 0xffff) + 1;
353                         else
354                                 return 1;
355                 case 0x1f:
356                         if ((cmd & (1 << 23)) == 0)     /* inline vertices */
357                                 return (cmd & 0x1ffff) + 2;
358                         else if (cmd & (1 << 17))       /* indirect random */
359                                 if ((cmd & 0xffff) == 0)
360                                         return 0;       /* unknown length, too hard */
361                                 else
362                                         return (((cmd & 0xffff) + 1) / 2) + 1;
363                         else
364                                 return 2;       /* indirect sequential */
365                 default:
366                         return 0;
367                 }
368         default:
369                 return 0;
370         }
371
372         return 0;
373 }
374
375 static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
376 {
377         drm_i915_private_t *dev_priv = dev->dev_private;
378         int i, ret;
379
380         if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
381                 return -EINVAL;
382
383         for (i = 0; i < dwords;) {
384                 int sz = validate_cmd(buffer[i]);
385                 if (sz == 0 || i + sz > dwords)
386                         return -EINVAL;
387                 i += sz;
388         }
389
390         ret = BEGIN_LP_RING((dwords+1)&~1);
391         if (ret)
392                 return ret;
393
394         for (i = 0; i < dwords; i++)
395                 OUT_RING(buffer[i]);
396         if (dwords & 1)
397                 OUT_RING(0);
398
399         ADVANCE_LP_RING();
400
401         return 0;
402 }
403
404 int
405 i915_emit_box(struct drm_device *dev,
406               struct drm_clip_rect *box,
407               int DR1, int DR4)
408 {
409         struct drm_i915_private *dev_priv = dev->dev_private;
410         int ret;
411
412         if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
413             box->y2 <= 0 || box->x2 <= 0) {
414                 DRM_ERROR("Bad box %d,%d..%d,%d\n",
415                           box->x1, box->y1, box->x2, box->y2);
416                 return -EINVAL;
417         }
418
419         if (INTEL_INFO(dev)->gen >= 4) {
420                 ret = BEGIN_LP_RING(4);
421                 if (ret)
422                         return ret;
423
424                 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
425                 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
426                 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
427                 OUT_RING(DR4);
428         } else {
429                 ret = BEGIN_LP_RING(6);
430                 if (ret)
431                         return ret;
432
433                 OUT_RING(GFX_OP_DRAWRECT_INFO);
434                 OUT_RING(DR1);
435                 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
436                 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
437                 OUT_RING(DR4);
438                 OUT_RING(0);
439         }
440         ADVANCE_LP_RING();
441
442         return 0;
443 }
444
445 /* XXX: Emitting the counter should really be moved to part of the IRQ
446  * emit. For now, do it in both places:
447  */
448
449 static void i915_emit_breadcrumb(struct drm_device *dev)
450 {
451         drm_i915_private_t *dev_priv = dev->dev_private;
452         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
453
454         dev_priv->counter++;
455         if (dev_priv->counter > 0x7FFFFFFFUL)
456                 dev_priv->counter = 0;
457         if (master_priv->sarea_priv)
458                 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
459
460         if (BEGIN_LP_RING(4) == 0) {
461                 OUT_RING(MI_STORE_DWORD_INDEX);
462                 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
463                 OUT_RING(dev_priv->counter);
464                 OUT_RING(0);
465                 ADVANCE_LP_RING();
466         }
467 }
468
469 static int i915_dispatch_cmdbuffer(struct drm_device * dev,
470                                    drm_i915_cmdbuffer_t *cmd,
471                                    struct drm_clip_rect *cliprects,
472                                    void *cmdbuf)
473 {
474         int nbox = cmd->num_cliprects;
475         int i = 0, count, ret;
476
477         if (cmd->sz & 0x3) {
478                 DRM_ERROR("alignment");
479                 return -EINVAL;
480         }
481
482         i915_kernel_lost_context(dev);
483
484         count = nbox ? nbox : 1;
485
486         for (i = 0; i < count; i++) {
487                 if (i < nbox) {
488                         ret = i915_emit_box(dev, &cliprects[i],
489                                             cmd->DR1, cmd->DR4);
490                         if (ret)
491                                 return ret;
492                 }
493
494                 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
495                 if (ret)
496                         return ret;
497         }
498
499         i915_emit_breadcrumb(dev);
500         return 0;
501 }
502
503 static int i915_dispatch_batchbuffer(struct drm_device * dev,
504                                      drm_i915_batchbuffer_t * batch,
505                                      struct drm_clip_rect *cliprects)
506 {
507         struct drm_i915_private *dev_priv = dev->dev_private;
508         int nbox = batch->num_cliprects;
509         int i, count, ret;
510
511         if ((batch->start | batch->used) & 0x7) {
512                 DRM_ERROR("alignment");
513                 return -EINVAL;
514         }
515
516         i915_kernel_lost_context(dev);
517
518         count = nbox ? nbox : 1;
519         for (i = 0; i < count; i++) {
520                 if (i < nbox) {
521                         ret = i915_emit_box(dev, &cliprects[i],
522                                             batch->DR1, batch->DR4);
523                         if (ret)
524                                 return ret;
525                 }
526
527                 if (!IS_I830(dev) && !IS_845G(dev)) {
528                         ret = BEGIN_LP_RING(2);
529                         if (ret)
530                                 return ret;
531
532                         if (INTEL_INFO(dev)->gen >= 4) {
533                                 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
534                                 OUT_RING(batch->start);
535                         } else {
536                                 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
537                                 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
538                         }
539                 } else {
540                         ret = BEGIN_LP_RING(4);
541                         if (ret)
542                                 return ret;
543
544                         OUT_RING(MI_BATCH_BUFFER);
545                         OUT_RING(batch->start | MI_BATCH_NON_SECURE);
546                         OUT_RING(batch->start + batch->used - 4);
547                         OUT_RING(0);
548                 }
549                 ADVANCE_LP_RING();
550         }
551
552
553         if (IS_G4X(dev) || IS_GEN5(dev)) {
554                 if (BEGIN_LP_RING(2) == 0) {
555                         OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
556                         OUT_RING(MI_NOOP);
557                         ADVANCE_LP_RING();
558                 }
559         }
560
561         i915_emit_breadcrumb(dev);
562         return 0;
563 }
564
565 static int i915_dispatch_flip(struct drm_device * dev)
566 {
567         drm_i915_private_t *dev_priv = dev->dev_private;
568         struct drm_i915_master_private *master_priv =
569                 dev->primary->master->driver_priv;
570         int ret;
571
572         if (!master_priv->sarea_priv)
573                 return -EINVAL;
574
575         DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
576                           __func__,
577                          dev_priv->current_page,
578                          master_priv->sarea_priv->pf_current_page);
579
580         i915_kernel_lost_context(dev);
581
582         ret = BEGIN_LP_RING(10);
583         if (ret)
584                 return ret;
585
586         OUT_RING(MI_FLUSH | MI_READ_FLUSH);
587         OUT_RING(0);
588
589         OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
590         OUT_RING(0);
591         if (dev_priv->current_page == 0) {
592                 OUT_RING(dev_priv->back_offset);
593                 dev_priv->current_page = 1;
594         } else {
595                 OUT_RING(dev_priv->front_offset);
596                 dev_priv->current_page = 0;
597         }
598         OUT_RING(0);
599
600         OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
601         OUT_RING(0);
602
603         ADVANCE_LP_RING();
604
605         master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
606
607         if (BEGIN_LP_RING(4) == 0) {
608                 OUT_RING(MI_STORE_DWORD_INDEX);
609                 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
610                 OUT_RING(dev_priv->counter);
611                 OUT_RING(0);
612                 ADVANCE_LP_RING();
613         }
614
615         master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
616         return 0;
617 }
618
619 static int i915_quiescent(struct drm_device *dev)
620 {
621         struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
622
623         i915_kernel_lost_context(dev);
624         return intel_wait_ring_idle(ring);
625 }
626
627 static int i915_flush_ioctl(struct drm_device *dev, void *data,
628                             struct drm_file *file_priv)
629 {
630         int ret;
631
632         if (drm_core_check_feature(dev, DRIVER_MODESET))
633                 return -ENODEV;
634
635         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
636
637         mutex_lock(&dev->struct_mutex);
638         ret = i915_quiescent(dev);
639         mutex_unlock(&dev->struct_mutex);
640
641         return ret;
642 }
643
644 static int i915_batchbuffer(struct drm_device *dev, void *data,
645                             struct drm_file *file_priv)
646 {
647         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
648         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
649         drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
650             master_priv->sarea_priv;
651         drm_i915_batchbuffer_t *batch = data;
652         int ret;
653         struct drm_clip_rect *cliprects = NULL;
654
655         if (drm_core_check_feature(dev, DRIVER_MODESET))
656                 return -ENODEV;
657
658         if (!dev_priv->dri1.allow_batchbuffer) {
659                 DRM_ERROR("Batchbuffer ioctl disabled\n");
660                 return -EINVAL;
661         }
662
663         DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
664                         batch->start, batch->used, batch->num_cliprects);
665
666         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
667
668         if (batch->num_cliprects < 0)
669                 return -EINVAL;
670
671         if (batch->num_cliprects) {
672                 cliprects = kcalloc(batch->num_cliprects,
673                                     sizeof(struct drm_clip_rect),
674                                     GFP_KERNEL);
675                 if (cliprects == NULL)
676                         return -ENOMEM;
677
678                 ret = copy_from_user(cliprects, batch->cliprects,
679                                      batch->num_cliprects *
680                                      sizeof(struct drm_clip_rect));
681                 if (ret != 0) {
682                         ret = -EFAULT;
683                         goto fail_free;
684                 }
685         }
686
687         mutex_lock(&dev->struct_mutex);
688         ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
689         mutex_unlock(&dev->struct_mutex);
690
691         if (sarea_priv)
692                 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
693
694 fail_free:
695         kfree(cliprects);
696
697         return ret;
698 }
699
700 static int i915_cmdbuffer(struct drm_device *dev, void *data,
701                           struct drm_file *file_priv)
702 {
703         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
704         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
705         drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
706             master_priv->sarea_priv;
707         drm_i915_cmdbuffer_t *cmdbuf = data;
708         struct drm_clip_rect *cliprects = NULL;
709         void *batch_data;
710         int ret;
711
712         DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
713                         cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
714
715         if (drm_core_check_feature(dev, DRIVER_MODESET))
716                 return -ENODEV;
717
718         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
719
720         if (cmdbuf->num_cliprects < 0)
721                 return -EINVAL;
722
723         batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
724         if (batch_data == NULL)
725                 return -ENOMEM;
726
727         ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
728         if (ret != 0) {
729                 ret = -EFAULT;
730                 goto fail_batch_free;
731         }
732
733         if (cmdbuf->num_cliprects) {
734                 cliprects = kcalloc(cmdbuf->num_cliprects,
735                                     sizeof(struct drm_clip_rect), GFP_KERNEL);
736                 if (cliprects == NULL) {
737                         ret = -ENOMEM;
738                         goto fail_batch_free;
739                 }
740
741                 ret = copy_from_user(cliprects, cmdbuf->cliprects,
742                                      cmdbuf->num_cliprects *
743                                      sizeof(struct drm_clip_rect));
744                 if (ret != 0) {
745                         ret = -EFAULT;
746                         goto fail_clip_free;
747                 }
748         }
749
750         mutex_lock(&dev->struct_mutex);
751         ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
752         mutex_unlock(&dev->struct_mutex);
753         if (ret) {
754                 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
755                 goto fail_clip_free;
756         }
757
758         if (sarea_priv)
759                 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
760
761 fail_clip_free:
762         kfree(cliprects);
763 fail_batch_free:
764         kfree(batch_data);
765
766         return ret;
767 }
768
769 static int i915_emit_irq(struct drm_device * dev)
770 {
771         drm_i915_private_t *dev_priv = dev->dev_private;
772         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
773
774         i915_kernel_lost_context(dev);
775
776         DRM_DEBUG_DRIVER("\n");
777
778         dev_priv->counter++;
779         if (dev_priv->counter > 0x7FFFFFFFUL)
780                 dev_priv->counter = 1;
781         if (master_priv->sarea_priv)
782                 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
783
784         if (BEGIN_LP_RING(4) == 0) {
785                 OUT_RING(MI_STORE_DWORD_INDEX);
786                 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
787                 OUT_RING(dev_priv->counter);
788                 OUT_RING(MI_USER_INTERRUPT);
789                 ADVANCE_LP_RING();
790         }
791
792         return dev_priv->counter;
793 }
794
795 static int i915_wait_irq(struct drm_device * dev, int irq_nr)
796 {
797         drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
798         struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
799         int ret = 0;
800         struct intel_ring_buffer *ring = LP_RING(dev_priv);
801
802         DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
803                   READ_BREADCRUMB(dev_priv));
804
805         if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
806                 if (master_priv->sarea_priv)
807                         master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
808                 return 0;
809         }
810
811         if (master_priv->sarea_priv)
812                 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
813
814         if (ring->irq_get(ring)) {
815                 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
816                             READ_BREADCRUMB(dev_priv) >= irq_nr);
817                 ring->irq_put(ring);
818         } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
819                 ret = -EBUSY;
820
821         if (ret == -EBUSY) {
822                 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
823                           READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
824         }
825
826         return ret;
827 }
828
829 /* Needs the lock as it touches the ring.
830  */
831 static int i915_irq_emit(struct drm_device *dev, void *data,
832                          struct drm_file *file_priv)
833 {
834         drm_i915_private_t *dev_priv = dev->dev_private;
835         drm_i915_irq_emit_t *emit = data;
836         int result;
837
838         if (drm_core_check_feature(dev, DRIVER_MODESET))
839                 return -ENODEV;
840
841         if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
842                 DRM_ERROR("called with no initialization\n");
843                 return -EINVAL;
844         }
845
846         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
847
848         mutex_lock(&dev->struct_mutex);
849         result = i915_emit_irq(dev);
850         mutex_unlock(&dev->struct_mutex);
851
852         if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
853                 DRM_ERROR("copy_to_user\n");
854                 return -EFAULT;
855         }
856
857         return 0;
858 }
859
860 /* Doesn't need the hardware lock.
861  */
862 static int i915_irq_wait(struct drm_device *dev, void *data,
863                          struct drm_file *file_priv)
864 {
865         drm_i915_private_t *dev_priv = dev->dev_private;
866         drm_i915_irq_wait_t *irqwait = data;
867
868         if (drm_core_check_feature(dev, DRIVER_MODESET))
869                 return -ENODEV;
870
871         if (!dev_priv) {
872                 DRM_ERROR("called with no initialization\n");
873                 return -EINVAL;
874         }
875
876         return i915_wait_irq(dev, irqwait->irq_seq);
877 }
878
879 static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
880                          struct drm_file *file_priv)
881 {
882         drm_i915_private_t *dev_priv = dev->dev_private;
883         drm_i915_vblank_pipe_t *pipe = data;
884
885         if (drm_core_check_feature(dev, DRIVER_MODESET))
886                 return -ENODEV;
887
888         if (!dev_priv) {
889                 DRM_ERROR("called with no initialization\n");
890                 return -EINVAL;
891         }
892
893         pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
894
895         return 0;
896 }
897
898 /**
899  * Schedule buffer swap at given vertical blank.
900  */
901 static int i915_vblank_swap(struct drm_device *dev, void *data,
902                      struct drm_file *file_priv)
903 {
904         /* The delayed swap mechanism was fundamentally racy, and has been
905          * removed.  The model was that the client requested a delayed flip/swap
906          * from the kernel, then waited for vblank before continuing to perform
907          * rendering.  The problem was that the kernel might wake the client
908          * up before it dispatched the vblank swap (since the lock has to be
909          * held while touching the ringbuffer), in which case the client would
910          * clear and start the next frame before the swap occurred, and
911          * flicker would occur in addition to likely missing the vblank.
912          *
913          * In the absence of this ioctl, userland falls back to a correct path
914          * of waiting for a vblank, then dispatching the swap on its own.
915          * Context switching to userland and back is plenty fast enough for
916          * meeting the requirements of vblank swapping.
917          */
918         return -EINVAL;
919 }
920
921 static int i915_flip_bufs(struct drm_device *dev, void *data,
922                           struct drm_file *file_priv)
923 {
924         int ret;
925
926         if (drm_core_check_feature(dev, DRIVER_MODESET))
927                 return -ENODEV;
928
929         DRM_DEBUG_DRIVER("%s\n", __func__);
930
931         RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
932
933         mutex_lock(&dev->struct_mutex);
934         ret = i915_dispatch_flip(dev);
935         mutex_unlock(&dev->struct_mutex);
936
937         return ret;
938 }
939
940 static int i915_getparam(struct drm_device *dev, void *data,
941                          struct drm_file *file_priv)
942 {
943         drm_i915_private_t *dev_priv = dev->dev_private;
944         drm_i915_getparam_t *param = data;
945         int value;
946
947         if (!dev_priv) {
948                 DRM_ERROR("called with no initialization\n");
949                 return -EINVAL;
950         }
951
952         switch (param->param) {
953         case I915_PARAM_IRQ_ACTIVE:
954                 value = dev->pdev->irq ? 1 : 0;
955                 break;
956         case I915_PARAM_ALLOW_BATCHBUFFER:
957                 value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
958                 break;
959         case I915_PARAM_LAST_DISPATCH:
960                 value = READ_BREADCRUMB(dev_priv);
961                 break;
962         case I915_PARAM_CHIPSET_ID:
963                 value = dev->pci_device;
964                 break;
965         case I915_PARAM_HAS_GEM:
966                 value = 1;
967                 break;
968         case I915_PARAM_NUM_FENCES_AVAIL:
969                 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
970                 break;
971         case I915_PARAM_HAS_OVERLAY:
972                 value = dev_priv->overlay ? 1 : 0;
973                 break;
974         case I915_PARAM_HAS_PAGEFLIPPING:
975                 value = 1;
976                 break;
977         case I915_PARAM_HAS_EXECBUF2:
978                 /* depends on GEM */
979                 value = 1;
980                 break;
981         case I915_PARAM_HAS_BSD:
982                 value = intel_ring_initialized(&dev_priv->ring[VCS]);
983                 break;
984         case I915_PARAM_HAS_BLT:
985                 value = intel_ring_initialized(&dev_priv->ring[BCS]);
986                 break;
987         case I915_PARAM_HAS_RELAXED_FENCING:
988                 value = 1;
989                 break;
990         case I915_PARAM_HAS_COHERENT_RINGS:
991                 value = 1;
992                 break;
993         case I915_PARAM_HAS_EXEC_CONSTANTS:
994                 value = INTEL_INFO(dev)->gen >= 4;
995                 break;
996         case I915_PARAM_HAS_RELAXED_DELTA:
997                 value = 1;
998                 break;
999         case I915_PARAM_HAS_GEN7_SOL_RESET:
1000                 value = 1;
1001                 break;
1002         case I915_PARAM_HAS_LLC:
1003                 value = HAS_LLC(dev);
1004                 break;
1005         case I915_PARAM_HAS_ALIASING_PPGTT:
1006                 value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
1007                 break;
1008         case I915_PARAM_HAS_WAIT_TIMEOUT:
1009                 value = 1;
1010                 break;
1011         default:
1012                 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
1013                                  param->param);
1014                 return -EINVAL;
1015         }
1016
1017         if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
1018                 DRM_ERROR("DRM_COPY_TO_USER failed\n");
1019                 return -EFAULT;
1020         }
1021
1022         return 0;
1023 }
1024
1025 static int i915_setparam(struct drm_device *dev, void *data,
1026                          struct drm_file *file_priv)
1027 {
1028         drm_i915_private_t *dev_priv = dev->dev_private;
1029         drm_i915_setparam_t *param = data;
1030
1031         if (!dev_priv) {
1032                 DRM_ERROR("called with no initialization\n");
1033                 return -EINVAL;
1034         }
1035
1036         switch (param->param) {
1037         case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1038                 break;
1039         case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1040                 break;
1041         case I915_SETPARAM_ALLOW_BATCHBUFFER:
1042                 dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
1043                 break;
1044         case I915_SETPARAM_NUM_USED_FENCES:
1045                 if (param->value > dev_priv->num_fence_regs ||
1046                     param->value < 0)
1047                         return -EINVAL;
1048                 /* Userspace can use first N regs */
1049                 dev_priv->fence_reg_start = param->value;
1050                 break;
1051         default:
1052                 DRM_DEBUG_DRIVER("unknown parameter %d\n",
1053                                         param->param);
1054                 return -EINVAL;
1055         }
1056
1057         return 0;
1058 }
1059
1060 static int i915_set_status_page(struct drm_device *dev, void *data,
1061                                 struct drm_file *file_priv)
1062 {
1063         drm_i915_private_t *dev_priv = dev->dev_private;
1064         drm_i915_hws_addr_t *hws = data;
1065         struct intel_ring_buffer *ring = LP_RING(dev_priv);
1066
1067         if (drm_core_check_feature(dev, DRIVER_MODESET))
1068                 return -ENODEV;
1069
1070         if (!I915_NEED_GFX_HWS(dev))
1071                 return -EINVAL;
1072
1073         if (!dev_priv) {
1074                 DRM_ERROR("called with no initialization\n");
1075                 return -EINVAL;
1076         }
1077
1078         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1079                 WARN(1, "tried to set status page when mode setting active\n");
1080                 return 0;
1081         }
1082
1083         DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
1084
1085         ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
1086
1087         dev_priv->dri1.gfx_hws_cpu_addr =
1088                 ioremap_wc(dev_priv->mm.gtt_base_addr + hws->addr, 4096);
1089         if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
1090                 i915_dma_cleanup(dev);
1091                 ring->status_page.gfx_addr = 0;
1092                 DRM_ERROR("can not ioremap virtual address for"
1093                                 " G33 hw status page\n");
1094                 return -ENOMEM;
1095         }
1096
1097         memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
1098         I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
1099
1100         DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
1101                          ring->status_page.gfx_addr);
1102         DRM_DEBUG_DRIVER("load hws at %p\n",
1103                          ring->status_page.page_addr);
1104         return 0;
1105 }
1106
1107 static int i915_get_bridge_dev(struct drm_device *dev)
1108 {
1109         struct drm_i915_private *dev_priv = dev->dev_private;
1110
1111         dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1112         if (!dev_priv->bridge_dev) {
1113                 DRM_ERROR("bridge device not found\n");
1114                 return -1;
1115         }
1116         return 0;
1117 }
1118
1119 #define MCHBAR_I915 0x44
1120 #define MCHBAR_I965 0x48
1121 #define MCHBAR_SIZE (4*4096)
1122
1123 #define DEVEN_REG 0x54
1124 #define   DEVEN_MCHBAR_EN (1 << 28)
1125
1126 /* Allocate space for the MCH regs if needed, return nonzero on error */
1127 static int
1128 intel_alloc_mchbar_resource(struct drm_device *dev)
1129 {
1130         drm_i915_private_t *dev_priv = dev->dev_private;
1131         int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1132         u32 temp_lo, temp_hi = 0;
1133         u64 mchbar_addr;
1134         int ret;
1135
1136         if (INTEL_INFO(dev)->gen >= 4)
1137                 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
1138         pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
1139         mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
1140
1141         /* If ACPI doesn't have it, assume we need to allocate it ourselves */
1142 #ifdef CONFIG_PNP
1143         if (mchbar_addr &&
1144             pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
1145                 return 0;
1146 #endif
1147
1148         /* Get some space for it */
1149         dev_priv->mch_res.name = "i915 MCHBAR";
1150         dev_priv->mch_res.flags = IORESOURCE_MEM;
1151         ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
1152                                      &dev_priv->mch_res,
1153                                      MCHBAR_SIZE, MCHBAR_SIZE,
1154                                      PCIBIOS_MIN_MEM,
1155                                      0, pcibios_align_resource,
1156                                      dev_priv->bridge_dev);
1157         if (ret) {
1158                 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
1159                 dev_priv->mch_res.start = 0;
1160                 return ret;
1161         }
1162
1163         if (INTEL_INFO(dev)->gen >= 4)
1164                 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
1165                                        upper_32_bits(dev_priv->mch_res.start));
1166
1167         pci_write_config_dword(dev_priv->bridge_dev, reg,
1168                                lower_32_bits(dev_priv->mch_res.start));
1169         return 0;
1170 }
1171
1172 /* Setup MCHBAR if possible, return true if we should disable it again */
1173 static void
1174 intel_setup_mchbar(struct drm_device *dev)
1175 {
1176         drm_i915_private_t *dev_priv = dev->dev_private;
1177         int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1178         u32 temp;
1179         bool enabled;
1180
1181         dev_priv->mchbar_need_disable = false;
1182
1183         if (IS_I915G(dev) || IS_I915GM(dev)) {
1184                 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1185                 enabled = !!(temp & DEVEN_MCHBAR_EN);
1186         } else {
1187                 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1188                 enabled = temp & 1;
1189         }
1190
1191         /* If it's already enabled, don't have to do anything */
1192         if (enabled)
1193                 return;
1194
1195         if (intel_alloc_mchbar_resource(dev))
1196                 return;
1197
1198         dev_priv->mchbar_need_disable = true;
1199
1200         /* Space is allocated or reserved, so enable it. */
1201         if (IS_I915G(dev) || IS_I915GM(dev)) {
1202                 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
1203                                        temp | DEVEN_MCHBAR_EN);
1204         } else {
1205                 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1206                 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
1207         }
1208 }
1209
1210 static void
1211 intel_teardown_mchbar(struct drm_device *dev)
1212 {
1213         drm_i915_private_t *dev_priv = dev->dev_private;
1214         int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
1215         u32 temp;
1216
1217         if (dev_priv->mchbar_need_disable) {
1218                 if (IS_I915G(dev) || IS_I915GM(dev)) {
1219                         pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1220                         temp &= ~DEVEN_MCHBAR_EN;
1221                         pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
1222                 } else {
1223                         pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1224                         temp &= ~1;
1225                         pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1226                 }
1227         }
1228
1229         if (dev_priv->mch_res.start)
1230                 release_resource(&dev_priv->mch_res);
1231 }
1232
1233 /* true = enable decode, false = disable decoder */
1234 static unsigned int i915_vga_set_decode(void *cookie, bool state)
1235 {
1236         struct drm_device *dev = cookie;
1237
1238         intel_modeset_vga_set_state(dev, state);
1239         if (state)
1240                 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1241                        VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1242         else
1243                 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1244 }
1245
1246 static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1247 {
1248         struct drm_device *dev = pci_get_drvdata(pdev);
1249         pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1250         if (state == VGA_SWITCHEROO_ON) {
1251                 pr_info("switched on\n");
1252                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1253                 /* i915 resume handler doesn't set to D0 */
1254                 pci_set_power_state(dev->pdev, PCI_D0);
1255                 i915_resume(dev);
1256                 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1257         } else {
1258                 pr_err("switched off\n");
1259                 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1260                 i915_suspend(dev, pmm);
1261                 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1262         }
1263 }
1264
1265 static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1266 {
1267         struct drm_device *dev = pci_get_drvdata(pdev);
1268         bool can_switch;
1269
1270         spin_lock(&dev->count_lock);
1271         can_switch = (dev->open_count == 0);
1272         spin_unlock(&dev->count_lock);
1273         return can_switch;
1274 }
1275
1276 static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
1277         .set_gpu_state = i915_switcheroo_set_state,
1278         .reprobe = NULL,
1279         .can_switch = i915_switcheroo_can_switch,
1280 };
1281
1282 static int i915_load_modeset_init(struct drm_device *dev)
1283 {
1284         struct drm_i915_private *dev_priv = dev->dev_private;
1285         int ret;
1286
1287         ret = intel_parse_bios(dev);
1288         if (ret)
1289                 DRM_INFO("failed to find VBIOS tables\n");
1290
1291         /* If we have > 1 VGA cards, then we need to arbitrate access
1292          * to the common VGA resources.
1293          *
1294          * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1295          * then we do not take part in VGA arbitration and the
1296          * vga_client_register() fails with -ENODEV.
1297          */
1298         ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1299         if (ret && ret != -ENODEV)
1300                 goto out;
1301
1302         intel_register_dsm_handler();
1303
1304         ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
1305         if (ret)
1306                 goto cleanup_vga_client;
1307
1308         /* Initialise stolen first so that we may reserve preallocated
1309          * objects for the BIOS to KMS transition.
1310          */
1311         ret = i915_gem_init_stolen(dev);
1312         if (ret)
1313                 goto cleanup_vga_switcheroo;
1314
1315         intel_modeset_init(dev);
1316
1317         ret = i915_gem_init(dev);
1318         if (ret)
1319                 goto cleanup_gem_stolen;
1320
1321         intel_modeset_gem_init(dev);
1322
1323         ret = drm_irq_install(dev);
1324         if (ret)
1325                 goto cleanup_gem;
1326
1327         /* Always safe in the mode setting case. */
1328         /* FIXME: do pre/post-mode set stuff in core KMS code */
1329         dev->vblank_disable_allowed = 1;
1330
1331         ret = intel_fbdev_init(dev);
1332         if (ret)
1333                 goto cleanup_irq;
1334
1335         drm_kms_helper_poll_init(dev);
1336
1337         /* We're off and running w/KMS */
1338         dev_priv->mm.suspended = 0;
1339
1340         return 0;
1341
1342 cleanup_irq:
1343         drm_irq_uninstall(dev);
1344 cleanup_gem:
1345         mutex_lock(&dev->struct_mutex);
1346         i915_gem_cleanup_ringbuffer(dev);
1347         mutex_unlock(&dev->struct_mutex);
1348         i915_gem_cleanup_aliasing_ppgtt(dev);
1349 cleanup_gem_stolen:
1350         i915_gem_cleanup_stolen(dev);
1351 cleanup_vga_switcheroo:
1352         vga_switcheroo_unregister_client(dev->pdev);
1353 cleanup_vga_client:
1354         vga_client_register(dev->pdev, NULL, NULL, NULL);
1355 out:
1356         return ret;
1357 }
1358
1359 int i915_master_create(struct drm_device *dev, struct drm_master *master)
1360 {
1361         struct drm_i915_master_private *master_priv;
1362
1363         master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1364         if (!master_priv)
1365                 return -ENOMEM;
1366
1367         master->driver_priv = master_priv;
1368         return 0;
1369 }
1370
1371 void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1372 {
1373         struct drm_i915_master_private *master_priv = master->driver_priv;
1374
1375         if (!master_priv)
1376                 return;
1377
1378         kfree(master_priv);
1379
1380         master->driver_priv = NULL;
1381 }
1382
1383 static void
1384 i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
1385                 unsigned long size)
1386 {
1387         dev_priv->mm.gtt_mtrr = -1;
1388
1389 #if defined(CONFIG_X86_PAT)
1390         if (cpu_has_pat)
1391                 return;
1392 #endif
1393
1394         /* Set up a WC MTRR for non-PAT systems.  This is more common than
1395          * one would think, because the kernel disables PAT on first
1396          * generation Core chips because WC PAT gets overridden by a UC
1397          * MTRR if present.  Even if a UC MTRR isn't present.
1398          */
1399         dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
1400         if (dev_priv->mm.gtt_mtrr < 0) {
1401                 DRM_INFO("MTRR allocation failed.  Graphics "
1402                          "performance may suffer.\n");
1403         }
1404 }
1405
1406 static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
1407 {
1408         struct apertures_struct *ap;
1409         struct pci_dev *pdev = dev_priv->dev->pdev;
1410         bool primary;
1411
1412         ap = alloc_apertures(1);
1413         if (!ap)
1414                 return;
1415
1416         ap->ranges[0].base = dev_priv->mm.gtt->gma_bus_addr;
1417         ap->ranges[0].size =
1418                 dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1419         primary =
1420                 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1421
1422         remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
1423
1424         kfree(ap);
1425 }
1426
1427 /**
1428  * i915_driver_load - setup chip and create an initial config
1429  * @dev: DRM device
1430  * @flags: startup flags
1431  *
1432  * The driver load routine has to do several things:
1433  *   - drive output discovery via intel_modeset_init()
1434  *   - initialize the memory manager
1435  *   - allocate initial config memory
1436  *   - setup the DRM framebuffer with the allocated memory
1437  */
1438 int i915_driver_load(struct drm_device *dev, unsigned long flags)
1439 {
1440         struct drm_i915_private *dev_priv;
1441         struct intel_device_info *info;
1442         int ret = 0, mmio_bar;
1443         uint32_t aperture_size;
1444
1445         info = (struct intel_device_info *) flags;
1446
1447         /* Refuse to load on gen6+ without kms enabled. */
1448         if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
1449                 return -ENODEV;
1450
1451
1452         /* i915 has 4 more counters */
1453         dev->counters += 4;
1454         dev->types[6] = _DRM_STAT_IRQ;
1455         dev->types[7] = _DRM_STAT_PRIMARY;
1456         dev->types[8] = _DRM_STAT_SECONDARY;
1457         dev->types[9] = _DRM_STAT_DMA;
1458
1459         dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
1460         if (dev_priv == NULL)
1461                 return -ENOMEM;
1462
1463         dev->dev_private = (void *)dev_priv;
1464         dev_priv->dev = dev;
1465         dev_priv->info = info;
1466
1467         if (i915_get_bridge_dev(dev)) {
1468                 ret = -EIO;
1469                 goto free_priv;
1470         }
1471
1472         ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
1473         if (!ret) {
1474                 DRM_ERROR("failed to set up gmch\n");
1475                 ret = -EIO;
1476                 goto put_bridge;
1477         }
1478
1479         dev_priv->mm.gtt = intel_gtt_get();
1480         if (!dev_priv->mm.gtt) {
1481                 DRM_ERROR("Failed to initialize GTT\n");
1482                 ret = -ENODEV;
1483                 goto put_gmch;
1484         }
1485
1486         i915_kick_out_firmware_fb(dev_priv);
1487
1488         pci_set_master(dev->pdev);
1489
1490         /* overlay on gen2 is broken and can't address above 1G */
1491         if (IS_GEN2(dev))
1492                 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1493
1494         /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1495          * using 32bit addressing, overwriting memory if HWS is located
1496          * above 4GB.
1497          *
1498          * The documentation also mentions an issue with undefined
1499          * behaviour if any general state is accessed within a page above 4GB,
1500          * which also needs to be handled carefully.
1501          */
1502         if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1503                 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1504
1505         mmio_bar = IS_GEN2(dev) ? 1 : 0;
1506         dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
1507         if (!dev_priv->regs) {
1508                 DRM_ERROR("failed to map registers\n");
1509                 ret = -EIO;
1510                 goto put_gmch;
1511         }
1512
1513         aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1514         dev_priv->mm.gtt_base_addr = dev_priv->mm.gtt->gma_bus_addr;
1515
1516         dev_priv->mm.gtt_mapping =
1517                 io_mapping_create_wc(dev_priv->mm.gtt_base_addr,
1518                                      aperture_size);
1519         if (dev_priv->mm.gtt_mapping == NULL) {
1520                 ret = -EIO;
1521                 goto out_rmmap;
1522         }
1523
1524         i915_mtrr_setup(dev_priv, dev_priv->mm.gtt_base_addr,
1525                         aperture_size);
1526
1527         /* The i915 workqueue is primarily used for batched retirement of
1528          * requests (and thus managing bo) once the task has been completed
1529          * by the GPU. i915_gem_retire_requests() is called directly when we
1530          * need high-priority retirement, such as waiting for an explicit
1531          * bo.
1532          *
1533          * It is also used for periodic low-priority events, such as
1534          * idle-timers and recording error state.
1535          *
1536          * All tasks on the workqueue are expected to acquire the dev mutex
1537          * so there is no point in running more than one instance of the
1538          * workqueue at any time: max_active = 1 and NON_REENTRANT.
1539          */
1540         dev_priv->wq = alloc_workqueue("i915",
1541                                        WQ_UNBOUND | WQ_NON_REENTRANT,
1542                                        1);
1543         if (dev_priv->wq == NULL) {
1544                 DRM_ERROR("Failed to create our workqueue.\n");
1545                 ret = -ENOMEM;
1546                 goto out_mtrrfree;
1547         }
1548
1549         /* This must be called before any calls to HAS_PCH_* */
1550         intel_detect_pch(dev);
1551
1552         intel_irq_init(dev);
1553         intel_gt_init(dev);
1554
1555         /* Try to make sure MCHBAR is enabled before poking at it */
1556         intel_setup_mchbar(dev);
1557         intel_setup_gmbus(dev);
1558         intel_opregion_setup(dev);
1559
1560         /* Make sure the bios did its job and set up vital registers */
1561         intel_setup_bios(dev);
1562
1563         i915_gem_load(dev);
1564
1565         /* Init HWS */
1566         if (!I915_NEED_GFX_HWS(dev)) {
1567                 ret = i915_init_phys_hws(dev);
1568                 if (ret)
1569                         goto out_gem_unload;
1570         }
1571
1572         /* On the 945G/GM, the chipset reports the MSI capability on the
1573          * integrated graphics even though the support isn't actually there
1574          * according to the published specs.  It doesn't appear to function
1575          * correctly in testing on 945G.
1576          * This may be a side effect of MSI having been made available for PEG
1577          * and the registers being closely associated.
1578          *
1579          * According to chipset errata, on the 965GM, MSI interrupts may
1580          * be lost or delayed, but we use them anyways to avoid
1581          * stuck interrupts on some machines.
1582          */
1583         if (!IS_I945G(dev) && !IS_I945GM(dev))
1584                 pci_enable_msi(dev->pdev);
1585
1586         spin_lock_init(&dev_priv->irq_lock);
1587         spin_lock_init(&dev_priv->error_lock);
1588         spin_lock_init(&dev_priv->rps_lock);
1589         spin_lock_init(&dev_priv->dpio_lock);
1590
1591         if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1592                 dev_priv->num_pipe = 3;
1593         else if (IS_MOBILE(dev) || !IS_GEN2(dev))
1594                 dev_priv->num_pipe = 2;
1595         else
1596                 dev_priv->num_pipe = 1;
1597
1598         ret = drm_vblank_init(dev, dev_priv->num_pipe);
1599         if (ret)
1600                 goto out_gem_unload;
1601
1602         /* Start out suspended */
1603         dev_priv->mm.suspended = 1;
1604
1605         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1606                 ret = i915_load_modeset_init(dev);
1607                 if (ret < 0) {
1608                         DRM_ERROR("failed to init modeset\n");
1609                         goto out_gem_unload;
1610                 }
1611         }
1612
1613         i915_setup_sysfs(dev);
1614
1615         /* Must be done after probing outputs */
1616         intel_opregion_init(dev);
1617         acpi_video_register();
1618
1619         setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
1620                     (unsigned long) dev);
1621
1622         if (IS_GEN5(dev))
1623                 intel_gpu_ips_init(dev_priv);
1624
1625         return 0;
1626
1627 out_gem_unload:
1628         if (dev_priv->mm.inactive_shrinker.shrink)
1629                 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1630
1631         if (dev->pdev->msi_enabled)
1632                 pci_disable_msi(dev->pdev);
1633
1634         intel_teardown_gmbus(dev);
1635         intel_teardown_mchbar(dev);
1636         destroy_workqueue(dev_priv->wq);
1637 out_mtrrfree:
1638         if (dev_priv->mm.gtt_mtrr >= 0) {
1639                 mtrr_del(dev_priv->mm.gtt_mtrr,
1640                          dev_priv->mm.gtt_base_addr,
1641                          aperture_size);
1642                 dev_priv->mm.gtt_mtrr = -1;
1643         }
1644         io_mapping_free(dev_priv->mm.gtt_mapping);
1645 out_rmmap:
1646         pci_iounmap(dev->pdev, dev_priv->regs);
1647 put_gmch:
1648         intel_gmch_remove();
1649 put_bridge:
1650         pci_dev_put(dev_priv->bridge_dev);
1651 free_priv:
1652         kfree(dev_priv);
1653         return ret;
1654 }
1655
1656 int i915_driver_unload(struct drm_device *dev)
1657 {
1658         struct drm_i915_private *dev_priv = dev->dev_private;
1659         int ret;
1660
1661         intel_gpu_ips_teardown();
1662
1663         i915_teardown_sysfs(dev);
1664
1665         if (dev_priv->mm.inactive_shrinker.shrink)
1666                 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1667
1668         mutex_lock(&dev->struct_mutex);
1669         ret = i915_gpu_idle(dev);
1670         if (ret)
1671                 DRM_ERROR("failed to idle hardware: %d\n", ret);
1672         i915_gem_retire_requests(dev);
1673         mutex_unlock(&dev->struct_mutex);
1674
1675         /* Cancel the retire work handler, which should be idle now. */
1676         cancel_delayed_work_sync(&dev_priv->mm.retire_work);
1677
1678         io_mapping_free(dev_priv->mm.gtt_mapping);
1679         if (dev_priv->mm.gtt_mtrr >= 0) {
1680                 mtrr_del(dev_priv->mm.gtt_mtrr,
1681                          dev_priv->mm.gtt_base_addr,
1682                          dev_priv->mm.gtt->gtt_mappable_entries * PAGE_SIZE);
1683                 dev_priv->mm.gtt_mtrr = -1;
1684         }
1685
1686         acpi_video_unregister();
1687
1688         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1689                 intel_fbdev_fini(dev);
1690                 intel_modeset_cleanup(dev);
1691
1692                 /*
1693                  * free the memory space allocated for the child device
1694                  * config parsed from VBT
1695                  */
1696                 if (dev_priv->child_dev && dev_priv->child_dev_num) {
1697                         kfree(dev_priv->child_dev);
1698                         dev_priv->child_dev = NULL;
1699                         dev_priv->child_dev_num = 0;
1700                 }
1701
1702                 vga_switcheroo_unregister_client(dev->pdev);
1703                 vga_client_register(dev->pdev, NULL, NULL, NULL);
1704         }
1705
1706         /* Free error state after interrupts are fully disabled. */
1707         del_timer_sync(&dev_priv->hangcheck_timer);
1708         cancel_work_sync(&dev_priv->error_work);
1709         i915_destroy_error_state(dev);
1710
1711         if (dev->pdev->msi_enabled)
1712                 pci_disable_msi(dev->pdev);
1713
1714         intel_opregion_fini(dev);
1715
1716         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1717                 /* Flush any outstanding unpin_work. */
1718                 flush_workqueue(dev_priv->wq);
1719
1720                 mutex_lock(&dev->struct_mutex);
1721                 i915_gem_free_all_phys_object(dev);
1722                 i915_gem_cleanup_ringbuffer(dev);
1723                 i915_gem_context_fini(dev);
1724                 mutex_unlock(&dev->struct_mutex);
1725                 i915_gem_cleanup_aliasing_ppgtt(dev);
1726                 i915_gem_cleanup_stolen(dev);
1727                 drm_mm_takedown(&dev_priv->mm.stolen);
1728
1729                 intel_cleanup_overlay(dev);
1730
1731                 if (!I915_NEED_GFX_HWS(dev))
1732                         i915_free_hws(dev);
1733         }
1734
1735         if (dev_priv->regs != NULL)
1736                 pci_iounmap(dev->pdev, dev_priv->regs);
1737
1738         intel_teardown_gmbus(dev);
1739         intel_teardown_mchbar(dev);
1740
1741         destroy_workqueue(dev_priv->wq);
1742
1743         pci_dev_put(dev_priv->bridge_dev);
1744         kfree(dev->dev_private);
1745
1746         return 0;
1747 }
1748
1749 int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1750 {
1751         struct drm_i915_file_private *file_priv;
1752
1753         DRM_DEBUG_DRIVER("\n");
1754         file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
1755         if (!file_priv)
1756                 return -ENOMEM;
1757
1758         file->driver_priv = file_priv;
1759
1760         spin_lock_init(&file_priv->mm.lock);
1761         INIT_LIST_HEAD(&file_priv->mm.request_list);
1762
1763         idr_init(&file_priv->context_idr);
1764
1765         return 0;
1766 }
1767
1768 /**
1769  * i915_driver_lastclose - clean up after all DRM clients have exited
1770  * @dev: DRM device
1771  *
1772  * Take care of cleaning up after all DRM clients have exited.  In the
1773  * mode setting case, we want to restore the kernel's initial mode (just
1774  * in case the last client left us in a bad state).
1775  *
1776  * Additionally, in the non-mode setting case, we'll tear down the GTT
1777  * and DMA structures, since the kernel won't be using them, and clea
1778  * up any GEM state.
1779  */
1780 void i915_driver_lastclose(struct drm_device * dev)
1781 {
1782         drm_i915_private_t *dev_priv = dev->dev_private;
1783
1784         /* On gen6+ we refuse to init without kms enabled, but then the drm core
1785          * goes right around and calls lastclose. Check for this and don't clean
1786          * up anything. */
1787         if (!dev_priv)
1788                 return;
1789
1790         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1791                 intel_fb_restore_mode(dev);
1792                 vga_switcheroo_process_delayed_switch();
1793                 return;
1794         }
1795
1796         i915_gem_lastclose(dev);
1797
1798         i915_dma_cleanup(dev);
1799 }
1800
1801 void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1802 {
1803         i915_gem_context_close(dev, file_priv);
1804         i915_gem_release(dev, file_priv);
1805 }
1806
1807 void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1808 {
1809         struct drm_i915_file_private *file_priv = file->driver_priv;
1810
1811         kfree(file_priv);
1812 }
1813
1814 struct drm_ioctl_desc i915_ioctls[] = {
1815         DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1816         DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1817         DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1818         DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1819         DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1820         DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1821         DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
1822         DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1823         DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1824         DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1825         DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1826         DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
1827         DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1828         DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1829         DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  i915_vblank_pipe_get, DRM_AUTH),
1830         DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1831         DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1832         DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1833         DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1834         DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
1835         DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1836         DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1837         DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
1838         DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
1839         DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1840         DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1841         DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
1842         DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
1843         DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
1844         DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
1845         DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
1846         DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
1847         DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
1848         DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
1849         DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
1850         DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
1851         DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1852         DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
1853         DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1854         DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1855         DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1856         DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1857         DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
1858         DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
1859         DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
1860 };
1861
1862 int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
1863
1864 /*
1865  * This is really ugly: Because old userspace abused the linux agp interface to
1866  * manage the gtt, we need to claim that all intel devices are agp.  For
1867  * otherwise the drm core refuses to initialize the agp support code.
1868  */
1869 int i915_driver_device_is_agp(struct drm_device * dev)
1870 {
1871         return 1;
1872 }