]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/nouveau/core/engine/device/nv40.c
0f32251421682ef578615bdb831aa9a4b53fed93
[karo-tx-linux.git] / drivers / gpu / drm / nouveau / core / engine / device / nv40.c
1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24
25 #include <subdev/bios.h>
26 #include <subdev/bus.h>
27 #include <subdev/vm.h>
28 #include <subdev/gpio.h>
29 #include <subdev/i2c.h>
30 #include <subdev/clock.h>
31 #include <subdev/therm.h>
32 #include <subdev/devinit.h>
33 #include <subdev/mc.h>
34 #include <subdev/timer.h>
35 #include <subdev/fb.h>
36 #include <subdev/instmem.h>
37 #include <subdev/vm.h>
38
39 #include <engine/device.h>
40 #include <engine/dmaobj.h>
41 #include <engine/fifo.h>
42 #include <engine/software.h>
43 #include <engine/graph.h>
44 #include <engine/mpeg.h>
45 #include <engine/disp.h>
46
47 int
48 nv40_identify(struct nouveau_device *device)
49 {
50         switch (device->chipset) {
51         case 0x40:
52                 device->cname = "NV40";
53                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
54                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
55                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
56                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
57                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
58                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
59                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
60                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
61                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
62                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
63                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
64                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
65                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
66                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
67                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
68                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
69                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
70                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
71                 break;
72         case 0x41:
73                 device->cname = "NV41";
74                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
75                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
76                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
77                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
78                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
79                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
80                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
81                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
82                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
83                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv41_fb_oclass;
84                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
85                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
86                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
87                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
88                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
89                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
90                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
91                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
92                 break;
93         case 0x42:
94                 device->cname = "NV42";
95                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
96                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
97                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
98                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
99                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
100                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
101                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
102                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
103                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
104                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv41_fb_oclass;
105                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
106                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
107                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
108                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
109                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
110                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
111                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
112                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
113                 break;
114         case 0x43:
115                 device->cname = "NV43";
116                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
117                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
118                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
119                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
120                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
121                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
122                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
123                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
124                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
125                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv41_fb_oclass;
126                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
127                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
128                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
129                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
130                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
131                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
132                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
133                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
134                 break;
135         case 0x45:
136                 device->cname = "NV45";
137                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
138                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
139                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
140                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
141                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
142                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
143                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
144                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
145                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
146                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
147                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
148                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
149                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
150                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
151                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
152                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
153                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
154                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
155                 break;
156         case 0x47:
157                 device->cname = "G70";
158                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
159                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
160                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
161                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
162                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
163                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
164                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
165                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
166                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
167                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv47_fb_oclass;
168                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
169                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
170                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
171                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
172                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
173                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
174                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
175                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
176                 break;
177         case 0x49:
178                 device->cname = "G71";
179                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
180                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
181                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
182                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
183                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
184                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
185                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
186                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
187                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
188                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv49_fb_oclass;
189                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
190                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
191                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
192                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
193                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
194                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
195                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
196                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
197                 break;
198         case 0x4b:
199                 device->cname = "G73";
200                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
201                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
202                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
203                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
204                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
205                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
206                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
207                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
208                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
209                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv49_fb_oclass;
210                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
211                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv41_vmmgr_oclass;
212                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
213                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
214                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
215                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
216                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
217                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
218                 break;
219         case 0x44:
220                 device->cname = "NV44";
221                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
222                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
223                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
224                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
225                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
226                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
227                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
228                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
229                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
230                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv44_fb_oclass;
231                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
232                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
233                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
234                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
235                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
236                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
237                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
238                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
239                 break;
240         case 0x46:
241                 device->cname = "G72";
242                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
243                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
244                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
245                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
246                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
247                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
248                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
249                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
250                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
251                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv46_fb_oclass;
252                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
253                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
254                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
255                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
256                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
257                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
258                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
259                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
260                 break;
261         case 0x4a:
262                 device->cname = "NV44A";
263                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
264                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
265                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
266                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
267                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
268                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
269                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
270                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
271                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
272                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv44_fb_oclass;
273                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
274                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
275                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
276                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
277                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
278                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
279                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
280                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
281                 break;
282         case 0x4c:
283                 device->cname = "C61";
284                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
285                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
286                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
287                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
288                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
289                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
290                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
291                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
292                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
293                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv46_fb_oclass;
294                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
295                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
296                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
297                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
298                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
299                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
300                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
301                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
302                 break;
303         case 0x4e:
304                 device->cname = "C51";
305                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
306                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
307                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv4e_i2c_oclass;
308                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
309                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
310                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
311                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
312                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
313                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
314                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv4e_fb_oclass;
315                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
316                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
317                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
318                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
319                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
320                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
321                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
322                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
323                 break;
324         case 0x63:
325                 device->cname = "C73";
326                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
327                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
328                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
329                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
330                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
331                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
332                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
333                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
334                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
335                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv46_fb_oclass;
336                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
337                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
338                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
339                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
340                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
341                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
342                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
343                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
344                 break;
345         case 0x67:
346                 device->cname = "C67";
347                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
348                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
349                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
350                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
351                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
352                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
353                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
354                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
355                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
356                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv46_fb_oclass;
357                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
358                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
359                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
360                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
361                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
362                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
363                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
364                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
365                 break;
366         case 0x68:
367                 device->cname = "C68";
368                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
369                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
370                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nv04_i2c_oclass;
371                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
372                 device->oclass[NVDEV_SUBDEV_THERM  ] = &nv40_therm_oclass;
373                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
374                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
375                 device->oclass[NVDEV_SUBDEV_BUS    ] = &nv31_bus_oclass;
376                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
377                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv46_fb_oclass;
378                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
379                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv44_vmmgr_oclass;
380                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
381                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
382                 device->oclass[NVDEV_ENGINE_SW     ] =  nv10_software_oclass;
383                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
384                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
385                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
386                 break;
387         default:
388                 nv_fatal(device, "unknown Curie chipset\n");
389                 return -EINVAL;
390         }
391
392         return 0;
393 }