1 /* Applied Micro X-Gene SoC Ethernet Driver
3 * Copyright (c) 2014, Applied Micro Circuits Corporation
4 * Authors: Iyappan Subramanian <isubramanian@apm.com>
5 * Keyur Chudgar <kchudgar@apm.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 #include "xgene_enet_main.h"
22 #include "xgene_enet_hw.h"
23 #include "xgene_enet_xgmac.h"
25 static void xgene_enet_wr_csr(struct xgene_enet_pdata *pdata,
28 void __iomem *addr = pdata->eth_csr_addr + offset;
33 static void xgene_enet_wr_ring_if(struct xgene_enet_pdata *pdata,
36 void __iomem *addr = pdata->eth_ring_if_addr + offset;
41 static void xgene_enet_wr_diag_csr(struct xgene_enet_pdata *pdata,
44 void __iomem *addr = pdata->eth_diag_csr_addr + offset;
49 static bool xgene_enet_wr_indirect(void __iomem *addr, void __iomem *wr,
50 void __iomem *cmd, void __iomem *cmd_done,
51 u32 wr_addr, u32 wr_data)
56 iowrite32(wr_addr, addr);
57 iowrite32(wr_data, wr);
58 iowrite32(XGENE_ENET_WR_CMD, cmd);
60 /* wait for write command to complete */
61 while (!(done = ioread32(cmd_done)) && wait--)
72 static void xgene_enet_wr_mac(struct xgene_enet_pdata *pdata,
73 u32 wr_addr, u32 wr_data)
75 void __iomem *addr, *wr, *cmd, *cmd_done;
77 addr = pdata->mcx_mac_addr + MAC_ADDR_REG_OFFSET;
78 wr = pdata->mcx_mac_addr + MAC_WRITE_REG_OFFSET;
79 cmd = pdata->mcx_mac_addr + MAC_COMMAND_REG_OFFSET;
80 cmd_done = pdata->mcx_mac_addr + MAC_COMMAND_DONE_REG_OFFSET;
82 if (!xgene_enet_wr_indirect(addr, wr, cmd, cmd_done, wr_addr, wr_data))
83 netdev_err(pdata->ndev, "MCX mac write failed, addr: %04x\n",
87 static void xgene_enet_rd_csr(struct xgene_enet_pdata *pdata,
90 void __iomem *addr = pdata->eth_csr_addr + offset;
92 *val = ioread32(addr);
95 static void xgene_enet_rd_diag_csr(struct xgene_enet_pdata *pdata,
98 void __iomem *addr = pdata->eth_diag_csr_addr + offset;
100 *val = ioread32(addr);
103 static bool xgene_enet_rd_indirect(void __iomem *addr, void __iomem *rd,
104 void __iomem *cmd, void __iomem *cmd_done,
105 u32 rd_addr, u32 *rd_data)
110 iowrite32(rd_addr, addr);
111 iowrite32(XGENE_ENET_RD_CMD, cmd);
113 /* wait for read command to complete */
114 while (!(done = ioread32(cmd_done)) && wait--)
120 *rd_data = ioread32(rd);
125 static void xgene_enet_rd_mac(struct xgene_enet_pdata *pdata,
126 u32 rd_addr, u32 *rd_data)
128 void __iomem *addr, *rd, *cmd, *cmd_done;
130 addr = pdata->mcx_mac_addr + MAC_ADDR_REG_OFFSET;
131 rd = pdata->mcx_mac_addr + MAC_READ_REG_OFFSET;
132 cmd = pdata->mcx_mac_addr + MAC_COMMAND_REG_OFFSET;
133 cmd_done = pdata->mcx_mac_addr + MAC_COMMAND_DONE_REG_OFFSET;
135 if (!xgene_enet_rd_indirect(addr, rd, cmd, cmd_done, rd_addr, rd_data))
136 netdev_err(pdata->ndev, "MCX mac read failed, addr: %04x\n",
140 static int xgene_enet_ecc_init(struct xgene_enet_pdata *pdata)
142 struct net_device *ndev = pdata->ndev;
146 xgene_enet_wr_diag_csr(pdata, ENET_CFG_MEM_RAM_SHUTDOWN_ADDR, 0x0);
148 usleep_range(100, 110);
149 xgene_enet_rd_diag_csr(pdata, ENET_BLOCK_MEM_RDY_ADDR, &data);
150 } while ((data != 0xffffffff) && wait--);
152 if (data != 0xffffffff) {
153 netdev_err(ndev, "Failed to release memory from shutdown\n");
160 static void xgene_enet_config_ring_if_assoc(struct xgene_enet_pdata *pdata)
162 xgene_enet_wr_ring_if(pdata, ENET_CFGSSQMIWQASSOC_ADDR, 0);
163 xgene_enet_wr_ring_if(pdata, ENET_CFGSSQMIFPQASSOC_ADDR, 0);
164 xgene_enet_wr_ring_if(pdata, ENET_CFGSSQMIQMLITEWQASSOC_ADDR, 0);
165 xgene_enet_wr_ring_if(pdata, ENET_CFGSSQMIQMLITEFPQASSOC_ADDR, 0);
168 static void xgene_xgmac_reset(struct xgene_enet_pdata *pdata)
170 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_0, HSTMACRST);
171 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_0, 0);
174 static void xgene_xgmac_set_mac_addr(struct xgene_enet_pdata *pdata)
177 u8 *dev_addr = pdata->ndev->dev_addr;
179 addr0 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
180 (dev_addr[1] << 8) | dev_addr[0];
181 addr1 = (dev_addr[5] << 24) | (dev_addr[4] << 16);
183 xgene_enet_wr_mac(pdata, HSTMACADR_LSW_ADDR, addr0);
184 xgene_enet_wr_mac(pdata, HSTMACADR_MSW_ADDR, addr1);
187 static u32 xgene_enet_link_status(struct xgene_enet_pdata *pdata)
191 xgene_enet_rd_csr(pdata, XG_LINK_STATUS_ADDR, &data);
196 static void xgene_xgmac_init(struct xgene_enet_pdata *pdata)
200 xgene_xgmac_reset(pdata);
202 xgene_enet_rd_mac(pdata, AXGMAC_CONFIG_1, &data);
205 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_1, data);
207 xgene_enet_wr_mac(pdata, HSTMAXFRAME_LENGTH_ADDR, 0x06000600);
208 xgene_xgmac_set_mac_addr(pdata);
210 xgene_enet_rd_csr(pdata, XG_RSIF_CONFIG_REG_ADDR, &data);
211 data |= CFG_RSIF_FPBUFF_TIMEOUT_EN;
212 xgene_enet_wr_csr(pdata, XG_RSIF_CONFIG_REG_ADDR, data);
214 xgene_enet_wr_csr(pdata, XG_CFG_BYPASS_ADDR, RESUME_TX);
215 xgene_enet_wr_csr(pdata, XGENET_RX_DV_GATE_REG_0_ADDR, 0);
216 xgene_enet_rd_csr(pdata, XG_ENET_SPARE_CFG_REG_ADDR, &data);
218 xgene_enet_wr_csr(pdata, XG_ENET_SPARE_CFG_REG_ADDR, data);
219 xgene_enet_wr_csr(pdata, XG_ENET_SPARE_CFG_REG_1_ADDR, 0x82);
222 static void xgene_xgmac_rx_enable(struct xgene_enet_pdata *pdata)
226 xgene_enet_rd_mac(pdata, AXGMAC_CONFIG_1, &data);
227 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_1, data | HSTRFEN);
230 static void xgene_xgmac_tx_enable(struct xgene_enet_pdata *pdata)
234 xgene_enet_rd_mac(pdata, AXGMAC_CONFIG_1, &data);
235 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_1, data | HSTTFEN);
238 static void xgene_xgmac_rx_disable(struct xgene_enet_pdata *pdata)
242 xgene_enet_rd_mac(pdata, AXGMAC_CONFIG_1, &data);
243 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_1, data & ~HSTRFEN);
246 static void xgene_xgmac_tx_disable(struct xgene_enet_pdata *pdata)
250 xgene_enet_rd_mac(pdata, AXGMAC_CONFIG_1, &data);
251 xgene_enet_wr_mac(pdata, AXGMAC_CONFIG_1, data & ~HSTTFEN);
254 static int xgene_enet_reset(struct xgene_enet_pdata *pdata)
256 if (!xgene_ring_mgr_init(pdata))
259 clk_prepare_enable(pdata->clk);
260 clk_disable_unprepare(pdata->clk);
261 clk_prepare_enable(pdata->clk);
263 xgene_enet_ecc_init(pdata);
264 xgene_enet_config_ring_if_assoc(pdata);
269 static void xgene_enet_xgcle_bypass(struct xgene_enet_pdata *pdata,
270 u32 dst_ring_num, u16 bufpool_id)
274 xgene_enet_rd_csr(pdata, XCLE_BYPASS_REG0_ADDR, &cb);
275 cb |= CFG_CLE_BYPASS_EN0;
276 CFG_CLE_IP_PROTOCOL0_SET(&cb, 3);
277 xgene_enet_wr_csr(pdata, XCLE_BYPASS_REG0_ADDR, cb);
279 fpsel = xgene_enet_ring_bufnum(bufpool_id) - 0x20;
280 xgene_enet_rd_csr(pdata, XCLE_BYPASS_REG1_ADDR, &cb);
281 CFG_CLE_DSTQID0_SET(&cb, dst_ring_num);
282 CFG_CLE_FPSEL0_SET(&cb, fpsel);
283 xgene_enet_wr_csr(pdata, XCLE_BYPASS_REG1_ADDR, cb);
286 static void xgene_enet_shutdown(struct xgene_enet_pdata *pdata)
288 clk_disable_unprepare(pdata->clk);
291 static void xgene_enet_link_state(struct work_struct *work)
293 struct xgene_enet_pdata *pdata = container_of(to_delayed_work(work),
294 struct xgene_enet_pdata, link_work);
295 struct net_device *ndev = pdata->ndev;
296 u32 link_status, poll_interval;
298 link_status = xgene_enet_link_status(pdata);
300 if (!netif_carrier_ok(ndev)) {
301 netif_carrier_on(ndev);
302 xgene_xgmac_init(pdata);
303 xgene_xgmac_rx_enable(pdata);
304 xgene_xgmac_tx_enable(pdata);
305 netdev_info(ndev, "Link is Up - 10Gbps\n");
307 poll_interval = PHY_POLL_LINK_ON;
309 if (netif_carrier_ok(ndev)) {
310 xgene_xgmac_rx_disable(pdata);
311 xgene_xgmac_tx_disable(pdata);
312 netif_carrier_off(ndev);
313 netdev_info(ndev, "Link is Down\n");
315 poll_interval = PHY_POLL_LINK_OFF;
318 schedule_delayed_work(&pdata->link_work, poll_interval);
321 struct xgene_mac_ops xgene_xgmac_ops = {
322 .init = xgene_xgmac_init,
323 .reset = xgene_xgmac_reset,
324 .rx_enable = xgene_xgmac_rx_enable,
325 .tx_enable = xgene_xgmac_tx_enable,
326 .rx_disable = xgene_xgmac_rx_disable,
327 .tx_disable = xgene_xgmac_tx_disable,
328 .set_mac_addr = xgene_xgmac_set_mac_addr,
329 .link_state = xgene_enet_link_state
332 struct xgene_port_ops xgene_xgport_ops = {
333 .reset = xgene_enet_reset,
334 .cle_bypass = xgene_enet_xgcle_bypass,
335 .shutdown = xgene_enet_shutdown,