1 /***************************************************************************
3 * Copyright (C) 2007-2010 SMSC
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 *****************************************************************************/
21 #include <linux/module.h>
22 #include <linux/kmod.h>
23 #include <linux/init.h>
24 #include <linux/netdevice.h>
25 #include <linux/etherdevice.h>
26 #include <linux/ethtool.h>
27 #include <linux/mii.h>
28 #include <linux/usb.h>
29 #include <linux/crc32.h>
30 #include <linux/usb/usbnet.h>
31 #include <linux/slab.h>
34 #define SMSC_CHIPNAME "smsc75xx"
35 #define SMSC_DRIVER_VERSION "1.0.0"
36 #define HS_USB_PKT_SIZE (512)
37 #define FS_USB_PKT_SIZE (64)
38 #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
39 #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
40 #define DEFAULT_BULK_IN_DELAY (0x00002000)
41 #define MAX_SINGLE_PACKET_SIZE (9000)
42 #define LAN75XX_EEPROM_MAGIC (0x7500)
43 #define EEPROM_MAC_OFFSET (0x01)
44 #define DEFAULT_TX_CSUM_ENABLE (true)
45 #define DEFAULT_RX_CSUM_ENABLE (true)
46 #define DEFAULT_TSO_ENABLE (true)
47 #define SMSC75XX_INTERNAL_PHY_ID (1)
48 #define SMSC75XX_TX_OVERHEAD (8)
49 #define MAX_RX_FIFO_SIZE (20 * 1024)
50 #define MAX_TX_FIFO_SIZE (12 * 1024)
51 #define USB_VENDOR_ID_SMSC (0x0424)
52 #define USB_PRODUCT_ID_LAN7500 (0x7500)
53 #define USB_PRODUCT_ID_LAN7505 (0x7505)
56 #define check_warn(ret, fmt, args...) \
57 ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
59 #define check_warn_return(ret, fmt, args...) \
60 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
62 #define check_warn_goto_done(ret, fmt, args...) \
63 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
65 struct smsc75xx_priv {
68 u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
69 struct mutex dataport_mutex;
70 spinlock_t rfe_ctl_lock;
71 struct work_struct set_multicast;
75 struct usb_ctrlrequest req;
79 static bool turbo_mode = true;
80 module_param(turbo_mode, bool, 0644);
81 MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
83 static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
86 u32 *buf = kmalloc(4, GFP_KERNEL);
94 ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
95 USB_VENDOR_REQUEST_READ_REGISTER,
96 USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
97 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
99 if (unlikely(ret < 0))
100 netdev_warn(dev->net,
101 "Failed to read reg index 0x%08x: %d", index, ret);
110 static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
113 u32 *buf = kmalloc(4, GFP_KERNEL);
124 ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
125 USB_VENDOR_REQUEST_WRITE_REGISTER,
126 USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
127 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
129 if (unlikely(ret < 0))
130 netdev_warn(dev->net,
131 "Failed to write reg index 0x%08x: %d", index, ret);
138 /* Loop until the read is completed with timeout
139 * called with phy_mutex held */
140 static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
142 unsigned long start_time = jiffies;
147 ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
148 check_warn_return(ret, "Error reading MII_ACCESS");
150 if (!(val & MII_ACCESS_BUSY))
152 } while (!time_after(jiffies, start_time + HZ));
157 static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
159 struct usbnet *dev = netdev_priv(netdev);
163 mutex_lock(&dev->phy_mutex);
165 /* confirm MII not busy */
166 ret = smsc75xx_phy_wait_not_busy(dev);
167 check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
169 /* set the address, index & direction (read from PHY) */
170 phy_id &= dev->mii.phy_id_mask;
171 idx &= dev->mii.reg_num_mask;
172 addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
173 | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
174 | MII_ACCESS_READ | MII_ACCESS_BUSY;
175 ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
176 check_warn_goto_done(ret, "Error writing MII_ACCESS");
178 ret = smsc75xx_phy_wait_not_busy(dev);
179 check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
181 ret = smsc75xx_read_reg(dev, MII_DATA, &val);
182 check_warn_goto_done(ret, "Error reading MII_DATA");
184 ret = (u16)(val & 0xFFFF);
187 mutex_unlock(&dev->phy_mutex);
191 static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
194 struct usbnet *dev = netdev_priv(netdev);
198 mutex_lock(&dev->phy_mutex);
200 /* confirm MII not busy */
201 ret = smsc75xx_phy_wait_not_busy(dev);
202 check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
205 ret = smsc75xx_write_reg(dev, MII_DATA, val);
206 check_warn_goto_done(ret, "Error writing MII_DATA");
208 /* set the address, index & direction (write to PHY) */
209 phy_id &= dev->mii.phy_id_mask;
210 idx &= dev->mii.reg_num_mask;
211 addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
212 | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
213 | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
214 ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
215 check_warn_goto_done(ret, "Error writing MII_ACCESS");
217 ret = smsc75xx_phy_wait_not_busy(dev);
218 check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
221 mutex_unlock(&dev->phy_mutex);
224 static int smsc75xx_wait_eeprom(struct usbnet *dev)
226 unsigned long start_time = jiffies;
231 ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
232 check_warn_return(ret, "Error reading E2P_CMD");
234 if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
237 } while (!time_after(jiffies, start_time + HZ));
239 if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
240 netdev_warn(dev->net, "EEPROM read operation timeout");
247 static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
249 unsigned long start_time = jiffies;
254 ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
255 check_warn_return(ret, "Error reading E2P_CMD");
257 if (!(val & E2P_CMD_BUSY))
261 } while (!time_after(jiffies, start_time + HZ));
263 netdev_warn(dev->net, "EEPROM is busy");
267 static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
276 ret = smsc75xx_eeprom_confirm_not_busy(dev);
280 for (i = 0; i < length; i++) {
281 val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
282 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
283 check_warn_return(ret, "Error writing E2P_CMD");
285 ret = smsc75xx_wait_eeprom(dev);
289 ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
290 check_warn_return(ret, "Error reading E2P_DATA");
292 data[i] = val & 0xFF;
299 static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
308 ret = smsc75xx_eeprom_confirm_not_busy(dev);
312 /* Issue write/erase enable command */
313 val = E2P_CMD_BUSY | E2P_CMD_EWEN;
314 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
315 check_warn_return(ret, "Error writing E2P_CMD");
317 ret = smsc75xx_wait_eeprom(dev);
321 for (i = 0; i < length; i++) {
323 /* Fill data register */
325 ret = smsc75xx_write_reg(dev, E2P_DATA, val);
326 check_warn_return(ret, "Error writing E2P_DATA");
328 /* Send "write" command */
329 val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
330 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
331 check_warn_return(ret, "Error writing E2P_CMD");
333 ret = smsc75xx_wait_eeprom(dev);
343 static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
347 for (i = 0; i < 100; i++) {
349 ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
350 check_warn_return(ret, "Error reading DP_SEL");
352 if (dp_sel & DP_SEL_DPRDY)
358 netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
363 static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
364 u32 length, u32 *buf)
366 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
370 mutex_lock(&pdata->dataport_mutex);
372 ret = smsc75xx_dataport_wait_not_busy(dev);
373 check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
375 ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
376 check_warn_goto_done(ret, "Error reading DP_SEL");
378 dp_sel &= ~DP_SEL_RSEL;
379 dp_sel |= ram_select;
380 ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
381 check_warn_goto_done(ret, "Error writing DP_SEL");
383 for (i = 0; i < length; i++) {
384 ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
385 check_warn_goto_done(ret, "Error writing DP_ADDR");
387 ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
388 check_warn_goto_done(ret, "Error writing DP_DATA");
390 ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
391 check_warn_goto_done(ret, "Error writing DP_CMD");
393 ret = smsc75xx_dataport_wait_not_busy(dev);
394 check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
398 mutex_unlock(&pdata->dataport_mutex);
402 /* returns hash bit number for given MAC address */
403 static u32 smsc75xx_hash(char addr[ETH_ALEN])
405 return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
408 static void smsc75xx_deferred_multicast_write(struct work_struct *param)
410 struct smsc75xx_priv *pdata =
411 container_of(param, struct smsc75xx_priv, set_multicast);
412 struct usbnet *dev = pdata->dev;
415 netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
418 smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
419 DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
421 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
422 check_warn(ret, "Error writing RFE_CRL");
425 static void smsc75xx_set_multicast(struct net_device *netdev)
427 struct usbnet *dev = netdev_priv(netdev);
428 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
432 spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
435 ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
436 pdata->rfe_ctl |= RFE_CTL_AB;
438 for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
439 pdata->multicast_hash_table[i] = 0;
441 if (dev->net->flags & IFF_PROMISC) {
442 netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
443 pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
444 } else if (dev->net->flags & IFF_ALLMULTI) {
445 netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
446 pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
447 } else if (!netdev_mc_empty(dev->net)) {
448 struct netdev_hw_addr *ha;
450 netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
452 pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
454 netdev_for_each_mc_addr(ha, netdev) {
455 u32 bitnum = smsc75xx_hash(ha->addr);
456 pdata->multicast_hash_table[bitnum / 32] |=
457 (1 << (bitnum % 32));
460 netif_dbg(dev, drv, dev->net, "receive own packets only");
461 pdata->rfe_ctl |= RFE_CTL_DPF;
464 spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
466 /* defer register writes to a sleepable context */
467 schedule_work(&pdata->set_multicast);
470 static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
471 u16 lcladv, u16 rmtadv)
473 u32 flow = 0, fct_flow = 0;
476 if (duplex == DUPLEX_FULL) {
477 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
479 if (cap & FLOW_CTRL_TX) {
480 flow = (FLOW_TX_FCEN | 0xFFFF);
481 /* set fct_flow thresholds to 20% and 80% */
482 fct_flow = (8 << 8) | 32;
485 if (cap & FLOW_CTRL_RX)
486 flow |= FLOW_RX_FCEN;
488 netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
489 (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
490 (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
492 netif_dbg(dev, link, dev->net, "half duplex");
495 ret = smsc75xx_write_reg(dev, FLOW, flow);
496 check_warn_return(ret, "Error writing FLOW");
498 ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
499 check_warn_return(ret, "Error writing FCT_FLOW");
504 static int smsc75xx_link_reset(struct usbnet *dev)
506 struct mii_if_info *mii = &dev->mii;
507 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
511 /* write to clear phy interrupt status */
512 smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
513 PHY_INT_SRC_CLEAR_ALL);
515 ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
516 check_warn_return(ret, "Error writing INT_STS");
518 mii_check_media(mii, 1, 1);
519 mii_ethtool_gset(&dev->mii, &ecmd);
520 lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
521 rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
523 netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
524 " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
525 ecmd.duplex, lcladv, rmtadv);
527 return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
530 static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
534 if (urb->actual_length != 4) {
535 netdev_warn(dev->net,
536 "unexpected urb length %d", urb->actual_length);
540 memcpy(&intdata, urb->transfer_buffer, 4);
541 le32_to_cpus(&intdata);
543 netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
545 if (intdata & INT_ENP_PHY_INT)
546 usbnet_defer_kevent(dev, EVENT_LINK_RESET);
548 netdev_warn(dev->net,
549 "unexpected interrupt, intdata=0x%08X", intdata);
552 static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
554 return MAX_EEPROM_SIZE;
557 static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
558 struct ethtool_eeprom *ee, u8 *data)
560 struct usbnet *dev = netdev_priv(netdev);
562 ee->magic = LAN75XX_EEPROM_MAGIC;
564 return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
567 static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
568 struct ethtool_eeprom *ee, u8 *data)
570 struct usbnet *dev = netdev_priv(netdev);
572 if (ee->magic != LAN75XX_EEPROM_MAGIC) {
573 netdev_warn(dev->net,
574 "EEPROM: magic value mismatch: 0x%x", ee->magic);
578 return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
581 static const struct ethtool_ops smsc75xx_ethtool_ops = {
582 .get_link = usbnet_get_link,
583 .nway_reset = usbnet_nway_reset,
584 .get_drvinfo = usbnet_get_drvinfo,
585 .get_msglevel = usbnet_get_msglevel,
586 .set_msglevel = usbnet_set_msglevel,
587 .get_settings = usbnet_get_settings,
588 .set_settings = usbnet_set_settings,
589 .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
590 .get_eeprom = smsc75xx_ethtool_get_eeprom,
591 .set_eeprom = smsc75xx_ethtool_set_eeprom,
594 static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
596 struct usbnet *dev = netdev_priv(netdev);
598 if (!netif_running(netdev))
601 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
604 static void smsc75xx_init_mac_address(struct usbnet *dev)
606 /* try reading mac address from EEPROM */
607 if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
608 dev->net->dev_addr) == 0) {
609 if (is_valid_ether_addr(dev->net->dev_addr)) {
610 /* eeprom values are valid so use them */
611 netif_dbg(dev, ifup, dev->net,
612 "MAC address read from EEPROM");
617 /* no eeprom, or eeprom values are invalid. generate random MAC */
618 eth_hw_addr_random(dev->net);
619 netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr");
622 static int smsc75xx_set_mac_address(struct usbnet *dev)
624 u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
625 dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
626 u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
628 int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
629 check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
631 ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
632 check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
634 addr_hi |= ADDR_FILTX_FB_VALID;
635 ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
636 check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
638 ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
639 check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
644 static int smsc75xx_phy_initialize(struct usbnet *dev)
646 int bmcr, ret, timeout = 0;
648 /* Initialize MII structure */
649 dev->mii.dev = dev->net;
650 dev->mii.mdio_read = smsc75xx_mdio_read;
651 dev->mii.mdio_write = smsc75xx_mdio_write;
652 dev->mii.phy_id_mask = 0x1f;
653 dev->mii.reg_num_mask = 0x1f;
654 dev->mii.supports_gmii = 1;
655 dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
657 /* reset phy and wait for reset to complete */
658 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
662 bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
663 check_warn_return(bmcr, "Error reading MII_BMCR");
665 } while ((bmcr & BMCR_RESET) && (timeout < 100));
667 if (timeout >= 100) {
668 netdev_warn(dev->net, "timeout on PHY Reset");
672 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
673 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
674 ADVERTISE_PAUSE_ASYM);
675 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
678 /* read and write to clear phy interrupt status */
679 ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
680 check_warn_return(ret, "Error reading PHY_INT_SRC");
681 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
683 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
684 PHY_INT_MASK_DEFAULT);
685 mii_nway_restart(&dev->mii);
687 netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
691 static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
697 ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
698 check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
700 rxenabled = ((buf & MAC_RX_RXEN) != 0);
704 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
705 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
708 /* add 4 to size for FCS */
709 buf &= ~MAC_RX_MAX_SIZE;
710 buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
712 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
713 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
717 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
718 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
724 static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
726 struct usbnet *dev = netdev_priv(netdev);
728 int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
729 check_warn_return(ret, "Failed to set mac rx frame length");
731 return usbnet_change_mtu(netdev, new_mtu);
734 /* Enable or disable Rx checksum offload engine */
735 static int smsc75xx_set_features(struct net_device *netdev,
736 netdev_features_t features)
738 struct usbnet *dev = netdev_priv(netdev);
739 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
743 spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
745 if (features & NETIF_F_RXCSUM)
746 pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
748 pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
750 spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
751 /* it's racing here! */
753 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
754 check_warn_return(ret, "Error writing RFE_CTL");
759 static int smsc75xx_reset(struct usbnet *dev)
761 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
763 int ret = 0, timeout;
765 netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
767 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
768 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
772 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
773 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
778 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
779 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
781 } while ((buf & HW_CFG_LRST) && (timeout < 100));
783 if (timeout >= 100) {
784 netdev_warn(dev->net, "timeout on completion of Lite Reset");
788 netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
790 ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
791 check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
793 buf |= PMT_CTL_PHY_RST;
795 ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
796 check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
801 ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
802 check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
804 } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
806 if (timeout >= 100) {
807 netdev_warn(dev->net, "timeout waiting for PHY Reset");
811 netif_dbg(dev, ifup, dev->net, "PHY reset complete");
813 smsc75xx_init_mac_address(dev);
815 ret = smsc75xx_set_mac_address(dev);
816 check_warn_return(ret, "Failed to set mac address");
818 netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
820 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
821 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
823 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
827 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
828 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
830 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
831 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
833 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
834 "writing HW_CFG_BIR: 0x%08x", buf);
838 dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
839 } else if (dev->udev->speed == USB_SPEED_HIGH) {
840 buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
841 dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
843 buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
844 dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
847 netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
848 (ulong)dev->rx_urb_size);
850 ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
851 check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
853 ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
854 check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
856 netif_dbg(dev, ifup, dev->net,
857 "Read Value from BURST_CAP after writing: 0x%08x", buf);
859 ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
860 check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
862 ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
863 check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
865 netif_dbg(dev, ifup, dev->net,
866 "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
869 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
870 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
872 netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
874 buf |= (HW_CFG_MEF | HW_CFG_BCE);
876 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
877 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
879 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
880 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
882 netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
886 buf = (MAX_RX_FIFO_SIZE - 512) / 512;
887 ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
888 check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
890 netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
892 buf = (MAX_TX_FIFO_SIZE - 512) / 512;
893 ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
894 check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
896 netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
898 ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
899 check_warn_return(ret, "Failed to write INT_STS: %d", ret);
901 ret = smsc75xx_read_reg(dev, ID_REV, &buf);
902 check_warn_return(ret, "Failed to read ID_REV: %d", ret);
904 netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
906 ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
907 check_warn_return(ret, "Failed to read E2P_CMD: %d", ret);
909 /* only set default GPIO/LED settings if no EEPROM is detected */
910 if (!(buf & E2P_CMD_LOADED)) {
911 ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
912 check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
914 buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
915 buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
917 ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
918 check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
921 ret = smsc75xx_write_reg(dev, FLOW, 0);
922 check_warn_return(ret, "Failed to write FLOW: %d", ret);
924 ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
925 check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
927 /* Don't need rfe_ctl_lock during initialisation */
928 ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
929 check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
931 pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
933 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
934 check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
936 ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
937 check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
939 netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
941 /* Enable or disable checksum offload engines */
942 smsc75xx_set_features(dev->net, dev->net->features);
944 smsc75xx_set_multicast(dev->net);
946 ret = smsc75xx_phy_initialize(dev);
947 check_warn_return(ret, "Failed to initialize PHY: %d", ret);
949 ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
950 check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
952 /* enable PHY interrupts */
953 buf |= INT_ENP_PHY_INT;
955 ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
956 check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
958 /* allow mac to detect speed and duplex from phy */
959 ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
960 check_warn_return(ret, "Failed to read MAC_CR: %d", ret);
962 buf |= (MAC_CR_ADD | MAC_CR_ASD);
963 ret = smsc75xx_write_reg(dev, MAC_CR, buf);
964 check_warn_return(ret, "Failed to write MAC_CR: %d", ret);
966 ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
967 check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
971 ret = smsc75xx_write_reg(dev, MAC_TX, buf);
972 check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
974 netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
976 ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
977 check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
979 buf |= FCT_TX_CTL_EN;
981 ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
982 check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
984 netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
986 ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
987 check_warn_return(ret, "Failed to set max rx frame length");
989 ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
990 check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
994 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
995 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
997 netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
999 ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
1000 check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
1002 buf |= FCT_RX_CTL_EN;
1004 ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
1005 check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
1007 netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
1009 netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
1013 static const struct net_device_ops smsc75xx_netdev_ops = {
1014 .ndo_open = usbnet_open,
1015 .ndo_stop = usbnet_stop,
1016 .ndo_start_xmit = usbnet_start_xmit,
1017 .ndo_tx_timeout = usbnet_tx_timeout,
1018 .ndo_change_mtu = smsc75xx_change_mtu,
1019 .ndo_set_mac_address = eth_mac_addr,
1020 .ndo_validate_addr = eth_validate_addr,
1021 .ndo_do_ioctl = smsc75xx_ioctl,
1022 .ndo_set_rx_mode = smsc75xx_set_multicast,
1023 .ndo_set_features = smsc75xx_set_features,
1026 static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
1028 struct smsc75xx_priv *pdata = NULL;
1031 printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
1033 ret = usbnet_get_endpoints(dev, intf);
1034 check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
1036 dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
1039 pdata = (struct smsc75xx_priv *)(dev->data[0]);
1041 netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
1047 spin_lock_init(&pdata->rfe_ctl_lock);
1048 mutex_init(&pdata->dataport_mutex);
1050 INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
1052 if (DEFAULT_TX_CSUM_ENABLE) {
1053 dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1054 if (DEFAULT_TSO_ENABLE)
1055 dev->net->features |= NETIF_F_SG |
1056 NETIF_F_TSO | NETIF_F_TSO6;
1058 if (DEFAULT_RX_CSUM_ENABLE)
1059 dev->net->features |= NETIF_F_RXCSUM;
1061 dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1062 NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
1064 /* Init all registers */
1065 ret = smsc75xx_reset(dev);
1067 dev->net->netdev_ops = &smsc75xx_netdev_ops;
1068 dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
1069 dev->net->flags |= IFF_MULTICAST;
1070 dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
1071 dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
1075 static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
1077 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1079 netif_dbg(dev, ifdown, dev->net, "free pdata");
1086 static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
1087 u32 rx_cmd_a, u32 rx_cmd_b)
1089 if (!(dev->net->features & NETIF_F_RXCSUM) ||
1090 unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
1091 skb->ip_summed = CHECKSUM_NONE;
1093 skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
1094 skb->ip_summed = CHECKSUM_COMPLETE;
1098 static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
1100 while (skb->len > 0) {
1101 u32 rx_cmd_a, rx_cmd_b, align_count, size;
1102 struct sk_buff *ax_skb;
1103 unsigned char *packet;
1105 memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
1106 le32_to_cpus(&rx_cmd_a);
1109 memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
1110 le32_to_cpus(&rx_cmd_b);
1111 skb_pull(skb, 4 + RXW_PADDING);
1115 /* get the packet length */
1116 size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
1117 align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
1119 if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
1120 netif_dbg(dev, rx_err, dev->net,
1121 "Error rx_cmd_a=0x%08x", rx_cmd_a);
1122 dev->net->stats.rx_errors++;
1123 dev->net->stats.rx_dropped++;
1125 if (rx_cmd_a & RX_CMD_A_FCS)
1126 dev->net->stats.rx_crc_errors++;
1127 else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
1128 dev->net->stats.rx_frame_errors++;
1130 /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
1131 if (unlikely(size > (ETH_FRAME_LEN + 12))) {
1132 netif_dbg(dev, rx_err, dev->net,
1133 "size err rx_cmd_a=0x%08x", rx_cmd_a);
1137 /* last frame in this batch */
1138 if (skb->len == size) {
1139 smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
1142 skb_trim(skb, skb->len - 4); /* remove fcs */
1143 skb->truesize = size + sizeof(struct sk_buff);
1148 ax_skb = skb_clone(skb, GFP_ATOMIC);
1149 if (unlikely(!ax_skb)) {
1150 netdev_warn(dev->net, "Error allocating skb");
1155 ax_skb->data = packet;
1156 skb_set_tail_pointer(ax_skb, size);
1158 smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
1161 skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
1162 ax_skb->truesize = size + sizeof(struct sk_buff);
1164 usbnet_skb_return(dev, ax_skb);
1167 skb_pull(skb, size);
1169 /* padding bytes before the next frame starts */
1171 skb_pull(skb, align_count);
1174 if (unlikely(skb->len < 0)) {
1175 netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
1182 static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
1183 struct sk_buff *skb, gfp_t flags)
1185 u32 tx_cmd_a, tx_cmd_b;
1189 if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
1190 struct sk_buff *skb2 =
1191 skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
1192 dev_kfree_skb_any(skb);
1198 tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
1200 if (skb->ip_summed == CHECKSUM_PARTIAL)
1201 tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
1203 if (skb_is_gso(skb)) {
1204 u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
1205 tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
1207 tx_cmd_a |= TX_CMD_A_LSO;
1213 cpu_to_le32s(&tx_cmd_b);
1214 memcpy(skb->data, &tx_cmd_b, 4);
1217 cpu_to_le32s(&tx_cmd_a);
1218 memcpy(skb->data, &tx_cmd_a, 4);
1223 static const struct driver_info smsc75xx_info = {
1224 .description = "smsc75xx USB 2.0 Gigabit Ethernet",
1225 .bind = smsc75xx_bind,
1226 .unbind = smsc75xx_unbind,
1227 .link_reset = smsc75xx_link_reset,
1228 .reset = smsc75xx_reset,
1229 .rx_fixup = smsc75xx_rx_fixup,
1230 .tx_fixup = smsc75xx_tx_fixup,
1231 .status = smsc75xx_status,
1232 .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
1235 static const struct usb_device_id products[] = {
1237 /* SMSC7500 USB Gigabit Ethernet Device */
1238 USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
1239 .driver_info = (unsigned long) &smsc75xx_info,
1242 /* SMSC7500 USB Gigabit Ethernet Device */
1243 USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
1244 .driver_info = (unsigned long) &smsc75xx_info,
1248 MODULE_DEVICE_TABLE(usb, products);
1250 static struct usb_driver smsc75xx_driver = {
1251 .name = SMSC_CHIPNAME,
1252 .id_table = products,
1253 .probe = usbnet_probe,
1254 .suspend = usbnet_suspend,
1255 .resume = usbnet_resume,
1256 .disconnect = usbnet_disconnect,
1257 .disable_hub_initiated_lpm = 1,
1260 module_usb_driver(smsc75xx_driver);
1262 MODULE_AUTHOR("Nancy Lin");
1263 MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
1264 MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
1265 MODULE_LICENSE("GPL");