]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - drivers/net/wireless/iwlwifi/iwl-agn.c
iwlagn: Re-enable RF_KILL interrupt when down
[karo-tx-linux.git] / drivers / net / wireless / iwlwifi / iwl-agn.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
4  *
5  * Portions of this file are derived from the ipw3945 project, as well
6  * as portions of the ieee80211 subsystem header files.
7  *
8  * This program is free software; you can redistribute it and/or modify it
9  * under the terms of version 2 of the GNU General Public License as
10  * published by the Free Software Foundation.
11  *
12  * This program is distributed in the hope that it will be useful, but WITHOUT
13  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
15  * more details.
16  *
17  * You should have received a copy of the GNU General Public License along with
18  * this program; if not, write to the Free Software Foundation, Inc.,
19  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20  *
21  * The full GNU General Public License is included in this distribution in the
22  * file called LICENSE.
23  *
24  * Contact Information:
25  *  Intel Linux Wireless <ilw@linux.intel.com>
26  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27  *
28  *****************************************************************************/
29
30 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
32 #include <linux/kernel.h>
33 #include <linux/module.h>
34 #include <linux/init.h>
35 #include <linux/pci.h>
36 #include <linux/slab.h>
37 #include <linux/dma-mapping.h>
38 #include <linux/delay.h>
39 #include <linux/sched.h>
40 #include <linux/skbuff.h>
41 #include <linux/netdevice.h>
42 #include <linux/wireless.h>
43 #include <linux/firmware.h>
44 #include <linux/etherdevice.h>
45 #include <linux/if_arp.h>
46
47 #include <net/mac80211.h>
48
49 #include <asm/div64.h>
50
51 #define DRV_NAME        "iwlagn"
52
53 #include "iwl-eeprom.h"
54 #include "iwl-dev.h"
55 #include "iwl-core.h"
56 #include "iwl-io.h"
57 #include "iwl-helpers.h"
58 #include "iwl-sta.h"
59 #include "iwl-calib.h"
60 #include "iwl-agn.h"
61
62
63 /******************************************************************************
64  *
65  * module boiler plate
66  *
67  ******************************************************************************/
68
69 /*
70  * module name, copyright, version, etc.
71  */
72 #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
73
74 #ifdef CONFIG_IWLWIFI_DEBUG
75 #define VD "d"
76 #else
77 #define VD
78 #endif
79
80 #define DRV_VERSION     IWLWIFI_VERSION VD
81
82
83 MODULE_DESCRIPTION(DRV_DESCRIPTION);
84 MODULE_VERSION(DRV_VERSION);
85 MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
86 MODULE_LICENSE("GPL");
87 MODULE_ALIAS("iwl4965");
88
89 /**
90  * iwl_commit_rxon - commit staging_rxon to hardware
91  *
92  * The RXON command in staging_rxon is committed to the hardware and
93  * the active_rxon structure is updated with the new data.  This
94  * function correctly transitions out of the RXON_ASSOC_MSK state if
95  * a HW tune is required based on the RXON structure changes.
96  */
97 int iwl_commit_rxon(struct iwl_priv *priv)
98 {
99         /* cast away the const for active_rxon in this function */
100         struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
101         int ret;
102         bool new_assoc =
103                 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
104
105         if (!iwl_is_alive(priv))
106                 return -EBUSY;
107
108         /* always get timestamp with Rx frame */
109         priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
110
111         ret = iwl_check_rxon_cmd(priv);
112         if (ret) {
113                 IWL_ERR(priv, "Invalid RXON configuration.  Not committing.\n");
114                 return -EINVAL;
115         }
116
117         /*
118          * receive commit_rxon request
119          * abort any previous channel switch if still in process
120          */
121         if (priv->switch_rxon.switch_in_progress &&
122             (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
123                 IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
124                       le16_to_cpu(priv->switch_rxon.channel));
125                 iwl_chswitch_done(priv, false);
126         }
127
128         /* If we don't need to send a full RXON, we can use
129          * iwl_rxon_assoc_cmd which is used to reconfigure filter
130          * and other flags for the current radio configuration. */
131         if (!iwl_full_rxon_required(priv)) {
132                 ret = iwl_send_rxon_assoc(priv);
133                 if (ret) {
134                         IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
135                         return ret;
136                 }
137
138                 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
139                 iwl_print_rx_config_cmd(priv);
140                 return 0;
141         }
142
143         /* If we are currently associated and the new config requires
144          * an RXON_ASSOC and the new config wants the associated mask enabled,
145          * we must clear the associated from the active configuration
146          * before we apply the new config */
147         if (iwl_is_associated(priv) && new_assoc) {
148                 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
149                 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
150
151                 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
152                                       sizeof(struct iwl_rxon_cmd),
153                                       &priv->active_rxon);
154
155                 /* If the mask clearing failed then we set
156                  * active_rxon back to what it was previously */
157                 if (ret) {
158                         active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
159                         IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
160                         return ret;
161                 }
162                 iwl_clear_ucode_stations(priv);
163                 iwl_restore_stations(priv);
164                 ret = iwl_restore_default_wep_keys(priv);
165                 if (ret) {
166                         IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
167                         return ret;
168                 }
169         }
170
171         IWL_DEBUG_INFO(priv, "Sending RXON\n"
172                        "* with%s RXON_FILTER_ASSOC_MSK\n"
173                        "* channel = %d\n"
174                        "* bssid = %pM\n",
175                        (new_assoc ? "" : "out"),
176                        le16_to_cpu(priv->staging_rxon.channel),
177                        priv->staging_rxon.bssid_addr);
178
179         iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
180
181         /* Apply the new configuration
182          * RXON unassoc clears the station table in uCode so restoration of
183          * stations is needed after it (the RXON command) completes
184          */
185         if (!new_assoc) {
186                 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
187                               sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
188                 if (ret) {
189                         IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
190                         return ret;
191                 }
192                 IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
193                 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
194                 iwl_clear_ucode_stations(priv);
195                 iwl_restore_stations(priv);
196                 ret = iwl_restore_default_wep_keys(priv);
197                 if (ret) {
198                         IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
199                         return ret;
200                 }
201         }
202
203         priv->start_calib = 0;
204         if (new_assoc) {
205                 /* Apply the new configuration
206                  * RXON assoc doesn't clear the station table in uCode,
207                  */
208                 ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
209                               sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
210                 if (ret) {
211                         IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
212                         return ret;
213                 }
214                 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
215         }
216         iwl_print_rx_config_cmd(priv);
217
218         iwl_init_sensitivity(priv);
219
220         /* If we issue a new RXON command which required a tune then we must
221          * send a new TXPOWER command or we won't be able to Tx any frames */
222         ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
223         if (ret) {
224                 IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
225                 return ret;
226         }
227
228         return 0;
229 }
230
231 void iwl_update_chain_flags(struct iwl_priv *priv)
232 {
233
234         if (priv->cfg->ops->hcmd->set_rxon_chain)
235                 priv->cfg->ops->hcmd->set_rxon_chain(priv);
236         iwlcore_commit_rxon(priv);
237 }
238
239 static void iwl_clear_free_frames(struct iwl_priv *priv)
240 {
241         struct list_head *element;
242
243         IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
244                        priv->frames_count);
245
246         while (!list_empty(&priv->free_frames)) {
247                 element = priv->free_frames.next;
248                 list_del(element);
249                 kfree(list_entry(element, struct iwl_frame, list));
250                 priv->frames_count--;
251         }
252
253         if (priv->frames_count) {
254                 IWL_WARN(priv, "%d frames still in use.  Did we lose one?\n",
255                             priv->frames_count);
256                 priv->frames_count = 0;
257         }
258 }
259
260 static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
261 {
262         struct iwl_frame *frame;
263         struct list_head *element;
264         if (list_empty(&priv->free_frames)) {
265                 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
266                 if (!frame) {
267                         IWL_ERR(priv, "Could not allocate frame!\n");
268                         return NULL;
269                 }
270
271                 priv->frames_count++;
272                 return frame;
273         }
274
275         element = priv->free_frames.next;
276         list_del(element);
277         return list_entry(element, struct iwl_frame, list);
278 }
279
280 static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
281 {
282         memset(frame, 0, sizeof(*frame));
283         list_add(&frame->list, &priv->free_frames);
284 }
285
286 static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
287                                           struct ieee80211_hdr *hdr,
288                                           int left)
289 {
290         if (!priv->ibss_beacon)
291                 return 0;
292
293         if (priv->ibss_beacon->len > left)
294                 return 0;
295
296         memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
297
298         return priv->ibss_beacon->len;
299 }
300
301 /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
302 static void iwl_set_beacon_tim(struct iwl_priv *priv,
303                 struct iwl_tx_beacon_cmd *tx_beacon_cmd,
304                 u8 *beacon, u32 frame_size)
305 {
306         u16 tim_idx;
307         struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
308
309         /*
310          * The index is relative to frame start but we start looking at the
311          * variable-length part of the beacon.
312          */
313         tim_idx = mgmt->u.beacon.variable - beacon;
314
315         /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
316         while ((tim_idx < (frame_size - 2)) &&
317                         (beacon[tim_idx] != WLAN_EID_TIM))
318                 tim_idx += beacon[tim_idx+1] + 2;
319
320         /* If TIM field was found, set variables */
321         if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
322                 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
323                 tx_beacon_cmd->tim_size = beacon[tim_idx+1];
324         } else
325                 IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
326 }
327
328 static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
329                                        struct iwl_frame *frame)
330 {
331         struct iwl_tx_beacon_cmd *tx_beacon_cmd;
332         u32 frame_size;
333         u32 rate_flags;
334         u32 rate;
335         /*
336          * We have to set up the TX command, the TX Beacon command, and the
337          * beacon contents.
338          */
339
340         /* Initialize memory */
341         tx_beacon_cmd = &frame->u.beacon;
342         memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
343
344         /* Set up TX beacon contents */
345         frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
346                                 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
347         if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
348                 return 0;
349
350         /* Set up TX command fields */
351         tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
352         tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
353         tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
354         tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
355                 TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
356
357         /* Set up TX beacon command fields */
358         iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
359                         frame_size);
360
361         /* Set up packet rate and flags */
362         rate = iwl_rate_get_lowest_plcp(priv);
363         priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
364                                               priv->hw_params.valid_tx_ant);
365         rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
366         if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
367                 rate_flags |= RATE_MCS_CCK_MSK;
368         tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
369                         rate_flags);
370
371         return sizeof(*tx_beacon_cmd) + frame_size;
372 }
373 static int iwl_send_beacon_cmd(struct iwl_priv *priv)
374 {
375         struct iwl_frame *frame;
376         unsigned int frame_size;
377         int rc;
378
379         frame = iwl_get_free_frame(priv);
380         if (!frame) {
381                 IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
382                           "command.\n");
383                 return -ENOMEM;
384         }
385
386         frame_size = iwl_hw_get_beacon_cmd(priv, frame);
387         if (!frame_size) {
388                 IWL_ERR(priv, "Error configuring the beacon command\n");
389                 iwl_free_frame(priv, frame);
390                 return -EINVAL;
391         }
392
393         rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
394                               &frame->u.cmd[0]);
395
396         iwl_free_frame(priv, frame);
397
398         return rc;
399 }
400
401 static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
402 {
403         struct iwl_tfd_tb *tb = &tfd->tbs[idx];
404
405         dma_addr_t addr = get_unaligned_le32(&tb->lo);
406         if (sizeof(dma_addr_t) > sizeof(u32))
407                 addr |=
408                 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
409
410         return addr;
411 }
412
413 static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
414 {
415         struct iwl_tfd_tb *tb = &tfd->tbs[idx];
416
417         return le16_to_cpu(tb->hi_n_len) >> 4;
418 }
419
420 static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
421                                   dma_addr_t addr, u16 len)
422 {
423         struct iwl_tfd_tb *tb = &tfd->tbs[idx];
424         u16 hi_n_len = len << 4;
425
426         put_unaligned_le32(addr, &tb->lo);
427         if (sizeof(dma_addr_t) > sizeof(u32))
428                 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
429
430         tb->hi_n_len = cpu_to_le16(hi_n_len);
431
432         tfd->num_tbs = idx + 1;
433 }
434
435 static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
436 {
437         return tfd->num_tbs & 0x1f;
438 }
439
440 /**
441  * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
442  * @priv - driver private data
443  * @txq - tx queue
444  *
445  * Does NOT advance any TFD circular buffer read/write indexes
446  * Does NOT free the TFD itself (which is within circular buffer)
447  */
448 void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
449 {
450         struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
451         struct iwl_tfd *tfd;
452         struct pci_dev *dev = priv->pci_dev;
453         int index = txq->q.read_ptr;
454         int i;
455         int num_tbs;
456
457         tfd = &tfd_tmp[index];
458
459         /* Sanity check on number of chunks */
460         num_tbs = iwl_tfd_get_num_tbs(tfd);
461
462         if (num_tbs >= IWL_NUM_OF_TBS) {
463                 IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
464                 /* @todo issue fatal error, it is quite serious situation */
465                 return;
466         }
467
468         /* Unmap tx_cmd */
469         if (num_tbs)
470                 pci_unmap_single(dev,
471                                 dma_unmap_addr(&txq->meta[index], mapping),
472                                 dma_unmap_len(&txq->meta[index], len),
473                                 PCI_DMA_BIDIRECTIONAL);
474
475         /* Unmap chunks, if any. */
476         for (i = 1; i < num_tbs; i++)
477                 pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
478                                 iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
479
480         /* free SKB */
481         if (txq->txb) {
482                 struct sk_buff *skb;
483
484                 skb = txq->txb[txq->q.read_ptr].skb;
485
486                 /* can be called from irqs-disabled context */
487                 if (skb) {
488                         dev_kfree_skb_any(skb);
489                         txq->txb[txq->q.read_ptr].skb = NULL;
490                 }
491         }
492 }
493
494 int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
495                                  struct iwl_tx_queue *txq,
496                                  dma_addr_t addr, u16 len,
497                                  u8 reset, u8 pad)
498 {
499         struct iwl_queue *q;
500         struct iwl_tfd *tfd, *tfd_tmp;
501         u32 num_tbs;
502
503         q = &txq->q;
504         tfd_tmp = (struct iwl_tfd *)txq->tfds;
505         tfd = &tfd_tmp[q->write_ptr];
506
507         if (reset)
508                 memset(tfd, 0, sizeof(*tfd));
509
510         num_tbs = iwl_tfd_get_num_tbs(tfd);
511
512         /* Each TFD can point to a maximum 20 Tx buffers */
513         if (num_tbs >= IWL_NUM_OF_TBS) {
514                 IWL_ERR(priv, "Error can not send more than %d chunks\n",
515                           IWL_NUM_OF_TBS);
516                 return -EINVAL;
517         }
518
519         BUG_ON(addr & ~DMA_BIT_MASK(36));
520         if (unlikely(addr & ~IWL_TX_DMA_MASK))
521                 IWL_ERR(priv, "Unaligned address = %llx\n",
522                           (unsigned long long)addr);
523
524         iwl_tfd_set_tb(tfd, num_tbs, addr, len);
525
526         return 0;
527 }
528
529 /*
530  * Tell nic where to find circular buffer of Tx Frame Descriptors for
531  * given Tx queue, and enable the DMA channel used for that queue.
532  *
533  * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
534  * channels supported in hardware.
535  */
536 int iwl_hw_tx_queue_init(struct iwl_priv *priv,
537                          struct iwl_tx_queue *txq)
538 {
539         int txq_id = txq->q.id;
540
541         /* Circular buffer (TFD queue in DRAM) physical base address */
542         iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
543                              txq->q.dma_addr >> 8);
544
545         return 0;
546 }
547
548 /******************************************************************************
549  *
550  * Generic RX handler implementations
551  *
552  ******************************************************************************/
553 static void iwl_rx_reply_alive(struct iwl_priv *priv,
554                                 struct iwl_rx_mem_buffer *rxb)
555 {
556         struct iwl_rx_packet *pkt = rxb_addr(rxb);
557         struct iwl_alive_resp *palive;
558         struct delayed_work *pwork;
559
560         palive = &pkt->u.alive_frame;
561
562         IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
563                        "0x%01X 0x%01X\n",
564                        palive->is_valid, palive->ver_type,
565                        palive->ver_subtype);
566
567         if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
568                 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
569                 memcpy(&priv->card_alive_init,
570                        &pkt->u.alive_frame,
571                        sizeof(struct iwl_init_alive_resp));
572                 pwork = &priv->init_alive_start;
573         } else {
574                 IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
575                 memcpy(&priv->card_alive, &pkt->u.alive_frame,
576                        sizeof(struct iwl_alive_resp));
577                 pwork = &priv->alive_start;
578         }
579
580         /* We delay the ALIVE response by 5ms to
581          * give the HW RF Kill time to activate... */
582         if (palive->is_valid == UCODE_VALID_OK)
583                 queue_delayed_work(priv->workqueue, pwork,
584                                    msecs_to_jiffies(5));
585         else
586                 IWL_WARN(priv, "uCode did not respond OK.\n");
587 }
588
589 static void iwl_bg_beacon_update(struct work_struct *work)
590 {
591         struct iwl_priv *priv =
592                 container_of(work, struct iwl_priv, beacon_update);
593         struct sk_buff *beacon;
594
595         /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
596         beacon = ieee80211_beacon_get(priv->hw, priv->vif);
597
598         if (!beacon) {
599                 IWL_ERR(priv, "update beacon failed\n");
600                 return;
601         }
602
603         mutex_lock(&priv->mutex);
604         /* new beacon skb is allocated every time; dispose previous.*/
605         if (priv->ibss_beacon)
606                 dev_kfree_skb(priv->ibss_beacon);
607
608         priv->ibss_beacon = beacon;
609         mutex_unlock(&priv->mutex);
610
611         iwl_send_beacon_cmd(priv);
612 }
613
614 /**
615  * iwl_bg_statistics_periodic - Timer callback to queue statistics
616  *
617  * This callback is provided in order to send a statistics request.
618  *
619  * This timer function is continually reset to execute within
620  * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
621  * was received.  We need to ensure we receive the statistics in order
622  * to update the temperature used for calibrating the TXPOWER.
623  */
624 static void iwl_bg_statistics_periodic(unsigned long data)
625 {
626         struct iwl_priv *priv = (struct iwl_priv *)data;
627
628         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
629                 return;
630
631         /* dont send host command if rf-kill is on */
632         if (!iwl_is_ready_rf(priv))
633                 return;
634
635         iwl_send_statistics_request(priv, CMD_ASYNC, false);
636 }
637
638
639 static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
640                                         u32 start_idx, u32 num_events,
641                                         u32 mode)
642 {
643         u32 i;
644         u32 ptr;        /* SRAM byte address of log data */
645         u32 ev, time, data; /* event log data */
646         unsigned long reg_flags;
647
648         if (mode == 0)
649                 ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
650         else
651                 ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
652
653         /* Make sure device is powered up for SRAM reads */
654         spin_lock_irqsave(&priv->reg_lock, reg_flags);
655         if (iwl_grab_nic_access(priv)) {
656                 spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
657                 return;
658         }
659
660         /* Set starting address; reads will auto-increment */
661         _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
662         rmb();
663
664         /*
665          * "time" is actually "data" for mode 0 (no timestamp).
666          * place event id # at far right for easier visual parsing.
667          */
668         for (i = 0; i < num_events; i++) {
669                 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
670                 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
671                 if (mode == 0) {
672                         trace_iwlwifi_dev_ucode_cont_event(priv,
673                                                         0, time, ev);
674                 } else {
675                         data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
676                         trace_iwlwifi_dev_ucode_cont_event(priv,
677                                                 time, data, ev);
678                 }
679         }
680         /* Allow device to power down */
681         iwl_release_nic_access(priv);
682         spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
683 }
684
685 static void iwl_continuous_event_trace(struct iwl_priv *priv)
686 {
687         u32 capacity;   /* event log capacity in # entries */
688         u32 base;       /* SRAM byte address of event log header */
689         u32 mode;       /* 0 - no timestamp, 1 - timestamp recorded */
690         u32 num_wraps;  /* # times uCode wrapped to top of log */
691         u32 next_entry; /* index of next entry to be written by uCode */
692
693         if (priv->ucode_type == UCODE_INIT)
694                 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
695         else
696                 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
697         if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
698                 capacity = iwl_read_targ_mem(priv, base);
699                 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
700                 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
701                 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
702         } else
703                 return;
704
705         if (num_wraps == priv->event_log.num_wraps) {
706                 iwl_print_cont_event_trace(priv,
707                                        base, priv->event_log.next_entry,
708                                        next_entry - priv->event_log.next_entry,
709                                        mode);
710                 priv->event_log.non_wraps_count++;
711         } else {
712                 if ((num_wraps - priv->event_log.num_wraps) > 1)
713                         priv->event_log.wraps_more_count++;
714                 else
715                         priv->event_log.wraps_once_count++;
716                 trace_iwlwifi_dev_ucode_wrap_event(priv,
717                                 num_wraps - priv->event_log.num_wraps,
718                                 next_entry, priv->event_log.next_entry);
719                 if (next_entry < priv->event_log.next_entry) {
720                         iwl_print_cont_event_trace(priv, base,
721                                priv->event_log.next_entry,
722                                capacity - priv->event_log.next_entry,
723                                mode);
724
725                         iwl_print_cont_event_trace(priv, base, 0,
726                                 next_entry, mode);
727                 } else {
728                         iwl_print_cont_event_trace(priv, base,
729                                next_entry, capacity - next_entry,
730                                mode);
731
732                         iwl_print_cont_event_trace(priv, base, 0,
733                                 next_entry, mode);
734                 }
735         }
736         priv->event_log.num_wraps = num_wraps;
737         priv->event_log.next_entry = next_entry;
738 }
739
740 /**
741  * iwl_bg_ucode_trace - Timer callback to log ucode event
742  *
743  * The timer is continually set to execute every
744  * UCODE_TRACE_PERIOD milliseconds after the last timer expired
745  * this function is to perform continuous uCode event logging operation
746  * if enabled
747  */
748 static void iwl_bg_ucode_trace(unsigned long data)
749 {
750         struct iwl_priv *priv = (struct iwl_priv *)data;
751
752         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
753                 return;
754
755         if (priv->event_log.ucode_trace) {
756                 iwl_continuous_event_trace(priv);
757                 /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
758                 mod_timer(&priv->ucode_trace,
759                          jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
760         }
761 }
762
763 static void iwl_rx_beacon_notif(struct iwl_priv *priv,
764                                 struct iwl_rx_mem_buffer *rxb)
765 {
766 #ifdef CONFIG_IWLWIFI_DEBUG
767         struct iwl_rx_packet *pkt = rxb_addr(rxb);
768         struct iwl4965_beacon_notif *beacon =
769                 (struct iwl4965_beacon_notif *)pkt->u.raw;
770         u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
771
772         IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
773                 "tsf %d %d rate %d\n",
774                 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
775                 beacon->beacon_notify_hdr.failure_frame,
776                 le32_to_cpu(beacon->ibss_mgr_status),
777                 le32_to_cpu(beacon->high_tsf),
778                 le32_to_cpu(beacon->low_tsf), rate);
779 #endif
780
781         if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
782             (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
783                 queue_work(priv->workqueue, &priv->beacon_update);
784 }
785
786 /* Handle notification from uCode that card's power state is changing
787  * due to software, hardware, or critical temperature RFKILL */
788 static void iwl_rx_card_state_notif(struct iwl_priv *priv,
789                                     struct iwl_rx_mem_buffer *rxb)
790 {
791         struct iwl_rx_packet *pkt = rxb_addr(rxb);
792         u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
793         unsigned long status = priv->status;
794
795         IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
796                           (flags & HW_CARD_DISABLED) ? "Kill" : "On",
797                           (flags & SW_CARD_DISABLED) ? "Kill" : "On",
798                           (flags & CT_CARD_DISABLED) ?
799                           "Reached" : "Not reached");
800
801         if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
802                      CT_CARD_DISABLED)) {
803
804                 iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
805                             CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
806
807                 iwl_write_direct32(priv, HBUS_TARG_MBX_C,
808                                         HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
809
810                 if (!(flags & RXON_CARD_DISABLED)) {
811                         iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
812                                     CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
813                         iwl_write_direct32(priv, HBUS_TARG_MBX_C,
814                                         HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
815                 }
816                 if (flags & CT_CARD_DISABLED)
817                         iwl_tt_enter_ct_kill(priv);
818         }
819         if (!(flags & CT_CARD_DISABLED))
820                 iwl_tt_exit_ct_kill(priv);
821
822         if (flags & HW_CARD_DISABLED)
823                 set_bit(STATUS_RF_KILL_HW, &priv->status);
824         else
825                 clear_bit(STATUS_RF_KILL_HW, &priv->status);
826
827
828         if (!(flags & RXON_CARD_DISABLED))
829                 iwl_scan_cancel(priv);
830
831         if ((test_bit(STATUS_RF_KILL_HW, &status) !=
832              test_bit(STATUS_RF_KILL_HW, &priv->status)))
833                 wiphy_rfkill_set_hw_state(priv->hw->wiphy,
834                         test_bit(STATUS_RF_KILL_HW, &priv->status));
835         else
836                 wake_up_interruptible(&priv->wait_command_queue);
837 }
838
839 int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
840 {
841         if (src == IWL_PWR_SRC_VAUX) {
842                 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
843                         iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
844                                                APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
845                                                ~APMG_PS_CTRL_MSK_PWR_SRC);
846         } else {
847                 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
848                                        APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
849                                        ~APMG_PS_CTRL_MSK_PWR_SRC);
850         }
851
852         return 0;
853 }
854
855 static void iwl_bg_tx_flush(struct work_struct *work)
856 {
857         struct iwl_priv *priv =
858                 container_of(work, struct iwl_priv, tx_flush);
859
860         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
861                 return;
862
863         /* do nothing if rf-kill is on */
864         if (!iwl_is_ready_rf(priv))
865                 return;
866
867         if (priv->cfg->ops->lib->txfifo_flush) {
868                 IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
869                 iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
870         }
871 }
872
873 /**
874  * iwl_setup_rx_handlers - Initialize Rx handler callbacks
875  *
876  * Setup the RX handlers for each of the reply types sent from the uCode
877  * to the host.
878  *
879  * This function chains into the hardware specific files for them to setup
880  * any hardware specific handlers as well.
881  */
882 static void iwl_setup_rx_handlers(struct iwl_priv *priv)
883 {
884         priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
885         priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
886         priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
887         priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
888                         iwl_rx_spectrum_measure_notif;
889         priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
890         priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
891             iwl_rx_pm_debug_statistics_notif;
892         priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
893
894         /*
895          * The same handler is used for both the REPLY to a discrete
896          * statistics request from the host as well as for the periodic
897          * statistics notifications (after received beacons) from the uCode.
898          */
899         priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
900         priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
901
902         iwl_setup_rx_scan_handlers(priv);
903
904         /* status change handler */
905         priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
906
907         priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
908             iwl_rx_missed_beacon_notif;
909         /* Rx handlers */
910         priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
911         priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
912         /* block ack */
913         priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
914         /* Set up hardware specific Rx handlers */
915         priv->cfg->ops->lib->rx_handler_setup(priv);
916 }
917
918 /**
919  * iwl_rx_handle - Main entry function for receiving responses from uCode
920  *
921  * Uses the priv->rx_handlers callback function array to invoke
922  * the appropriate handlers, including command responses,
923  * frame-received notifications, and other notifications.
924  */
925 void iwl_rx_handle(struct iwl_priv *priv)
926 {
927         struct iwl_rx_mem_buffer *rxb;
928         struct iwl_rx_packet *pkt;
929         struct iwl_rx_queue *rxq = &priv->rxq;
930         u32 r, i;
931         int reclaim;
932         unsigned long flags;
933         u8 fill_rx = 0;
934         u32 count = 8;
935         int total_empty;
936
937         /* uCode's read index (stored in shared DRAM) indicates the last Rx
938          * buffer that the driver may process (last buffer filled by ucode). */
939         r = le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF;
940         i = rxq->read;
941
942         /* Rx interrupt, but nothing sent from uCode */
943         if (i == r)
944                 IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
945
946         /* calculate total frames need to be restock after handling RX */
947         total_empty = r - rxq->write_actual;
948         if (total_empty < 0)
949                 total_empty += RX_QUEUE_SIZE;
950
951         if (total_empty > (RX_QUEUE_SIZE / 2))
952                 fill_rx = 1;
953
954         while (i != r) {
955                 int len;
956
957                 rxb = rxq->queue[i];
958
959                 /* If an RXB doesn't have a Rx queue slot associated with it,
960                  * then a bug has been introduced in the queue refilling
961                  * routines -- catch it here */
962                 BUG_ON(rxb == NULL);
963
964                 rxq->queue[i] = NULL;
965
966                 pci_unmap_page(priv->pci_dev, rxb->page_dma,
967                                PAGE_SIZE << priv->hw_params.rx_page_order,
968                                PCI_DMA_FROMDEVICE);
969                 pkt = rxb_addr(rxb);
970
971                 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
972                 len += sizeof(u32); /* account for status word */
973                 trace_iwlwifi_dev_rx(priv, pkt, len);
974
975                 /* Reclaim a command buffer only if this packet is a response
976                  *   to a (driver-originated) command.
977                  * If the packet (e.g. Rx frame) originated from uCode,
978                  *   there is no command buffer to reclaim.
979                  * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
980                  *   but apparently a few don't get set; catch them here. */
981                 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
982                         (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
983                         (pkt->hdr.cmd != REPLY_RX) &&
984                         (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
985                         (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
986                         (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
987                         (pkt->hdr.cmd != REPLY_TX);
988
989                 /* Based on type of command response or notification,
990                  *   handle those that need handling via function in
991                  *   rx_handlers table.  See iwl_setup_rx_handlers() */
992                 if (priv->rx_handlers[pkt->hdr.cmd]) {
993                         IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
994                                 i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
995                         priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
996                         priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
997                 } else {
998                         /* No handling needed */
999                         IWL_DEBUG_RX(priv,
1000                                 "r %d i %d No handler needed for %s, 0x%02x\n",
1001                                 r, i, get_cmd_string(pkt->hdr.cmd),
1002                                 pkt->hdr.cmd);
1003                 }
1004
1005                 /*
1006                  * XXX: After here, we should always check rxb->page
1007                  * against NULL before touching it or its virtual
1008                  * memory (pkt). Because some rx_handler might have
1009                  * already taken or freed the pages.
1010                  */
1011
1012                 if (reclaim) {
1013                         /* Invoke any callbacks, transfer the buffer to caller,
1014                          * and fire off the (possibly) blocking iwl_send_cmd()
1015                          * as we reclaim the driver command queue */
1016                         if (rxb->page)
1017                                 iwl_tx_cmd_complete(priv, rxb);
1018                         else
1019                                 IWL_WARN(priv, "Claim null rxb?\n");
1020                 }
1021
1022                 /* Reuse the page if possible. For notification packets and
1023                  * SKBs that fail to Rx correctly, add them back into the
1024                  * rx_free list for reuse later. */
1025                 spin_lock_irqsave(&rxq->lock, flags);
1026                 if (rxb->page != NULL) {
1027                         rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
1028                                 0, PAGE_SIZE << priv->hw_params.rx_page_order,
1029                                 PCI_DMA_FROMDEVICE);
1030                         list_add_tail(&rxb->list, &rxq->rx_free);
1031                         rxq->free_count++;
1032                 } else
1033                         list_add_tail(&rxb->list, &rxq->rx_used);
1034
1035                 spin_unlock_irqrestore(&rxq->lock, flags);
1036
1037                 i = (i + 1) & RX_QUEUE_MASK;
1038                 /* If there are a lot of unused frames,
1039                  * restock the Rx queue so ucode wont assert. */
1040                 if (fill_rx) {
1041                         count++;
1042                         if (count >= 8) {
1043                                 rxq->read = i;
1044                                 iwlagn_rx_replenish_now(priv);
1045                                 count = 0;
1046                         }
1047                 }
1048         }
1049
1050         /* Backtrack one entry */
1051         rxq->read = i;
1052         if (fill_rx)
1053                 iwlagn_rx_replenish_now(priv);
1054         else
1055                 iwlagn_rx_queue_restock(priv);
1056 }
1057
1058 /* call this function to flush any scheduled tasklet */
1059 static inline void iwl_synchronize_irq(struct iwl_priv *priv)
1060 {
1061         /* wait to make sure we flush pending tasklet*/
1062         synchronize_irq(priv->pci_dev->irq);
1063         tasklet_kill(&priv->irq_tasklet);
1064 }
1065
1066 static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
1067 {
1068         u32 inta, handled = 0;
1069         u32 inta_fh;
1070         unsigned long flags;
1071         u32 i;
1072 #ifdef CONFIG_IWLWIFI_DEBUG
1073         u32 inta_mask;
1074 #endif
1075
1076         spin_lock_irqsave(&priv->lock, flags);
1077
1078         /* Ack/clear/reset pending uCode interrupts.
1079          * Note:  Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1080          *  and will clear only when CSR_FH_INT_STATUS gets cleared. */
1081         inta = iwl_read32(priv, CSR_INT);
1082         iwl_write32(priv, CSR_INT, inta);
1083
1084         /* Ack/clear/reset pending flow-handler (DMA) interrupts.
1085          * Any new interrupts that happen after this, either while we're
1086          * in this tasklet, or later, will show up in next ISR/tasklet. */
1087         inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
1088         iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
1089
1090 #ifdef CONFIG_IWLWIFI_DEBUG
1091         if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
1092                 /* just for debug */
1093                 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1094                 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
1095                               inta, inta_mask, inta_fh);
1096         }
1097 #endif
1098
1099         spin_unlock_irqrestore(&priv->lock, flags);
1100
1101         /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
1102          * atomic, make sure that inta covers all the interrupts that
1103          * we've discovered, even if FH interrupt came in just after
1104          * reading CSR_INT. */
1105         if (inta_fh & CSR49_FH_INT_RX_MASK)
1106                 inta |= CSR_INT_BIT_FH_RX;
1107         if (inta_fh & CSR49_FH_INT_TX_MASK)
1108                 inta |= CSR_INT_BIT_FH_TX;
1109
1110         /* Now service all interrupt bits discovered above. */
1111         if (inta & CSR_INT_BIT_HW_ERR) {
1112                 IWL_ERR(priv, "Hardware error detected.  Restarting.\n");
1113
1114                 /* Tell the device to stop sending interrupts */
1115                 iwl_disable_interrupts(priv);
1116
1117                 priv->isr_stats.hw++;
1118                 iwl_irq_handle_error(priv);
1119
1120                 handled |= CSR_INT_BIT_HW_ERR;
1121
1122                 return;
1123         }
1124
1125 #ifdef CONFIG_IWLWIFI_DEBUG
1126         if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
1127                 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1128                 if (inta & CSR_INT_BIT_SCD) {
1129                         IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
1130                                       "the frame/frames.\n");
1131                         priv->isr_stats.sch++;
1132                 }
1133
1134                 /* Alive notification via Rx interrupt will do the real work */
1135                 if (inta & CSR_INT_BIT_ALIVE) {
1136                         IWL_DEBUG_ISR(priv, "Alive interrupt\n");
1137                         priv->isr_stats.alive++;
1138                 }
1139         }
1140 #endif
1141         /* Safely ignore these bits for debug checks below */
1142         inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1143
1144         /* HW RF KILL switch toggled */
1145         if (inta & CSR_INT_BIT_RF_KILL) {
1146                 int hw_rf_kill = 0;
1147                 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
1148                                 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1149                         hw_rf_kill = 1;
1150
1151                 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
1152                                 hw_rf_kill ? "disable radio" : "enable radio");
1153
1154                 priv->isr_stats.rfkill++;
1155
1156                 /* driver only loads ucode once setting the interface up.
1157                  * the driver allows loading the ucode even if the radio
1158                  * is killed. Hence update the killswitch state here. The
1159                  * rfkill handler will care about restarting if needed.
1160                  */
1161                 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1162                         if (hw_rf_kill)
1163                                 set_bit(STATUS_RF_KILL_HW, &priv->status);
1164                         else
1165                                 clear_bit(STATUS_RF_KILL_HW, &priv->status);
1166                         wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
1167                 }
1168
1169                 handled |= CSR_INT_BIT_RF_KILL;
1170         }
1171
1172         /* Chip got too hot and stopped itself */
1173         if (inta & CSR_INT_BIT_CT_KILL) {
1174                 IWL_ERR(priv, "Microcode CT kill error detected.\n");
1175                 priv->isr_stats.ctkill++;
1176                 handled |= CSR_INT_BIT_CT_KILL;
1177         }
1178
1179         /* Error detected by uCode */
1180         if (inta & CSR_INT_BIT_SW_ERR) {
1181                 IWL_ERR(priv, "Microcode SW error detected. "
1182                         " Restarting 0x%X.\n", inta);
1183                 priv->isr_stats.sw++;
1184                 priv->isr_stats.sw_err = inta;
1185                 iwl_irq_handle_error(priv);
1186                 handled |= CSR_INT_BIT_SW_ERR;
1187         }
1188
1189         /*
1190          * uCode wakes up after power-down sleep.
1191          * Tell device about any new tx or host commands enqueued,
1192          * and about any Rx buffers made available while asleep.
1193          */
1194         if (inta & CSR_INT_BIT_WAKEUP) {
1195                 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
1196                 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
1197                 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1198                         iwl_txq_update_write_ptr(priv, &priv->txq[i]);
1199                 priv->isr_stats.wakeup++;
1200                 handled |= CSR_INT_BIT_WAKEUP;
1201         }
1202
1203         /* All uCode command responses, including Tx command responses,
1204          * Rx "responses" (frame-received notification), and other
1205          * notifications from uCode come through here*/
1206         if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1207                 iwl_rx_handle(priv);
1208                 priv->isr_stats.rx++;
1209                 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1210         }
1211
1212         /* This "Tx" DMA channel is used only for loading uCode */
1213         if (inta & CSR_INT_BIT_FH_TX) {
1214                 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
1215                 priv->isr_stats.tx++;
1216                 handled |= CSR_INT_BIT_FH_TX;
1217                 /* Wake up uCode load routine, now that load is complete */
1218                 priv->ucode_write_complete = 1;
1219                 wake_up_interruptible(&priv->wait_command_queue);
1220         }
1221
1222         if (inta & ~handled) {
1223                 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
1224                 priv->isr_stats.unhandled++;
1225         }
1226
1227         if (inta & ~(priv->inta_mask)) {
1228                 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
1229                          inta & ~priv->inta_mask);
1230                 IWL_WARN(priv, "   with FH_INT = 0x%08x\n", inta_fh);
1231         }
1232
1233         /* Re-enable all interrupts */
1234         /* only Re-enable if diabled by irq */
1235         if (test_bit(STATUS_INT_ENABLED, &priv->status))
1236                 iwl_enable_interrupts(priv);
1237         /* Re-enable RF_KILL if it occurred */
1238         else if (handled & CSR_INT_BIT_RF_KILL)
1239                 iwl_enable_rfkill_int(priv);
1240
1241 #ifdef CONFIG_IWLWIFI_DEBUG
1242         if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
1243                 inta = iwl_read32(priv, CSR_INT);
1244                 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1245                 inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
1246                 IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
1247                         "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
1248         }
1249 #endif
1250 }
1251
1252 /* tasklet for iwlagn interrupt */
1253 static void iwl_irq_tasklet(struct iwl_priv *priv)
1254 {
1255         u32 inta = 0;
1256         u32 handled = 0;
1257         unsigned long flags;
1258         u32 i;
1259 #ifdef CONFIG_IWLWIFI_DEBUG
1260         u32 inta_mask;
1261 #endif
1262
1263         spin_lock_irqsave(&priv->lock, flags);
1264
1265         /* Ack/clear/reset pending uCode interrupts.
1266          * Note:  Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1267          */
1268         /* There is a hardware bug in the interrupt mask function that some
1269          * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1270          * they are disabled in the CSR_INT_MASK register. Furthermore the
1271          * ICT interrupt handling mechanism has another bug that might cause
1272          * these unmasked interrupts fail to be detected. We workaround the
1273          * hardware bugs here by ACKing all the possible interrupts so that
1274          * interrupt coalescing can still be achieved.
1275          */
1276         iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
1277
1278         inta = priv->_agn.inta;
1279
1280 #ifdef CONFIG_IWLWIFI_DEBUG
1281         if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
1282                 /* just for debug */
1283                 inta_mask = iwl_read32(priv, CSR_INT_MASK);
1284                 IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
1285                                 inta, inta_mask);
1286         }
1287 #endif
1288
1289         spin_unlock_irqrestore(&priv->lock, flags);
1290
1291         /* saved interrupt in inta variable now we can reset priv->_agn.inta */
1292         priv->_agn.inta = 0;
1293
1294         /* Now service all interrupt bits discovered above. */
1295         if (inta & CSR_INT_BIT_HW_ERR) {
1296                 IWL_ERR(priv, "Hardware error detected.  Restarting.\n");
1297
1298                 /* Tell the device to stop sending interrupts */
1299                 iwl_disable_interrupts(priv);
1300
1301                 priv->isr_stats.hw++;
1302                 iwl_irq_handle_error(priv);
1303
1304                 handled |= CSR_INT_BIT_HW_ERR;
1305
1306                 return;
1307         }
1308
1309 #ifdef CONFIG_IWLWIFI_DEBUG
1310         if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
1311                 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1312                 if (inta & CSR_INT_BIT_SCD) {
1313                         IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
1314                                       "the frame/frames.\n");
1315                         priv->isr_stats.sch++;
1316                 }
1317
1318                 /* Alive notification via Rx interrupt will do the real work */
1319                 if (inta & CSR_INT_BIT_ALIVE) {
1320                         IWL_DEBUG_ISR(priv, "Alive interrupt\n");
1321                         priv->isr_stats.alive++;
1322                 }
1323         }
1324 #endif
1325         /* Safely ignore these bits for debug checks below */
1326         inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1327
1328         /* HW RF KILL switch toggled */
1329         if (inta & CSR_INT_BIT_RF_KILL) {
1330                 int hw_rf_kill = 0;
1331                 if (!(iwl_read32(priv, CSR_GP_CNTRL) &
1332                                 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1333                         hw_rf_kill = 1;
1334
1335                 IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
1336                                 hw_rf_kill ? "disable radio" : "enable radio");
1337
1338                 priv->isr_stats.rfkill++;
1339
1340                 /* driver only loads ucode once setting the interface up.
1341                  * the driver allows loading the ucode even if the radio
1342                  * is killed. Hence update the killswitch state here. The
1343                  * rfkill handler will care about restarting if needed.
1344                  */
1345                 if (!test_bit(STATUS_ALIVE, &priv->status)) {
1346                         if (hw_rf_kill)
1347                                 set_bit(STATUS_RF_KILL_HW, &priv->status);
1348                         else
1349                                 clear_bit(STATUS_RF_KILL_HW, &priv->status);
1350                         wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
1351                 }
1352
1353                 handled |= CSR_INT_BIT_RF_KILL;
1354         }
1355
1356         /* Chip got too hot and stopped itself */
1357         if (inta & CSR_INT_BIT_CT_KILL) {
1358                 IWL_ERR(priv, "Microcode CT kill error detected.\n");
1359                 priv->isr_stats.ctkill++;
1360                 handled |= CSR_INT_BIT_CT_KILL;
1361         }
1362
1363         /* Error detected by uCode */
1364         if (inta & CSR_INT_BIT_SW_ERR) {
1365                 IWL_ERR(priv, "Microcode SW error detected. "
1366                         " Restarting 0x%X.\n", inta);
1367                 priv->isr_stats.sw++;
1368                 priv->isr_stats.sw_err = inta;
1369                 iwl_irq_handle_error(priv);
1370                 handled |= CSR_INT_BIT_SW_ERR;
1371         }
1372
1373         /* uCode wakes up after power-down sleep */
1374         if (inta & CSR_INT_BIT_WAKEUP) {
1375                 IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
1376                 iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
1377                 for (i = 0; i < priv->hw_params.max_txq_num; i++)
1378                         iwl_txq_update_write_ptr(priv, &priv->txq[i]);
1379
1380                 priv->isr_stats.wakeup++;
1381
1382                 handled |= CSR_INT_BIT_WAKEUP;
1383         }
1384
1385         /* All uCode command responses, including Tx command responses,
1386          * Rx "responses" (frame-received notification), and other
1387          * notifications from uCode come through here*/
1388         if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
1389                         CSR_INT_BIT_RX_PERIODIC)) {
1390                 IWL_DEBUG_ISR(priv, "Rx interrupt\n");
1391                 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1392                         handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
1393                         iwl_write32(priv, CSR_FH_INT_STATUS,
1394                                         CSR49_FH_INT_RX_MASK);
1395                 }
1396                 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1397                         handled |= CSR_INT_BIT_RX_PERIODIC;
1398                         iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
1399                 }
1400                 /* Sending RX interrupt require many steps to be done in the
1401                  * the device:
1402                  * 1- write interrupt to current index in ICT table.
1403                  * 2- dma RX frame.
1404                  * 3- update RX shared data to indicate last write index.
1405                  * 4- send interrupt.
1406                  * This could lead to RX race, driver could receive RX interrupt
1407                  * but the shared data changes does not reflect this;
1408                  * periodic interrupt will detect any dangling Rx activity.
1409                  */
1410
1411                 /* Disable periodic interrupt; we use it as just a one-shot. */
1412                 iwl_write8(priv, CSR_INT_PERIODIC_REG,
1413                             CSR_INT_PERIODIC_DIS);
1414                 iwl_rx_handle(priv);
1415
1416                 /*
1417                  * Enable periodic interrupt in 8 msec only if we received
1418                  * real RX interrupt (instead of just periodic int), to catch
1419                  * any dangling Rx interrupt.  If it was just the periodic
1420                  * interrupt, there was no dangling Rx activity, and no need
1421                  * to extend the periodic interrupt; one-shot is enough.
1422                  */
1423                 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
1424                         iwl_write8(priv, CSR_INT_PERIODIC_REG,
1425                                     CSR_INT_PERIODIC_ENA);
1426
1427                 priv->isr_stats.rx++;
1428         }
1429
1430         /* This "Tx" DMA channel is used only for loading uCode */
1431         if (inta & CSR_INT_BIT_FH_TX) {
1432                 iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
1433                 IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
1434                 priv->isr_stats.tx++;
1435                 handled |= CSR_INT_BIT_FH_TX;
1436                 /* Wake up uCode load routine, now that load is complete */
1437                 priv->ucode_write_complete = 1;
1438                 wake_up_interruptible(&priv->wait_command_queue);
1439         }
1440
1441         if (inta & ~handled) {
1442                 IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
1443                 priv->isr_stats.unhandled++;
1444         }
1445
1446         if (inta & ~(priv->inta_mask)) {
1447                 IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
1448                          inta & ~priv->inta_mask);
1449         }
1450
1451         /* Re-enable all interrupts */
1452         /* only Re-enable if diabled by irq */
1453         if (test_bit(STATUS_INT_ENABLED, &priv->status))
1454                 iwl_enable_interrupts(priv);
1455         /* Re-enable RF_KILL if it occurred */
1456         else if (handled & CSR_INT_BIT_RF_KILL)
1457                 iwl_enable_rfkill_int(priv);
1458 }
1459
1460 /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
1461 #define ACK_CNT_RATIO (50)
1462 #define BA_TIMEOUT_CNT (5)
1463 #define BA_TIMEOUT_MAX (16)
1464
1465 /**
1466  * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
1467  *
1468  * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
1469  * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
1470  * operation state.
1471  */
1472 bool iwl_good_ack_health(struct iwl_priv *priv,
1473                                 struct iwl_rx_packet *pkt)
1474 {
1475         bool rc = true;
1476         int actual_ack_cnt_delta, expected_ack_cnt_delta;
1477         int ba_timeout_delta;
1478
1479         actual_ack_cnt_delta =
1480                 le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
1481                 le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
1482         expected_ack_cnt_delta =
1483                 le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
1484                 le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
1485         ba_timeout_delta =
1486                 le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
1487                 le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
1488         if ((priv->_agn.agg_tids_count > 0) &&
1489             (expected_ack_cnt_delta > 0) &&
1490             (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
1491                 < ACK_CNT_RATIO) &&
1492             (ba_timeout_delta > BA_TIMEOUT_CNT)) {
1493                 IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
1494                                 " expected_ack_cnt = %d\n",
1495                                 actual_ack_cnt_delta, expected_ack_cnt_delta);
1496
1497 #ifdef CONFIG_IWLWIFI_DEBUGFS
1498                 /*
1499                  * This is ifdef'ed on DEBUGFS because otherwise the
1500                  * statistics aren't available. If DEBUGFS is set but
1501                  * DEBUG is not, these will just compile out.
1502                  */
1503                 IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
1504                                 priv->_agn.delta_statistics.tx.rx_detected_cnt);
1505                 IWL_DEBUG_RADIO(priv,
1506                                 "ack_or_ba_timeout_collision delta = %d\n",
1507                                 priv->_agn.delta_statistics.tx.
1508                                 ack_or_ba_timeout_collision);
1509 #endif
1510                 IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
1511                                 ba_timeout_delta);
1512                 if (!actual_ack_cnt_delta &&
1513                     (ba_timeout_delta >= BA_TIMEOUT_MAX))
1514                         rc = false;
1515         }
1516         return rc;
1517 }
1518
1519
1520 /*****************************************************************************
1521  *
1522  * sysfs attributes
1523  *
1524  *****************************************************************************/
1525
1526 #ifdef CONFIG_IWLWIFI_DEBUG
1527
1528 /*
1529  * The following adds a new attribute to the sysfs representation
1530  * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
1531  * used for controlling the debug level.
1532  *
1533  * See the level definitions in iwl for details.
1534  *
1535  * The debug_level being managed using sysfs below is a per device debug
1536  * level that is used instead of the global debug level if it (the per
1537  * device debug level) is set.
1538  */
1539 static ssize_t show_debug_level(struct device *d,
1540                                 struct device_attribute *attr, char *buf)
1541 {
1542         struct iwl_priv *priv = dev_get_drvdata(d);
1543         return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
1544 }
1545 static ssize_t store_debug_level(struct device *d,
1546                                 struct device_attribute *attr,
1547                                  const char *buf, size_t count)
1548 {
1549         struct iwl_priv *priv = dev_get_drvdata(d);
1550         unsigned long val;
1551         int ret;
1552
1553         ret = strict_strtoul(buf, 0, &val);
1554         if (ret)
1555                 IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
1556         else {
1557                 priv->debug_level = val;
1558                 if (iwl_alloc_traffic_mem(priv))
1559                         IWL_ERR(priv,
1560                                 "Not enough memory to generate traffic log\n");
1561         }
1562         return strnlen(buf, count);
1563 }
1564
1565 static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
1566                         show_debug_level, store_debug_level);
1567
1568
1569 #endif /* CONFIG_IWLWIFI_DEBUG */
1570
1571
1572 static ssize_t show_temperature(struct device *d,
1573                                 struct device_attribute *attr, char *buf)
1574 {
1575         struct iwl_priv *priv = dev_get_drvdata(d);
1576
1577         if (!iwl_is_alive(priv))
1578                 return -EAGAIN;
1579
1580         return sprintf(buf, "%d\n", priv->temperature);
1581 }
1582
1583 static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
1584
1585 static ssize_t show_tx_power(struct device *d,
1586                              struct device_attribute *attr, char *buf)
1587 {
1588         struct iwl_priv *priv = dev_get_drvdata(d);
1589
1590         if (!iwl_is_ready_rf(priv))
1591                 return sprintf(buf, "off\n");
1592         else
1593                 return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
1594 }
1595
1596 static ssize_t store_tx_power(struct device *d,
1597                               struct device_attribute *attr,
1598                               const char *buf, size_t count)
1599 {
1600         struct iwl_priv *priv = dev_get_drvdata(d);
1601         unsigned long val;
1602         int ret;
1603
1604         ret = strict_strtoul(buf, 10, &val);
1605         if (ret)
1606                 IWL_INFO(priv, "%s is not in decimal form.\n", buf);
1607         else {
1608                 ret = iwl_set_tx_power(priv, val, false);
1609                 if (ret)
1610                         IWL_ERR(priv, "failed setting tx power (0x%d).\n",
1611                                 ret);
1612                 else
1613                         ret = count;
1614         }
1615         return ret;
1616 }
1617
1618 static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
1619
1620 static struct attribute *iwl_sysfs_entries[] = {
1621         &dev_attr_temperature.attr,
1622         &dev_attr_tx_power.attr,
1623 #ifdef CONFIG_IWLWIFI_DEBUG
1624         &dev_attr_debug_level.attr,
1625 #endif
1626         NULL
1627 };
1628
1629 static struct attribute_group iwl_attribute_group = {
1630         .name = NULL,           /* put in device directory */
1631         .attrs = iwl_sysfs_entries,
1632 };
1633
1634 /******************************************************************************
1635  *
1636  * uCode download functions
1637  *
1638  ******************************************************************************/
1639
1640 static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
1641 {
1642         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
1643         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
1644         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
1645         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
1646         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
1647         iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
1648 }
1649
1650 static void iwl_nic_start(struct iwl_priv *priv)
1651 {
1652         /* Remove all resets to allow NIC to operate */
1653         iwl_write32(priv, CSR_RESET, 0);
1654 }
1655
1656 struct iwlagn_ucode_capabilities {
1657         u32 max_probe_length;
1658         u32 standard_phy_calibration_size;
1659 };
1660
1661 static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
1662 static int iwl_mac_setup_register(struct iwl_priv *priv,
1663                                   struct iwlagn_ucode_capabilities *capa);
1664
1665 static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
1666 {
1667         const char *name_pre = priv->cfg->fw_name_pre;
1668
1669         if (first)
1670                 priv->fw_index = priv->cfg->ucode_api_max;
1671         else
1672                 priv->fw_index--;
1673
1674         if (priv->fw_index < priv->cfg->ucode_api_min) {
1675                 IWL_ERR(priv, "no suitable firmware found!\n");
1676                 return -ENOENT;
1677         }
1678
1679         sprintf(priv->firmware_name, "%s%d%s",
1680                 name_pre, priv->fw_index, ".ucode");
1681
1682         IWL_DEBUG_INFO(priv, "attempting to load firmware '%s'\n",
1683                        priv->firmware_name);
1684
1685         return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
1686                                        &priv->pci_dev->dev, GFP_KERNEL, priv,
1687                                        iwl_ucode_callback);
1688 }
1689
1690 struct iwlagn_firmware_pieces {
1691         const void *inst, *data, *init, *init_data, *boot;
1692         size_t inst_size, data_size, init_size, init_data_size, boot_size;
1693
1694         u32 build;
1695
1696         u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
1697         u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
1698 };
1699
1700 static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
1701                                        const struct firmware *ucode_raw,
1702                                        struct iwlagn_firmware_pieces *pieces)
1703 {
1704         struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
1705         u32 api_ver, hdr_size;
1706         const u8 *src;
1707
1708         priv->ucode_ver = le32_to_cpu(ucode->ver);
1709         api_ver = IWL_UCODE_API(priv->ucode_ver);
1710
1711         switch (api_ver) {
1712         default:
1713                 /*
1714                  * 4965 doesn't revision the firmware file format
1715                  * along with the API version, it always uses v1
1716                  * file format.
1717                  */
1718                 if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
1719                                 CSR_HW_REV_TYPE_4965) {
1720                         hdr_size = 28;
1721                         if (ucode_raw->size < hdr_size) {
1722                                 IWL_ERR(priv, "File size too small!\n");
1723                                 return -EINVAL;
1724                         }
1725                         pieces->build = le32_to_cpu(ucode->u.v2.build);
1726                         pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
1727                         pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
1728                         pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
1729                         pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
1730                         pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
1731                         src = ucode->u.v2.data;
1732                         break;
1733                 }
1734                 /* fall through for 4965 */
1735         case 0:
1736         case 1:
1737         case 2:
1738                 hdr_size = 24;
1739                 if (ucode_raw->size < hdr_size) {
1740                         IWL_ERR(priv, "File size too small!\n");
1741                         return -EINVAL;
1742                 }
1743                 pieces->build = 0;
1744                 pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
1745                 pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
1746                 pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
1747                 pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
1748                 pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
1749                 src = ucode->u.v1.data;
1750                 break;
1751         }
1752
1753         /* Verify size of file vs. image size info in file's header */
1754         if (ucode_raw->size != hdr_size + pieces->inst_size +
1755                                 pieces->data_size + pieces->init_size +
1756                                 pieces->init_data_size + pieces->boot_size) {
1757
1758                 IWL_ERR(priv,
1759                         "uCode file size %d does not match expected size\n",
1760                         (int)ucode_raw->size);
1761                 return -EINVAL;
1762         }
1763
1764         pieces->inst = src;
1765         src += pieces->inst_size;
1766         pieces->data = src;
1767         src += pieces->data_size;
1768         pieces->init = src;
1769         src += pieces->init_size;
1770         pieces->init_data = src;
1771         src += pieces->init_data_size;
1772         pieces->boot = src;
1773         src += pieces->boot_size;
1774
1775         return 0;
1776 }
1777
1778 static int iwlagn_wanted_ucode_alternative = 1;
1779
1780 static int iwlagn_load_firmware(struct iwl_priv *priv,
1781                                 const struct firmware *ucode_raw,
1782                                 struct iwlagn_firmware_pieces *pieces,
1783                                 struct iwlagn_ucode_capabilities *capa)
1784 {
1785         struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
1786         struct iwl_ucode_tlv *tlv;
1787         size_t len = ucode_raw->size;
1788         const u8 *data;
1789         int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
1790         u64 alternatives;
1791         u32 tlv_len;
1792         enum iwl_ucode_tlv_type tlv_type;
1793         const u8 *tlv_data;
1794
1795         if (len < sizeof(*ucode)) {
1796                 IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
1797                 return -EINVAL;
1798         }
1799
1800         if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
1801                 IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
1802                         le32_to_cpu(ucode->magic));
1803                 return -EINVAL;
1804         }
1805
1806         /*
1807          * Check which alternatives are present, and "downgrade"
1808          * when the chosen alternative is not present, warning
1809          * the user when that happens. Some files may not have
1810          * any alternatives, so don't warn in that case.
1811          */
1812         alternatives = le64_to_cpu(ucode->alternatives);
1813         tmp = wanted_alternative;
1814         if (wanted_alternative > 63)
1815                 wanted_alternative = 63;
1816         while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
1817                 wanted_alternative--;
1818         if (wanted_alternative && wanted_alternative != tmp)
1819                 IWL_WARN(priv,
1820                          "uCode alternative %d not available, choosing %d\n",
1821                          tmp, wanted_alternative);
1822
1823         priv->ucode_ver = le32_to_cpu(ucode->ver);
1824         pieces->build = le32_to_cpu(ucode->build);
1825         data = ucode->data;
1826
1827         len -= sizeof(*ucode);
1828
1829         while (len >= sizeof(*tlv)) {
1830                 u16 tlv_alt;
1831
1832                 len -= sizeof(*tlv);
1833                 tlv = (void *)data;
1834
1835                 tlv_len = le32_to_cpu(tlv->length);
1836                 tlv_type = le16_to_cpu(tlv->type);
1837                 tlv_alt = le16_to_cpu(tlv->alternative);
1838                 tlv_data = tlv->data;
1839
1840                 if (len < tlv_len) {
1841                         IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
1842                                 len, tlv_len);
1843                         return -EINVAL;
1844                 }
1845                 len -= ALIGN(tlv_len, 4);
1846                 data += sizeof(*tlv) + ALIGN(tlv_len, 4);
1847
1848                 /*
1849                  * Alternative 0 is always valid.
1850                  *
1851                  * Skip alternative TLVs that are not selected.
1852                  */
1853                 if (tlv_alt != 0 && tlv_alt != wanted_alternative)
1854                         continue;
1855
1856                 switch (tlv_type) {
1857                 case IWL_UCODE_TLV_INST:
1858                         pieces->inst = tlv_data;
1859                         pieces->inst_size = tlv_len;
1860                         break;
1861                 case IWL_UCODE_TLV_DATA:
1862                         pieces->data = tlv_data;
1863                         pieces->data_size = tlv_len;
1864                         break;
1865                 case IWL_UCODE_TLV_INIT:
1866                         pieces->init = tlv_data;
1867                         pieces->init_size = tlv_len;
1868                         break;
1869                 case IWL_UCODE_TLV_INIT_DATA:
1870                         pieces->init_data = tlv_data;
1871                         pieces->init_data_size = tlv_len;
1872                         break;
1873                 case IWL_UCODE_TLV_BOOT:
1874                         pieces->boot = tlv_data;
1875                         pieces->boot_size = tlv_len;
1876                         break;
1877                 case IWL_UCODE_TLV_PROBE_MAX_LEN:
1878                         if (tlv_len != sizeof(u32))
1879                                 goto invalid_tlv_len;
1880                         capa->max_probe_length =
1881                                         le32_to_cpup((__le32 *)tlv_data);
1882                         break;
1883                 case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
1884                         if (tlv_len != sizeof(u32))
1885                                 goto invalid_tlv_len;
1886                         pieces->init_evtlog_ptr =
1887                                         le32_to_cpup((__le32 *)tlv_data);
1888                         break;
1889                 case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
1890                         if (tlv_len != sizeof(u32))
1891                                 goto invalid_tlv_len;
1892                         pieces->init_evtlog_size =
1893                                         le32_to_cpup((__le32 *)tlv_data);
1894                         break;
1895                 case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
1896                         if (tlv_len != sizeof(u32))
1897                                 goto invalid_tlv_len;
1898                         pieces->init_errlog_ptr =
1899                                         le32_to_cpup((__le32 *)tlv_data);
1900                         break;
1901                 case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
1902                         if (tlv_len != sizeof(u32))
1903                                 goto invalid_tlv_len;
1904                         pieces->inst_evtlog_ptr =
1905                                         le32_to_cpup((__le32 *)tlv_data);
1906                         break;
1907                 case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
1908                         if (tlv_len != sizeof(u32))
1909                                 goto invalid_tlv_len;
1910                         pieces->inst_evtlog_size =
1911                                         le32_to_cpup((__le32 *)tlv_data);
1912                         break;
1913                 case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
1914                         if (tlv_len != sizeof(u32))
1915                                 goto invalid_tlv_len;
1916                         pieces->inst_errlog_ptr =
1917                                         le32_to_cpup((__le32 *)tlv_data);
1918                         break;
1919                 case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
1920                         if (tlv_len)
1921                                 goto invalid_tlv_len;
1922                         priv->enhance_sensitivity_table = true;
1923                         break;
1924                 case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
1925                         if (tlv_len != sizeof(u32))
1926                                 goto invalid_tlv_len;
1927                         capa->standard_phy_calibration_size =
1928                                         le32_to_cpup((__le32 *)tlv_data);
1929                         break;
1930                 default:
1931                         IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
1932                         break;
1933                 }
1934         }
1935
1936         if (len) {
1937                 IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
1938                 iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
1939                 return -EINVAL;
1940         }
1941
1942         return 0;
1943
1944  invalid_tlv_len:
1945         IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
1946         iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
1947
1948         return -EINVAL;
1949 }
1950
1951 /**
1952  * iwl_ucode_callback - callback when firmware was loaded
1953  *
1954  * If loaded successfully, copies the firmware into buffers
1955  * for the card to fetch (via DMA).
1956  */
1957 static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
1958 {
1959         struct iwl_priv *priv = context;
1960         struct iwl_ucode_header *ucode;
1961         int err;
1962         struct iwlagn_firmware_pieces pieces;
1963         const unsigned int api_max = priv->cfg->ucode_api_max;
1964         const unsigned int api_min = priv->cfg->ucode_api_min;
1965         u32 api_ver;
1966         char buildstr[25];
1967         u32 build;
1968         struct iwlagn_ucode_capabilities ucode_capa = {
1969                 .max_probe_length = 200,
1970                 .standard_phy_calibration_size =
1971                         IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
1972         };
1973
1974         memset(&pieces, 0, sizeof(pieces));
1975
1976         if (!ucode_raw) {
1977                 IWL_ERR(priv, "request for firmware file '%s' failed.\n",
1978                         priv->firmware_name);
1979                 goto try_again;
1980         }
1981
1982         IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
1983                        priv->firmware_name, ucode_raw->size);
1984
1985         /* Make sure that we got at least the API version number */
1986         if (ucode_raw->size < 4) {
1987                 IWL_ERR(priv, "File size way too small!\n");
1988                 goto try_again;
1989         }
1990
1991         /* Data from ucode file:  header followed by uCode images */
1992         ucode = (struct iwl_ucode_header *)ucode_raw->data;
1993
1994         if (ucode->ver)
1995                 err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
1996         else
1997                 err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
1998                                            &ucode_capa);
1999
2000         if (err)
2001                 goto try_again;
2002
2003         api_ver = IWL_UCODE_API(priv->ucode_ver);
2004         build = pieces.build;
2005
2006         /*
2007          * api_ver should match the api version forming part of the
2008          * firmware filename ... but we don't check for that and only rely
2009          * on the API version read from firmware header from here on forward
2010          */
2011         if (api_ver < api_min || api_ver > api_max) {
2012                 IWL_ERR(priv, "Driver unable to support your firmware API. "
2013                           "Driver supports v%u, firmware is v%u.\n",
2014                           api_max, api_ver);
2015                 goto try_again;
2016         }
2017
2018         if (api_ver != api_max)
2019                 IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
2020                           "got v%u. New firmware can be obtained "
2021                           "from http://www.intellinuxwireless.org.\n",
2022                           api_max, api_ver);
2023
2024         if (build)
2025                 sprintf(buildstr, " build %u", build);
2026         else
2027                 buildstr[0] = '\0';
2028
2029         IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
2030                  IWL_UCODE_MAJOR(priv->ucode_ver),
2031                  IWL_UCODE_MINOR(priv->ucode_ver),
2032                  IWL_UCODE_API(priv->ucode_ver),
2033                  IWL_UCODE_SERIAL(priv->ucode_ver),
2034                  buildstr);
2035
2036         snprintf(priv->hw->wiphy->fw_version,
2037                  sizeof(priv->hw->wiphy->fw_version),
2038                  "%u.%u.%u.%u%s",
2039                  IWL_UCODE_MAJOR(priv->ucode_ver),
2040                  IWL_UCODE_MINOR(priv->ucode_ver),
2041                  IWL_UCODE_API(priv->ucode_ver),
2042                  IWL_UCODE_SERIAL(priv->ucode_ver),
2043                  buildstr);
2044
2045         /*
2046          * For any of the failures below (before allocating pci memory)
2047          * we will try to load a version with a smaller API -- maybe the
2048          * user just got a corrupted version of the latest API.
2049          */
2050
2051         IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
2052                        priv->ucode_ver);
2053         IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
2054                        pieces.inst_size);
2055         IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
2056                        pieces.data_size);
2057         IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
2058                        pieces.init_size);
2059         IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
2060                        pieces.init_data_size);
2061         IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
2062                        pieces.boot_size);
2063
2064         /* Verify that uCode images will fit in card's SRAM */
2065         if (pieces.inst_size > priv->hw_params.max_inst_size) {
2066                 IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
2067                         pieces.inst_size);
2068                 goto try_again;
2069         }
2070
2071         if (pieces.data_size > priv->hw_params.max_data_size) {
2072                 IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
2073                         pieces.data_size);
2074                 goto try_again;
2075         }
2076
2077         if (pieces.init_size > priv->hw_params.max_inst_size) {
2078                 IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
2079                         pieces.init_size);
2080                 goto try_again;
2081         }
2082
2083         if (pieces.init_data_size > priv->hw_params.max_data_size) {
2084                 IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
2085                         pieces.init_data_size);
2086                 goto try_again;
2087         }
2088
2089         if (pieces.boot_size > priv->hw_params.max_bsm_size) {
2090                 IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
2091                         pieces.boot_size);
2092                 goto try_again;
2093         }
2094
2095         /* Allocate ucode buffers for card's bus-master loading ... */
2096
2097         /* Runtime instructions and 2 copies of data:
2098          * 1) unmodified from disk
2099          * 2) backup cache for save/restore during power-downs */
2100         priv->ucode_code.len = pieces.inst_size;
2101         iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
2102
2103         priv->ucode_data.len = pieces.data_size;
2104         iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
2105
2106         priv->ucode_data_backup.len = pieces.data_size;
2107         iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
2108
2109         if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
2110             !priv->ucode_data_backup.v_addr)
2111                 goto err_pci_alloc;
2112
2113         /* Initialization instructions and data */
2114         if (pieces.init_size && pieces.init_data_size) {
2115                 priv->ucode_init.len = pieces.init_size;
2116                 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
2117
2118                 priv->ucode_init_data.len = pieces.init_data_size;
2119                 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
2120
2121                 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
2122                         goto err_pci_alloc;
2123         }
2124
2125         /* Bootstrap (instructions only, no data) */
2126         if (pieces.boot_size) {
2127                 priv->ucode_boot.len = pieces.boot_size;
2128                 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
2129
2130                 if (!priv->ucode_boot.v_addr)
2131                         goto err_pci_alloc;
2132         }
2133
2134         /* Now that we can no longer fail, copy information */
2135
2136         /*
2137          * The (size - 16) / 12 formula is based on the information recorded
2138          * for each event, which is of mode 1 (including timestamp) for all
2139          * new microcodes that include this information.
2140          */
2141         priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
2142         if (pieces.init_evtlog_size)
2143                 priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
2144         else
2145                 priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
2146         priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
2147         priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
2148         if (pieces.inst_evtlog_size)
2149                 priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
2150         else
2151                 priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
2152         priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
2153
2154         /* Copy images into buffers for card's bus-master reads ... */
2155
2156         /* Runtime instructions (first block of data in file) */
2157         IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
2158                         pieces.inst_size);
2159         memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
2160
2161         IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
2162                 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
2163
2164         /*
2165          * Runtime data
2166          * NOTE:  Copy into backup buffer will be done in iwl_up()
2167          */
2168         IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
2169                         pieces.data_size);
2170         memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
2171         memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
2172
2173         /* Initialization instructions */
2174         if (pieces.init_size) {
2175                 IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
2176                                 pieces.init_size);
2177                 memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
2178         }
2179
2180         /* Initialization data */
2181         if (pieces.init_data_size) {
2182                 IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
2183                                pieces.init_data_size);
2184                 memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
2185                        pieces.init_data_size);
2186         }
2187
2188         /* Bootstrap instructions */
2189         IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
2190                         pieces.boot_size);
2191         memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
2192
2193         /*
2194          * figure out the offset of chain noise reset and gain commands
2195          * base on the size of standard phy calibration commands table size
2196          */
2197         if (ucode_capa.standard_phy_calibration_size >
2198             IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
2199                 ucode_capa.standard_phy_calibration_size =
2200                         IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
2201
2202         priv->_agn.phy_calib_chain_noise_reset_cmd =
2203                 ucode_capa.standard_phy_calibration_size;
2204         priv->_agn.phy_calib_chain_noise_gain_cmd =
2205                 ucode_capa.standard_phy_calibration_size + 1;
2206
2207         /**************************************************
2208          * This is still part of probe() in a sense...
2209          *
2210          * 9. Setup and register with mac80211 and debugfs
2211          **************************************************/
2212         err = iwl_mac_setup_register(priv, &ucode_capa);
2213         if (err)
2214                 goto out_unbind;
2215
2216         err = iwl_dbgfs_register(priv, DRV_NAME);
2217         if (err)
2218                 IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
2219
2220         err = sysfs_create_group(&priv->pci_dev->dev.kobj,
2221                                         &iwl_attribute_group);
2222         if (err) {
2223                 IWL_ERR(priv, "failed to create sysfs device attributes\n");
2224                 goto out_unbind;
2225         }
2226
2227         /* We have our copies now, allow OS release its copies */
2228         release_firmware(ucode_raw);
2229         complete(&priv->_agn.firmware_loading_complete);
2230         return;
2231
2232  try_again:
2233         /* try next, if any */
2234         if (iwl_request_firmware(priv, false))
2235                 goto out_unbind;
2236         release_firmware(ucode_raw);
2237         return;
2238
2239  err_pci_alloc:
2240         IWL_ERR(priv, "failed to allocate pci memory\n");
2241         iwl_dealloc_ucode_pci(priv);
2242  out_unbind:
2243         complete(&priv->_agn.firmware_loading_complete);
2244         device_release_driver(&priv->pci_dev->dev);
2245         release_firmware(ucode_raw);
2246 }
2247
2248 static const char *desc_lookup_text[] = {
2249         "OK",
2250         "FAIL",
2251         "BAD_PARAM",
2252         "BAD_CHECKSUM",
2253         "NMI_INTERRUPT_WDG",
2254         "SYSASSERT",
2255         "FATAL_ERROR",
2256         "BAD_COMMAND",
2257         "HW_ERROR_TUNE_LOCK",
2258         "HW_ERROR_TEMPERATURE",
2259         "ILLEGAL_CHAN_FREQ",
2260         "VCC_NOT_STABLE",
2261         "FH_ERROR",
2262         "NMI_INTERRUPT_HOST",
2263         "NMI_INTERRUPT_ACTION_PT",
2264         "NMI_INTERRUPT_UNKNOWN",
2265         "UCODE_VERSION_MISMATCH",
2266         "HW_ERROR_ABS_LOCK",
2267         "HW_ERROR_CAL_LOCK_FAIL",
2268         "NMI_INTERRUPT_INST_ACTION_PT",
2269         "NMI_INTERRUPT_DATA_ACTION_PT",
2270         "NMI_TRM_HW_ER",
2271         "NMI_INTERRUPT_TRM",
2272         "NMI_INTERRUPT_BREAK_POINT"
2273         "DEBUG_0",
2274         "DEBUG_1",
2275         "DEBUG_2",
2276         "DEBUG_3",
2277 };
2278
2279 static struct { char *name; u8 num; } advanced_lookup[] = {
2280         { "NMI_INTERRUPT_WDG", 0x34 },
2281         { "SYSASSERT", 0x35 },
2282         { "UCODE_VERSION_MISMATCH", 0x37 },
2283         { "BAD_COMMAND", 0x38 },
2284         { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
2285         { "FATAL_ERROR", 0x3D },
2286         { "NMI_TRM_HW_ERR", 0x46 },
2287         { "NMI_INTERRUPT_TRM", 0x4C },
2288         { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
2289         { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
2290         { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
2291         { "NMI_INTERRUPT_HOST", 0x66 },
2292         { "NMI_INTERRUPT_ACTION_PT", 0x7C },
2293         { "NMI_INTERRUPT_UNKNOWN", 0x84 },
2294         { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
2295         { "ADVANCED_SYSASSERT", 0 },
2296 };
2297
2298 static const char *desc_lookup(u32 num)
2299 {
2300         int i;
2301         int max = ARRAY_SIZE(desc_lookup_text);
2302
2303         if (num < max)
2304                 return desc_lookup_text[num];
2305
2306         max = ARRAY_SIZE(advanced_lookup) - 1;
2307         for (i = 0; i < max; i++) {
2308                 if (advanced_lookup[i].num == num)
2309                         break;;
2310         }
2311         return advanced_lookup[i].name;
2312 }
2313
2314 #define ERROR_START_OFFSET  (1 * sizeof(u32))
2315 #define ERROR_ELEM_SIZE     (7 * sizeof(u32))
2316
2317 void iwl_dump_nic_error_log(struct iwl_priv *priv)
2318 {
2319         u32 data2, line;
2320         u32 desc, time, count, base, data1;
2321         u32 blink1, blink2, ilink1, ilink2;
2322         u32 pc, hcmd;
2323
2324         if (priv->ucode_type == UCODE_INIT) {
2325                 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
2326                 if (!base)
2327                         base = priv->_agn.init_errlog_ptr;
2328         } else {
2329                 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
2330                 if (!base)
2331                         base = priv->_agn.inst_errlog_ptr;
2332         }
2333
2334         if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
2335                 IWL_ERR(priv,
2336                         "Not valid error log pointer 0x%08X for %s uCode\n",
2337                         base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
2338                 return;
2339         }
2340
2341         count = iwl_read_targ_mem(priv, base);
2342
2343         if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
2344                 IWL_ERR(priv, "Start IWL Error Log Dump:\n");
2345                 IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
2346                         priv->status, count);
2347         }
2348
2349         desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
2350         pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
2351         blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
2352         blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
2353         ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
2354         ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
2355         data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
2356         data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
2357         line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
2358         time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
2359         hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
2360
2361         trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
2362                                       blink1, blink2, ilink1, ilink2);
2363
2364         IWL_ERR(priv, "Desc                                  Time       "
2365                 "data1      data2      line\n");
2366         IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
2367                 desc_lookup(desc), desc, time, data1, data2, line);
2368         IWL_ERR(priv, "pc      blink1  blink2  ilink1  ilink2  hcmd\n");
2369         IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
2370                 pc, blink1, blink2, ilink1, ilink2, hcmd);
2371 }
2372
2373 #define EVENT_START_OFFSET  (4 * sizeof(u32))
2374
2375 /**
2376  * iwl_print_event_log - Dump error event log to syslog
2377  *
2378  */
2379 static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
2380                                u32 num_events, u32 mode,
2381                                int pos, char **buf, size_t bufsz)
2382 {
2383         u32 i;
2384         u32 base;       /* SRAM byte address of event log header */
2385         u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
2386         u32 ptr;        /* SRAM byte address of log data */
2387         u32 ev, time, data; /* event log data */
2388         unsigned long reg_flags;
2389
2390         if (num_events == 0)
2391                 return pos;
2392
2393         if (priv->ucode_type == UCODE_INIT) {
2394                 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
2395                 if (!base)
2396                         base = priv->_agn.init_evtlog_ptr;
2397         } else {
2398                 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
2399                 if (!base)
2400                         base = priv->_agn.inst_evtlog_ptr;
2401         }
2402
2403         if (mode == 0)
2404                 event_size = 2 * sizeof(u32);
2405         else
2406                 event_size = 3 * sizeof(u32);
2407
2408         ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
2409
2410         /* Make sure device is powered up for SRAM reads */
2411         spin_lock_irqsave(&priv->reg_lock, reg_flags);
2412         iwl_grab_nic_access(priv);
2413
2414         /* Set starting address; reads will auto-increment */
2415         _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
2416         rmb();
2417
2418         /* "time" is actually "data" for mode 0 (no timestamp).
2419         * place event id # at far right for easier visual parsing. */
2420         for (i = 0; i < num_events; i++) {
2421                 ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
2422                 time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
2423                 if (mode == 0) {
2424                         /* data, ev */
2425                         if (bufsz) {
2426                                 pos += scnprintf(*buf + pos, bufsz - pos,
2427                                                 "EVT_LOG:0x%08x:%04u\n",
2428                                                 time, ev);
2429                         } else {
2430                                 trace_iwlwifi_dev_ucode_event(priv, 0,
2431                                         time, ev);
2432                                 IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
2433                                         time, ev);
2434                         }
2435                 } else {
2436                         data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
2437                         if (bufsz) {
2438                                 pos += scnprintf(*buf + pos, bufsz - pos,
2439                                                 "EVT_LOGT:%010u:0x%08x:%04u\n",
2440                                                  time, data, ev);
2441                         } else {
2442                                 IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
2443                                         time, data, ev);
2444                                 trace_iwlwifi_dev_ucode_event(priv, time,
2445                                         data, ev);
2446                         }
2447                 }
2448         }
2449
2450         /* Allow device to power down */
2451         iwl_release_nic_access(priv);
2452         spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
2453         return pos;
2454 }
2455
2456 /**
2457  * iwl_print_last_event_logs - Dump the newest # of event log to syslog
2458  */
2459 static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
2460                                     u32 num_wraps, u32 next_entry,
2461                                     u32 size, u32 mode,
2462                                     int pos, char **buf, size_t bufsz)
2463 {
2464         /*
2465          * display the newest DEFAULT_LOG_ENTRIES entries
2466          * i.e the entries just before the next ont that uCode would fill.
2467          */
2468         if (num_wraps) {
2469                 if (next_entry < size) {
2470                         pos = iwl_print_event_log(priv,
2471                                                 capacity - (size - next_entry),
2472                                                 size - next_entry, mode,
2473                                                 pos, buf, bufsz);
2474                         pos = iwl_print_event_log(priv, 0,
2475                                                   next_entry, mode,
2476                                                   pos, buf, bufsz);
2477                 } else
2478                         pos = iwl_print_event_log(priv, next_entry - size,
2479                                                   size, mode, pos, buf, bufsz);
2480         } else {
2481                 if (next_entry < size) {
2482                         pos = iwl_print_event_log(priv, 0, next_entry,
2483                                                   mode, pos, buf, bufsz);
2484                 } else {
2485                         pos = iwl_print_event_log(priv, next_entry - size,
2486                                                   size, mode, pos, buf, bufsz);
2487                 }
2488         }
2489         return pos;
2490 }
2491
2492 #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
2493
2494 int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
2495                             char **buf, bool display)
2496 {
2497         u32 base;       /* SRAM byte address of event log header */
2498         u32 capacity;   /* event log capacity in # entries */
2499         u32 mode;       /* 0 - no timestamp, 1 - timestamp recorded */
2500         u32 num_wraps;  /* # times uCode wrapped to top of log */
2501         u32 next_entry; /* index of next entry to be written by uCode */
2502         u32 size;       /* # entries that we'll print */
2503         u32 logsize;
2504         int pos = 0;
2505         size_t bufsz = 0;
2506
2507         if (priv->ucode_type == UCODE_INIT) {
2508                 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
2509                 logsize = priv->_agn.init_evtlog_size;
2510                 if (!base)
2511                         base = priv->_agn.init_evtlog_ptr;
2512         } else {
2513                 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
2514                 logsize = priv->_agn.inst_evtlog_size;
2515                 if (!base)
2516                         base = priv->_agn.inst_evtlog_ptr;
2517         }
2518
2519         if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
2520                 IWL_ERR(priv,
2521                         "Invalid event log pointer 0x%08X for %s uCode\n",
2522                         base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
2523                 return -EINVAL;
2524         }
2525
2526         /* event log header */
2527         capacity = iwl_read_targ_mem(priv, base);
2528         mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
2529         num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
2530         next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
2531
2532         if (capacity > logsize) {
2533                 IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
2534                         capacity, logsize);
2535                 capacity = logsize;
2536         }
2537
2538         if (next_entry > logsize) {
2539                 IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
2540                         next_entry, logsize);
2541                 next_entry = logsize;
2542         }
2543
2544         size = num_wraps ? capacity : next_entry;
2545
2546         /* bail out if nothing in log */
2547         if (size == 0) {
2548                 IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
2549                 return pos;
2550         }
2551
2552 #ifdef CONFIG_IWLWIFI_DEBUG
2553         if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
2554                 size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2555                         ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
2556 #else
2557         size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
2558                 ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
2559 #endif
2560         IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
2561                 size);
2562
2563 #ifdef CONFIG_IWLWIFI_DEBUG
2564         if (display) {
2565                 if (full_log)
2566                         bufsz = capacity * 48;
2567                 else
2568                         bufsz = size * 48;
2569                 *buf = kmalloc(bufsz, GFP_KERNEL);
2570                 if (!*buf)
2571                         return -ENOMEM;
2572         }
2573         if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
2574                 /*
2575                  * if uCode has wrapped back to top of log,
2576                  * start at the oldest entry,
2577                  * i.e the next one that uCode would fill.
2578                  */
2579                 if (num_wraps)
2580                         pos = iwl_print_event_log(priv, next_entry,
2581                                                 capacity - next_entry, mode,
2582                                                 pos, buf, bufsz);
2583                 /* (then/else) start at top of log */
2584                 pos = iwl_print_event_log(priv, 0,
2585                                           next_entry, mode, pos, buf, bufsz);
2586         } else
2587                 pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2588                                                 next_entry, size, mode,
2589                                                 pos, buf, bufsz);
2590 #else
2591         pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
2592                                         next_entry, size, mode,
2593                                         pos, buf, bufsz);
2594 #endif
2595         return pos;
2596 }
2597
2598 /**
2599  * iwl_alive_start - called after REPLY_ALIVE notification received
2600  *                   from protocol/runtime uCode (initialization uCode's
2601  *                   Alive gets handled by iwl_init_alive_start()).
2602  */
2603 static void iwl_alive_start(struct iwl_priv *priv)
2604 {
2605         int ret = 0;
2606
2607         IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
2608
2609         if (priv->card_alive.is_valid != UCODE_VALID_OK) {
2610                 /* We had an error bringing up the hardware, so take it
2611                  * all the way back down so we can try again */
2612                 IWL_DEBUG_INFO(priv, "Alive failed.\n");
2613                 goto restart;
2614         }
2615
2616         /* Initialize uCode has loaded Runtime uCode ... verify inst image.
2617          * This is a paranoid check, because we would not have gotten the
2618          * "runtime" alive if code weren't properly loaded.  */
2619         if (iwl_verify_ucode(priv)) {
2620                 /* Runtime instruction load was bad;
2621                  * take it all the way back down so we can try again */
2622                 IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
2623                 goto restart;
2624         }
2625
2626         ret = priv->cfg->ops->lib->alive_notify(priv);
2627         if (ret) {
2628                 IWL_WARN(priv,
2629                         "Could not complete ALIVE transition [ntf]: %d\n", ret);
2630                 goto restart;
2631         }
2632
2633         /* After the ALIVE response, we can send host commands to the uCode */
2634         set_bit(STATUS_ALIVE, &priv->status);
2635
2636         if (priv->cfg->ops->lib->recover_from_tx_stall) {
2637                 /* Enable timer to monitor the driver queues */
2638                 mod_timer(&priv->monitor_recover,
2639                         jiffies +
2640                         msecs_to_jiffies(priv->cfg->monitor_recover_period));
2641         }
2642
2643         if (iwl_is_rfkill(priv))
2644                 return;
2645
2646         ieee80211_wake_queues(priv->hw);
2647
2648         priv->active_rate = IWL_RATES_MASK;
2649
2650         /* Configure Tx antenna selection based on H/W config */
2651         if (priv->cfg->ops->hcmd->set_tx_ant)
2652                 priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
2653
2654         if (iwl_is_associated(priv)) {
2655                 struct iwl_rxon_cmd *active_rxon =
2656                                 (struct iwl_rxon_cmd *)&priv->active_rxon;
2657                 /* apply any changes in staging */
2658                 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
2659                 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
2660         } else {
2661                 /* Initialize our rx_config data */
2662                 iwl_connection_init_rx_config(priv, NULL);
2663
2664                 if (priv->cfg->ops->hcmd->set_rxon_chain)
2665                         priv->cfg->ops->hcmd->set_rxon_chain(priv);
2666         }
2667
2668         /* Configure Bluetooth device coexistence support */
2669         priv->cfg->ops->hcmd->send_bt_config(priv);
2670
2671         iwl_reset_run_time_calib(priv);
2672
2673         /* Configure the adapter for unassociated operation */
2674         iwlcore_commit_rxon(priv);
2675
2676         /* At this point, the NIC is initialized and operational */
2677         iwl_rf_kill_ct_config(priv);
2678
2679         iwl_leds_init(priv);
2680
2681         IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
2682         set_bit(STATUS_READY, &priv->status);
2683         wake_up_interruptible(&priv->wait_command_queue);
2684
2685         iwl_power_update_mode(priv, true);
2686         IWL_DEBUG_INFO(priv, "Updated power mode\n");
2687
2688
2689         return;
2690
2691  restart:
2692         queue_work(priv->workqueue, &priv->restart);
2693 }
2694
2695 static void iwl_cancel_deferred_work(struct iwl_priv *priv);
2696
2697 static void __iwl_down(struct iwl_priv *priv)
2698 {
2699         unsigned long flags;
2700         int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
2701
2702         IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
2703
2704         if (!exit_pending)
2705                 set_bit(STATUS_EXIT_PENDING, &priv->status);
2706
2707         iwl_clear_ucode_stations(priv);
2708         iwl_dealloc_bcast_station(priv);
2709         iwl_clear_driver_stations(priv);
2710
2711         /* Unblock any waiting calls */
2712         wake_up_interruptible_all(&priv->wait_command_queue);
2713
2714         /* Wipe out the EXIT_PENDING status bit if we are not actually
2715          * exiting the module */
2716         if (!exit_pending)
2717                 clear_bit(STATUS_EXIT_PENDING, &priv->status);
2718
2719         /* stop and reset the on-board processor */
2720         iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
2721
2722         /* tell the device to stop sending interrupts */
2723         spin_lock_irqsave(&priv->lock, flags);
2724         iwl_disable_interrupts(priv);
2725         spin_unlock_irqrestore(&priv->lock, flags);
2726         iwl_synchronize_irq(priv);
2727
2728         if (priv->mac80211_registered)
2729                 ieee80211_stop_queues(priv->hw);
2730
2731         /* If we have not previously called iwl_init() then
2732          * clear all bits but the RF Kill bit and return */
2733         if (!iwl_is_init(priv)) {
2734                 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2735                                         STATUS_RF_KILL_HW |
2736                                test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2737                                         STATUS_GEO_CONFIGURED |
2738                                test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2739                                         STATUS_EXIT_PENDING;
2740                 goto exit;
2741         }
2742
2743         /* ...otherwise clear out all the status bits but the RF Kill
2744          * bit and continue taking the NIC down. */
2745         priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
2746                                 STATUS_RF_KILL_HW |
2747                         test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
2748                                 STATUS_GEO_CONFIGURED |
2749                         test_bit(STATUS_FW_ERROR, &priv->status) <<
2750                                 STATUS_FW_ERROR |
2751                        test_bit(STATUS_EXIT_PENDING, &priv->status) <<
2752                                 STATUS_EXIT_PENDING;
2753
2754         /* device going down, Stop using ICT table */
2755         iwl_disable_ict(priv);
2756
2757         iwlagn_txq_ctx_stop(priv);
2758         iwlagn_rxq_stop(priv);
2759
2760         /* Power-down device's busmaster DMA clocks */
2761         iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
2762         udelay(5);
2763
2764         /* Make sure (redundant) we've released our request to stay awake */
2765         iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2766
2767         /* Stop the device, and put it in low power state */
2768         priv->cfg->ops->lib->apm_ops.stop(priv);
2769
2770  exit:
2771         memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
2772
2773         if (priv->ibss_beacon)
2774                 dev_kfree_skb(priv->ibss_beacon);
2775         priv->ibss_beacon = NULL;
2776
2777         /* clear out any free frames */
2778         iwl_clear_free_frames(priv);
2779 }
2780
2781 static void iwl_down(struct iwl_priv *priv)
2782 {
2783         mutex_lock(&priv->mutex);
2784         __iwl_down(priv);
2785         mutex_unlock(&priv->mutex);
2786
2787         iwl_cancel_deferred_work(priv);
2788 }
2789
2790 #define HW_READY_TIMEOUT (50)
2791
2792 static int iwl_set_hw_ready(struct iwl_priv *priv)
2793 {
2794         int ret = 0;
2795
2796         iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2797                 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
2798
2799         /* See if we got it */
2800         ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2801                                 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2802                                 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
2803                                 HW_READY_TIMEOUT);
2804         if (ret != -ETIMEDOUT)
2805                 priv->hw_ready = true;
2806         else
2807                 priv->hw_ready = false;
2808
2809         IWL_DEBUG_INFO(priv, "hardware %s\n",
2810                       (priv->hw_ready == 1) ? "ready" : "not ready");
2811         return ret;
2812 }
2813
2814 static int iwl_prepare_card_hw(struct iwl_priv *priv)
2815 {
2816         int ret = 0;
2817
2818         IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
2819
2820         ret = iwl_set_hw_ready(priv);
2821         if (priv->hw_ready)
2822                 return ret;
2823
2824         /* If HW is not ready, prepare the conditions to check again */
2825         iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
2826                         CSR_HW_IF_CONFIG_REG_PREPARE);
2827
2828         ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
2829                         ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
2830                         CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
2831
2832         /* HW should be ready by now, check again. */
2833         if (ret != -ETIMEDOUT)
2834                 iwl_set_hw_ready(priv);
2835
2836         return ret;
2837 }
2838
2839 #define MAX_HW_RESTARTS 5
2840
2841 static int __iwl_up(struct iwl_priv *priv)
2842 {
2843         int i;
2844         int ret;
2845
2846         if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
2847                 IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
2848                 return -EIO;
2849         }
2850
2851         if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
2852                 IWL_ERR(priv, "ucode not available for device bringup\n");
2853                 return -EIO;
2854         }
2855
2856         ret = iwl_alloc_bcast_station(priv, true);
2857         if (ret)
2858                 return ret;
2859
2860         iwl_prepare_card_hw(priv);
2861
2862         if (!priv->hw_ready) {
2863                 IWL_WARN(priv, "Exit HW not ready\n");
2864                 return -EIO;
2865         }
2866
2867         /* If platform's RF_KILL switch is NOT set to KILL */
2868         if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
2869                 clear_bit(STATUS_RF_KILL_HW, &priv->status);
2870         else
2871                 set_bit(STATUS_RF_KILL_HW, &priv->status);
2872
2873         if (iwl_is_rfkill(priv)) {
2874                 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
2875
2876                 iwl_enable_interrupts(priv);
2877                 IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
2878                 return 0;
2879         }
2880
2881         iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
2882
2883         ret = iwlagn_hw_nic_init(priv);
2884         if (ret) {
2885                 IWL_ERR(priv, "Unable to init nic\n");
2886                 return ret;
2887         }
2888
2889         /* make sure rfkill handshake bits are cleared */
2890         iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2891         iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
2892                     CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
2893
2894         /* clear (again), then enable host interrupts */
2895         iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
2896         iwl_enable_interrupts(priv);
2897
2898         /* really make sure rfkill handshake bits are cleared */
2899         iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2900         iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2901
2902         /* Copy original ucode data image from disk into backup cache.
2903          * This will be used to initialize the on-board processor's
2904          * data SRAM for a clean start when the runtime program first loads. */
2905         memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
2906                priv->ucode_data.len);
2907
2908         for (i = 0; i < MAX_HW_RESTARTS; i++) {
2909
2910                 /* load bootstrap state machine,
2911                  * load bootstrap program into processor's memory,
2912                  * prepare to load the "initialize" uCode */
2913                 ret = priv->cfg->ops->lib->load_ucode(priv);
2914
2915                 if (ret) {
2916                         IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
2917                                 ret);
2918                         continue;
2919                 }
2920
2921                 /* start card; "initialize" will load runtime ucode */
2922                 iwl_nic_start(priv);
2923
2924                 IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
2925
2926                 return 0;
2927         }
2928
2929         set_bit(STATUS_EXIT_PENDING, &priv->status);
2930         __iwl_down(priv);
2931         clear_bit(STATUS_EXIT_PENDING, &priv->status);
2932
2933         /* tried to restart and config the device for as long as our
2934          * patience could withstand */
2935         IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
2936         return -EIO;
2937 }
2938
2939
2940 /*****************************************************************************
2941  *
2942  * Workqueue callbacks
2943  *
2944  *****************************************************************************/
2945
2946 static void iwl_bg_init_alive_start(struct work_struct *data)
2947 {
2948         struct iwl_priv *priv =
2949             container_of(data, struct iwl_priv, init_alive_start.work);
2950
2951         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2952                 return;
2953
2954         mutex_lock(&priv->mutex);
2955         priv->cfg->ops->lib->init_alive_start(priv);
2956         mutex_unlock(&priv->mutex);
2957 }
2958
2959 static void iwl_bg_alive_start(struct work_struct *data)
2960 {
2961         struct iwl_priv *priv =
2962             container_of(data, struct iwl_priv, alive_start.work);
2963
2964         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2965                 return;
2966
2967         /* enable dram interrupt */
2968         iwl_reset_ict(priv);
2969
2970         mutex_lock(&priv->mutex);
2971         iwl_alive_start(priv);
2972         mutex_unlock(&priv->mutex);
2973 }
2974
2975 static void iwl_bg_run_time_calib_work(struct work_struct *work)
2976 {
2977         struct iwl_priv *priv = container_of(work, struct iwl_priv,
2978                         run_time_calib_work);
2979
2980         mutex_lock(&priv->mutex);
2981
2982         if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
2983             test_bit(STATUS_SCANNING, &priv->status)) {
2984                 mutex_unlock(&priv->mutex);
2985                 return;
2986         }
2987
2988         if (priv->start_calib) {
2989                 if (priv->cfg->bt_statistics) {
2990                         iwl_chain_noise_calibration(priv,
2991                                         (void *)&priv->_agn.statistics_bt);
2992                         iwl_sensitivity_calibration(priv,
2993                                         (void *)&priv->_agn.statistics_bt);
2994                 } else {
2995                         iwl_chain_noise_calibration(priv,
2996                                         (void *)&priv->_agn.statistics);
2997                         iwl_sensitivity_calibration(priv,
2998                                         (void *)&priv->_agn.statistics);
2999                 }
3000         }
3001
3002         mutex_unlock(&priv->mutex);
3003 }
3004
3005 static void iwl_bg_restart(struct work_struct *data)
3006 {
3007         struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
3008
3009         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3010                 return;
3011
3012         if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
3013                 mutex_lock(&priv->mutex);
3014                 priv->vif = NULL;
3015                 priv->is_open = 0;
3016                 mutex_unlock(&priv->mutex);
3017                 iwl_down(priv);
3018                 ieee80211_restart_hw(priv->hw);
3019         } else {
3020                 iwl_down(priv);
3021
3022                 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3023                         return;
3024
3025                 mutex_lock(&priv->mutex);
3026                 __iwl_up(priv);
3027                 mutex_unlock(&priv->mutex);
3028         }
3029 }
3030
3031 static void iwl_bg_rx_replenish(struct work_struct *data)
3032 {
3033         struct iwl_priv *priv =
3034             container_of(data, struct iwl_priv, rx_replenish);
3035
3036         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3037                 return;
3038
3039         mutex_lock(&priv->mutex);
3040         iwlagn_rx_replenish(priv);
3041         mutex_unlock(&priv->mutex);
3042 }
3043
3044 #define IWL_DELAY_NEXT_SCAN (HZ*2)
3045
3046 void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
3047 {
3048         struct ieee80211_conf *conf = NULL;
3049         int ret = 0;
3050
3051         if (!vif || !priv->is_open)
3052                 return;
3053
3054         if (vif->type == NL80211_IFTYPE_AP) {
3055                 IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
3056                 return;
3057         }
3058
3059         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3060                 return;
3061
3062         iwl_scan_cancel_timeout(priv, 200);
3063
3064         conf = ieee80211_get_hw_conf(priv->hw);
3065
3066         priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
3067         iwlcore_commit_rxon(priv);
3068
3069         iwl_setup_rxon_timing(priv, vif);
3070         ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
3071                               sizeof(priv->rxon_timing), &priv->rxon_timing);
3072         if (ret)
3073                 IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
3074                             "Attempting to continue.\n");
3075
3076         priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
3077
3078         iwl_set_rxon_ht(priv, &priv->current_ht_config);
3079
3080         if (priv->cfg->ops->hcmd->set_rxon_chain)
3081                 priv->cfg->ops->hcmd->set_rxon_chain(priv);
3082
3083         priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
3084
3085         IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
3086                         vif->bss_conf.aid, vif->bss_conf.beacon_int);
3087
3088         if (vif->bss_conf.use_short_preamble)
3089                 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
3090         else
3091                 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
3092
3093         if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
3094                 if (vif->bss_conf.use_short_slot)
3095                         priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
3096                 else
3097                         priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
3098         }
3099
3100         iwlcore_commit_rxon(priv);
3101
3102         IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
3103                         vif->bss_conf.aid, priv->active_rxon.bssid_addr);
3104
3105         switch (vif->type) {
3106         case NL80211_IFTYPE_STATION:
3107                 break;
3108         case NL80211_IFTYPE_ADHOC:
3109                 iwl_send_beacon_cmd(priv);
3110                 break;
3111         default:
3112                 IWL_ERR(priv, "%s Should not be called in %d mode\n",
3113                           __func__, vif->type);
3114                 break;
3115         }
3116
3117         /* the chain noise calibration will enabled PM upon completion
3118          * If chain noise has already been run, then we need to enable
3119          * power management here */
3120         if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
3121                 iwl_power_update_mode(priv, false);
3122
3123         /* Enable Rx differential gain and sensitivity calibrations */
3124         iwl_chain_noise_reset(priv);
3125         priv->start_calib = 1;
3126
3127 }
3128
3129 /*****************************************************************************
3130  *
3131  * mac80211 entry point functions
3132  *
3133  *****************************************************************************/
3134
3135 #define UCODE_READY_TIMEOUT     (4 * HZ)
3136
3137 /*
3138  * Not a mac80211 entry point function, but it fits in with all the
3139  * other mac80211 functions grouped here.
3140  */
3141 static int iwl_mac_setup_register(struct iwl_priv *priv,
3142                                   struct iwlagn_ucode_capabilities *capa)
3143 {
3144         int ret;
3145         struct ieee80211_hw *hw = priv->hw;
3146         hw->rate_control_algorithm = "iwl-agn-rs";
3147
3148         /* Tell mac80211 our characteristics */
3149         hw->flags = IEEE80211_HW_SIGNAL_DBM |
3150                     IEEE80211_HW_AMPDU_AGGREGATION |
3151                     IEEE80211_HW_SPECTRUM_MGMT;
3152
3153         if (!priv->cfg->broken_powersave)
3154                 hw->flags |= IEEE80211_HW_SUPPORTS_PS |
3155                              IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
3156
3157         if (priv->cfg->sku & IWL_SKU_N)
3158                 hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
3159                              IEEE80211_HW_SUPPORTS_STATIC_SMPS;
3160
3161         hw->sta_data_size = sizeof(struct iwl_station_priv);
3162         hw->vif_data_size = sizeof(struct iwl_vif_priv);
3163
3164         hw->wiphy->interface_modes =
3165                 BIT(NL80211_IFTYPE_STATION) |
3166                 BIT(NL80211_IFTYPE_ADHOC);
3167
3168         hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
3169                             WIPHY_FLAG_DISABLE_BEACON_HINTS;
3170
3171         /*
3172          * For now, disable PS by default because it affects
3173          * RX performance significantly.
3174          */
3175         hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
3176
3177         hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
3178         /* we create the 802.11 header and a zero-length SSID element */
3179         hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
3180
3181         /* Default value; 4 EDCA QOS priorities */
3182         hw->queues = 4;
3183
3184         hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
3185
3186         if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
3187                 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
3188                         &priv->bands[IEEE80211_BAND_2GHZ];
3189         if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
3190                 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
3191                         &priv->bands[IEEE80211_BAND_5GHZ];
3192
3193         ret = ieee80211_register_hw(priv->hw);
3194         if (ret) {
3195                 IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
3196                 return ret;
3197         }
3198         priv->mac80211_registered = 1;
3199
3200         return 0;
3201 }
3202
3203
3204 static int iwl_mac_start(struct ieee80211_hw *hw)
3205 {
3206         struct iwl_priv *priv = hw->priv;
3207         int ret;
3208
3209         IWL_DEBUG_MAC80211(priv, "enter\n");
3210
3211         /* we should be verifying the device is ready to be opened */
3212         mutex_lock(&priv->mutex);
3213         ret = __iwl_up(priv);
3214         mutex_unlock(&priv->mutex);
3215
3216         if (ret)
3217                 return ret;
3218
3219         if (iwl_is_rfkill(priv))
3220                 goto out;
3221
3222         IWL_DEBUG_INFO(priv, "Start UP work done.\n");
3223
3224         /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
3225          * mac80211 will not be run successfully. */
3226         ret = wait_event_interruptible_timeout(priv->wait_command_queue,
3227                         test_bit(STATUS_READY, &priv->status),
3228                         UCODE_READY_TIMEOUT);
3229         if (!ret) {
3230                 if (!test_bit(STATUS_READY, &priv->status)) {
3231                         IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
3232                                 jiffies_to_msecs(UCODE_READY_TIMEOUT));
3233                         return -ETIMEDOUT;
3234                 }
3235         }
3236
3237         iwl_led_start(priv);
3238
3239 out:
3240         priv->is_open = 1;
3241         IWL_DEBUG_MAC80211(priv, "leave\n");
3242         return 0;
3243 }
3244
3245 static void iwl_mac_stop(struct ieee80211_hw *hw)
3246 {
3247         struct iwl_priv *priv = hw->priv;
3248
3249         IWL_DEBUG_MAC80211(priv, "enter\n");
3250
3251         if (!priv->is_open)
3252                 return;
3253
3254         priv->is_open = 0;
3255
3256         if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
3257                 /* stop mac, cancel any scan request and clear
3258                  * RXON_FILTER_ASSOC_MSK BIT
3259                  */
3260                 mutex_lock(&priv->mutex);
3261                 iwl_scan_cancel_timeout(priv, 100);
3262                 mutex_unlock(&priv->mutex);
3263         }
3264
3265         iwl_down(priv);
3266
3267         flush_workqueue(priv->workqueue);
3268
3269         /* User space software may expect getting rfkill changes
3270          * even if interface is down */
3271         iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
3272         iwl_enable_rfkill_int(priv);
3273
3274         IWL_DEBUG_MAC80211(priv, "leave\n");
3275 }
3276
3277 static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
3278 {
3279         struct iwl_priv *priv = hw->priv;
3280
3281         IWL_DEBUG_MACDUMP(priv, "enter\n");
3282
3283         IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
3284                      ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
3285
3286         if (iwlagn_tx_skb(priv, skb))
3287                 dev_kfree_skb_any(skb);
3288
3289         IWL_DEBUG_MACDUMP(priv, "leave\n");
3290         return NETDEV_TX_OK;
3291 }
3292
3293 void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
3294 {
3295         int ret = 0;
3296
3297         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3298                 return;
3299
3300         /* The following should be done only at AP bring up */
3301         if (!iwl_is_associated(priv)) {
3302
3303                 /* RXON - unassoc (to set timing command) */
3304                 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
3305                 iwlcore_commit_rxon(priv);
3306
3307                 /* RXON Timing */
3308                 iwl_setup_rxon_timing(priv, vif);
3309                 ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
3310                                 sizeof(priv->rxon_timing), &priv->rxon_timing);
3311                 if (ret)
3312                         IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
3313                                         "Attempting to continue.\n");
3314
3315                 /* AP has all antennas */
3316                 priv->chain_noise_data.active_chains =
3317                         priv->hw_params.valid_rx_ant;
3318                 iwl_set_rxon_ht(priv, &priv->current_ht_config);
3319                 if (priv->cfg->ops->hcmd->set_rxon_chain)
3320                         priv->cfg->ops->hcmd->set_rxon_chain(priv);
3321
3322                 priv->staging_rxon.assoc_id = 0;
3323
3324                 if (vif->bss_conf.use_short_preamble)
3325                         priv->staging_rxon.flags |=
3326                                 RXON_FLG_SHORT_PREAMBLE_MSK;
3327                 else
3328                         priv->staging_rxon.flags &=
3329                                 ~RXON_FLG_SHORT_PREAMBLE_MSK;
3330
3331                 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
3332                         if (vif->bss_conf.use_short_slot)
3333                                 priv->staging_rxon.flags |=
3334                                         RXON_FLG_SHORT_SLOT_MSK;
3335                         else
3336                                 priv->staging_rxon.flags &=
3337                                         ~RXON_FLG_SHORT_SLOT_MSK;
3338                 }
3339                 /* restore RXON assoc */
3340                 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
3341                 iwlcore_commit_rxon(priv);
3342         }
3343         iwl_send_beacon_cmd(priv);
3344
3345         /* FIXME - we need to add code here to detect a totally new
3346          * configuration, reset the AP, unassoc, rxon timing, assoc,
3347          * clear sta table, add BCAST sta... */
3348 }
3349
3350 static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
3351                                     struct ieee80211_vif *vif,
3352                                     struct ieee80211_key_conf *keyconf,
3353                                     struct ieee80211_sta *sta,
3354                                     u32 iv32, u16 *phase1key)
3355 {
3356
3357         struct iwl_priv *priv = hw->priv;
3358         IWL_DEBUG_MAC80211(priv, "enter\n");
3359
3360         iwl_update_tkip_key(priv, keyconf, sta,
3361                             iv32, phase1key);
3362
3363         IWL_DEBUG_MAC80211(priv, "leave\n");
3364 }
3365
3366 static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
3367                            struct ieee80211_vif *vif,
3368                            struct ieee80211_sta *sta,
3369                            struct ieee80211_key_conf *key)
3370 {
3371         struct iwl_priv *priv = hw->priv;
3372         int ret;
3373         u8 sta_id;
3374         bool is_default_wep_key = false;
3375
3376         IWL_DEBUG_MAC80211(priv, "enter\n");
3377
3378         if (priv->cfg->mod_params->sw_crypto) {
3379                 IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
3380                 return -EOPNOTSUPP;
3381         }
3382
3383         sta_id = iwl_sta_id_or_broadcast(priv, sta);
3384         if (sta_id == IWL_INVALID_STATION)
3385                 return -EINVAL;
3386
3387         mutex_lock(&priv->mutex);
3388         iwl_scan_cancel_timeout(priv, 100);
3389
3390         /*
3391          * If we are getting WEP group key and we didn't receive any key mapping
3392          * so far, we are in legacy wep mode (group key only), otherwise we are
3393          * in 1X mode.
3394          * In legacy wep mode, we use another host command to the uCode.
3395          */
3396         if (key->alg == ALG_WEP && !sta && vif->type != NL80211_IFTYPE_AP) {
3397                 if (cmd == SET_KEY)
3398                         is_default_wep_key = !priv->key_mapping_key;
3399                 else
3400                         is_default_wep_key =
3401                                         (key->hw_key_idx == HW_KEY_DEFAULT);
3402         }
3403
3404         switch (cmd) {
3405         case SET_KEY:
3406                 if (is_default_wep_key)
3407                         ret = iwl_set_default_wep_key(priv, key);
3408                 else
3409                         ret = iwl_set_dynamic_key(priv, key, sta_id);
3410
3411                 IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
3412                 break;
3413         case DISABLE_KEY:
3414                 if (is_default_wep_key)
3415                         ret = iwl_remove_default_wep_key(priv, key);
3416                 else
3417                         ret = iwl_remove_dynamic_key(priv, key, sta_id);
3418
3419                 IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
3420                 break;
3421         default:
3422                 ret = -EINVAL;
3423         }
3424
3425         mutex_unlock(&priv->mutex);
3426         IWL_DEBUG_MAC80211(priv, "leave\n");
3427
3428         return ret;
3429 }
3430
3431 static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
3432                                 struct ieee80211_vif *vif,
3433                                 enum ieee80211_ampdu_mlme_action action,
3434                                 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
3435 {
3436         struct iwl_priv *priv = hw->priv;
3437         int ret = -EINVAL;
3438
3439         IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
3440                      sta->addr, tid);
3441
3442         if (!(priv->cfg->sku & IWL_SKU_N))
3443                 return -EACCES;
3444
3445         mutex_lock(&priv->mutex);
3446
3447         switch (action) {
3448         case IEEE80211_AMPDU_RX_START:
3449                 IWL_DEBUG_HT(priv, "start Rx\n");
3450                 ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
3451                 break;
3452         case IEEE80211_AMPDU_RX_STOP:
3453                 IWL_DEBUG_HT(priv, "stop Rx\n");
3454                 ret = iwl_sta_rx_agg_stop(priv, sta, tid);
3455                 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3456                         ret = 0;
3457                 break;
3458         case IEEE80211_AMPDU_TX_START:
3459                 IWL_DEBUG_HT(priv, "start Tx\n");
3460                 ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
3461                 if (ret == 0) {
3462                         priv->_agn.agg_tids_count++;
3463                         IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3464                                      priv->_agn.agg_tids_count);
3465                 }
3466                 break;
3467         case IEEE80211_AMPDU_TX_STOP:
3468                 IWL_DEBUG_HT(priv, "stop Tx\n");
3469                 ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
3470                 if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
3471                         priv->_agn.agg_tids_count--;
3472                         IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
3473                                      priv->_agn.agg_tids_count);
3474                 }
3475                 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
3476                         ret = 0;
3477                 if (priv->cfg->use_rts_for_aggregation) {
3478                         struct iwl_station_priv *sta_priv =
3479                                 (void *) sta->drv_priv;
3480                         /*
3481                          * switch off RTS/CTS if it was previously enabled
3482                          */
3483
3484                         sta_priv->lq_sta.lq.general_params.flags &=
3485                                 ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
3486                         iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
3487                                 CMD_ASYNC, false);
3488                 }
3489                 break;
3490         case IEEE80211_AMPDU_TX_OPERATIONAL:
3491                 if (priv->cfg->use_rts_for_aggregation) {
3492                         struct iwl_station_priv *sta_priv =
3493                                 (void *) sta->drv_priv;
3494
3495                         /*
3496                          * switch to RTS/CTS if it is the prefer protection
3497                          * method for HT traffic
3498                          */
3499
3500                         sta_priv->lq_sta.lq.general_params.flags |=
3501                                 LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
3502                         iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
3503                                 CMD_ASYNC, false);
3504                 }
3505                 ret = 0;
3506                 break;
3507         }
3508         mutex_unlock(&priv->mutex);
3509
3510         return ret;
3511 }
3512
3513 static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
3514                                struct ieee80211_vif *vif,
3515                                enum sta_notify_cmd cmd,
3516                                struct ieee80211_sta *sta)
3517 {
3518         struct iwl_priv *priv = hw->priv;
3519         struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
3520         int sta_id;
3521
3522         switch (cmd) {
3523         case STA_NOTIFY_SLEEP:
3524                 WARN_ON(!sta_priv->client);
3525                 sta_priv->asleep = true;
3526                 if (atomic_read(&sta_priv->pending_frames) > 0)
3527                         ieee80211_sta_block_awake(hw, sta, true);
3528                 break;
3529         case STA_NOTIFY_AWAKE:
3530                 WARN_ON(!sta_priv->client);
3531                 if (!sta_priv->asleep)
3532                         break;
3533                 sta_priv->asleep = false;
3534                 sta_id = iwl_sta_id(sta);
3535                 if (sta_id != IWL_INVALID_STATION)
3536                         iwl_sta_modify_ps_wake(priv, sta_id);
3537                 break;
3538         default:
3539                 break;
3540         }
3541 }
3542
3543 static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
3544                               struct ieee80211_vif *vif,
3545                               struct ieee80211_sta *sta)
3546 {
3547         struct iwl_priv *priv = hw->priv;
3548         struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
3549         bool is_ap = vif->type == NL80211_IFTYPE_STATION;
3550         int ret;
3551         u8 sta_id;
3552
3553         IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
3554                         sta->addr);
3555         mutex_lock(&priv->mutex);
3556         IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
3557                         sta->addr);
3558         sta_priv->common.sta_id = IWL_INVALID_STATION;
3559
3560         atomic_set(&sta_priv->pending_frames, 0);
3561         if (vif->type == NL80211_IFTYPE_AP)
3562                 sta_priv->client = true;
3563
3564         ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
3565                                      &sta_id);
3566         if (ret) {
3567                 IWL_ERR(priv, "Unable to add station %pM (%d)\n",
3568                         sta->addr, ret);
3569                 /* Should we return success if return code is EEXIST ? */
3570                 mutex_unlock(&priv->mutex);
3571                 return ret;
3572         }
3573
3574         sta_priv->common.sta_id = sta_id;
3575
3576         /* Initialize rate scaling */
3577         IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
3578                        sta->addr);
3579         iwl_rs_rate_init(priv, sta, sta_id);
3580         mutex_unlock(&priv->mutex);
3581
3582         return 0;
3583 }
3584
3585 static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
3586                                    struct ieee80211_channel_switch *ch_switch)
3587 {
3588         struct iwl_priv *priv = hw->priv;
3589         const struct iwl_channel_info *ch_info;
3590         struct ieee80211_conf *conf = &hw->conf;
3591         struct iwl_ht_config *ht_conf = &priv->current_ht_config;
3592         u16 ch;
3593         unsigned long flags = 0;
3594
3595         IWL_DEBUG_MAC80211(priv, "enter\n");
3596
3597         if (iwl_is_rfkill(priv))
3598                 goto out_exit;
3599
3600         if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
3601             test_bit(STATUS_SCANNING, &priv->status))
3602                 goto out_exit;
3603
3604         if (!iwl_is_associated(priv))
3605                 goto out_exit;
3606
3607         /* channel switch in progress */
3608         if (priv->switch_rxon.switch_in_progress == true)
3609                 goto out_exit;
3610
3611         mutex_lock(&priv->mutex);
3612         if (priv->cfg->ops->lib->set_channel_switch) {
3613
3614                 ch = ieee80211_frequency_to_channel(
3615                         ch_switch->channel->center_freq);
3616                 if (le16_to_cpu(priv->active_rxon.channel) != ch) {
3617                         ch_info = iwl_get_channel_info(priv,
3618                                                        conf->channel->band,
3619                                                        ch);
3620                         if (!is_channel_valid(ch_info)) {
3621                                 IWL_DEBUG_MAC80211(priv, "invalid channel\n");
3622                                 goto out;
3623                         }
3624                         spin_lock_irqsave(&priv->lock, flags);
3625
3626                         priv->current_ht_config.smps = conf->smps_mode;
3627
3628                         /* Configure HT40 channels */
3629                         ht_conf->is_ht = conf_is_ht(conf);
3630                         if (ht_conf->is_ht) {
3631                                 if (conf_is_ht40_minus(conf)) {
3632                                         ht_conf->extension_chan_offset =
3633                                                 IEEE80211_HT_PARAM_CHA_SEC_BELOW;
3634                                         ht_conf->is_40mhz = true;
3635                                 } else if (conf_is_ht40_plus(conf)) {
3636                                         ht_conf->extension_chan_offset =
3637                                                 IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
3638                                         ht_conf->is_40mhz = true;
3639                                 } else {
3640                                         ht_conf->extension_chan_offset =
3641                                                 IEEE80211_HT_PARAM_CHA_SEC_NONE;
3642                                         ht_conf->is_40mhz = false;
3643                                 }
3644                         } else
3645                                 ht_conf->is_40mhz = false;
3646
3647                         /* if we are switching from ht to 2.4 clear flags
3648                          * from any ht related info since 2.4 does not
3649                          * support ht */
3650                         if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
3651                                 priv->staging_rxon.flags = 0;
3652
3653                         iwl_set_rxon_channel(priv, conf->channel);
3654                         iwl_set_rxon_ht(priv, ht_conf);
3655                         iwl_set_flags_for_band(priv, conf->channel->band,
3656                                                priv->vif);
3657                         spin_unlock_irqrestore(&priv->lock, flags);
3658
3659                         iwl_set_rate(priv);
3660                         /*
3661                          * at this point, staging_rxon has the
3662                          * configuration for channel switch
3663                          */
3664                         if (priv->cfg->ops->lib->set_channel_switch(priv,
3665                                                                     ch_switch))
3666                                 priv->switch_rxon.switch_in_progress = false;
3667                 }
3668         }
3669 out:
3670         mutex_unlock(&priv->mutex);
3671 out_exit:
3672         if (!priv->switch_rxon.switch_in_progress)
3673                 ieee80211_chswitch_done(priv->vif, false);
3674         IWL_DEBUG_MAC80211(priv, "leave\n");
3675 }
3676
3677 static void iwlagn_configure_filter(struct ieee80211_hw *hw,
3678                                     unsigned int changed_flags,
3679                                     unsigned int *total_flags,
3680                                     u64 multicast)
3681 {
3682         struct iwl_priv *priv = hw->priv;
3683         __le32 filter_or = 0, filter_nand = 0;
3684
3685 #define CHK(test, flag) do { \
3686         if (*total_flags & (test))              \
3687                 filter_or |= (flag);            \
3688         else                                    \
3689                 filter_nand |= (flag);          \
3690         } while (0)
3691
3692         IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
3693                         changed_flags, *total_flags);
3694
3695         CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
3696         CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
3697         CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
3698
3699 #undef CHK
3700
3701         mutex_lock(&priv->mutex);
3702
3703         priv->staging_rxon.filter_flags &= ~filter_nand;
3704         priv->staging_rxon.filter_flags |= filter_or;
3705
3706         iwlcore_commit_rxon(priv);
3707
3708         mutex_unlock(&priv->mutex);
3709
3710         /*
3711          * Receiving all multicast frames is always enabled by the
3712          * default flags setup in iwl_connection_init_rx_config()
3713          * since we currently do not support programming multicast
3714          * filters into the device.
3715          */
3716         *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
3717                         FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
3718 }
3719
3720 static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
3721 {
3722         struct iwl_priv *priv = hw->priv;
3723
3724         mutex_lock(&priv->mutex);
3725         IWL_DEBUG_MAC80211(priv, "enter\n");
3726
3727         /* do not support "flush" */
3728         if (!priv->cfg->ops->lib->txfifo_flush)
3729                 goto done;
3730
3731         if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
3732                 IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
3733                 goto done;
3734         }
3735         if (iwl_is_rfkill(priv)) {
3736                 IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
3737                 goto done;
3738         }
3739
3740         /*
3741          * mac80211 will not push any more frames for transmit
3742          * until the flush is completed
3743          */
3744         if (drop) {
3745                 IWL_DEBUG_MAC80211(priv, "send flush command\n");
3746                 if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
3747                         IWL_ERR(priv, "flush request fail\n");
3748                         goto done;
3749                 }
3750         }
3751         IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
3752         iwlagn_wait_tx_queue_empty(priv);
3753 done:
3754         mutex_unlock(&priv->mutex);
3755         IWL_DEBUG_MAC80211(priv, "leave\n");
3756 }
3757
3758 /*****************************************************************************
3759  *
3760  * driver setup and teardown
3761  *
3762  *****************************************************************************/
3763
3764 static void iwl_setup_deferred_work(struct iwl_priv *priv)
3765 {
3766         priv->workqueue = create_singlethread_workqueue(DRV_NAME);
3767
3768         init_waitqueue_head(&priv->wait_command_queue);
3769
3770         INIT_WORK(&priv->restart, iwl_bg_restart);
3771         INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
3772         INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
3773         INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
3774         INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
3775         INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
3776         INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
3777
3778         iwl_setup_scan_deferred_work(priv);
3779
3780         if (priv->cfg->ops->lib->setup_deferred_work)
3781                 priv->cfg->ops->lib->setup_deferred_work(priv);
3782
3783         init_timer(&priv->statistics_periodic);
3784         priv->statistics_periodic.data = (unsigned long)priv;
3785         priv->statistics_periodic.function = iwl_bg_statistics_periodic;
3786
3787         init_timer(&priv->ucode_trace);
3788         priv->ucode_trace.data = (unsigned long)priv;
3789         priv->ucode_trace.function = iwl_bg_ucode_trace;
3790
3791         if (priv->cfg->ops->lib->recover_from_tx_stall) {
3792                 init_timer(&priv->monitor_recover);
3793                 priv->monitor_recover.data = (unsigned long)priv;
3794                 priv->monitor_recover.function =
3795                         priv->cfg->ops->lib->recover_from_tx_stall;
3796         }
3797
3798         if (!priv->cfg->use_isr_legacy)
3799                 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3800                         iwl_irq_tasklet, (unsigned long)priv);
3801         else
3802                 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
3803                         iwl_irq_tasklet_legacy, (unsigned long)priv);
3804 }
3805
3806 static void iwl_cancel_deferred_work(struct iwl_priv *priv)
3807 {
3808         if (priv->cfg->ops->lib->cancel_deferred_work)
3809                 priv->cfg->ops->lib->cancel_deferred_work(priv);
3810
3811         cancel_delayed_work_sync(&priv->init_alive_start);
3812         cancel_delayed_work(&priv->scan_check);
3813         cancel_work_sync(&priv->start_internal_scan);
3814         cancel_delayed_work(&priv->alive_start);
3815         cancel_work_sync(&priv->run_time_calib_work);
3816         cancel_work_sync(&priv->beacon_update);
3817         del_timer_sync(&priv->statistics_periodic);
3818         del_timer_sync(&priv->ucode_trace);
3819         if (priv->cfg->ops->lib->recover_from_tx_stall)
3820                 del_timer_sync(&priv->monitor_recover);
3821 }
3822
3823 static void iwl_init_hw_rates(struct iwl_priv *priv,
3824                               struct ieee80211_rate *rates)
3825 {
3826         int i;
3827
3828         for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
3829                 rates[i].bitrate = iwl_rates[i].ieee * 5;
3830                 rates[i].hw_value = i; /* Rate scaling will work on indexes */
3831                 rates[i].hw_value_short = i;
3832                 rates[i].flags = 0;
3833                 if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
3834                         /*
3835                          * If CCK != 1M then set short preamble rate flag.
3836                          */
3837                         rates[i].flags |=
3838                                 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
3839                                         0 : IEEE80211_RATE_SHORT_PREAMBLE;
3840                 }
3841         }
3842 }
3843
3844 static int iwl_init_drv(struct iwl_priv *priv)
3845 {
3846         int ret;
3847
3848         priv->ibss_beacon = NULL;
3849
3850         spin_lock_init(&priv->sta_lock);
3851         spin_lock_init(&priv->hcmd_lock);
3852
3853         INIT_LIST_HEAD(&priv->free_frames);
3854
3855         mutex_init(&priv->mutex);
3856         mutex_init(&priv->sync_cmd_mutex);
3857
3858         priv->ieee_channels = NULL;
3859         priv->ieee_rates = NULL;
3860         priv->band = IEEE80211_BAND_2GHZ;
3861
3862         priv->iw_mode = NL80211_IFTYPE_STATION;
3863         priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
3864         priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
3865         priv->_agn.agg_tids_count = 0;
3866
3867         /* initialize force reset */
3868         priv->force_reset[IWL_RF_RESET].reset_duration =
3869                 IWL_DELAY_NEXT_FORCE_RF_RESET;
3870         priv->force_reset[IWL_FW_RESET].reset_duration =
3871                 IWL_DELAY_NEXT_FORCE_FW_RELOAD;
3872
3873         /* Choose which receivers/antennas to use */
3874         if (priv->cfg->ops->hcmd->set_rxon_chain)
3875                 priv->cfg->ops->hcmd->set_rxon_chain(priv);
3876
3877         iwl_init_scan_params(priv);
3878
3879         /* Set the tx_power_user_lmt to the lowest power level
3880          * this value will get overwritten by channel max power avg
3881          * from eeprom */
3882         priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
3883
3884         ret = iwl_init_channel_map(priv);
3885         if (ret) {
3886                 IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
3887                 goto err;
3888         }
3889
3890         ret = iwlcore_init_geos(priv);
3891         if (ret) {
3892                 IWL_ERR(priv, "initializing geos failed: %d\n", ret);
3893                 goto err_free_channel_map;
3894         }
3895         iwl_init_hw_rates(priv, priv->ieee_rates);
3896
3897         return 0;
3898
3899 err_free_channel_map:
3900         iwl_free_channel_map(priv);
3901 err:
3902         return ret;
3903 }
3904
3905 static void iwl_uninit_drv(struct iwl_priv *priv)
3906 {
3907         iwl_calib_free_results(priv);
3908         iwlcore_free_geos(priv);
3909         iwl_free_channel_map(priv);
3910         kfree(priv->scan_cmd);
3911 }
3912
3913 static struct ieee80211_ops iwl_hw_ops = {
3914         .tx = iwl_mac_tx,
3915         .start = iwl_mac_start,
3916         .stop = iwl_mac_stop,
3917         .add_interface = iwl_mac_add_interface,
3918         .remove_interface = iwl_mac_remove_interface,
3919         .config = iwl_mac_config,
3920         .configure_filter = iwlagn_configure_filter,
3921         .set_key = iwl_mac_set_key,
3922         .update_tkip_key = iwl_mac_update_tkip_key,
3923         .conf_tx = iwl_mac_conf_tx,
3924         .reset_tsf = iwl_mac_reset_tsf,
3925         .bss_info_changed = iwl_bss_info_changed,
3926         .ampdu_action = iwl_mac_ampdu_action,
3927         .hw_scan = iwl_mac_hw_scan,
3928         .sta_notify = iwl_mac_sta_notify,
3929         .sta_add = iwlagn_mac_sta_add,
3930         .sta_remove = iwl_mac_sta_remove,
3931         .channel_switch = iwl_mac_channel_switch,
3932         .flush = iwl_mac_flush,
3933 };
3934
3935 static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3936 {
3937         int err = 0;
3938         struct iwl_priv *priv;
3939         struct ieee80211_hw *hw;
3940         struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
3941         unsigned long flags;
3942         u16 pci_cmd, num_mac;
3943
3944         /************************
3945          * 1. Allocating HW data
3946          ************************/
3947
3948         /* Disabling hardware scan means that mac80211 will perform scans
3949          * "the hard way", rather than using device's scan. */
3950         if (cfg->mod_params->disable_hw_scan) {
3951                 if (iwl_debug_level & IWL_DL_INFO)
3952                         dev_printk(KERN_DEBUG, &(pdev->dev),
3953                                    "Disabling hw_scan\n");
3954                 iwl_hw_ops.hw_scan = NULL;
3955         }
3956
3957         hw = iwl_alloc_all(cfg, &iwl_hw_ops);
3958         if (!hw) {
3959                 err = -ENOMEM;
3960                 goto out;
3961         }
3962         priv = hw->priv;
3963         /* At this point both hw and priv are allocated. */
3964
3965         SET_IEEE80211_DEV(hw, &pdev->dev);
3966
3967         IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
3968         priv->cfg = cfg;
3969         priv->pci_dev = pdev;
3970         priv->inta_mask = CSR_INI_SET_MASK;
3971
3972         if (iwl_alloc_traffic_mem(priv))
3973                 IWL_ERR(priv, "Not enough memory to generate traffic log\n");
3974
3975         /**************************
3976          * 2. Initializing PCI bus
3977          **************************/
3978         if (pci_enable_device(pdev)) {
3979                 err = -ENODEV;
3980                 goto out_ieee80211_free_hw;
3981         }
3982
3983         pci_set_master(pdev);
3984
3985         err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
3986         if (!err)
3987                 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
3988         if (err) {
3989                 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3990                 if (!err)
3991                         err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3992                 /* both attempts failed: */
3993                 if (err) {
3994                         IWL_WARN(priv, "No suitable DMA available.\n");
3995                         goto out_pci_disable_device;
3996                 }
3997         }
3998
3999         err = pci_request_regions(pdev, DRV_NAME);
4000         if (err)
4001                 goto out_pci_disable_device;
4002
4003         pci_set_drvdata(pdev, priv);
4004
4005
4006         /***********************
4007          * 3. Read REV register
4008          ***********************/
4009         priv->hw_base = pci_iomap(pdev, 0, 0);
4010         if (!priv->hw_base) {
4011                 err = -ENODEV;
4012                 goto out_pci_release_regions;
4013         }
4014
4015         IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
4016                 (unsigned long long) pci_resource_len(pdev, 0));
4017         IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
4018
4019         /* these spin locks will be used in apm_ops.init and EEPROM access
4020          * we should init now
4021          */
4022         spin_lock_init(&priv->reg_lock);
4023         spin_lock_init(&priv->lock);
4024
4025         /*
4026          * stop and reset the on-board processor just in case it is in a
4027          * strange state ... like being left stranded by a primary kernel
4028          * and this is now the kdump kernel trying to start up
4029          */
4030         iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
4031
4032         iwl_hw_detect(priv);
4033         IWL_INFO(priv, "Detected %s, REV=0x%X\n",
4034                 priv->cfg->name, priv->hw_rev);
4035
4036         /* We disable the RETRY_TIMEOUT register (0x41) to keep
4037          * PCI Tx retries from interfering with C3 CPU state */
4038         pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
4039
4040         iwl_prepare_card_hw(priv);
4041         if (!priv->hw_ready) {
4042                 IWL_WARN(priv, "Failed, HW not ready\n");
4043                 goto out_iounmap;
4044         }
4045
4046         /*****************
4047          * 4. Read EEPROM
4048          *****************/
4049         /* Read the EEPROM */
4050         err = iwl_eeprom_init(priv);
4051         if (err) {
4052                 IWL_ERR(priv, "Unable to init EEPROM\n");
4053                 goto out_iounmap;
4054         }
4055         err = iwl_eeprom_check_version(priv);
4056         if (err)
4057                 goto out_free_eeprom;
4058
4059         /* extract MAC Address */
4060         iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
4061         IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
4062         priv->hw->wiphy->addresses = priv->addresses;
4063         priv->hw->wiphy->n_addresses = 1;
4064         num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
4065         if (num_mac > 1) {
4066                 memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
4067                        ETH_ALEN);
4068                 priv->addresses[1].addr[5]++;
4069                 priv->hw->wiphy->n_addresses++;
4070         }
4071
4072         /************************
4073          * 5. Setup HW constants
4074          ************************/
4075         if (iwl_set_hw_params(priv)) {
4076                 IWL_ERR(priv, "failed to set hw parameters\n");
4077                 goto out_free_eeprom;
4078         }
4079
4080         /*******************
4081          * 6. Setup priv
4082          *******************/
4083
4084         err = iwl_init_drv(priv);
4085         if (err)
4086                 goto out_free_eeprom;
4087         /* At this point both hw and priv are initialized. */
4088
4089         /********************
4090          * 7. Setup services
4091          ********************/
4092         spin_lock_irqsave(&priv->lock, flags);
4093         iwl_disable_interrupts(priv);
4094         spin_unlock_irqrestore(&priv->lock, flags);
4095
4096         pci_enable_msi(priv->pci_dev);
4097
4098         iwl_alloc_isr_ict(priv);
4099         err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
4100                           IRQF_SHARED, DRV_NAME, priv);
4101         if (err) {
4102                 IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
4103                 goto out_disable_msi;
4104         }
4105
4106         iwl_setup_deferred_work(priv);
4107         iwl_setup_rx_handlers(priv);
4108
4109         /*********************************************
4110          * 8. Enable interrupts and read RFKILL state
4111          *********************************************/
4112
4113         /* enable rfkill interrupt: hw bug w/a */
4114         pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
4115         if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
4116                 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
4117                 pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
4118         }
4119
4120         iwl_enable_rfkill_int(priv);
4121
4122         /* If platform's RF_KILL switch is NOT set to KILL */
4123         if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
4124                 clear_bit(STATUS_RF_KILL_HW, &priv->status);
4125         else
4126                 set_bit(STATUS_RF_KILL_HW, &priv->status);
4127
4128         wiphy_rfkill_set_hw_state(priv->hw->wiphy,
4129                 test_bit(STATUS_RF_KILL_HW, &priv->status));
4130
4131         iwl_power_initialize(priv);
4132         iwl_tt_initialize(priv);
4133
4134         init_completion(&priv->_agn.firmware_loading_complete);
4135
4136         err = iwl_request_firmware(priv, true);
4137         if (err)
4138                 goto out_destroy_workqueue;
4139
4140         return 0;
4141
4142  out_destroy_workqueue:
4143         destroy_workqueue(priv->workqueue);
4144         priv->workqueue = NULL;
4145         free_irq(priv->pci_dev->irq, priv);
4146         iwl_free_isr_ict(priv);
4147  out_disable_msi:
4148         pci_disable_msi(priv->pci_dev);
4149         iwl_uninit_drv(priv);
4150  out_free_eeprom:
4151         iwl_eeprom_free(priv);
4152  out_iounmap:
4153         pci_iounmap(pdev, priv->hw_base);
4154  out_pci_release_regions:
4155         pci_set_drvdata(pdev, NULL);
4156         pci_release_regions(pdev);
4157  out_pci_disable_device:
4158         pci_disable_device(pdev);
4159  out_ieee80211_free_hw:
4160         iwl_free_traffic_mem(priv);
4161         ieee80211_free_hw(priv->hw);
4162  out:
4163         return err;
4164 }
4165
4166 static void __devexit iwl_pci_remove(struct pci_dev *pdev)
4167 {
4168         struct iwl_priv *priv = pci_get_drvdata(pdev);
4169         unsigned long flags;
4170
4171         if (!priv)
4172                 return;
4173
4174         wait_for_completion(&priv->_agn.firmware_loading_complete);
4175
4176         IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
4177
4178         iwl_dbgfs_unregister(priv);
4179         sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
4180
4181         /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
4182          * to be called and iwl_down since we are removing the device
4183          * we need to set STATUS_EXIT_PENDING bit.
4184          */
4185         set_bit(STATUS_EXIT_PENDING, &priv->status);
4186         if (priv->mac80211_registered) {
4187                 ieee80211_unregister_hw(priv->hw);
4188                 priv->mac80211_registered = 0;
4189         } else {
4190                 iwl_down(priv);
4191         }
4192
4193         /*
4194          * Make sure device is reset to low power before unloading driver.
4195          * This may be redundant with iwl_down(), but there are paths to
4196          * run iwl_down() without calling apm_ops.stop(), and there are
4197          * paths to avoid running iwl_down() at all before leaving driver.
4198          * This (inexpensive) call *makes sure* device is reset.
4199          */
4200         priv->cfg->ops->lib->apm_ops.stop(priv);
4201
4202         iwl_tt_exit(priv);
4203
4204         /* make sure we flush any pending irq or
4205          * tasklet for the driver
4206          */
4207         spin_lock_irqsave(&priv->lock, flags);
4208         iwl_disable_interrupts(priv);
4209         spin_unlock_irqrestore(&priv->lock, flags);
4210
4211         iwl_synchronize_irq(priv);
4212
4213         iwl_dealloc_ucode_pci(priv);
4214
4215         if (priv->rxq.bd)
4216                 iwlagn_rx_queue_free(priv, &priv->rxq);
4217         iwlagn_hw_txq_ctx_free(priv);
4218
4219         iwl_eeprom_free(priv);
4220
4221
4222         /*netif_stop_queue(dev); */
4223         flush_workqueue(priv->workqueue);
4224
4225         /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
4226          * priv->workqueue... so we can't take down the workqueue
4227          * until now... */
4228         destroy_workqueue(priv->workqueue);
4229         priv->workqueue = NULL;
4230         iwl_free_traffic_mem(priv);
4231
4232         free_irq(priv->pci_dev->irq, priv);
4233         pci_disable_msi(priv->pci_dev);
4234         pci_iounmap(pdev, priv->hw_base);
4235         pci_release_regions(pdev);
4236         pci_disable_device(pdev);
4237         pci_set_drvdata(pdev, NULL);
4238
4239         iwl_uninit_drv(priv);
4240
4241         iwl_free_isr_ict(priv);
4242
4243         if (priv->ibss_beacon)
4244                 dev_kfree_skb(priv->ibss_beacon);
4245
4246         ieee80211_free_hw(priv->hw);
4247 }
4248
4249
4250 /*****************************************************************************
4251  *
4252  * driver and module entry point
4253  *
4254  *****************************************************************************/
4255
4256 /* Hardware specific file defines the PCI IDs table for that hardware module */
4257 static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
4258 #ifdef CONFIG_IWL4965
4259         {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
4260         {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
4261 #endif /* CONFIG_IWL4965 */
4262 #ifdef CONFIG_IWL5000
4263 /* 5100 Series WiFi */
4264         {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
4265         {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
4266         {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
4267         {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
4268         {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
4269         {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
4270         {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
4271         {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
4272         {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
4273         {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
4274         {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
4275         {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
4276         {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
4277         {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
4278         {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
4279         {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
4280         {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
4281         {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
4282         {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
4283         {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
4284         {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
4285         {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
4286         {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
4287         {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
4288
4289 /* 5300 Series WiFi */
4290         {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
4291         {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
4292         {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
4293         {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
4294         {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
4295         {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
4296         {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
4297         {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
4298         {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
4299         {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
4300         {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
4301         {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
4302
4303 /* 5350 Series WiFi/WiMax */
4304         {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
4305         {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
4306         {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
4307
4308 /* 5150 Series Wifi/WiMax */
4309         {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
4310         {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
4311         {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
4312         {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
4313         {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
4314         {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
4315
4316         {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
4317         {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
4318         {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
4319         {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
4320
4321 /* 6x00 Series */
4322         {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
4323         {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
4324         {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
4325         {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
4326         {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
4327         {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
4328         {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
4329         {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
4330         {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
4331         {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
4332
4333 /* 6x00 Series Gen2a */
4334         {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
4335         {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
4336         {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
4337         {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
4338         {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
4339         {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
4340         {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
4341         {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
4342         {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
4343         {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
4344         {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
4345         {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
4346         {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
4347         {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
4348
4349 /* 6x00 Series Gen2b */
4350         {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
4351         {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
4352         {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
4353         {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
4354         {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
4355         {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
4356         {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
4357         {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
4358         {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
4359         {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
4360         {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
4361         {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
4362         {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
4363         {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
4364         {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
4365         {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
4366         {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
4367         {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
4368         {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
4369         {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
4370         {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
4371         {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
4372         {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
4373         {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
4374         {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
4375         {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
4376         {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
4377         {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
4378
4379 /* 6x50 WiFi/WiMax Series */
4380         {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
4381         {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
4382         {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
4383         {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
4384         {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
4385         {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
4386
4387 /* 6x50 WiFi/WiMax Series Gen2 */
4388         {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
4389         {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
4390         {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
4391         {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
4392         {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
4393         {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
4394
4395 /* 1000 Series WiFi */
4396         {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
4397         {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
4398         {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
4399         {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
4400         {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
4401         {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
4402         {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
4403         {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
4404         {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
4405         {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
4406         {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
4407         {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
4408 #endif /* CONFIG_IWL5000 */
4409
4410         {0}
4411 };
4412 MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
4413
4414 static struct pci_driver iwl_driver = {
4415         .name = DRV_NAME,
4416         .id_table = iwl_hw_card_ids,
4417         .probe = iwl_pci_probe,
4418         .remove = __devexit_p(iwl_pci_remove),
4419 #ifdef CONFIG_PM
4420         .suspend = iwl_pci_suspend,
4421         .resume = iwl_pci_resume,
4422 #endif
4423 };
4424
4425 static int __init iwl_init(void)
4426 {
4427
4428         int ret;
4429         pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
4430         pr_info(DRV_COPYRIGHT "\n");
4431
4432         ret = iwlagn_rate_control_register();
4433         if (ret) {
4434                 pr_err("Unable to register rate control algorithm: %d\n", ret);
4435                 return ret;
4436         }
4437
4438         ret = pci_register_driver(&iwl_driver);
4439         if (ret) {
4440                 pr_err("Unable to initialize PCI module\n");
4441                 goto error_register;
4442         }
4443
4444         return ret;
4445
4446 error_register:
4447         iwlagn_rate_control_unregister();
4448         return ret;
4449 }
4450
4451 static void __exit iwl_exit(void)
4452 {
4453         pci_unregister_driver(&iwl_driver);
4454         iwlagn_rate_control_unregister();
4455 }
4456
4457 module_exit(iwl_exit);
4458 module_init(iwl_init);
4459
4460 #ifdef CONFIG_IWLWIFI_DEBUG
4461 module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
4462 MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
4463 module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
4464 MODULE_PARM_DESC(debug, "debug output mask");
4465 #endif
4466
4467 module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
4468 MODULE_PARM_DESC(swcrypto50,
4469                  "using crypto in software (default 0 [hardware]) (deprecated)");
4470 module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
4471 MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
4472 module_param_named(queues_num50,
4473                    iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4474 MODULE_PARM_DESC(queues_num50,
4475                  "number of hw queues in 50xx series (deprecated)");
4476 module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
4477 MODULE_PARM_DESC(queues_num, "number of hw queues.");
4478 module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4479 MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
4480 module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
4481 MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
4482 module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
4483                    int, S_IRUGO);
4484 MODULE_PARM_DESC(amsdu_size_8K50,
4485                  "enable 8K amsdu size in 50XX series (deprecated)");
4486 module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
4487                    int, S_IRUGO);
4488 MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
4489 module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4490 MODULE_PARM_DESC(fw_restart50,
4491                  "restart firmware in case of error (deprecated)");
4492 module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
4493 MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
4494 module_param_named(
4495         disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
4496 MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
4497
4498 module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
4499                    S_IRUGO);
4500 MODULE_PARM_DESC(ucode_alternative,
4501                  "specify ucode alternative to use from ucode file");