3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * board/config.h - configuration options, board specific
29 /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
30 * U-BOOT port on RPXlite board
34 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
35 * U-BOOT port on RPXlite DW version board--RPXlite_DW
43 * High Level Configuration Options
48 /* #define DEPLOYMENT 1 */
51 #define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
52 #define CONFIG_RPXLITE 1 /* RPXlite DW version board */
54 #define CONFIG_SYS_TEXT_BASE 0xff000000
56 #ifdef CONFIG_LCD /* with LCD controller ? */
57 #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
60 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
61 #undef CONFIG_8xx_CONS_SMC2
62 #undef CONFIG_8xx_CONS_NONE
63 #define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
66 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
68 #define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
71 #define CONFIG_BOOT_RETRY_TIME -1
72 #define CONFIG_AUTOBOOT_KEYED
73 #define CONFIG_AUTOBOOT_PROMPT \
74 "autoboot in %d seconds (stop with 'st')...\n", bootdelay
75 #define CONFIG_AUTOBOOT_STOP_STR "st"
76 #define CONFIG_ZERO_BOOTDELAY_CHECK
77 #define CONFIG_RESET_TO_RETRY 1
78 #define CONFIG_BOOT_RETRY_MIN 1
79 #endif /* DEPLOYMENT */
82 /* pre-boot commands */
83 #define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
85 #undef CONFIG_BOOTARGS
86 #define CONFIG_EXTRA_ENV_SETTINGS \
88 "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
89 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
90 "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
91 "addip=setenv bootargs ${bootargs} " \
92 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
93 ":${hostname}:${netdev}:off panic=1\0" \
94 "flash_nfs=run nfsargs addip;" \
95 "bootm ${kernel_addr}\0" \
96 "flash_self=run ramargs addip;" \
97 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
98 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
99 "gatewayip=172.16.115.254\0" \
100 "netmask=255.255.255.0\0" \
101 "kernel_addr=ff040000\0" \
102 "ramdisk_addr=ff200000\0" \
103 "ku=era ${kernel_addr} ff1fffff;cp.b 100000 ${kernel_addr} " \
104 "${filesize};md ${kernel_addr};" \
105 "echo kernel updating finished\0" \
106 "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
107 "${filesize};md ff000000;" \
108 "echo u-boot updating finished\0" \
109 "eu=protect off 1:6;era 1:6;reset\0" \
110 "lcd=setenv stdout lcd;setenv stdin lcd\0" \
111 "ser=setenv stdout serial;setenv stdin serial\0" \
114 #define CONFIG_BOOTCOMMAND "run flash_self"
116 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
117 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
118 #undef CONFIG_WATCHDOG /* watchdog disabled */
119 #undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
124 #define CONFIG_BOOTP_SUBNETMASK
125 #define CONFIG_BOOTP_GATEWAY
126 #define CONFIG_BOOTP_HOSTNAME
127 #define CONFIG_BOOTP_BOOTPATH
128 #define CONFIG_BOOTP_BOOTFILESIZE
131 #if 1 /* Enable this stuff could make image enlarge about 25KB. Mask it if you
132 don't want the advanced function */
136 * Command line configuration.
138 #include <config_cmd_default.h>
140 #define CONFIG_CMD_ASKENV
141 #define CONFIG_CMD_JFFS2
142 #define CONFIG_CMD_PING
143 #define CONFIG_CMD_ELF
144 #define CONFIG_CMD_REGINFO
145 #define CONFIG_CMD_DHCP
147 #ifdef CONFIG_SPLASH_SCREEN
148 #define CONFIG_CMD_BMP
153 #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
154 #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
156 #define CONFIG_NETCONSOLE
161 * Miscellaneous configurable options
163 #define CONFIG_SYS_LONGHELP /* undef to save memory */
164 #define CONFIG_SYS_PROMPT "u-boot>" /* Monitor Command Prompt */
166 #if defined(CONFIG_CMD_KGDB)
167 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
169 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
172 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
173 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
174 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
176 #define CONFIG_SYS_MEMTEST_START 0x0040000 /* memtest works on */
177 #define CONFIG_SYS_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
178 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
180 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
181 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
184 * Low Level Configuration Settings
185 * (address mappings, register initial values, etc.)
186 * You should know what you are doing if you make changes here.
188 /*-----------------------------------------------------------------------
189 * Internal Memory Mapped Register
191 #define CONFIG_SYS_IMMR 0xFA200000
193 /*-----------------------------------------------------------------------
194 * Definitions for initial stack pointer and data area (in DPRAM)
196 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
197 #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
198 #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
199 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
200 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
202 /*-----------------------------------------------------------------------
203 * Start addresses for the final memory configuration
204 * (Set up by the startup code)
205 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
207 #define CONFIG_SYS_SDRAM_BASE 0x00000000
208 #define CONFIG_SYS_FLASH_BASE 0xFF000000
210 #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
211 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
213 #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
216 #define CONFIG_SYS_MONITOR_BASE 0xFF000000
217 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
220 * For booting Linux, the board info and command line data
221 * have to be in the first 8 MB of memory, since this is
222 * the maximum mapped by the Linux kernel during initialization.
224 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
226 /*-----------------------------------------------------------------------
229 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
230 #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
231 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
234 #ifdef CONFIG_ENV_IS_IN_NVRAM
235 #define CONFIG_ENV_ADDR 0xFA000100
236 #define CONFIG_ENV_SIZE 0x1000
238 #define CONFIG_ENV_IS_IN_FLASH
239 #define CONFIG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
240 #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
241 #endif /* CONFIG_ENV_IS_IN_NVRAM */
243 #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))
245 /*-----------------------------------------------------------------------
246 * Cache Configuration
248 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
249 #if defined(CONFIG_CMD_KGDB)
250 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
253 /*-----------------------------------------------------------------------
254 * SYPCR - System Protection Control 32-bit 12-35
255 * SYPCR can only be written once after reset!
256 *-----------------------------------------------------------------------
257 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
259 #if defined(CONFIG_WATCHDOG)
260 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
261 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
263 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
264 #endif /* We can get SYPCR: 0xFFFF0689. */
266 /*-----------------------------------------------------------------------
267 * SIUMCR - SIU Module Configuration 32-bit 12-30
268 *-----------------------------------------------------------------------
269 * PCMCIA config., multi-function pin tri-state
271 #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
273 /*---------------------------------------------------------------------
274 * TBSCR - Time Base Status and Control 16-bit 12-16
275 *---------------------------------------------------------------------
276 * Clear Reference Interrupt Status, Timebase freezing enabled
278 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
279 /* TBSCR: 0x00C3 [SAM] */
281 /*-----------------------------------------------------------------------
282 * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
283 *-----------------------------------------------------------------------
284 * [RTC enabled but not stopped on FRZ]
286 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
288 /*-----------------------------------------------------------------------
289 * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
290 *-----------------------------------------------------------------------
291 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
292 * [Periodic timer enabled,Periodic timer interrupt disable. ]
294 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
296 /*-----------------------------------------------------------------------
297 * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
298 *-----------------------------------------------------------------------
299 * Reset PLL lock status sticky bit, timer expired status bit and timer
300 * interrupt status bit
302 /* up to 64 MHz we use a 1:2 clock */
303 #if defined(RPXlite_64MHz)
304 #define CONFIG_SYS_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
306 #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
309 /*-----------------------------------------------------------------------
310 * SCCR - System Clock and reset Control Register 5-3
311 *-----------------------------------------------------------------------
312 * Set clock output, timebase and RTC source and divider,
313 * power management and some other internal clocks
315 #define SCCR_MASK SCCR_EBDF00
316 /* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
317 #if defined(RPXlite_64MHz)
318 #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
320 #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
323 /*-----------------------------------------------------------------------
325 *-----------------------------------------------------------------------
327 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
328 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
329 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
330 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
331 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
332 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
333 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
334 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
336 /*-----------------------------------------------------------------------
337 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
338 *-----------------------------------------------------------------------
340 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
342 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
343 #undef CONFIG_IDE_LED /* LED for ide not supported */
344 #undef CONFIG_IDE_RESET /* reset for ide not supported */
346 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
347 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
349 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
350 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
352 /* Offset for data I/O */
353 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
355 /* Offset for normal register accesses */
356 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
358 /* Offset for alternate registers */
359 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
361 #define CONFIG_SYS_DER 0
364 * Init Memory Controller:
366 * BR0 and OR0 (FLASH)
368 #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
369 #define CONFIG_SYS_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
371 /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
372 #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
373 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
374 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
377 * BR1 and OR1 (SDRAM)
380 #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
381 #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
383 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
384 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
385 #define CONFIG_SYS_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
386 #define CONFIG_SYS_OR1_PRELIM ( CONFIG_SYS_OR_AM_SDRAM | CONFIG_SYS_OR_TIMING_SDRAM )
387 #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
389 /* RPXlite mem setting */
390 #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
391 #define CONFIG_SYS_OR3_PRELIM 0xFF7F8900
392 #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
393 #define CONFIG_SYS_OR4_PRELIM 0xFFFE0040
396 * Memory Periodic Timer Prescaler
398 /* periodic timer for refresh */
399 #if defined(RPXlite_64MHz)
400 #define CONFIG_SYS_MAMR_PTA 32
402 #define CONFIG_SYS_MAMR_PTA 20
406 * Refresh clock Prescalar
408 #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2
411 * MAMR settings for SDRAM
415 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
416 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
417 /* CONFIG_SYS_MAMR_9COL:0x20904000 @ 64MHz */
419 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
420 /* Configuration variable added by yooth. */
421 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
425 * Board Status and Control Registers
428 #define BCSR0 0xFA400000
429 #define BCSR1 0xFA400001
430 #define BCSR2 0xFA400002
431 #define BCSR3 0xFA400003
433 #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
434 #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
435 #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
436 #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
437 #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
438 #define BCSR0_COLTEST 0x20
439 #define BCSR0_ETHLPBK 0x40
440 #define BCSR0_ETHEN 0x80
442 #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
443 #define BCSR1_PCVCTL6 0x02
444 #define BCSR1_PCVCTL5 0x04
445 #define BCSR1_PCVCTL4 0x08
446 #define BCSR1_IPB5SEL 0x10
448 #define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
449 #define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
451 #define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
452 #define BCSR2_ENBRG1 0x04 /* Added by SAM. */
454 #define BCSR2_ENPA5HDR 0x08 /* USB Control */
455 #define BCSR2_ENUSBCLK 0x10
456 #define BCSR2_USBPWREN 0x20
457 #define BCSR2_USBSPD 0x40
458 #define BCSR2_USBSUSP 0x80
460 #define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
461 #define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
462 #define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
463 #define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
465 #define BCSR3_D27 0x10 /* Dip Switch settings */
466 #define BCSR3_D26 0x20
467 #define BCSR3_D25 0x40
468 #define BCSR3_D24 0x80
471 * Environment setting
473 #define CONFIG_ETHADDR 00:10:EC:00:37:5B
474 #define CONFIG_IPADDR 172.16.115.7
475 #define CONFIG_SERVERIP 172.16.115.6
476 #define CONFIG_ROOTPATH /workspace/myfilesystem/target/
477 #define CONFIG_BOOTFILE uImage.rpxusb
478 #define CONFIG_HOSTNAME LITE_H1_DW
480 #endif /* __CONFIG_H */