2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2004-2006
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * High Level Configuration Options
35 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37 #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38 #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
40 /* On a Cameron or on a FO300 board or ... */
41 #if !defined(CONFIG_CAM5200) && !defined(CONFIG_FO300)
42 #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
45 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
47 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
48 #define BOOTFLAG_WARM 0x02 /* Software reboot */
50 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
51 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
52 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
56 * Serial console configuration
58 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
59 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
60 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
63 #define CFG_DEVICE_NULLDEV 1 /* enable null device */
64 #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
65 #define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
66 #define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
68 #define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
69 /* switch is closed */
72 #undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
74 #endif /* CONFIG_FO300 */
77 #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
78 #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
79 #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
80 #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
81 #define CONFIG_BOARD_EARLY_INIT_R
82 #endif /* CONFIG_STK52XX */
86 * 0x40000000 - 0x4fffffff - PCI Memory
87 * 0x50000000 - 0x50ffffff - PCI IO Space
91 #define CONFIG_PCI_PNP 1
92 /* #define CONFIG_PCI_SCAN_SHOW 1 */
94 #define CONFIG_PCI_MEM_BUS 0x40000000
95 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
96 #define CONFIG_PCI_MEM_SIZE 0x10000000
98 #define CONFIG_PCI_IO_BUS 0x50000000
99 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
100 #define CONFIG_PCI_IO_SIZE 0x01000000
102 #define CONFIG_NET_MULTI 1
103 #define CONFIG_EEPRO100 1
104 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
105 #define CONFIG_NS8382X 1
106 #endif /* CONFIG_STK52XX */
109 #define ADD_PCI_CMD CFG_CMD_PCI
111 #define ADD_PCI_CMD 0
117 #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
119 #define CONFIG_VIDEO_SM501
120 #define CONFIG_VIDEO_SM501_32BPP
121 #define CONFIG_CFB_CONSOLE
122 #define CONFIG_VIDEO_LOGO
125 #define CONFIG_CONSOLE_EXTRA_INFO
127 #define CONFIG_VIDEO_BMP_LOGO
130 #define CONFIG_VGA_AS_SINGLE_DEVICE
131 #define CONFIG_VIDEO_SW_CURSOR
132 #define CONFIG_SPLASH_SCREEN
133 #define CFG_CONSOLE_IS_IN_ENV
134 #endif /* #ifndef CONFIG_TQM5200S */
137 #define ADD_BMP_CMD CFG_CMD_BMP
139 #define ADD_BMP_CMD 0
143 #define CONFIG_MAC_PARTITION
144 #define CONFIG_DOS_PARTITION
145 #define CONFIG_ISO_PARTITION
148 #if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
149 #define CONFIG_USB_OHCI_NEW
150 #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
151 #define CONFIG_USB_STORAGE
153 #undef CFG_USB_OHCI_BOARD_INIT
154 #define CFG_USB_OHCI_CPU_INIT
155 #define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
156 #define CFG_USB_OHCI_SLOT_NAME "mpc5200"
157 #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
160 #define ADD_USB_CMD 0
163 #ifndef CONFIG_CAM5200
165 #define CONFIG_POST (CFG_POST_MEMORY | \
171 #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
172 /* preserve space for the post_word at end of on-chip SRAM */
173 #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
175 #define CFG_CMD_POST_DIAG 0
179 #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX) || defined(CONFIG_FO300)
180 #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
182 #define ADD_IDE_CMD 0
188 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
202 CFG_CMD_POST_DIAG | \
207 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
208 #include <cmd_confdefs.h>
210 #define CONFIG_TIMESTAMP /* display image timestamps */
212 #if (TEXT_BASE != 0xFFF00000)
213 # define CFG_LOWBOOT 1 /* Boot low */
219 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
221 #define CONFIG_PREBOOT "echo;" \
222 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
225 #undef CONFIG_BOOTARGS
227 #if defined(CONFIG_TQM5200_B) && !defined(CFG_LOWBOOT)
229 "update=protect off FFF00000 +${filesize};" \
230 "erase FFF00000 +${filesize};" \
231 "cp.b 200000 FFF00000 ${filesize};" \
232 "protect on FFF00000 +${filesize}\0"
233 #else /* default lowboot configuration */
235 "update=protect off FC000000 +${filesize};" \
236 "erase FC000000 +${filesize};" \
237 "cp.b 200000 FC000000 ${filesize};" \
238 "protect on FC000000 +${filesize}\0"
241 #define CONFIG_EXTRA_ENV_SETTINGS \
243 "rootpath=/opt/eldk/ppc_6xx\0" \
244 "ramargs=setenv bootargs root=/dev/ram rw\0" \
245 "nfsargs=setenv bootargs root=/dev/nfs rw " \
246 "nfsroot=${serverip}:${rootpath}\0" \
247 "addip=setenv bootargs ${bootargs} " \
248 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
249 ":${hostname}:${netdev}:off panic=1\0" \
250 "addcons=setenv bootargs ${bootargs} " \
251 "console=ttyS0,${baudrate}\0" \
252 "flash_self=run ramargs addip addcons;" \
253 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
254 "flash_nfs=run nfsargs addip addcons;" \
255 "bootm ${kernel_addr}\0" \
256 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
258 "bootfile=/tftpboot/tqm5200/uImage\0" \
259 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
260 "load=tftp 200000 ${u-boot}\0" \
264 #define CONFIG_BOOTCOMMAND "run net_nfs"
267 * IPB Bus clocking configuration.
269 #define CFG_IPBSPEED_133 /* define for 133MHz speed */
271 #if defined(CFG_IPBSPEED_133) && !defined(CONFIG_CAM5200)
273 * PCI Bus clocking configuration
275 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
276 * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
277 * been tested with a IPB Bus Clock of 66 MHz.
279 #define CFG_PCISPEED_66 /* define for 66MHz speed */
285 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
286 #ifdef CONFIG_TQM5200_REV100
287 #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
289 #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
293 * I2C clock frequency
295 * Please notice, that the resulting clock frequency could differ from the
296 * configured value. This is because the I2C clock is derived from system
297 * clock over a frequency divider with only a few divider values. U-boot
298 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
299 * approximation allways lies below the configured value, never above.
301 #define CFG_I2C_SPEED 100000 /* 100 kHz */
302 #define CFG_I2C_SLAVE 0x7F
305 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
306 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
307 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
308 * same configuration could be used.
310 #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
311 #define CFG_I2C_EEPROM_ADDR_LEN 2
312 #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
313 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
316 * HW-Monitor configuration on Mini-FAP
318 #if defined (CONFIG_MINIFAP)
319 #define CFG_I2C_HWMON_ADDR 0x2C
322 /* List of I2C addresses to be verified by POST */
323 #if defined (CONFIG_MINIFAP)
325 #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
326 CFG_I2C_HWMON_ADDR, \
331 * Flash configuration
333 #define CFG_FLASH_BASE 0xFC000000
335 #ifndef CONFIG_CAM5200
336 /* use CFI flash driver */
337 #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
338 #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
339 #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
340 #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
342 #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
343 #else /* CONFIG_CAM5200 */
344 #define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks
346 #define CFG_FLASH_WORD_SIZE unsigned int /* main flash device with */
347 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
348 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
350 #define CFG_FLASH_ADDR0 0x555
351 #define CFG_FLASH_ADDR1 0x2AA
352 #define CFG_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
353 #define CFG_MAX_FLASH_SECT 128
354 #endif /* ifndef CONFIG_CAM5200 */
356 #define CFG_FLASH_EMPTY_INFO
357 #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
358 #define CFG_FLASH_USE_BUFFER_WRITE 1
360 #if defined (CONFIG_CAM5200)
361 # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
362 #elif defined(CONFIG_TQM5200_B)
363 # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
365 # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
368 /* Dynamic MTD partition support */
369 #define CONFIG_JFFS2_CMDLINE
370 #define MTDIDS_DEFAULT "nor0=TQM5200-0"
372 #ifdef CONFIG_STK52XX
373 # if defined(CONFIG_TQM5200_B)
374 # if defined(CFG_LOWBOOT)
375 # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
381 # else /* highboot */
382 # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
388 # endif /* CFG_LOWBOOT */
389 # else /* !CONFIG_TQM5200_B */
390 # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
396 # endif /* CONFIG_TQM5200_B */
397 #elif defined (CONFIG_CAM5200)
398 # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
402 #elif defined (CONFIG_FO300)
403 # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
410 # error "Unknown Carrier Board"
411 #endif /* CONFIG_STK52XX */
414 * Environment settings
416 #define CFG_ENV_IS_IN_FLASH 1
417 #define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
418 #if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
419 #define CFG_ENV_SECT_SIZE 0x40000
421 #define CFG_ENV_SECT_SIZE 0x20000
422 #endif /* CONFIG_TQM5200_B */
423 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
424 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
429 #define CFG_MBAR 0xF0000000
430 #define CFG_SDRAM_BASE 0x00000000
431 #define CFG_DEFAULT_MBAR 0x80000000
433 /* Use ON-Chip SRAM until RAM will be available */
434 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
436 /* preserve space for the post_word at end of on-chip SRAM */
437 #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
439 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
443 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
444 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
445 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
447 #define CFG_MONITOR_BASE TEXT_BASE
448 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
449 # define CFG_RAMBOOT 1
452 #if defined (CONFIG_CAM5200)
453 # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
454 #elif defined(CONFIG_TQM5200_B)
455 # define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
457 # define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
460 #define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
461 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
464 * Ethernet configuration
466 #define CONFIG_MPC5xxx_FEC 1
468 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
470 /* #define CONFIG_FEC_10MBIT 1 */
471 #define CONFIG_PHY_ADDR 0x00
476 * use CS1: Bit 0 (mask: 0x80000000):
477 * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
478 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
479 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
480 * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
481 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
482 * Use for REV200 STK52XX boards and FO300 boards. Do not use
483 * with REV100 modules (because, there I2C1 is used as I2C bus).
484 * use ATA: Bits 6-7 (mask 0x03000000):
485 * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
486 * Use for CAM5200 board.
487 * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
488 * use PSC6: Bits 9-11 (mask 0x00700000):
489 * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
490 * UART, CODEC or IrDA.
491 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
492 * enable extended POST tests.
493 * Use for MINI-FAP and TQM5200_IB boards.
494 * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
495 * Extended POST test is not available.
496 * Use for STK52xx, FO300 and CAM5200 boards.
497 * use PCI_DIS: Bit 16 (mask 0x00008000):
498 * 1 -> disable PCI controller (on CAM5200 board).
499 * use USB: Bits 18-19 (mask 0x00003000):
500 * 10 -> two UARTs (on FO300 and CAM5200).
501 * use PSC3: Bits 20-23 (mask: 0x00000f00):
502 * 0000 -> All PSC3 pins are GPIOs.
503 * 1100 -> UART/SPI (on FO300 board).
504 * 0100 -> UART (on CAM5200 board).
505 * use PSC2: Bits 25:27 (mask: 0x00000030):
506 * 000 -> All PSC2 pins are GPIOs.
507 * 100 -> UART (on CAM5200 board).
508 * 001 -> CAN1/2 on PSC2 pins.
509 * Use for REV100 STK52xx boards
510 * 01x -> Use AC97 (on FO300 board).
511 * use PSC1: Bits 29-31 (mask: 0x00000007):
512 * 100 -> UART (on all boards).
514 #if defined (CONFIG_MINIFAP)
515 # define CFG_GPS_PORT_CONFIG 0x91000004
516 #elif defined (CONFIG_STK52XX)
517 # if defined (CONFIG_STK52XX_REV100)
518 # define CFG_GPS_PORT_CONFIG 0x81500014
519 # else /* STK52xx REV200 and above */
520 # if defined (CONFIG_TQM5200_REV100)
521 # error TQM5200 REV100 not supported on STK52XX REV200 or above
522 # else/* TQM5200 REV200 and above */
523 # define CFG_GPS_PORT_CONFIG 0x91500004
526 #elif defined (CONFIG_FO300)
527 # define CFG_GPS_PORT_CONFIG 0x91502c24
528 #elif defined (CONFIG_CAM5200)
529 # define CFG_GPS_PORT_CONFIG 0x8050A444
530 #else /* TMQ5200 Inbetriebnahme-Board */
531 # define CFG_GPS_PORT_CONFIG 0x81000004
537 #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
538 # define CONFIG_RTC_M41T11 1
539 # define CFG_I2C_RTC_ADDR 0x68
540 # define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
543 # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
547 * Miscellaneous configurable options
549 #define CFG_LONGHELP /* undef to save memory */
550 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
552 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
553 #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
554 #define CFG_PROMPT_HUSH_PS2 "> "
556 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
557 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
559 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
561 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
562 #define CFG_MAXARGS 16 /* max number of command args */
563 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
565 /* Enable an alternate, more extensive memory test */
566 #define CFG_ALT_MEMTEST
568 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
569 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
571 #define CFG_LOAD_ADDR 0x100000 /* default load address */
573 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
576 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
577 * which is normally part of the default commands (CFV_CMD_DFL)
582 * Various low-level settings
584 #if defined(CONFIG_MPC5200)
585 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
586 #define CFG_HID0_FINAL HID0_ICE
588 #define CFG_HID0_INIT 0
589 #define CFG_HID0_FINAL 0
592 #define CFG_BOOTCS_START CFG_FLASH_BASE
593 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
594 #ifdef CFG_PCISPEED_66
595 #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
597 #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
599 #define CFG_CS0_START CFG_FLASH_BASE
600 #define CFG_CS0_SIZE CFG_FLASH_SIZE
602 #define CONFIG_LAST_STAGE_INIT
605 * SRAM - Do not map below 2 GB in address space, because this area is used
606 * for SDRAM autosizing.
608 #define CFG_CS2_START 0xE5000000
609 #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
610 #define CFG_CS2_CFG 0x0004D930
613 * Grafic controller - Do not map below 2 GB in address space, because this
614 * area is used for SDRAM autosizing.
616 #define SM501_FB_BASE 0xE0000000
617 #define CFG_CS1_START (SM501_FB_BASE)
618 #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
619 #define CFG_CS1_CFG 0x8F48FF70
620 #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
622 #define CFG_CS_BURST 0x00000000
623 #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
625 #if defined(CONFIG_CAM5200)
626 #define CFG_CS4_START 0xB0000000
627 #define CFG_CS4_SIZE 0x00010000
628 #define CFG_CS4_CFG 0x01019C10
630 #define CFG_CS5_START 0xD0000000
631 #define CFG_CS5_SIZE 0x01208000
632 #define CFG_CS5_CFG 0x1414BF10
635 #define CFG_RESET_ADDRESS 0xff000000
637 /*-----------------------------------------------------------------------
639 *-----------------------------------------------------------------------
641 #define CONFIG_USB_CLOCK 0x0001BBBB
642 #define CONFIG_USB_CONFIG 0x00001000
644 /*-----------------------------------------------------------------------
645 * IDE/ATA stuff Supports IDE harddisk
646 *-----------------------------------------------------------------------
649 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
651 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
652 #undef CONFIG_IDE_LED /* LED for ide not supported */
654 #define CONFIG_IDE_RESET /* reset for ide supported */
655 #define CONFIG_IDE_PREINIT
657 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
658 #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
660 #define CFG_ATA_IDE0_OFFSET 0x0000
662 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
664 /* Offset for data I/O */
665 #define CFG_ATA_DATA_OFFSET (0x0060)
667 /* Offset for normal register accesses */
668 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
670 /* Offset for alternate registers */
671 #define CFG_ATA_ALT_OFFSET (0x005C)
673 /* Interval between registers */
674 #define CFG_ATA_STRIDE 4
676 #endif /* __CONFIG_H */