]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/powerpc/cpu/ppc4xx/fdt.c
Merge branch 'u-boot/master' into u-boot-arm/master
[karo-tx-uboot.git] / arch / powerpc / cpu / ppc4xx / fdt.c
1 /*
2  * (C) Copyright 2007-2008
3  * Stefan Roese, DENX Software Engineering, sr@denx.de.
4  *
5  * SPDX-License-Identifier:     GPL-2.0+
6  */
7
8 #include <common.h>
9 #include <watchdog.h>
10 #include <command.h>
11 #include <asm/cache.h>
12 #include <asm/ppc4xx.h>
13
14 #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
15 #include <libfdt.h>
16 #include <fdt_support.h>
17 #include <asm/4xx_pcie.h>
18
19 DECLARE_GLOBAL_DATA_PTR;
20
21 void __ft_board_setup(void *blob, bd_t *bd)
22 {
23         int rc;
24         int i;
25         u32 bxcr;
26         u32 ranges[EBC_NUM_BANKS * 4];
27         u32 *p = ranges;
28         char ebc_path[] = "/plb/opb/ebc";
29
30         ft_cpu_setup(blob, bd);
31
32         /*
33          * Read 4xx EBC bus bridge registers to get mappings of the
34          * peripheral banks into the OPB/PLB address space
35          */
36         for (i = 0; i < EBC_NUM_BANKS; i++) {
37                 mtdcr(EBC0_CFGADDR, EBC_BXCR(i));
38                 bxcr = mfdcr(EBC0_CFGDATA);
39
40                 if ((bxcr & EBC_BXCR_BU_MASK) != EBC_BXCR_BU_NONE) {
41                         *p++ = i;
42                         *p++ = 0;
43                         *p++ = bxcr & EBC_BXCR_BAS_MASK;
44                         *p++ = EBC_BXCR_BANK_SIZE(bxcr);
45                 }
46         }
47
48
49 #ifdef CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
50         /* Update reg property in all nor flash nodes too */
51         fdt_fixup_nor_flash_size(blob);
52 #endif
53
54         /* Some 405 PPC's have EBC as direct PLB child in the dts */
55         if (fdt_path_offset(blob, ebc_path) < 0)
56                 strcpy(ebc_path, "/plb/ebc");
57         rc = fdt_find_and_setprop(blob, ebc_path, "ranges", ranges,
58                                   (p - ranges) * sizeof(u32), 1);
59         if (rc) {
60                 printf("Unable to update property EBC mappings, err=%s\n",
61                        fdt_strerror(rc));
62         }
63 }
64 void ft_board_setup(void *blob, bd_t *bd) __attribute__((weak, alias("__ft_board_setup")));
65
66 /*
67  * Fixup all PCIe nodes by setting the device_type property
68  * to "pci-endpoint" instead is "pci" for endpoint ports.
69  * This property will get checked later by the Linux driver
70  * to properly configure the PCIe port in Linux (again).
71  */
72 void fdt_pcie_setup(void *blob)
73 {
74         const char *compat = "ibm,plb-pciex";
75         const char *prop = "device_type";
76         const char *prop_val = "pci-endpoint";
77         const u32 *port;
78         int no;
79         int rc;
80
81         /* Search first PCIe node */
82         no = fdt_node_offset_by_compatible(blob, -1, compat);
83         while (no != -FDT_ERR_NOTFOUND) {
84                 port = fdt_getprop(blob, no, "port", NULL);
85                 if (port == NULL) {
86                         printf("WARNING: could not find port property\n");
87                 } else {
88                         if (is_end_point(*port)) {
89                                 rc = fdt_setprop(blob, no, prop, prop_val,
90                                                  strlen(prop_val) + 1);
91                                 if (rc < 0)
92                                         printf("WARNING: could not set %s for %s: %s.\n",
93                                                prop, compat, fdt_strerror(rc));
94                         }
95                 }
96
97                 /* Jump to next PCIe node */
98                 no = fdt_node_offset_by_compatible(blob, no, compat);
99         }
100 }
101
102 void ft_cpu_setup(void *blob, bd_t *bd)
103 {
104         sys_info_t sys_info;
105         int off, ndepth = 0;
106
107         get_sys_info(&sys_info);
108
109         do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, "timebase-frequency",
110                              bd->bi_intfreq, 1);
111         do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, "clock-frequency",
112                              bd->bi_intfreq, 1);
113         do_fixup_by_path_u32(blob, "/plb", "clock-frequency", sys_info.freqPLB, 1);
114         do_fixup_by_path_u32(blob, "/plb/opb", "clock-frequency", sys_info.freqOPB, 1);
115
116         if (fdt_path_offset(blob, "/plb/opb/ebc") >= 0)
117                 do_fixup_by_path_u32(blob, "/plb/opb/ebc", "clock-frequency",
118                         sys_info.freqEBC, 1);
119         else
120                 do_fixup_by_path_u32(blob, "/plb/ebc", "clock-frequency",
121                         sys_info.freqEBC, 1);
122
123         fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
124
125         /*
126          * Fixup all UART clocks for CPU internal UARTs
127          * (only these UARTs are definitely clocked by gd->arch.uart_clk)
128          *
129          * These UARTs are direct childs of /plb/opb. This code
130          * does not touch any UARTs that are connected to the ebc.
131          */
132         off = fdt_path_offset(blob, "/plb/opb");
133         while ((off = fdt_next_node(blob, off, &ndepth)) >= 0) {
134                 /*
135                  * process all sub nodes and stop when we are back
136                  * at the starting depth
137                  */
138                 if (ndepth <= 0)
139                         break;
140
141                 /* only update direct childs */
142                 if ((ndepth == 1) &&
143                     (fdt_node_check_compatible(blob, off, "ns16550") == 0))
144                         fdt_setprop(blob, off,
145                                     "clock-frequency",
146                                     (void *)&gd->arch.uart_clk, 4);
147         }
148
149         /*
150          * Fixup all ethernet nodes
151          * Note: aliases in the dts are required for this
152          */
153         fdt_fixup_ethernet(blob);
154
155         /*
156          * Fixup all available PCIe nodes by setting the device_type property
157          */
158         fdt_pcie_setup(blob);
159 }
160 #endif /* CONFIG_OF_LIBFDT && CONFIG_OF_BOARD_SETUP */