]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/coreboot.h
x86: coreboot: Enable LPC TPM
[karo-tx-uboot.git] / include / configs / coreboot.h
1 /*
2  * Copyright (c) 2011 The Chromium OS Authors.
3  * (C) Copyright 2008
4  * Graeme Russ, graeme.russ@gmail.com.
5  *
6  * See file CREDITS for list of people who contributed to this
7  * project.
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License as
11  * published by the Free Software Foundation; either version 2 of
12  * the License, or (at your option) any later version.
13  *
14  * This program is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  * GNU General Public License for more details.
18  *
19  * You should have received a copy of the GNU General Public License
20  * along with this program; if not, write to the Free Software
21  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22  * MA 02111-1307 USA
23  */
24
25 #include <asm/ibmpc.h>
26 /*
27  * board/config.h - configuration options, board specific
28  */
29
30 #ifndef __CONFIG_H
31 #define __CONFIG_H
32
33 /*
34  * High Level Configuration Options
35  * (easy to change)
36  */
37 #define CONFIG_SYS_COREBOOT
38 #undef CONFIG_SHOW_BOOT_PROGRESS
39 #define CONFIG_LAST_STAGE_INIT
40 #define CONFIG_X86_NO_RESET_VECTOR
41
42 /*-----------------------------------------------------------------------
43  * Watchdog Configuration
44  */
45 #undef CONFIG_WATCHDOG
46 #undef CONFIG_HW_WATCHDOG
47
48 /* SATA AHCI storage */
49
50 #define CONFIG_SCSI_AHCI
51
52 #ifdef CONFIG_SCSI_AHCI
53 #define CONFIG_SYS_64BIT_LBA
54 #define CONFIG_SATA_INTEL               1
55 #define CONFIG_SCSI_DEV_LIST            {PCI_VENDOR_ID_INTEL, \
56                         PCI_DEVICE_ID_INTEL_NM10_AHCI},       \
57         {PCI_VENDOR_ID_INTEL,           \
58                         PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_MOBILE}, \
59         {PCI_VENDOR_ID_INTEL, \
60                         PCI_DEVICE_ID_INTEL_COUGARPOINT_AHCI_SERIES6}, \
61         {PCI_VENDOR_ID_INTEL,           \
62                         PCI_DEVICE_ID_INTEL_PANTHERPOINT_AHCI_MOBILE}
63
64 #define CONFIG_SYS_SCSI_MAX_SCSI_ID     2
65 #define CONFIG_SYS_SCSI_MAX_LUN         1
66 #define CONFIG_SYS_SCSI_MAX_DEVICE      (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
67                                          CONFIG_SYS_SCSI_MAX_LUN)
68 #endif
69
70 /* Generic TPM interfaced through LPC bus */
71 #define CONFIG_GENERIC_LPC_TPM
72 #define CONFIG_TPM_TIS_BASE_ADDRESS        0xfed40000
73
74 /*-----------------------------------------------------------------------
75  * Real Time Clock Configuration
76  */
77 #define CONFIG_RTC_MC146818
78 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS  0
79
80 /*-----------------------------------------------------------------------
81  * Serial Configuration
82  */
83 #define CONFIG_CONS_INDEX               1
84 #define CONFIG_SYS_NS16550
85 #define CONFIG_SYS_NS16550_SERIAL
86 #define CONFIG_SYS_NS16550_REG_SIZE     1
87 #define CONFIG_SYS_NS16550_CLK          1843200
88 #define CONFIG_BAUDRATE                 9600
89 #define CONFIG_SYS_BAUDRATE_TABLE       {300, 600, 1200, 2400, 4800, \
90                                          9600, 19200, 38400, 115200}
91 #define CONFIG_SYS_NS16550_COM1 UART0_BASE
92 #define CONFIG_SYS_NS16550_COM2 UART1_BASE
93 #define CONFIG_SYS_NS16550_PORT_MAPPED
94
95 /* max. 1 IDE bus       */
96 #define CONFIG_SYS_IDE_MAXBUS           1
97 /* max. 1 drive per IDE bus */
98 #define CONFIG_SYS_IDE_MAXDEVICE        (CONFIG_SYS_IDE_MAXBUS * 1)
99
100 #define CONFIG_SYS_ATA_BASE_ADDR        CONFIG_SYS_ISA_IO_BASE_ADDRESS
101 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x01f0
102 #define CONFIG_SYS_ATA_IDE1_OFFSET      0x0170
103 #define CONFIG_SYS_ATA_DATA_OFFSET      0
104 #define CONFIG_SYS_ATA_REG_OFFSET       0
105 #define CONFIG_SYS_ATA_ALT_OFFSET       0x200
106
107
108 #define CONFIG_SUPPORT_VFAT
109 /************************************************************
110  * ATAPI support (experimental)
111  ************************************************************/
112 #define CONFIG_ATAPI
113
114 /************************************************************
115  * DISK Partition support
116  ************************************************************/
117 #define CONFIG_DOS_PARTITION
118 #define CONFIG_MAC_PARTITION
119 #define CONFIG_ISO_PARTITION            /* Experimental */
120
121 #define CONFIG_CMD_CBFS
122 #define CONFIG_CMD_EXT4
123 #define CONFIG_CMD_EXT4_WRITE
124
125 /*-----------------------------------------------------------------------
126  * Video Configuration
127  */
128 #undef CONFIG_VIDEO
129 #undef CONFIG_CFB_CONSOLE
130
131 /*-----------------------------------------------------------------------
132  * Command line configuration.
133  */
134 #include <config_cmd_default.h>
135
136 #define CONFIG_CMD_BDI
137 #define CONFIG_CMD_BOOTD
138 #define CONFIG_CMD_CONSOLE
139 #define CONFIG_CMD_DATE
140 #define CONFIG_CMD_ECHO
141 #undef CONFIG_CMD_FLASH
142 #define CONFIG_CMD_FPGA
143 #define CONFIG_CMD_IMI
144 #undef CONFIG_CMD_IMLS
145 #define CONFIG_CMD_IRQ
146 #define CONFIG_CMD_ITEST
147 #define CONFIG_CMD_LOADB
148 #define CONFIG_CMD_LOADS
149 #define CONFIG_CMD_MEMORY
150 #define CONFIG_CMD_MISC
151 #define CONFIG_CMD_NET
152 #undef CONFIG_CMD_NFS
153 #define CONFIG_CMD_PCI
154 #define CONFIG_CMD_PING
155 #define CONFIG_CMD_RUN
156 #define CONFIG_CMD_SAVEENV
157 #define CONFIG_CMD_SETGETDCR
158 #define CONFIG_CMD_SOURCE
159 #define CONFIG_CMD_XIMG
160 #define CONFIG_CMD_IDE
161 #define CONFIG_CMD_FAT
162 #define CONFIG_CMD_EXT2
163
164 #define CONFIG_BOOTDELAY        2
165 #define CONFIG_BOOTARGS         "root=/dev/mtdblock0 console=ttyS0,9600"
166
167 #if defined(CONFIG_CMD_KGDB)
168 #define CONFIG_KGDB_BAUDRATE                    115200
169 #define CONFIG_KGDB_SER_INDEX                   2
170 #endif
171
172 /*
173  * Miscellaneous configurable options
174  */
175 #define CONFIG_SYS_LONGHELP
176 #define CONFIG_SYS_PROMPT                       "boot > "
177 #define CONFIG_SYS_CBSIZE                       256
178 #define CONFIG_SYS_PBSIZE                       (CONFIG_SYS_CBSIZE + \
179                                                  sizeof(CONFIG_SYS_PROMPT) + \
180                                                  16)
181 #define CONFIG_SYS_MAXARGS                      16
182 #define CONFIG_SYS_BARGSIZE                     CONFIG_SYS_CBSIZE
183
184 #define CONFIG_SYS_MEMTEST_START                0x00100000
185 #define CONFIG_SYS_MEMTEST_END                  0x01000000
186 #define CONFIG_SYS_LOAD_ADDR                    0x100000
187 #define CONFIG_SYS_HZ                           1000
188 #define CONFIG_SYS_X86_ISR_TIMER
189
190 /*-----------------------------------------------------------------------
191  * SDRAM Configuration
192  */
193 #define CONFIG_NR_DRAM_BANKS                    4
194
195 /* CONFIG_SYS_SDRAM_DRCTMCTL Overrides the following*/
196 #undef CONFIG_SYS_SDRAM_PRECHARGE_DELAY
197 #undef CONFIG_SYS_SDRAM_RAS_CAS_DELAY
198 #undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
199 #undef CONFIG_SYS_SDRAM_CAS_LATENCY_3T
200
201 /*-----------------------------------------------------------------------
202  * CPU Features
203  */
204
205 #define CONFIG_SYS_GENERIC_TIMER
206 #define CONFIG_SYS_PCAT_INTERRUPTS
207 #define CONFIG_SYS_NUM_IRQS                     16
208
209 /*-----------------------------------------------------------------------
210  * Memory organization:
211  * 32kB Stack
212  * 16kB Cache-As-RAM @ 0x19200000
213  * 256kB Monitor
214  * (128kB + Environment Sector Size) malloc pool
215  */
216 #define CONFIG_SYS_STACK_SIZE                   (32 * 1024)
217 #define CONFIG_SYS_CAR_ADDR                     0x19200000
218 #define CONFIG_SYS_CAR_SIZE                     (16 * 1024)
219 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
220 #define CONFIG_SYS_MONITOR_LEN                  (256 * 1024)
221 #define CONFIG_SYS_MALLOC_LEN                   (0x20000 + 128 * 1024)
222
223
224 /* allow to overwrite serial and ethaddr */
225 #define CONFIG_ENV_OVERWRITE
226
227 /*-----------------------------------------------------------------------
228  * FLASH configuration
229  */
230 #define CONFIG_SYS_NO_FLASH
231 #undef CONFIG_FLASH_CFI_DRIVER
232 #define CONFIG_SYS_MAX_FLASH_SECT               1
233 #define CONFIG_SYS_MAX_FLASH_BANKS              1
234
235 /*-----------------------------------------------------------------------
236  * Environment configuration
237  */
238 #define CONFIG_ENV_IS_NOWHERE
239 #define CONFIG_ENV_SIZE                 0x01000
240
241 /*-----------------------------------------------------------------------
242  * PCI configuration
243  */
244 #define CONFIG_PCI
245
246 #endif  /* __CONFIG_H */