]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/imx27lite-common.h
karo: tx6: increase SYS_BOOTM_LEN to 32MiB
[karo-tx-uboot.git] / include / configs / imx27lite-common.h
1 /*
2  * Copyright (C) 2010 Heiko Schocher <hs@denx.de>
3  *
4  * based on:
5  * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9
10 #ifndef __IMX27LITE_COMMON_CONFIG_H
11 #define __IMX27LITE_COMMON_CONFIG_H
12
13 /*
14  * SoC Configuration
15  */
16 #define CONFIG_MX27_CLK32       32768           /* OSC32K frequency */
17
18 #define CONFIG_DISPLAY_BOARDINFO
19 #define CONFIG_DISPLAY_CPUINFO
20
21 #define CONFIG_SYS_TEXT_BASE            0xc0000000
22
23 #define CONFIG_CMDLINE_TAG              1       /* enable passing of ATAGs */
24 #define CONFIG_SETUP_MEMORY_TAGS        1
25 #define CONFIG_INITRD_TAG               1
26
27 /*
28  * Lowlevel configuration
29  */
30 #define SDRAM_ESDCFG_REGISTER_VAL(cas)  \
31                 (ESDCFG_TRC(10) |       \
32                 ESDCFG_TRCD(3) |        \
33                 ESDCFG_TCAS(cas) |      \
34                 ESDCFG_TRRD(1) |        \
35                 ESDCFG_TRAS(5) |        \
36                 ESDCFG_TWR |            \
37                 ESDCFG_TMRD(2) |        \
38                 ESDCFG_TRP(2) |         \
39                 ESDCFG_TXP(3))
40
41 #define SDRAM_ESDCTL_REGISTER_VAL       \
42                 (ESDCTL_PRCT(0) |       \
43                  ESDCTL_BL |            \
44                  ESDCTL_PWDT(0) |       \
45                  ESDCTL_SREFR(3) |      \
46                  ESDCTL_DSIZ_32 |       \
47                  ESDCTL_COL10 |         \
48                  ESDCTL_ROW13 |         \
49                  ESDCTL_SDE)
50
51 #define SDRAM_ALL_VAL           0xf00
52
53 #define SDRAM_MODE_REGISTER_VAL 0x33    /* BL: 8, CAS: 3 */
54 #define SDRAM_EXT_MODE_REGISTER_VAL     0x1000000
55
56 #define MPCTL0_VAL      0x1ef15d5
57
58 #define SPCTL0_VAL      0x043a1c09
59
60 #define CSCR_VAL        0x33f08107
61
62 #define PCDR0_VAL       0x120470c3
63 #define PCDR1_VAL       0x03030303
64 #define PCCR0_VAL       0xffffffff
65 #define PCCR1_VAL       0xfffffffc
66
67 #define AIPI1_PSR0_VAL  0x20040304
68 #define AIPI1_PSR1_VAL  0xdffbfcfb
69 #define AIPI2_PSR0_VAL  0x07ffc200
70 #define AIPI2_PSR1_VAL  0xffffffff
71
72 /*
73  * Memory Info
74  */
75 /* malloc() len */
76 #define CONFIG_SYS_MALLOC_LEN           (0x10000 + 512 * 1024)
77 /* memtest start address */
78 #define CONFIG_SYS_MEMTEST_START        0xA0000000
79 #define CONFIG_SYS_MEMTEST_END          0xA1000000      /* 16MB RAM test */
80 #define CONFIG_NR_DRAM_BANKS    1               /* we have 1 bank of DRAM */
81 #define PHYS_SDRAM_1            0xA0000000      /* DDR Start */
82 #define PHYS_SDRAM_1_SIZE       0x08000000      /* DDR size 128MB */
83
84 /*
85  * Serial Driver info
86  */
87 #define CONFIG_MXC_UART
88 #define CONFIG_MXC_UART_BASE    UART1_BASE
89 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
90 #define CONFIG_BAUDRATE         115200          /* Default baud rate */
91
92 /*
93  * Flash & Environment
94  */
95 #define CONFIG_ENV_IS_IN_FLASH
96 #define CONFIG_FLASH_CFI_DRIVER
97 #define CONFIG_SYS_FLASH_CFI
98 /* Use buffered writes (~10x faster) */
99 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE       1
100 /* Use hardware sector protection */
101 #define CONFIG_SYS_FLASH_PROTECTION             1
102 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* max number of flash banks */
103 /* CS2 Base address */
104 #define PHYS_FLASH_1                    0xc0000000
105 /* Flash Base for U-Boot */
106 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
107 #define CONFIG_SYS_MAX_FLASH_SECT       (PHYS_FLASH_SIZE / \
108                 CONFIG_SYS_FLASH_SECT_SZ)
109 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_FLASH_BASE
110 #define CONFIG_SYS_MONITOR_LEN          0x40000         /* Reserve 256KiB */
111 #define CONFIG_ENV_SIZE         CONFIG_ENV_SECT_SIZE
112 /* Address and size of Redundant Environment Sector     */
113 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
114 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
115
116 /*
117  * Ethernet
118  */
119 #define CONFIG_FEC_MXC
120 #define CONFIG_FEC_MXC_PHYADDR          0x1f
121 #define CONFIG_MII
122
123 /*
124  * MTD
125  */
126 #define CONFIG_FLASH_CFI_MTD
127 #define CONFIG_MTD_DEVICE
128
129 /*
130  * NAND
131  */
132 #define CONFIG_NAND_MXC
133 #define CONFIG_MXC_NAND_REGS_BASE       0xd8000000
134 #define CONFIG_SYS_MAX_NAND_DEVICE      1
135 #define CONFIG_SYS_NAND_BASE            0xd8000000
136 #define CONFIG_JFFS2_NAND
137 #define CONFIG_MXC_NAND_HWECC
138
139 /*
140  * SD/MMC
141  */
142 #define CONFIG_MMC
143 #define CONFIG_GENERIC_MMC
144 #define CONFIG_MXC_MMC
145 #define CONFIG_DOS_PARTITION
146
147 /*
148  * GPIO
149  */
150 #define CONFIG_MXC_GPIO
151
152 /*
153  * MTD partitions
154  */
155 #define CONFIG_CMD_MTDPARTS
156
157 /*
158  * U-Boot general configuration
159  */
160 #define CONFIG_SYS_CBSIZE       1024    /* Console I/O Buffer Size  */
161 /* Print buffer sz */
162 #define CONFIG_SYS_PBSIZE       (CONFIG_SYS_CBSIZE + \
163                 sizeof(CONFIG_SYS_PROMPT) + 16)
164 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
165 /* Boot Argument Buffer Size */
166 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
167 #define CONFIG_CMDLINE_EDITING
168 #define CONFIG_SYS_LONGHELP
169
170 /*
171  * U-Boot commands
172  */
173 #define CONFIG_CMD_ASKENV
174 #define CONFIG_CMD_CACHE
175 #define CONFIG_CMD_DHCP
176 #define CONFIG_CMD_DIAG
177 #define CONFIG_CMD_FAT
178 #define CONFIG_CMD_JFFS2
179 #define CONFIG_CMD_MII
180 #define CONFIG_CMD_MMC
181 #define CONFIG_CMD_NAND
182 #define CONFIG_CMD_PING
183
184 #define CONFIG_BOOTDELAY        5
185
186 #define CONFIG_LOADADDR         0xa0800000      /* loadaddr env var */
187 #define CONFIG_SYS_LOAD_ADDR            CONFIG_LOADADDR
188
189 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
190         "netdev=eth0\0"                                                 \
191         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
192                 "nfsroot=${serverip}:${rootpath}\0"                     \
193         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
194         "addip=setenv bootargs ${bootargs} "                            \
195                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
196                 ":${hostname}:${netdev}:off panic=1\0"                  \
197         "addtty=setenv bootargs ${bootargs}"                            \
198                 " console=ttymxc0,${baudrate}\0"                        \
199         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
200         "addmisc=setenv bootargs ${bootargs}\0"                         \
201         "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0"          \
202         "kernel_addr_r=a0800000\0"                                      \
203         "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0"            \
204         "rootpath=/opt/eldk-4.2-arm/arm\0"                              \
205         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
206                 "run nfsargs addip addtty addmtd addmisc;"              \
207                 "bootm\0"                                               \
208         "bootcmd=run net_nfs\0"                                         \
209         "load=tftp ${loadaddr} ${u-boot}\0"                             \
210         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
211                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
212                 " +${filesize};cp.b ${fileaddr} "                       \
213                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
214         "upd=run load update\0"                                         \
215         "mtdids=" MTDIDS_DEFAULT "\0"                                   \
216         "mtdparts=" MTDPARTS_DEFAULT "\0"                               \
217
218 /* additions for new relocation code, must be added to all boards */
219 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
220 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
221                                         GENERATED_GBL_DATA_SIZE)
222 #endif /* __IMX27LITE_COMMON_CONFIG_H */