]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/ls1021aqds.h
config: rename CONFIG_MX* to CONFIG_SOC_MX*
[karo-tx-uboot.git] / include / configs / ls1021aqds.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <config_cmd_default.h>
11
12
13 #define CONFIG_SYS_GENERIC_BOARD
14
15 #define CONFIG_DISPLAY_CPUINFO
16 #define CONFIG_DISPLAY_BOARDINFO
17
18 #define CONFIG_SKIP_LOWLEVEL_INIT
19 #define CONFIG_BOARD_EARLY_INIT_F
20
21 #define CONFIG_DEEP_SLEEP
22 #if defined(CONFIG_DEEP_SLEEP)
23 #define CONFIG_SILENT_CONSOLE
24 #endif
25
26 /*
27  * Size of malloc() pool
28  */
29 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
30
31 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
32 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
33
34 /*
35  * Generic Timer Definitions
36  */
37 #define GENERIC_TIMER_CLK               12500000
38
39 #ifndef __ASSEMBLY__
40 unsigned long get_board_sys_clk(void);
41 unsigned long get_board_ddr_clk(void);
42 #endif
43
44 #ifdef CONFIG_QSPI_BOOT
45 #define CONFIG_SYS_CLK_FREQ             100000000
46 #define CONFIG_DDR_CLK_FREQ             100000000
47 #define CONFIG_QIXIS_I2C_ACCESS
48 #else
49 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
50 #define CONFIG_DDR_CLK_FREQ             get_board_ddr_clk()
51 #endif
52
53 #ifdef CONFIG_RAMBOOT_PBL
54 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021aqds/ls102xa_pbi.cfg
55 #endif
56
57 #ifdef CONFIG_SD_BOOT
58 #define CONFIG_SYS_FSL_PBL_RCW  board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg
59 #define CONFIG_SPL_FRAMEWORK
60 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
61 #define CONFIG_SPL_LIBCOMMON_SUPPORT
62 #define CONFIG_SPL_LIBGENERIC_SUPPORT
63 #define CONFIG_SPL_ENV_SUPPORT
64 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
65 #define CONFIG_SPL_I2C_SUPPORT
66 #define CONFIG_SPL_WATCHDOG_SUPPORT
67 #define CONFIG_SPL_SERIAL_SUPPORT
68 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
69 #define CONFIG_SPL_MMC_SUPPORT
70 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR         0xe8
71 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS              0x400
72
73 #define CONFIG_SPL_TEXT_BASE            0x10000000
74 #define CONFIG_SPL_MAX_SIZE             0x1a000
75 #define CONFIG_SPL_STACK                0x1001d000
76 #define CONFIG_SPL_PAD_TO               0x1c000
77 #define CONFIG_SYS_TEXT_BASE            0x82000000
78
79 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
80                 CONFIG_SYS_MONITOR_LEN)
81 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
82 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
83 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
84 #define CONFIG_SYS_MONITOR_LEN          0x80000
85 #endif
86
87 #ifdef CONFIG_QSPI_BOOT
88 #define CONFIG_SYS_TEXT_BASE            0x40010000
89 #define CONFIG_SYS_NO_FLASH
90 #endif
91
92 #ifdef CONFIG_NAND_BOOT
93 #define CONFIG_SYS_FSL_PBL_RCW  board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
94 #define CONFIG_SPL_FRAMEWORK
95 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
96 #define CONFIG_SPL_LIBCOMMON_SUPPORT
97 #define CONFIG_SPL_LIBGENERIC_SUPPORT
98 #define CONFIG_SPL_ENV_SUPPORT
99 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
100 #define CONFIG_SPL_I2C_SUPPORT
101 #define CONFIG_SPL_WATCHDOG_SUPPORT
102 #define CONFIG_SPL_SERIAL_SUPPORT
103 #define CONFIG_SPL_NAND_SUPPORT
104 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
105
106 #define CONFIG_SPL_TEXT_BASE            0x10000000
107 #define CONFIG_SPL_MAX_SIZE             0x1a000
108 #define CONFIG_SPL_STACK                0x1001d000
109 #define CONFIG_SPL_PAD_TO               0x1c000
110 #define CONFIG_SYS_TEXT_BASE            0x82000000
111
112 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (400 << 10)
113 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
114 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
115 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
116 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
117
118 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
119 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
120 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
121 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
122 #define CONFIG_SYS_MONITOR_LEN          0x80000
123 #endif
124
125 #ifndef CONFIG_SYS_TEXT_BASE
126 #define CONFIG_SYS_TEXT_BASE            0x67f80000
127 #endif
128
129 #define CONFIG_NR_DRAM_BANKS            1
130
131 #define CONFIG_DDR_SPD
132 #define SPD_EEPROM_ADDRESS              0x51
133 #define CONFIG_SYS_SPD_BUS_NUM          0
134
135 #define CONFIG_FSL_DDR_INTERACTIVE      /* Interactive debugging */
136 #ifndef CONFIG_SYS_FSL_DDR4
137 #define CONFIG_SYS_FSL_DDR3             /* Use DDR3 memory */
138 #define CONFIG_SYS_DDR_RAW_TIMING
139 #endif
140 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
141 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
142
143 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
144 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
145
146 #define CONFIG_DDR_ECC
147 #ifdef CONFIG_DDR_ECC
148 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
149 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
150 #endif
151
152 #define CONFIG_SYS_HAS_SERDES
153
154 #define CONFIG_FSL_CAAM                 /* Enable CAAM */
155
156 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
157         !defined(CONFIG_QSPI_BOOT)
158 #define CONFIG_U_QE
159 #endif
160
161 /*
162  * IFC Definitions
163  */
164 #ifndef CONFIG_QSPI_BOOT
165 #define CONFIG_FSL_IFC
166 #define CONFIG_SYS_FLASH_BASE           0x60000000
167 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
168
169 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
170 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
171                                 CSPR_PORT_SIZE_16 | \
172                                 CSPR_MSEL_NOR | \
173                                 CSPR_V)
174 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
175 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
176                                 + 0x8000000) | \
177                                 CSPR_PORT_SIZE_16 | \
178                                 CSPR_MSEL_NOR | \
179                                 CSPR_V)
180 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
181
182 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
183                                         CSOR_NOR_TRHZ_80)
184 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
185                                         FTIM0_NOR_TEADC(0x5) | \
186                                         FTIM0_NOR_TEAHC(0x5))
187 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
188                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
189                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
190 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
191                                         FTIM2_NOR_TCH(0x4) | \
192                                         FTIM2_NOR_TWPH(0xe) | \
193                                         FTIM2_NOR_TWP(0x1c))
194 #define CONFIG_SYS_NOR_FTIM3            0
195
196 #define CONFIG_FLASH_CFI_DRIVER
197 #define CONFIG_SYS_FLASH_CFI
198 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
199 #define CONFIG_SYS_FLASH_QUIET_TEST
200 #define CONFIG_FLASH_SHOW_PROGRESS      45
201 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
202 #define CONFIG_SYS_WRITE_SWAPPED_DATA
203
204 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
205 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
206 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
207 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
208
209 #define CONFIG_SYS_FLASH_EMPTY_INFO
210 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
211                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
212
213 /*
214  * NAND Flash Definitions
215  */
216 #define CONFIG_NAND_FSL_IFC
217
218 #define CONFIG_SYS_NAND_BASE            0x7e800000
219 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
220
221 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
222
223 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
224                                 | CSPR_PORT_SIZE_8      \
225                                 | CSPR_MSEL_NAND        \
226                                 | CSPR_V)
227 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
228 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
229                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
230                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
231                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
232                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
233                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
234                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
235
236 #define CONFIG_SYS_NAND_ONFI_DETECTION
237
238 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
239                                         FTIM0_NAND_TWP(0x18)   | \
240                                         FTIM0_NAND_TWCHT(0x7) | \
241                                         FTIM0_NAND_TWH(0xa))
242 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
243                                         FTIM1_NAND_TWBE(0x39)  | \
244                                         FTIM1_NAND_TRR(0xe)   | \
245                                         FTIM1_NAND_TRP(0x18))
246 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
247                                         FTIM2_NAND_TREH(0xa) | \
248                                         FTIM2_NAND_TWHRE(0x1e))
249 #define CONFIG_SYS_NAND_FTIM3           0x0
250
251 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
252 #define CONFIG_SYS_MAX_NAND_DEVICE      1
253 #define CONFIG_MTD_NAND_VERIFY_WRITE
254 #define CONFIG_CMD_NAND
255
256 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
257 #endif
258
259 /*
260  * QIXIS Definitions
261  */
262 #define CONFIG_FSL_QIXIS
263
264 #ifdef CONFIG_FSL_QIXIS
265 #define QIXIS_BASE                      0x7fb00000
266 #define QIXIS_BASE_PHYS                 QIXIS_BASE
267 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
268 #define QIXIS_LBMAP_SWITCH              6
269 #define QIXIS_LBMAP_MASK                0x0f
270 #define QIXIS_LBMAP_SHIFT               0
271 #define QIXIS_LBMAP_DFLTBANK            0x00
272 #define QIXIS_LBMAP_ALTBANK             0x04
273 #define QIXIS_RST_CTL_RESET             0x44
274 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
275 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
276 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
277
278 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
279 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
280                                         CSPR_PORT_SIZE_8 | \
281                                         CSPR_MSEL_GPCM | \
282                                         CSPR_V)
283 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
284 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
285                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
286                                         CSOR_NOR_TRHZ_80)
287
288 /*
289  * QIXIS Timing parameters for IFC GPCM
290  */
291 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xe) | \
292                                         FTIM0_GPCM_TEADC(0xe) | \
293                                         FTIM0_GPCM_TEAHC(0xe))
294 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xe) | \
295                                         FTIM1_GPCM_TRAD(0x1f))
296 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xe) | \
297                                         FTIM2_GPCM_TCH(0xe) | \
298                                         FTIM2_GPCM_TWP(0xf0))
299 #define CONFIG_SYS_FPGA_FTIM3           0x0
300 #endif
301
302 #if defined(CONFIG_NAND_BOOT)
303 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
304 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
305 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
306 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
307 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
308 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
309 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
310 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
311 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
312 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
313 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
314 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
315 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
316 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
317 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
318 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
319 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
320 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
321 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
322 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
323 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
324 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
325 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
326 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
327 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
328 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
329 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
330 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
331 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
332 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
333 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
334 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
335 #else
336 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
337 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
338 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
339 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
340 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
341 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
342 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
343 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
344 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
345 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
346 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
347 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
348 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
349 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
350 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
351 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
352 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
353 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
354 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
355 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
356 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
357 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
358 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
359 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
360 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
361 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
362 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
363 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
364 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
365 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
366 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
367 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
368 #endif
369
370 /*
371  * Serial Port
372  */
373 #ifdef CONFIG_LPUART
374 #define CONFIG_FSL_LPUART
375 #define CONFIG_LPUART_32B_REG
376 #else
377 #define CONFIG_CONS_INDEX               1
378 #define CONFIG_SYS_NS16550
379 #define CONFIG_SYS_NS16550_SERIAL
380 #define CONFIG_SYS_NS16550_REG_SIZE     1
381 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
382 #endif
383
384 #define CONFIG_BAUDRATE                 115200
385
386 /*
387  * I2C
388  */
389 #define CONFIG_CMD_I2C
390 #define CONFIG_SYS_I2C
391 #define CONFIG_SYS_I2C_MXC
392
393 /*
394  * I2C bus multiplexer
395  */
396 #define I2C_MUX_PCA_ADDR_PRI            0x77
397 #define I2C_MUX_CH_DEFAULT              0x8
398 #define I2C_MUX_CH_CH7301               0xC
399
400 /*
401  * MMC
402  */
403 #define CONFIG_MMC
404 #define CONFIG_CMD_MMC
405 #define CONFIG_FSL_ESDHC
406 #define CONFIG_GENERIC_MMC
407
408 #define CONFIG_CMD_FAT
409 #define CONFIG_DOS_PARTITION
410
411 /* QSPI */
412 #ifdef CONFIG_QSPI_BOOT
413 #define CONFIG_FSL_QSPI
414 #define QSPI0_AMBA_BASE                 0x40000000
415 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
416 #define FSL_QSPI_FLASH_NUM              2
417
418 #define CONFIG_CMD_SF
419 #define CONFIG_SPI_FLASH
420 #define CONFIG_SPI_FLASH_SPANSION
421 #endif
422
423 /*
424  * USB
425  */
426 #define CONFIG_HAS_FSL_DR_USB
427
428 #ifdef CONFIG_HAS_FSL_DR_USB
429 #define CONFIG_USB_EHCI
430
431 #ifdef CONFIG_USB_EHCI
432 #define CONFIG_CMD_USB
433 #define CONFIG_USB_STORAGE
434 #define CONFIG_USB_EHCI_FSL
435 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
436 #define CONFIG_CMD_EXT2
437 #endif
438 #endif
439
440 /*
441  * Video
442  */
443 #define CONFIG_FSL_DCU_FB
444
445 #ifdef CONFIG_FSL_DCU_FB
446 #define CONFIG_VIDEO
447 #define CONFIG_CMD_BMP
448 #define CONFIG_CFB_CONSOLE
449 #define CONFIG_VGA_AS_SINGLE_DEVICE
450 #define CONFIG_VIDEO_LOGO
451 #define CONFIG_VIDEO_BMP_LOGO
452
453 #define CONFIG_FSL_DIU_CH7301
454 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
455 #define CONFIG_SYS_I2C_QIXIS_ADDR       0x66
456 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
457 #endif
458
459 /*
460  * eTSEC
461  */
462 #define CONFIG_TSEC_ENET
463
464 #ifdef CONFIG_TSEC_ENET
465 #define CONFIG_MII
466 #define CONFIG_MII_DEFAULT_TSEC         3
467 #define CONFIG_TSEC1                    1
468 #define CONFIG_TSEC1_NAME               "eTSEC1"
469 #define CONFIG_TSEC2                    1
470 #define CONFIG_TSEC2_NAME               "eTSEC2"
471 #define CONFIG_TSEC3                    1
472 #define CONFIG_TSEC3_NAME               "eTSEC3"
473
474 #define TSEC1_PHY_ADDR                  1
475 #define TSEC2_PHY_ADDR                  2
476 #define TSEC3_PHY_ADDR                  3
477
478 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
479 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
480 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
481
482 #define TSEC1_PHYIDX                    0
483 #define TSEC2_PHYIDX                    0
484 #define TSEC3_PHYIDX                    0
485
486 #define CONFIG_ETHPRIME                 "eTSEC1"
487
488 #define CONFIG_PHY_GIGE
489 #define CONFIG_PHYLIB
490 #define CONFIG_PHY_REALTEK
491
492 #define CONFIG_HAS_ETH0
493 #define CONFIG_HAS_ETH1
494 #define CONFIG_HAS_ETH2
495
496 #define CONFIG_FSL_SGMII_RISER          1
497 #define SGMII_RISER_PHY_OFFSET          0x1b
498
499 #ifdef CONFIG_FSL_SGMII_RISER
500 #define CONFIG_SYS_TBIPA_VALUE          8
501 #endif
502
503 #endif
504
505 /* PCIe */
506 #define CONFIG_PCI              /* Enable PCI/PCIE */
507 #define CONFIG_PCIE1            /* PCIE controler 1 */
508 #define CONFIG_PCIE2            /* PCIE controler 2 */
509 #define CONFIG_PCIE_LAYERSCAPE  /* Use common FSL Layerscape PCIe code */
510 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
511
512 #define CONFIG_CMD_PING
513 #define CONFIG_CMD_DHCP
514 #define CONFIG_CMD_MII
515 #define CONFIG_CMD_NET
516
517 #define CONFIG_CMDLINE_TAG
518 #define CONFIG_CMDLINE_EDITING
519
520 #ifdef CONFIG_QSPI_BOOT
521 #undef CONFIG_CMD_IMLS
522 #else
523 #define CONFIG_CMD_IMLS
524 #endif
525
526 #define CONFIG_ARMV7_NONSEC
527 #define CONFIG_ARMV7_VIRT
528 #define CONFIG_PEN_ADDR_BIG_ENDIAN
529 #define CONFIG_LS102XA_NS_ACCESS
530 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
531 #define CONFIG_TIMER_CLK_FREQ           12500000
532 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
533
534 #define CONFIG_HWCONFIG
535 #define HWCONFIG_BUFFER_SIZE            128
536
537 #define CONFIG_BOOTDELAY                3
538
539 #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
540
541 #ifdef CONFIG_LPUART
542 #define CONFIG_EXTRA_ENV_SETTINGS       \
543         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
544         "fdt_high=0xcfffffff\0"         \
545         "initrd_high=0xcfffffff\0"      \
546         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
547 #else
548 #define CONFIG_EXTRA_ENV_SETTINGS       \
549         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
550         "fdt_high=0xcfffffff\0"         \
551         "initrd_high=0xcfffffff\0"      \
552         "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
553 #endif
554
555 /*
556  * Miscellaneous configurable options
557  */
558 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
559 #define CONFIG_SYS_HUSH_PARSER          /* use "hush" command parser */
560 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
561 #define CONFIG_AUTO_COMPLETE
562 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
563 #define CONFIG_SYS_PBSIZE               \
564                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
565 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
566 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
567
568 #define CONFIG_CMD_ENV_EXISTS
569 #define CONFIG_CMD_GREPENV
570 #define CONFIG_CMD_MEMINFO
571 #define CONFIG_CMD_MEMTEST
572 #define CONFIG_SYS_MEMTEST_START        0x80000000
573 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
574
575 #define CONFIG_SYS_LOAD_ADDR            0x82000000
576
577 #define CONFIG_LS102XA_STREAM_ID
578
579 /*
580  * Stack sizes
581  * The stack sizes are set up in start.S using the settings below
582  */
583 #define CONFIG_STACKSIZE                (30 * 1024)
584
585 #define CONFIG_SYS_INIT_SP_OFFSET \
586         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
587 #define CONFIG_SYS_INIT_SP_ADDR \
588         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
589
590 #ifdef CONFIG_SPL_BUILD
591 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
592 #else
593 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
594 #endif
595
596 /*
597  * Environment
598  */
599 #define CONFIG_ENV_OVERWRITE
600
601 #if defined(CONFIG_SD_BOOT)
602 #define CONFIG_ENV_OFFSET               0x100000
603 #define CONFIG_ENV_IS_IN_MMC
604 #define CONFIG_SYS_MMC_ENV_DEV          0
605 #define CONFIG_ENV_SIZE                 0x2000
606 #elif defined(CONFIG_QSPI_BOOT)
607 #define CONFIG_ENV_IS_IN_SPI_FLASH
608 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
609 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
610 #define CONFIG_ENV_SECT_SIZE            0x10000
611 #elif defined(CONFIG_NAND_BOOT)
612 #define CONFIG_ENV_IS_IN_NAND
613 #define CONFIG_ENV_SIZE                 0x2000
614 #define CONFIG_ENV_OFFSET               (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
615 #else
616 #define CONFIG_ENV_IS_IN_FLASH
617 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
618 #define CONFIG_ENV_SIZE                 0x2000
619 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
620 #endif
621
622 #define CONFIG_OF_LIBFDT
623 #define CONFIG_OF_BOARD_SETUP
624 #define CONFIG_CMD_BOOTZ
625
626 #define CONFIG_MISC_INIT_R
627
628 /* Hash command with SHA acceleration supported in hardware */
629 #define CONFIG_CMD_HASH
630 #define CONFIG_SHA_HW_ACCEL
631
632 #ifdef CONFIG_SECURE_BOOT
633 #define CONFIG_CMD_BLOB
634 #endif
635
636 #endif