]> git.kernelconcepts.de Git - karo-tx-uboot.git/blobdiff - board/eNET/eNET.c
Merge branch 'master' of git://git.denx.de/u-boot-imx
[karo-tx-uboot.git] / board / eNET / eNET.c
index 57dd6359e7862a64e5e04d0e521f6efc6049c7c8..7f0e2577f1bf1d4537cddb0cdd39c8cef17b21e3 100644 (file)
@@ -24,6 +24,8 @@
 #include <common.h>
 #include <asm/io.h>
 #include <asm/ic/sc520.h>
+#include <net.h>
+#include <netdev.h>
 
 #ifdef CONFIG_HW_WATCHDOG
 #include <watchdog.h>
@@ -43,20 +45,22 @@ DECLARE_GLOBAL_DATA_PTR;
 
 unsigned long monitor_flash_len = CONFIG_SYS_MONITOR_LEN;
 
+static void enet_timer_isr(void);
+static void enet_toggle_run_led(void);
+
 void init_sc520_enet (void)
 {
        /* Set CPU Speed to 100MHz */
-       write_mmcr_byte(SC520_CPUCTL, 1);
-       gd->cpu_clk = 100000000;
+       writeb(0x01, &sc520_mmcr->cpuctl);
 
        /* wait at least one millisecond */
        asm("movl       $0x2000,%%ecx\n"
-           "wait_loop: pushl %%ecx\n"
+           "0: pushl %%ecx\n"
            "popl       %%ecx\n"
-           "loop wait_loop\n": : : "ecx");
+           "loop 0b\n": : : "ecx");
 
        /* turn on the SDRAM write buffer */
-       write_mmcr_byte(SC520_DBCTL, 0x11);
+       writeb(0x11, &sc520_mmcr->dbctl);
 
        /* turn on the cache and disable write through */
        asm("movl       %%cr0, %%eax\n"
@@ -67,55 +71,64 @@ void init_sc520_enet (void)
 /*
  * Miscellaneous platform dependent initializations
  */
-int board_init(void)
+int board_early_init_f(void)
 {
        init_sc520_enet();
 
-       write_mmcr_byte(SC520_GPCSRT, 0x01);            /* GP Chip Select Recovery Time */
-       write_mmcr_byte(SC520_GPCSPW, 0x07);            /* GP Chip Select Pulse Width */
-       write_mmcr_byte(SC520_GPCSOFF, 0x00);           /* GP Chip Select Offset */
-       write_mmcr_byte(SC520_GPRDW, 0x05);             /* GP Read pulse width */
-       write_mmcr_byte(SC520_GPRDOFF, 0x01);           /* GP Read offset */
-       write_mmcr_byte(SC520_GPWRW, 0x05);             /* GP Write pulse width */
-       write_mmcr_byte(SC520_GPWROFF, 0x01);           /* GP Write offset */
-
-       write_mmcr_word(SC520_PIODATA15_0, 0x0630);     /* PIO15_PIO0 Data */
-       write_mmcr_word(SC520_PIODATA31_16, 0x2000);    /* PIO31_PIO16 Data */
-       write_mmcr_word(SC520_PIODIR31_16, 0x2000);     /* GPIO Direction */
-       write_mmcr_word(SC520_PIODIR15_0, 0x87b5);      /* GPIO Direction */
-       write_mmcr_word(SC520_PIOPFS31_16, 0x0dfe);     /* GPIO pin function 31-16 reg */
-       write_mmcr_word(SC520_PIOPFS15_0, 0x200a);      /* GPIO pin function 15-0 reg */
-       write_mmcr_byte(SC520_CSPFS, 0x00f8);           /* Chip Select Pin Function Select */
-
-       write_mmcr_long(SC520_PAR2, 0x200713f8);        /* Uart A (GPCS0, 0x013f8, 8 Bytes) */
-       write_mmcr_long(SC520_PAR3, 0x2c0712f8);        /* Uart B (GPCS3, 0x012f8, 8 Bytes) */
-       write_mmcr_long(SC520_PAR4, 0x300711f8);        /* Uart C (GPCS4, 0x011f8, 8 Bytes) */
-       write_mmcr_long(SC520_PAR5, 0x340710f8);        /* Uart D (GPCS5, 0x010f8, 8 Bytes) */
-       write_mmcr_long(SC520_PAR6, 0xe3ffc000);        /* SDRAM (0x00000000, 128MB) */
-       write_mmcr_long(SC520_PAR7, 0xaa3fd000);        /* StrataFlash (ROMCS1, 0x10000000, 16MB) */
-       write_mmcr_long(SC520_PAR8, 0xca3fd100);        /* StrataFlash (ROMCS2, 0x11000000, 16MB) */
-       write_mmcr_long(SC520_PAR9, 0x4203d900);        /* SRAM (GPCS0, 0x19000000, 1MB) */
-       write_mmcr_long(SC520_PAR10, 0x4e03d910);       /* SRAM (GPCS3, 0x19100000, 1MB) */
-       write_mmcr_long(SC520_PAR11, 0x50018100);       /* DP-RAM (GPCS4, 0x18100000, 4kB) */
-       write_mmcr_long(SC520_PAR12, 0x54020000);       /* CFLASH1 (0x200000000, 4kB) */
-       write_mmcr_long(SC520_PAR13, 0x5c020001);       /* CFLASH2 (0x200010000, 4kB) */
-/*     write_mmcr_long(SC520_PAR14, 0x8bfff800); */    /* BOOTCS at  0x18000000 */
-/*     write_mmcr_long(SC520_PAR15, 0x38201000); */    /* LEDs etc (GPCS6, 0x1000, 20 Bytes */
+       writeb(0x01, &sc520_mmcr->gpcsrt);              /* GP Chip Select Recovery Time */
+       writeb(0x07, &sc520_mmcr->gpcspw);              /* GP Chip Select Pulse Width */
+       writeb(0x00, &sc520_mmcr->gpcsoff);             /* GP Chip Select Offset */
+       writeb(0x05, &sc520_mmcr->gprdw);               /* GP Read pulse width */
+       writeb(0x01, &sc520_mmcr->gprdoff);             /* GP Read offset */
+       writeb(0x05, &sc520_mmcr->gpwrw);               /* GP Write pulse width */
+       writeb(0x01, &sc520_mmcr->gpwroff);             /* GP Write offset */
+
+       writew(0x0630, &sc520_mmcr->piodata15_0);       /* PIO15_PIO0 Data */
+       writew(0x2000, &sc520_mmcr->piodata31_16);      /* PIO31_PIO16 Data */
+       writew(0x2000, &sc520_mmcr->piodir31_16);       /* GPIO Direction */
+       writew(0x87b5, &sc520_mmcr->piodir15_0);        /* GPIO Direction */
+       writew(0x0dfe, &sc520_mmcr->piopfs31_16);       /* GPIO pin function 31-16 reg */
+       writew(0x200a, &sc520_mmcr->piopfs15_0);        /* GPIO pin function 15-0 reg */
+       writeb(0xf8, &sc520_mmcr->cspfs);               /* Chip Select Pin Function Select */
+
+       writel(0x200713f8, &sc520_mmcr->par[2]);        /* Uart A (GPCS0, 0x013f8, 8 Bytes) */
+       writel(0x2c0712f8, &sc520_mmcr->par[3]);        /* Uart B (GPCS3, 0x012f8, 8 Bytes) */
+       writel(0x300711f8, &sc520_mmcr->par[4]);        /* Uart C (GPCS4, 0x011f8, 8 Bytes) */
+       writel(0x340710f8, &sc520_mmcr->par[5]);        /* Uart D (GPCS5, 0x010f8, 8 Bytes) */
+       writel(0xe3ffc000, &sc520_mmcr->par[6]);        /* SDRAM (0x00000000, 128MB) */
+       writel(0xaa3fd000, &sc520_mmcr->par[7]);        /* StrataFlash (ROMCS1, 0x10000000, 16MB) */
+       writel(0xca3fd100, &sc520_mmcr->par[8]);        /* StrataFlash (ROMCS2, 0x11000000, 16MB) */
+       writel(0x4203d900, &sc520_mmcr->par[9]);        /* SRAM (GPCS0, 0x19000000, 1MB) */
+       writel(0x4e03d910, &sc520_mmcr->par[10]);       /* SRAM (GPCS3, 0x19100000, 1MB) */
+       writel(0x50018100, &sc520_mmcr->par[11]);       /* DP-RAM (GPCS4, 0x18100000, 4kB) */
+       writel(0x54020000, &sc520_mmcr->par[12]);       /* CFLASH1 (0x200000000, 4kB) */
+       writel(0x5c020001, &sc520_mmcr->par[13]);       /* CFLASH2 (0x200010000, 4kB) */
+/*     writel(0x8bfff800, &sc520_mmcr->par14); */      /* BOOTCS at  0x18000000 */
+/*     writel(0x38201000, &sc520_mmcr->par15); */      /* LEDs etc (GPCS6, 0x1000, 20 Bytes */
 
        /* Disable Watchdog */
-       write_mmcr_word(0x0cb0, 0x3333);
-       write_mmcr_word(0x0cb0, 0xcccc);
-       write_mmcr_word(0x0cb0, 0x0000);
+       writew(0x3333, &sc520_mmcr->wdtmrctl);
+       writew(0xcccc, &sc520_mmcr->wdtmrctl);
+       writew(0x0000, &sc520_mmcr->wdtmrctl);
 
        /* Chip Select Configuration */
-       write_mmcr_word(SC520_BOOTCSCTL, 0x0033);
-       write_mmcr_word(SC520_ROMCS1CTL, 0x0615);
-       write_mmcr_word(SC520_ROMCS2CTL, 0x0615);
+       writew(0x0033, &sc520_mmcr->bootcsctl);
+       writew(0x0615, &sc520_mmcr->romcs1ctl);
+       writew(0x0615, &sc520_mmcr->romcs2ctl);
+
+       writeb(0x00, &sc520_mmcr->adddecctl);
+       writeb(0x07, &sc520_mmcr->uart1ctl);
+       writeb(0x07, &sc520_mmcr->uart2ctl);
+       writeb(0x06, &sc520_mmcr->sysarbctl);
+       writew(0x0003, &sc520_mmcr->sysarbmenb);
 
-       write_mmcr_byte(SC520_ADDDECCTL, 0x02);
-       write_mmcr_byte(SC520_UART1CTL, 0x07);
-       write_mmcr_byte(SC520_SYSARBCTL,0x06);
-       write_mmcr_word(SC520_SYSARBMENB, 0x0003);
+       return 0;
+}
+
+int board_early_init_r(void)
+{
+       /* CPU Speed to 100MHz */
+       gd->cpu_clk = 100000000;
 
        /* Crystal is 33.000MHz */
        gd->bus_clk = 33000000;
@@ -150,6 +163,10 @@ int last_stage_init(void)
 
        major = minor = 0;
 
+       outb(0x00, LED_LATCH_ADDRESS);
+
+       register_timer_isr (enet_timer_isr);
+
        printf("Serck Controls eNET\n");
 
        return 0;
@@ -165,3 +182,84 @@ ulong board_flash_get_legacy (ulong base, int banknum, flash_info_t * info)
        } else
                return 0;
 }
+
+int board_eth_init(bd_t *bis)
+{
+       return pci_eth_init(bis);
+}
+
+void setup_pcat_compatibility()
+{
+       /* disable global interrupt mode */
+       writeb(0x40, &sc520_mmcr->picicr);
+
+       /* set all irqs to edge */
+       writeb(0x00, &sc520_mmcr->pic_mode[0]);
+       writeb(0x00, &sc520_mmcr->pic_mode[1]);
+       writeb(0x00, &sc520_mmcr->pic_mode[2]);
+
+       /*
+        *  active low polarity on PIC interrupt pins,
+        *  active high polarity on all other irq pins
+        */
+       writew(0x0000,&sc520_mmcr->intpinpol);
+
+       /* Set PIT 0 -> IRQ0, RTC -> IRQ8, FP error -> IRQ13 */
+       writeb(SC520_IRQ0, &sc520_mmcr->pit_int_map[0]);
+       writeb(SC520_IRQ8, &sc520_mmcr->rtcmap);
+       writeb(SC520_IRQ13, &sc520_mmcr->ferrmap);
+
+       /* Disable all other interrupt sources */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[0]);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[1]);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[2]);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[1]);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[2]);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[0]);        /* disable PCI INT A */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[1]);        /* disable PCI INT B */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[2]);        /* disable PCI INT C */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[3]);        /* disable PCI INT D */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->dmabcintmap);           /* disable DMA INT */
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->ssimap);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wdtmap);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wpvmap);
+       writeb(SC520_IRQ_DISABLED, &sc520_mmcr->icemap);
+}
+
+void enet_timer_isr(void)
+{
+       static long enet_ticks = 0;
+
+       enet_ticks++;
+
+       /* Toggle Watchdog every 100ms */
+       if ((enet_ticks % 100) == 0)
+               hw_watchdog_reset();
+
+       /* Toggle Run LED every 500ms */
+       if ((enet_ticks % 500) == 0)
+               enet_toggle_run_led();
+}
+
+void hw_watchdog_reset(void)
+{
+       /* Watchdog Reset must be atomic */
+       long flag = disable_interrupts();
+
+       if (sc520_mmcr->piodata15_0 & WATCHDOG_PIO_BIT)
+               sc520_mmcr->pioclr15_0 = WATCHDOG_PIO_BIT;
+       else
+               sc520_mmcr->pioset15_0 = WATCHDOG_PIO_BIT;
+
+       if (flag)
+               enable_interrupts();
+}
+
+void enet_toggle_run_led(void)
+{
+       unsigned char leds_state= inb(LED_LATCH_ADDRESS);
+       if (leds_state & LED_RUN_BITMASK)
+               outb(leds_state &~ LED_RUN_BITMASK, LED_LATCH_ADDRESS);
+       else
+               outb(leds_state | LED_RUN_BITMASK, LED_LATCH_ADDRESS);
+}