]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/imx53.dtsi
ARM: dts: imx53: Add another pwm pinctrl
[karo-tx-linux.git] / arch / arm / boot / dts / imx53.dtsi
1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 #include "skeleton.dtsi"
14 #include "imx53-pinfunc.h"
15
16 / {
17         aliases {
18                 gpio0 = &gpio1;
19                 gpio1 = &gpio2;
20                 gpio2 = &gpio3;
21                 gpio3 = &gpio4;
22                 gpio4 = &gpio5;
23                 gpio5 = &gpio6;
24                 gpio6 = &gpio7;
25                 i2c0 = &i2c1;
26                 i2c1 = &i2c2;
27                 i2c2 = &i2c3;
28                 serial0 = &uart1;
29                 serial1 = &uart2;
30                 serial2 = &uart3;
31                 serial3 = &uart4;
32                 serial4 = &uart5;
33                 spi0 = &ecspi1;
34                 spi1 = &ecspi2;
35                 spi2 = &cspi;
36         };
37
38         cpus {
39                 #address-cells = <1>;
40                 #size-cells = <0>;
41                 cpu@0 {
42                         device_type = "cpu";
43                         compatible = "arm,cortex-a8";
44                         reg = <0x0>;
45                 };
46         };
47
48         tzic: tz-interrupt-controller@0fffc000 {
49                 compatible = "fsl,imx53-tzic", "fsl,tzic";
50                 interrupt-controller;
51                 #interrupt-cells = <1>;
52                 reg = <0x0fffc000 0x4000>;
53         };
54
55         clocks {
56                 #address-cells = <1>;
57                 #size-cells = <0>;
58
59                 ckil {
60                         compatible = "fsl,imx-ckil", "fixed-clock";
61                         clock-frequency = <32768>;
62                 };
63
64                 ckih1 {
65                         compatible = "fsl,imx-ckih1", "fixed-clock";
66                         clock-frequency = <22579200>;
67                 };
68
69                 ckih2 {
70                         compatible = "fsl,imx-ckih2", "fixed-clock";
71                         clock-frequency = <0>;
72                 };
73
74                 osc {
75                         compatible = "fsl,imx-osc", "fixed-clock";
76                         clock-frequency = <24000000>;
77                 };
78         };
79
80         soc {
81                 #address-cells = <1>;
82                 #size-cells = <1>;
83                 compatible = "simple-bus";
84                 interrupt-parent = <&tzic>;
85                 ranges;
86
87                 sata: sata@10000000 {
88                         compatible = "fsl,imx53-ahci";
89                         reg = <0x10000000 0x00004000>;
90                         clocks = <&clks 173>;
91                         interrupts = <28>;
92                         status = "disabled";
93                 };
94
95                 ipu: ipu@18000000 {
96                         #crtc-cells = <1>;
97                         compatible = "fsl,imx53-ipu";
98                         reg = <0x18000000 0x080000000>;
99                         interrupts = <11 10>;
100                         clocks = <&clks 59>, <&clks 110>, <&clks 61>;
101                         clock-names = "bus", "di0", "di1";
102                         resets = <&src 2>;
103                 };
104
105                 aips@50000000 { /* AIPS1 */
106                         compatible = "fsl,aips-bus", "simple-bus";
107                         #address-cells = <1>;
108                         #size-cells = <1>;
109                         reg = <0x50000000 0x10000000>;
110                         ranges;
111
112                         spba@50000000 {
113                                 compatible = "fsl,spba-bus", "simple-bus";
114                                 #address-cells = <1>;
115                                 #size-cells = <1>;
116                                 reg = <0x50000000 0x40000>;
117                                 ranges;
118
119                                 esdhc1: esdhc@50004000 {
120                                         compatible = "fsl,imx53-esdhc";
121                                         reg = <0x50004000 0x4000>;
122                                         interrupts = <1>;
123                                         clocks = <&clks 44>, <&clks 0>, <&clks 71>;
124                                         clock-names = "ipg", "ahb", "per";
125                                         bus-width = <4>;
126                                         status = "disabled";
127                                 };
128
129                                 esdhc2: esdhc@50008000 {
130                                         compatible = "fsl,imx53-esdhc";
131                                         reg = <0x50008000 0x4000>;
132                                         interrupts = <2>;
133                                         clocks = <&clks 45>, <&clks 0>, <&clks 72>;
134                                         clock-names = "ipg", "ahb", "per";
135                                         bus-width = <4>;
136                                         status = "disabled";
137                                 };
138
139                                 uart3: serial@5000c000 {
140                                         compatible = "fsl,imx53-uart", "fsl,imx21-uart";
141                                         reg = <0x5000c000 0x4000>;
142                                         interrupts = <33>;
143                                         clocks = <&clks 32>, <&clks 33>;
144                                         clock-names = "ipg", "per";
145                                         status = "disabled";
146                                 };
147
148                                 ecspi1: ecspi@50010000 {
149                                         #address-cells = <1>;
150                                         #size-cells = <0>;
151                                         compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
152                                         reg = <0x50010000 0x4000>;
153                                         interrupts = <36>;
154                                         clocks = <&clks 51>, <&clks 52>;
155                                         clock-names = "ipg", "per";
156                                         status = "disabled";
157                                 };
158
159                                 ssi2: ssi@50014000 {
160                                         compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
161                                         reg = <0x50014000 0x4000>;
162                                         interrupts = <30>;
163                                         clocks = <&clks 49>;
164                                         dmas = <&sdma 24 1 0>,
165                                                <&sdma 25 1 0>;
166                                         dma-names = "rx", "tx";
167                                         fsl,fifo-depth = <15>;
168                                         fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
169                                         status = "disabled";
170                                 };
171
172                                 esdhc3: esdhc@50020000 {
173                                         compatible = "fsl,imx53-esdhc";
174                                         reg = <0x50020000 0x4000>;
175                                         interrupts = <3>;
176                                         clocks = <&clks 46>, <&clks 0>, <&clks 73>;
177                                         clock-names = "ipg", "ahb", "per";
178                                         bus-width = <4>;
179                                         status = "disabled";
180                                 };
181
182                                 esdhc4: esdhc@50024000 {
183                                         compatible = "fsl,imx53-esdhc";
184                                         reg = <0x50024000 0x4000>;
185                                         interrupts = <4>;
186                                         clocks = <&clks 47>, <&clks 0>, <&clks 74>;
187                                         clock-names = "ipg", "ahb", "per";
188                                         bus-width = <4>;
189                                         status = "disabled";
190                                 };
191                         };
192
193                         usbphy0: usbphy@0 {
194                                 compatible = "usb-nop-xceiv";
195                                 clocks = <&clks 124>;
196                                 clock-names = "main_clk";
197                                 status = "okay";
198                         };
199
200                         usbphy1: usbphy@1 {
201                                 compatible = "usb-nop-xceiv";
202                                 clocks = <&clks 125>;
203                                 clock-names = "main_clk";
204                                 status = "okay";
205                         };
206
207                         usbotg: usb@53f80000 {
208                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
209                                 reg = <0x53f80000 0x0200>;
210                                 interrupts = <18>;
211                                 clocks = <&clks 108>;
212                                 fsl,usbmisc = <&usbmisc 0>;
213                                 fsl,usbphy = <&usbphy0>;
214                                 status = "disabled";
215                         };
216
217                         usbh1: usb@53f80200 {
218                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
219                                 reg = <0x53f80200 0x0200>;
220                                 interrupts = <14>;
221                                 clocks = <&clks 108>;
222                                 fsl,usbmisc = <&usbmisc 1>;
223                                 fsl,usbphy = <&usbphy1>;
224                                 status = "disabled";
225                         };
226
227                         usbh2: usb@53f80400 {
228                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
229                                 reg = <0x53f80400 0x0200>;
230                                 interrupts = <16>;
231                                 clocks = <&clks 108>;
232                                 fsl,usbmisc = <&usbmisc 2>;
233                                 status = "disabled";
234                         };
235
236                         usbh3: usb@53f80600 {
237                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
238                                 reg = <0x53f80600 0x0200>;
239                                 interrupts = <17>;
240                                 clocks = <&clks 108>;
241                                 fsl,usbmisc = <&usbmisc 3>;
242                                 status = "disabled";
243                         };
244
245                         usbmisc: usbmisc@53f80800 {
246                                 #index-cells = <1>;
247                                 compatible = "fsl,imx53-usbmisc";
248                                 reg = <0x53f80800 0x200>;
249                                 clocks = <&clks 108>;
250                         };
251
252                         gpio1: gpio@53f84000 {
253                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
254                                 reg = <0x53f84000 0x4000>;
255                                 interrupts = <50 51>;
256                                 gpio-controller;
257                                 #gpio-cells = <2>;
258                                 interrupt-controller;
259                                 #interrupt-cells = <2>;
260                         };
261
262                         gpio2: gpio@53f88000 {
263                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
264                                 reg = <0x53f88000 0x4000>;
265                                 interrupts = <52 53>;
266                                 gpio-controller;
267                                 #gpio-cells = <2>;
268                                 interrupt-controller;
269                                 #interrupt-cells = <2>;
270                         };
271
272                         gpio3: gpio@53f8c000 {
273                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
274                                 reg = <0x53f8c000 0x4000>;
275                                 interrupts = <54 55>;
276                                 gpio-controller;
277                                 #gpio-cells = <2>;
278                                 interrupt-controller;
279                                 #interrupt-cells = <2>;
280                         };
281
282                         gpio4: gpio@53f90000 {
283                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
284                                 reg = <0x53f90000 0x4000>;
285                                 interrupts = <56 57>;
286                                 gpio-controller;
287                                 #gpio-cells = <2>;
288                                 interrupt-controller;
289                                 #interrupt-cells = <2>;
290                         };
291
292                         kpp: kpp@53f94000 {
293                                 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
294                                 reg = <0x53f94000 0x4000>;
295                                 interrupts = <60>;
296                                 clocks = <&clks 0>;
297                                 status = "disabled";
298                         };
299
300                         wdog1: wdog@53f98000 {
301                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
302                                 reg = <0x53f98000 0x4000>;
303                                 interrupts = <58>;
304                                 clocks = <&clks 0>;
305                         };
306
307                         wdog2: wdog@53f9c000 {
308                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
309                                 reg = <0x53f9c000 0x4000>;
310                                 interrupts = <59>;
311                                 clocks = <&clks 0>;
312                                 status = "disabled";
313                         };
314
315                         gpt: timer@53fa0000 {
316                                 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
317                                 reg = <0x53fa0000 0x4000>;
318                                 interrupts = <39>;
319                                 clocks = <&clks 36>, <&clks 41>;
320                                 clock-names = "ipg", "per";
321                         };
322
323                         iomuxc: iomuxc@53fa8000 {
324                                 compatible = "fsl,imx53-iomuxc";
325                                 reg = <0x53fa8000 0x4000>;
326
327                                 audmux {
328                                         pinctrl_audmux_1: audmuxgrp-1 {
329                                                 fsl,pins = <
330                                                         MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC  0x80000000
331                                                         MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD  0x80000000
332                                                         MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
333                                                         MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD  0x80000000
334                                                 >;
335                                         };
336
337                                         pinctrl_audmux_2: audmuxgrp-2 {
338                                                 fsl,pins = <
339                                                         MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC     0x80000000
340                                                         MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD     0x80000000
341                                                         MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS    0x80000000
342                                                         MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD     0x80000000
343                                                 >;
344                                         };
345
346                                         pinctrl_audmux_3: audmuxgrp-3 {
347                                                 fsl,pins = <
348                                                         MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC     0x80000000
349                                                         MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD     0x80000000
350                                                         MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS    0x80000000
351                                                         MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD     0x80000000
352                                                 >;
353                                         };
354                                 };
355
356                                 fec {
357                                         pinctrl_fec_1: fecgrp-1 {
358                                                 fsl,pins = <
359                                                         MX53_PAD_FEC_MDC__FEC_MDC        0x80000000
360                                                         MX53_PAD_FEC_MDIO__FEC_MDIO      0x80000000
361                                                         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
362                                                         MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
363                                                         MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
364                                                         MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
365                                                         MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
366                                                         MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
367                                                         MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
368                                                         MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
369                                                 >;
370                                         };
371
372                                         pinctrl_fec_2: fecgrp-2 {
373                                                 fsl,pins = <
374                                                         MX53_PAD_FEC_MDC__FEC_MDC        0x80000000
375                                                         MX53_PAD_FEC_MDIO__FEC_MDIO      0x80000000
376                                                         MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
377                                                         MX53_PAD_FEC_RX_ER__FEC_RX_ER    0x80000000
378                                                         MX53_PAD_FEC_CRS_DV__FEC_RX_DV   0x80000000
379                                                         MX53_PAD_FEC_RXD1__FEC_RDATA_1   0x80000000
380                                                         MX53_PAD_FEC_RXD0__FEC_RDATA_0   0x80000000
381                                                         MX53_PAD_FEC_TX_EN__FEC_TX_EN    0x80000000
382                                                         MX53_PAD_FEC_TXD1__FEC_TDATA_1   0x80000000
383                                                         MX53_PAD_FEC_TXD0__FEC_TDATA_0   0x80000000
384                                                         MX53_PAD_KEY_ROW1__FEC_COL       0x80000000
385                                                         MX53_PAD_KEY_COL3__FEC_CRS       0x80000000
386                                                         MX53_PAD_KEY_COL2__FEC_RDATA_2   0x80000000
387                                                         MX53_PAD_KEY_COL0__FEC_RDATA_3   0x80000000
388                                                         MX53_PAD_KEY_COL1__FEC_RX_CLK    0x80000000
389                                                         MX53_PAD_KEY_ROW2__FEC_TDATA_2   0x80000000
390                                                         MX53_PAD_GPIO_19__FEC_TDATA_3    0x80000000
391                                                         MX53_PAD_KEY_ROW0__FEC_TX_ER     0x80000000
392                                                 >;
393                                         };
394                                 };
395
396                                 csi {
397                                         pinctrl_csi_1: csigrp-1 {
398                                                 fsl,pins = <
399                                                         MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
400                                                         MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
401                                                         MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
402                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
403                                                         MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
404                                                         MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
405                                                         MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
406                                                         MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
407                                                         MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
408                                                         MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
409                                                         MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
410                                                         MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
411                                                         MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11      0x1d5
412                                                         MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10      0x1d5
413                                                         MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9        0x1d5
414                                                         MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8        0x1d5
415                                                         MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7        0x1d5
416                                                         MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6        0x1d5
417                                                         MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5        0x1d5
418                                                         MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4        0x1d5
419                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
420                                                 >;
421                                         };
422
423                                         pinctrl_csi_2: csigrp-2 {
424                                                 fsl,pins = <
425                                                         MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC     0x1d5
426                                                         MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC      0x1d5
427                                                         MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK   0x1d5
428                                                         MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19      0x1d5
429                                                         MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18      0x1d5
430                                                         MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17      0x1d5
431                                                         MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16      0x1d5
432                                                         MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15      0x1d5
433                                                         MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14      0x1d5
434                                                         MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13      0x1d5
435                                                         MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12      0x1d5
436                                                 >;
437                                         };
438                                 };
439
440                                 cspi {
441                                         pinctrl_cspi_1: cspigrp-1 {
442                                                 fsl,pins = <
443                                                         MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
444                                                         MX53_PAD_SD1_CMD__CSPI_MOSI   0x1d5
445                                                         MX53_PAD_SD1_CLK__CSPI_SCLK   0x1d5
446                                                 >;
447                                         };
448
449                                         pinctrl_cspi_2: cspigrp-2 {
450                                                 fsl,pins = <
451                                                         MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
452                                                         MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
453                                                         MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
454                                                 >;
455                                         };
456                                 };
457
458                                 ecspi1 {
459                                         pinctrl_ecspi1_1: ecspi1grp-1 {
460                                                 fsl,pins = <
461                                                         MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
462                                                         MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
463                                                         MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
464                                                 >;
465                                         };
466
467                                         pinctrl_ecspi1_2: ecspi1grp-2 {
468                                                 fsl,pins = <
469                                                         MX53_PAD_GPIO_19__ECSPI1_RDY    0x80000000
470                                                         MX53_PAD_EIM_EB2__ECSPI1_SS0    0x80000000
471                                                         MX53_PAD_EIM_D16__ECSPI1_SCLK   0x80000000
472                                                         MX53_PAD_EIM_D17__ECSPI1_MISO   0x80000000
473                                                         MX53_PAD_EIM_D18__ECSPI1_MOSI   0x80000000
474                                                         MX53_PAD_EIM_D19__ECSPI1_SS1    0x80000000
475                                                 >;
476                                         };
477                                 };
478
479                                 ecspi2 {
480                                         pinctrl_ecspi2_1: ecspi2grp-1 {
481                                                 fsl,pins = <
482                                                         MX53_PAD_EIM_OE__ECSPI2_MISO  0x80000000
483                                                         MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
484                                                         MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
485                                                 >;
486                                         };
487                                 };
488
489                                 esdhc1 {
490                                         pinctrl_esdhc1_1: esdhc1grp-1 {
491                                                 fsl,pins = <
492                                                         MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
493                                                         MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
494                                                         MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
495                                                         MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
496                                                         MX53_PAD_SD1_CMD__ESDHC1_CMD    0x1d5
497                                                         MX53_PAD_SD1_CLK__ESDHC1_CLK    0x1d5
498                                                 >;
499                                         };
500
501                                         pinctrl_esdhc1_2: esdhc1grp-2 {
502                                                 fsl,pins = <
503                                                         MX53_PAD_SD1_DATA0__ESDHC1_DAT0   0x1d5
504                                                         MX53_PAD_SD1_DATA1__ESDHC1_DAT1   0x1d5
505                                                         MX53_PAD_SD1_DATA2__ESDHC1_DAT2   0x1d5
506                                                         MX53_PAD_SD1_DATA3__ESDHC1_DAT3   0x1d5
507                                                         MX53_PAD_PATA_DATA8__ESDHC1_DAT4  0x1d5
508                                                         MX53_PAD_PATA_DATA9__ESDHC1_DAT5  0x1d5
509                                                         MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
510                                                         MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
511                                                         MX53_PAD_SD1_CMD__ESDHC1_CMD      0x1d5
512                                                         MX53_PAD_SD1_CLK__ESDHC1_CLK      0x1d5
513                                                 >;
514                                         };
515                                 };
516
517                                 esdhc2 {
518                                         pinctrl_esdhc2_1: esdhc2grp-1 {
519                                                 fsl,pins = <
520                                                         MX53_PAD_SD2_CMD__ESDHC2_CMD    0x1d5
521                                                         MX53_PAD_SD2_CLK__ESDHC2_CLK    0x1d5
522                                                         MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
523                                                         MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
524                                                         MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
525                                                         MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
526                                                 >;
527                                         };
528                                 };
529
530                                 esdhc3 {
531                                         pinctrl_esdhc3_1: esdhc3grp-1 {
532                                                 fsl,pins = <
533                                                         MX53_PAD_PATA_DATA8__ESDHC3_DAT0  0x1d5
534                                                         MX53_PAD_PATA_DATA9__ESDHC3_DAT1  0x1d5
535                                                         MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
536                                                         MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
537                                                         MX53_PAD_PATA_DATA0__ESDHC3_DAT4  0x1d5
538                                                         MX53_PAD_PATA_DATA1__ESDHC3_DAT5  0x1d5
539                                                         MX53_PAD_PATA_DATA2__ESDHC3_DAT6  0x1d5
540                                                         MX53_PAD_PATA_DATA3__ESDHC3_DAT7  0x1d5
541                                                         MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
542                                                         MX53_PAD_PATA_IORDY__ESDHC3_CLK   0x1d5
543                                                 >;
544                                         };
545                                 };
546
547                                 can1 {
548                                         pinctrl_can1_1: can1grp-1 {
549                                                 fsl,pins = <
550                                                         MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
551                                                         MX53_PAD_PATA_DIOR__CAN1_RXCAN  0x80000000
552                                                 >;
553                                         };
554
555                                         pinctrl_can1_2: can1grp-2 {
556                                                 fsl,pins = <
557                                                         MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
558                                                         MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
559                                                 >;
560                                         };
561
562                                         pinctrl_can1_3: can1grp-3 {
563                                                 fsl,pins = <
564                                                         MX53_PAD_GPIO_7__CAN1_TXCAN     0x80000000
565                                                         MX53_PAD_GPIO_8__CAN1_RXCAN     0x80000000
566                                                 >;
567                                         };
568                                 };
569
570                                 can2 {
571                                         pinctrl_can2_1: can2grp-1 {
572                                                 fsl,pins = <
573                                                         MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
574                                                         MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
575                                                 >;
576                                         };
577                                 };
578
579                                 i2c1 {
580                                         pinctrl_i2c1_1: i2c1grp-1 {
581                                                 fsl,pins = <
582                                                         MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
583                                                         MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
584                                                 >;
585                                         };
586
587                                         pinctrl_i2c1_2: i2c1grp-2 {
588                                                 fsl,pins = <
589                                                         MX53_PAD_EIM_D21__I2C1_SCL      0xc0000000
590                                                         MX53_PAD_EIM_D28__I2C1_SDA      0xc0000000
591                                                 >;
592                                         };
593                                 };
594
595                                 i2c2 {
596                                         pinctrl_i2c2_1: i2c2grp-1 {
597                                                 fsl,pins = <
598                                                         MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
599                                                         MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
600                                                 >;
601                                         };
602
603                                         pinctrl_i2c2_2: i2c2grp-2 {
604                                                 fsl,pins = <
605                                                         MX53_PAD_EIM_D16__I2C2_SDA      0xc0000000
606                                                         MX53_PAD_EIM_EB2__I2C2_SCL      0xc0000000
607                                                 >;
608                                         };
609                                 };
610
611                                 i2c3 {
612                                         pinctrl_i2c3_1: i2c3grp-1 {
613                                                 fsl,pins = <
614                                                         MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
615                                                         MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
616                                                 >;
617                                         };
618
619                                         pinctrl_i2c3_2: i2c3grp-2 {
620                                                 fsl,pins = <
621                                                         MX53_PAD_GPIO_3__I2C3_SCL       0xc0000000
622                                                         MX53_PAD_GPIO_6__I2C3_SDA       0xc0000000
623                                                 >;
624                                         };
625                                 };
626
627                                 ipu_disp0 {
628                                         pinctrl_ipu_disp0_1: ipudisp0grp-1 {
629                                                 fsl,pins = <
630                                                 MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
631                                                 MX53_PAD_DI0_PIN15__IPU_DI0_PIN15               0x5
632                                                 MX53_PAD_DI0_PIN2__IPU_DI0_PIN2         0x5
633                                                 MX53_PAD_DI0_PIN3__IPU_DI0_PIN3                 0x5
634                                                 MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0            0x5
635                                                 MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1            0x5
636                                                 MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2            0x5
637                                                 MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3            0x5
638                                                 MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4            0x5
639                                                 MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5            0x5
640                                                 MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6            0x5
641                                                 MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7            0x5
642                                                 MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8            0x5
643                                                 MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9            0x5
644                                                 MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10          0x5
645                                                 MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11          0x5
646                                                 MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12          0x5
647                                                 MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13          0x5
648                                                 MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14          0x5
649                                                 MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15          0x5
650                                                 MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16          0x5
651                                                 MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17          0x5
652                                                 MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18          0x5
653                                                 MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19          0x5
654                                                 MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20          0x5
655                                                 MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21          0x5
656                                                 MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22          0x5
657                                                 MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23          0x5
658                                                 >;
659                                         };
660                                 };
661
662                                 ipu_disp1 {
663                                         pinctrl_ipu_disp1_1: ipudisp1grp-1 {
664                                                 fsl,pins = <
665                                                         MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0       0x5
666                                                         MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1       0x5
667                                                         MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2       0x5
668                                                         MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3       0x5
669                                                         MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4       0x5
670                                                         MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5       0x5
671                                                         MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6       0x5
672                                                         MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7       0x5
673                                                         MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8       0x5
674                                                         MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9       0x5
675                                                         MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10      0x5
676                                                         MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11      0x5
677                                                         MX53_PAD_EIM_A17__IPU_DISP1_DAT_12      0x5
678                                                         MX53_PAD_EIM_A18__IPU_DISP1_DAT_13      0x5
679                                                         MX53_PAD_EIM_A19__IPU_DISP1_DAT_14      0x5
680                                                         MX53_PAD_EIM_A20__IPU_DISP1_DAT_15      0x5
681                                                         MX53_PAD_EIM_A21__IPU_DISP1_DAT_16      0x5
682                                                         MX53_PAD_EIM_A22__IPU_DISP1_DAT_17      0x5
683                                                         MX53_PAD_EIM_A23__IPU_DISP1_DAT_18      0x5
684                                                         MX53_PAD_EIM_A24__IPU_DISP1_DAT_19      0x5
685                                                         MX53_PAD_EIM_D31__IPU_DISP1_DAT_20      0x5
686                                                         MX53_PAD_EIM_D30__IPU_DISP1_DAT_21      0x5
687                                                         MX53_PAD_EIM_D26__IPU_DISP1_DAT_22      0x5
688                                                         MX53_PAD_EIM_D27__IPU_DISP1_DAT_23      0x5
689                                                         MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK      0x5
690                                                         MX53_PAD_EIM_DA13__IPU_DI1_D0_CS        0x5
691                                                         MX53_PAD_EIM_DA14__IPU_DI1_D1_CS        0x5
692                                                         MX53_PAD_EIM_DA15__IPU_DI1_PIN1         0x5
693                                                         MX53_PAD_EIM_DA11__IPU_DI1_PIN2         0x5
694                                                         MX53_PAD_EIM_DA12__IPU_DI1_PIN3         0x5
695                                                         MX53_PAD_EIM_A25__IPU_DI1_PIN12         0x5
696                                                         MX53_PAD_EIM_DA10__IPU_DI1_PIN15        0x5
697                                                 >;
698                                         };
699                                 };
700
701                                 ipu_disp2 {
702                                         pinctrl_ipu_disp2_1: ipudisp2grp-1 {
703                                                 fsl,pins = <
704                                                         MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0     0x80000000
705                                                         MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1     0x80000000
706                                                         MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2     0x80000000
707                                                         MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3     0x80000000
708                                                         MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK     0x80000000
709                                                         MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0     0x80000000
710                                                         MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1     0x80000000
711                                                         MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2     0x80000000
712                                                         MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3     0x80000000
713                                                         MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK     0x80000000
714                                                 >;
715                                         };
716                                 };
717
718                                 nand {
719                                         pinctrl_nand_1: nandgrp-1 {
720                                                 fsl,pins = <
721                                                         MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B     0x4
722                                                         MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B     0x4
723                                                         MX53_PAD_NANDF_CLE__EMI_NANDF_CLE       0x4
724                                                         MX53_PAD_NANDF_ALE__EMI_NANDF_ALE       0x4
725                                                         MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B     0xe0
726                                                         MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0      0xe0
727                                                         MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0      0x4
728                                                         MX53_PAD_PATA_DATA0__EMI_NANDF_D_0      0xa4
729                                                         MX53_PAD_PATA_DATA1__EMI_NANDF_D_1      0xa4
730                                                         MX53_PAD_PATA_DATA2__EMI_NANDF_D_2      0xa4
731                                                         MX53_PAD_PATA_DATA3__EMI_NANDF_D_3      0xa4
732                                                         MX53_PAD_PATA_DATA4__EMI_NANDF_D_4      0xa4
733                                                         MX53_PAD_PATA_DATA5__EMI_NANDF_D_5      0xa4
734                                                         MX53_PAD_PATA_DATA6__EMI_NANDF_D_6      0xa4
735                                                         MX53_PAD_PATA_DATA7__EMI_NANDF_D_7      0xa4
736                                                 >;
737                                         };
738                                 };
739
740                                 owire {
741                                         pinctrl_owire_1: owiregrp-1 {
742                                                 fsl,pins = <
743                                                         MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
744                                                 >;
745                                         };
746                                 };
747
748                                 pwm1 {
749                                         pinctrl_pwm1_1: pwm1grp-1 {
750                                                 fsl,pins = <
751                                                         MX53_PAD_DISP0_DAT8__PWM1_PWMO  0x5
752                                                 >;
753                                         };
754
755                                         pinctrl_pwm1_2: pwm1grp-2 {
756                                                 fsl,pins = <
757                                                         MX53_PAD_GPIO_9__PWM1_PWMO      0x5
758                                                 >;
759                                         };
760                                 };
761
762                                 pwm2 {
763                                         pinctrl_pwm2_1: pwm2grp-1 {
764                                                 fsl,pins = <
765                                                         MX53_PAD_GPIO_1__PWM2_PWMO      0x80000000
766                                                 >;
767                                         };
768                                 };
769
770                                 uart1 {
771                                         pinctrl_uart1_1: uart1grp-1 {
772                                                 fsl,pins = <
773                                                         MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
774                                                         MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
775                                                 >;
776                                         };
777
778                                         pinctrl_uart1_2: uart1grp-2 {
779                                                 fsl,pins = <
780                                                         MX53_PAD_PATA_DIOW__UART1_TXD_MUX  0x1e4
781                                                         MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
782                                                 >;
783                                         };
784
785                                         pinctrl_uart1_3: uart1grp-3 {
786                                                 fsl,pins = <
787                                                         MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
788                                                         MX53_PAD_PATA_IORDY__UART1_RTS   0x1c5
789                                                 >;
790                                         };
791                                 };
792
793                                 uart2 {
794                                         pinctrl_uart2_1: uart2grp-1 {
795                                                 fsl,pins = <
796                                                         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
797                                                         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX     0x1e4
798                                                 >;
799                                         };
800
801                                         pinctrl_uart2_2: uart2grp-2 {
802                                                 fsl,pins = <
803                                                         MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX  0x1c5
804                                                         MX53_PAD_PATA_DMARQ__UART2_TXD_MUX      0x1c5
805                                                         MX53_PAD_PATA_DIOR__UART2_RTS           0x1c5
806                                                         MX53_PAD_PATA_INTRQ__UART2_CTS          0x1c5
807                                                 >;
808                                         };
809                                 };
810
811                                 uart3 {
812                                         pinctrl_uart3_1: uart3grp-1 {
813                                                 fsl,pins = <
814                                                         MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
815                                                         MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
816                                                         MX53_PAD_PATA_DA_1__UART3_CTS     0x1e4
817                                                         MX53_PAD_PATA_DA_2__UART3_RTS     0x1e4
818                                                 >;
819                                         };
820
821                                         pinctrl_uart3_2: uart3grp-2 {
822                                                 fsl,pins = <
823                                                         MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
824                                                         MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
825                                                 >;
826                                         };
827
828                                 };
829
830                                 uart4 {
831                                         pinctrl_uart4_1: uart4grp-1 {
832                                                 fsl,pins = <
833                                                         MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
834                                                         MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
835                                                 >;
836                                         };
837                                 };
838
839                                 uart5 {
840                                         pinctrl_uart5_1: uart5grp-1 {
841                                                 fsl,pins = <
842                                                         MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
843                                                         MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
844                                                 >;
845                                         };
846                                 };
847                         };
848
849                         gpr: iomuxc-gpr@53fa8000 {
850                                 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
851                                 reg = <0x53fa8000 0xc>;
852                         };
853
854                         ldb: ldb@53fa8008 {
855                                 #address-cells = <1>;
856                                 #size-cells = <0>;
857                                 compatible = "fsl,imx53-ldb";
858                                 reg = <0x53fa8008 0x4>;
859                                 gpr = <&gpr>;
860                                 clocks = <&clks 122>, <&clks 120>,
861                                          <&clks 115>, <&clks 116>,
862                                          <&clks 123>, <&clks 85>;
863                                 clock-names = "di0_pll", "di1_pll",
864                                               "di0_sel", "di1_sel",
865                                               "di0", "di1";
866                                 status = "disabled";
867
868                                 lvds-channel@0 {
869                                         reg = <0>;
870                                         crtcs = <&ipu 0>;
871                                         status = "disabled";
872                                 };
873
874                                 lvds-channel@1 {
875                                         reg = <1>;
876                                         crtcs = <&ipu 1>;
877                                         status = "disabled";
878                                 };
879                         };
880
881                         pwm1: pwm@53fb4000 {
882                                 #pwm-cells = <2>;
883                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
884                                 reg = <0x53fb4000 0x4000>;
885                                 clocks = <&clks 37>, <&clks 38>;
886                                 clock-names = "ipg", "per";
887                                 interrupts = <61>;
888                         };
889
890                         pwm2: pwm@53fb8000 {
891                                 #pwm-cells = <2>;
892                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
893                                 reg = <0x53fb8000 0x4000>;
894                                 clocks = <&clks 39>, <&clks 40>;
895                                 clock-names = "ipg", "per";
896                                 interrupts = <94>;
897                         };
898
899                         uart1: serial@53fbc000 {
900                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
901                                 reg = <0x53fbc000 0x4000>;
902                                 interrupts = <31>;
903                                 clocks = <&clks 28>, <&clks 29>;
904                                 clock-names = "ipg", "per";
905                                 status = "disabled";
906                         };
907
908                         uart2: serial@53fc0000 {
909                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
910                                 reg = <0x53fc0000 0x4000>;
911                                 interrupts = <32>;
912                                 clocks = <&clks 30>, <&clks 31>;
913                                 clock-names = "ipg", "per";
914                                 status = "disabled";
915                         };
916
917                         can1: can@53fc8000 {
918                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
919                                 reg = <0x53fc8000 0x4000>;
920                                 interrupts = <82>;
921                                 clocks = <&clks 158>, <&clks 157>;
922                                 clock-names = "ipg", "per";
923                                 status = "disabled";
924                         };
925
926                         can2: can@53fcc000 {
927                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
928                                 reg = <0x53fcc000 0x4000>;
929                                 interrupts = <83>;
930                                 clocks = <&clks 87>, <&clks 86>;
931                                 clock-names = "ipg", "per";
932                                 status = "disabled";
933                         };
934
935                         src: src@53fd0000 {
936                                 compatible = "fsl,imx53-src", "fsl,imx51-src";
937                                 reg = <0x53fd0000 0x4000>;
938                                 #reset-cells = <1>;
939                         };
940
941                         clks: ccm@53fd4000{
942                                 compatible = "fsl,imx53-ccm";
943                                 reg = <0x53fd4000 0x4000>;
944                                 interrupts = <0 71 0x04 0 72 0x04>;
945                                 #clock-cells = <1>;
946                         };
947
948                         gpio5: gpio@53fdc000 {
949                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
950                                 reg = <0x53fdc000 0x4000>;
951                                 interrupts = <103 104>;
952                                 gpio-controller;
953                                 #gpio-cells = <2>;
954                                 interrupt-controller;
955                                 #interrupt-cells = <2>;
956                         };
957
958                         gpio6: gpio@53fe0000 {
959                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
960                                 reg = <0x53fe0000 0x4000>;
961                                 interrupts = <105 106>;
962                                 gpio-controller;
963                                 #gpio-cells = <2>;
964                                 interrupt-controller;
965                                 #interrupt-cells = <2>;
966                         };
967
968                         gpio7: gpio@53fe4000 {
969                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
970                                 reg = <0x53fe4000 0x4000>;
971                                 interrupts = <107 108>;
972                                 gpio-controller;
973                                 #gpio-cells = <2>;
974                                 interrupt-controller;
975                                 #interrupt-cells = <2>;
976                         };
977
978                         i2c3: i2c@53fec000 {
979                                 #address-cells = <1>;
980                                 #size-cells = <0>;
981                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
982                                 reg = <0x53fec000 0x4000>;
983                                 interrupts = <64>;
984                                 clocks = <&clks 88>;
985                                 status = "disabled";
986                         };
987
988                         uart4: serial@53ff0000 {
989                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
990                                 reg = <0x53ff0000 0x4000>;
991                                 interrupts = <13>;
992                                 clocks = <&clks 65>, <&clks 66>;
993                                 clock-names = "ipg", "per";
994                                 status = "disabled";
995                         };
996                 };
997
998                 aips@60000000 { /* AIPS2 */
999                         compatible = "fsl,aips-bus", "simple-bus";
1000                         #address-cells = <1>;
1001                         #size-cells = <1>;
1002                         reg = <0x60000000 0x10000000>;
1003                         ranges;
1004
1005                         iim: iim@63f98000 {
1006                                 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
1007                                 reg = <0x63f98000 0x4000>;
1008                                 interrupts = <69>;
1009                                 clocks = <&clks 107>;
1010                         };
1011
1012                         uart5: serial@63f90000 {
1013                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
1014                                 reg = <0x63f90000 0x4000>;
1015                                 interrupts = <86>;
1016                                 clocks = <&clks 67>, <&clks 68>;
1017                                 clock-names = "ipg", "per";
1018                                 status = "disabled";
1019                         };
1020
1021                         owire: owire@63fa4000 {
1022                                 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
1023                                 reg = <0x63fa4000 0x4000>;
1024                                 clocks = <&clks 159>;
1025                                 status = "disabled";
1026                         };
1027
1028                         ecspi2: ecspi@63fac000 {
1029                                 #address-cells = <1>;
1030                                 #size-cells = <0>;
1031                                 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
1032                                 reg = <0x63fac000 0x4000>;
1033                                 interrupts = <37>;
1034                                 clocks = <&clks 53>, <&clks 54>;
1035                                 clock-names = "ipg", "per";
1036                                 status = "disabled";
1037                         };
1038
1039                         sdma: sdma@63fb0000 {
1040                                 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
1041                                 reg = <0x63fb0000 0x4000>;
1042                                 interrupts = <6>;
1043                                 clocks = <&clks 56>, <&clks 56>;
1044                                 clock-names = "ipg", "ahb";
1045                                 #dma-cells = <3>;
1046                                 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
1047                         };
1048
1049                         cspi: cspi@63fc0000 {
1050                                 #address-cells = <1>;
1051                                 #size-cells = <0>;
1052                                 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
1053                                 reg = <0x63fc0000 0x4000>;
1054                                 interrupts = <38>;
1055                                 clocks = <&clks 55>, <&clks 55>;
1056                                 clock-names = "ipg", "per";
1057                                 status = "disabled";
1058                         };
1059
1060                         i2c2: i2c@63fc4000 {
1061                                 #address-cells = <1>;
1062                                 #size-cells = <0>;
1063                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1064                                 reg = <0x63fc4000 0x4000>;
1065                                 interrupts = <63>;
1066                                 clocks = <&clks 35>;
1067                                 status = "disabled";
1068                         };
1069
1070                         i2c1: i2c@63fc8000 {
1071                                 #address-cells = <1>;
1072                                 #size-cells = <0>;
1073                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
1074                                 reg = <0x63fc8000 0x4000>;
1075                                 interrupts = <62>;
1076                                 clocks = <&clks 34>;
1077                                 status = "disabled";
1078                         };
1079
1080                         ssi1: ssi@63fcc000 {
1081                                 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
1082                                 reg = <0x63fcc000 0x4000>;
1083                                 interrupts = <29>;
1084                                 clocks = <&clks 48>;
1085                                 dmas = <&sdma 28 0 0>,
1086                                        <&sdma 29 0 0>;
1087                                 dma-names = "rx", "tx";
1088                                 fsl,fifo-depth = <15>;
1089                                 fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
1090                                 status = "disabled";
1091                         };
1092
1093                         audmux: audmux@63fd0000 {
1094                                 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
1095                                 reg = <0x63fd0000 0x4000>;
1096                                 status = "disabled";
1097                         };
1098
1099                         nfc: nand@63fdb000 {
1100                                 compatible = "fsl,imx53-nand";
1101                                 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
1102                                 interrupts = <8>;
1103                                 clocks = <&clks 60>;
1104                                 status = "disabled";
1105                         };
1106
1107                         ssi3: ssi@63fe8000 {
1108                                 compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
1109                                 reg = <0x63fe8000 0x4000>;
1110                                 interrupts = <96>;
1111                                 clocks = <&clks 50>;
1112                                 dmas = <&sdma 46 0 0>,
1113                                        <&sdma 47 0 0>;
1114                                 dma-names = "rx", "tx";
1115                                 fsl,fifo-depth = <15>;
1116                                 fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
1117                                 status = "disabled";
1118                         };
1119
1120                         fec: ethernet@63fec000 {
1121                                 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
1122                                 reg = <0x63fec000 0x4000>;
1123                                 interrupts = <87>;
1124                                 clocks = <&clks 42>, <&clks 42>, <&clks 42>;
1125                                 clock-names = "ipg", "ahb", "ptp";
1126                                 status = "disabled";
1127                         };
1128
1129                         tve: tve@63ff0000 {
1130                                 compatible = "fsl,imx53-tve";
1131                                 reg = <0x63ff0000 0x1000>;
1132                                 interrupts = <92>;
1133                                 clocks = <&clks 69>, <&clks 116>;
1134                                 clock-names = "tve", "di_sel";
1135                                 crtcs = <&ipu 1>;
1136                                 status = "disabled";
1137                         };
1138
1139                         vpu: vpu@63ff4000 {
1140                                 compatible = "fsl,imx53-vpu";
1141                                 reg = <0x63ff4000 0x1000>;
1142                                 interrupts = <9>;
1143                                 clocks = <&clks 63>, <&clks 63>;
1144                                 clock-names = "per", "ahb";
1145                                 iram = <&ocram>;
1146                                 status = "disabled";
1147                         };
1148                 };
1149
1150                 ocram: sram@f8000000 {
1151                         compatible = "mmio-sram";
1152                         reg = <0xf8000000 0x20000>;
1153                         clocks = <&clks 186>;
1154                 };
1155         };
1156 };