]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/boot/dts/imx53.dtsi
KVM: x86: fix RSM into 64-bit protected mode
[karo-tx-linux.git] / arch / arm / boot / dts / imx53.dtsi
1 /*
2  * Copyright 2011 Freescale Semiconductor, Inc.
3  * Copyright 2011 Linaro Ltd.
4  *
5  * The code contained herein is licensed under the GNU General Public
6  * License. You may obtain a copy of the GNU General Public License
7  * Version 2 or later at the following locations:
8  *
9  * http://www.opensource.org/licenses/gpl-license.html
10  * http://www.gnu.org/copyleft/gpl.html
11  */
12
13 #include "skeleton.dtsi"
14 #include "imx53-pinfunc.h"
15 #include <dt-bindings/clock/imx5-clock.h>
16 #include <dt-bindings/gpio/gpio.h>
17 #include <dt-bindings/input/input.h>
18
19 / {
20         aliases {
21                 ethernet0 = &fec;
22                 gpio0 = &gpio1;
23                 gpio1 = &gpio2;
24                 gpio2 = &gpio3;
25                 gpio3 = &gpio4;
26                 gpio4 = &gpio5;
27                 gpio5 = &gpio6;
28                 gpio6 = &gpio7;
29                 i2c0 = &i2c1;
30                 i2c1 = &i2c2;
31                 i2c2 = &i2c3;
32                 mmc0 = &esdhc1;
33                 mmc1 = &esdhc2;
34                 mmc2 = &esdhc3;
35                 mmc3 = &esdhc4;
36                 serial0 = &uart1;
37                 serial1 = &uart2;
38                 serial2 = &uart3;
39                 serial3 = &uart4;
40                 serial4 = &uart5;
41                 spi0 = &ecspi1;
42                 spi1 = &ecspi2;
43                 spi2 = &cspi;
44         };
45
46         cpus {
47                 #address-cells = <1>;
48                 #size-cells = <0>;
49                 cpu0: cpu@0 {
50                         device_type = "cpu";
51                         compatible = "arm,cortex-a8";
52                         reg = <0x0>;
53                         clocks = <&clks IMX5_CLK_ARM>;
54                         clock-latency = <61036>;
55                         voltage-tolerance = <5>;
56                         operating-points = <
57                                 /* kHz */
58                                  166666  850000
59                                  400000  900000
60                                  800000 1050000
61                                 1000000 1200000
62                                 1200000 1300000
63                         >;
64                 };
65         };
66
67         display-subsystem {
68                 compatible = "fsl,imx-display-subsystem";
69                 ports = <&ipu_di0>, <&ipu_di1>;
70         };
71
72         tzic: tz-interrupt-controller@0fffc000 {
73                 compatible = "fsl,imx53-tzic", "fsl,tzic";
74                 interrupt-controller;
75                 #interrupt-cells = <1>;
76                 reg = <0x0fffc000 0x4000>;
77         };
78
79         clocks {
80                 #address-cells = <1>;
81                 #size-cells = <0>;
82
83                 ckil {
84                         compatible = "fsl,imx-ckil", "fixed-clock";
85                         #clock-cells = <0>;
86                         clock-frequency = <32768>;
87                 };
88
89                 ckih1 {
90                         compatible = "fsl,imx-ckih1", "fixed-clock";
91                         #clock-cells = <0>;
92                         clock-frequency = <22579200>;
93                 };
94
95                 ckih2 {
96                         compatible = "fsl,imx-ckih2", "fixed-clock";
97                         #clock-cells = <0>;
98                         clock-frequency = <0>;
99                 };
100
101                 osc {
102                         compatible = "fsl,imx-osc", "fixed-clock";
103                         #clock-cells = <0>;
104                         clock-frequency = <24000000>;
105                 };
106         };
107
108         soc {
109                 #address-cells = <1>;
110                 #size-cells = <1>;
111                 compatible = "simple-bus";
112                 interrupt-parent = <&tzic>;
113                 ranges;
114
115                 sata: sata@10000000 {
116                         compatible = "fsl,imx53-ahci";
117                         reg = <0x10000000 0x1000>;
118                         interrupts = <28>;
119                         clocks = <&clks IMX5_CLK_SATA_GATE>,
120                                  <&clks IMX5_CLK_SATA_REF>,
121                                  <&clks IMX5_CLK_AHB>;
122                         clock-names = "sata", "sata_ref", "ahb";
123                         status = "disabled";
124                 };
125
126                 ipu: ipu@18000000 {
127                         #address-cells = <1>;
128                         #size-cells = <0>;
129                         compatible = "fsl,imx53-ipu";
130                         reg = <0x18000000 0x08000000>;
131                         interrupts = <11 10>;
132                         clocks = <&clks IMX5_CLK_IPU_GATE>,
133                                  <&clks IMX5_CLK_IPU_DI0_GATE>,
134                                  <&clks IMX5_CLK_IPU_DI1_GATE>;
135                         clock-names = "bus", "di0", "di1";
136                         resets = <&src 2>;
137
138                         ipu_di0: port@2 {
139                                 #address-cells = <1>;
140                                 #size-cells = <0>;
141                                 reg = <2>;
142
143                                 ipu_di0_disp0: endpoint@0 {
144                                         reg = <0>;
145                                 };
146
147                                 ipu_di0_lvds0: endpoint@1 {
148                                         reg = <1>;
149                                         remote-endpoint = <&lvds0_in>;
150                                 };
151                         };
152
153                         ipu_di1: port@3 {
154                                 #address-cells = <1>;
155                                 #size-cells = <0>;
156                                 reg = <3>;
157
158                                 ipu_di1_disp1: endpoint@0 {
159                                         reg = <0>;
160                                 };
161
162                                 ipu_di1_lvds1: endpoint@1 {
163                                         reg = <1>;
164                                         remote-endpoint = <&lvds1_in>;
165                                 };
166
167                                 ipu_di1_tve: endpoint@2 {
168                                         reg = <2>;
169                                         remote-endpoint = <&tve_in>;
170                                 };
171                         };
172                 };
173
174                 aips@50000000 { /* AIPS1 */
175                         compatible = "fsl,aips-bus", "simple-bus";
176                         #address-cells = <1>;
177                         #size-cells = <1>;
178                         reg = <0x50000000 0x10000000>;
179                         ranges;
180
181                         spba@50000000 {
182                                 compatible = "fsl,spba-bus", "simple-bus";
183                                 #address-cells = <1>;
184                                 #size-cells = <1>;
185                                 reg = <0x50000000 0x40000>;
186                                 ranges;
187
188                                 esdhc1: esdhc@50004000 {
189                                         compatible = "fsl,imx53-esdhc";
190                                         reg = <0x50004000 0x4000>;
191                                         interrupts = <1>;
192                                         clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
193                                                  <&clks IMX5_CLK_DUMMY>,
194                                                  <&clks IMX5_CLK_ESDHC1_PER_GATE>;
195                                         clock-names = "ipg", "ahb", "per";
196                                         bus-width = <4>;
197                                         status = "disabled";
198                                 };
199
200                                 esdhc2: esdhc@50008000 {
201                                         compatible = "fsl,imx53-esdhc";
202                                         reg = <0x50008000 0x4000>;
203                                         interrupts = <2>;
204                                         clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
205                                                  <&clks IMX5_CLK_DUMMY>,
206                                                  <&clks IMX5_CLK_ESDHC2_PER_GATE>;
207                                         clock-names = "ipg", "ahb", "per";
208                                         bus-width = <4>;
209                                         status = "disabled";
210                                 };
211
212                                 uart3: serial@5000c000 {
213                                         compatible = "fsl,imx53-uart", "fsl,imx21-uart";
214                                         reg = <0x5000c000 0x4000>;
215                                         interrupts = <33>;
216                                         clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
217                                                  <&clks IMX5_CLK_UART3_PER_GATE>;
218                                         clock-names = "ipg", "per";
219                                         status = "disabled";
220                                 };
221
222                                 ecspi1: ecspi@50010000 {
223                                         #address-cells = <1>;
224                                         #size-cells = <0>;
225                                         compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
226                                         reg = <0x50010000 0x4000>;
227                                         interrupts = <36>;
228                                         clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
229                                                  <&clks IMX5_CLK_ECSPI1_PER_GATE>;
230                                         clock-names = "ipg", "per";
231                                         status = "disabled";
232                                 };
233
234                                 ssi2: ssi@50014000 {
235                                         #sound-dai-cells = <0>;
236                                         compatible = "fsl,imx53-ssi",
237                                                         "fsl,imx51-ssi",
238                                                         "fsl,imx21-ssi";
239                                         reg = <0x50014000 0x4000>;
240                                         interrupts = <30>;
241                                         clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
242                                                  <&clks IMX5_CLK_SSI2_ROOT_GATE>;
243                                         clock-names = "ipg", "baud";
244                                         dmas = <&sdma 24 1 0>,
245                                                <&sdma 25 1 0>;
246                                         dma-names = "rx", "tx";
247                                         fsl,fifo-depth = <15>;
248                                         status = "disabled";
249                                 };
250
251                                 esdhc3: esdhc@50020000 {
252                                         compatible = "fsl,imx53-esdhc";
253                                         reg = <0x50020000 0x4000>;
254                                         interrupts = <3>;
255                                         clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
256                                                  <&clks IMX5_CLK_DUMMY>,
257                                                  <&clks IMX5_CLK_ESDHC3_PER_GATE>;
258                                         clock-names = "ipg", "ahb", "per";
259                                         bus-width = <4>;
260                                         status = "disabled";
261                                 };
262
263                                 esdhc4: esdhc@50024000 {
264                                         compatible = "fsl,imx53-esdhc";
265                                         reg = <0x50024000 0x4000>;
266                                         interrupts = <4>;
267                                         clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
268                                                  <&clks IMX5_CLK_DUMMY>,
269                                                  <&clks IMX5_CLK_ESDHC4_PER_GATE>;
270                                         clock-names = "ipg", "ahb", "per";
271                                         bus-width = <4>;
272                                         status = "disabled";
273                                 };
274                         };
275
276                         aipstz1: bridge@53f00000 {
277                                 compatible = "fsl,imx53-aipstz";
278                                 reg = <0x53f00000 0x60>;
279                         };
280
281                         usbphy0: usbphy@0 {
282                                 compatible = "usb-nop-xceiv";
283                                 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
284                                 clock-names = "main_clk";
285                                 status = "okay";
286                         };
287
288                         usbphy1: usbphy@1 {
289                                 compatible = "usb-nop-xceiv";
290                                 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
291                                 clock-names = "main_clk";
292                                 status = "okay";
293                         };
294
295                         usbotg: usb@53f80000 {
296                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
297                                 reg = <0x53f80000 0x0200>;
298                                 interrupts = <18>;
299                                 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
300                                 fsl,usbmisc = <&usbmisc 0>;
301                                 fsl,usbphy = <&usbphy0>;
302                                 status = "disabled";
303                         };
304
305                         usbh1: usb@53f80200 {
306                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
307                                 reg = <0x53f80200 0x0200>;
308                                 interrupts = <14>;
309                                 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
310                                 fsl,usbmisc = <&usbmisc 1>;
311                                 fsl,usbphy = <&usbphy1>;
312                                 dr_mode = "host";
313                                 status = "disabled";
314                         };
315
316                         usbh2: usb@53f80400 {
317                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
318                                 reg = <0x53f80400 0x0200>;
319                                 interrupts = <16>;
320                                 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
321                                 fsl,usbmisc = <&usbmisc 2>;
322                                 dr_mode = "host";
323                                 status = "disabled";
324                         };
325
326                         usbh3: usb@53f80600 {
327                                 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
328                                 reg = <0x53f80600 0x0200>;
329                                 interrupts = <17>;
330                                 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
331                                 fsl,usbmisc = <&usbmisc 3>;
332                                 dr_mode = "host";
333                                 status = "disabled";
334                         };
335
336                         usbmisc: usbmisc@53f80800 {
337                                 #index-cells = <1>;
338                                 compatible = "fsl,imx53-usbmisc";
339                                 reg = <0x53f80800 0x200>;
340                                 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
341                         };
342
343                         gpio1: gpio@53f84000 {
344                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
345                                 reg = <0x53f84000 0x4000>;
346                                 interrupts = <50 51>;
347                                 gpio-controller;
348                                 #gpio-cells = <2>;
349                                 interrupt-controller;
350                                 #interrupt-cells = <2>;
351                         };
352
353                         gpio2: gpio@53f88000 {
354                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
355                                 reg = <0x53f88000 0x4000>;
356                                 interrupts = <52 53>;
357                                 gpio-controller;
358                                 #gpio-cells = <2>;
359                                 interrupt-controller;
360                                 #interrupt-cells = <2>;
361                         };
362
363                         gpio3: gpio@53f8c000 {
364                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
365                                 reg = <0x53f8c000 0x4000>;
366                                 interrupts = <54 55>;
367                                 gpio-controller;
368                                 #gpio-cells = <2>;
369                                 interrupt-controller;
370                                 #interrupt-cells = <2>;
371                         };
372
373                         gpio4: gpio@53f90000 {
374                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
375                                 reg = <0x53f90000 0x4000>;
376                                 interrupts = <56 57>;
377                                 gpio-controller;
378                                 #gpio-cells = <2>;
379                                 interrupt-controller;
380                                 #interrupt-cells = <2>;
381                         };
382
383                         kpp: kpp@53f94000 {
384                                 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
385                                 reg = <0x53f94000 0x4000>;
386                                 interrupts = <60>;
387                                 clocks = <&clks IMX5_CLK_DUMMY>;
388                                 status = "disabled";
389                         };
390
391                         wdog1: wdog@53f98000 {
392                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
393                                 reg = <0x53f98000 0x4000>;
394                                 interrupts = <58>;
395                                 clocks = <&clks IMX5_CLK_DUMMY>;
396                         };
397
398                         wdog2: wdog@53f9c000 {
399                                 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
400                                 reg = <0x53f9c000 0x4000>;
401                                 interrupts = <59>;
402                                 clocks = <&clks IMX5_CLK_DUMMY>;
403                                 status = "disabled";
404                         };
405
406                         gpt: timer@53fa0000 {
407                                 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
408                                 reg = <0x53fa0000 0x4000>;
409                                 interrupts = <39>;
410                                 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
411                                          <&clks IMX5_CLK_GPT_HF_GATE>;
412                                 clock-names = "ipg", "per";
413                         };
414
415                         iomuxc: iomuxc@53fa8000 {
416                                 compatible = "fsl,imx53-iomuxc";
417                                 reg = <0x53fa8000 0x4000>;
418                         };
419
420                         gpr: iomuxc-gpr@53fa8000 {
421                                 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
422                                 reg = <0x53fa8000 0xc>;
423                         };
424
425                         ldb: ldb@53fa8008 {
426                                 #address-cells = <1>;
427                                 #size-cells = <0>;
428                                 compatible = "fsl,imx53-ldb";
429                                 reg = <0x53fa8008 0x4>;
430                                 gpr = <&gpr>;
431                                 clocks = <&clks IMX5_CLK_LDB_DI0_SEL>,
432                                          <&clks IMX5_CLK_LDB_DI1_SEL>,
433                                          <&clks IMX5_CLK_IPU_DI0_SEL>,
434                                          <&clks IMX5_CLK_IPU_DI1_SEL>,
435                                          <&clks IMX5_CLK_LDB_DI0_GATE>,
436                                          <&clks IMX5_CLK_LDB_DI1_GATE>;
437                                 clock-names = "di0_pll", "di1_pll",
438                                               "di0_sel", "di1_sel",
439                                               "di0", "di1";
440                                 status = "disabled";
441
442                                 lvds-channel@0 {
443                                         #address-cells = <1>;
444                                         #size-cells = <0>;
445                                         reg = <0>;
446                                         status = "disabled";
447
448                                         port@0 {
449                                                 reg = <0>;
450
451                                                 lvds0_in: endpoint {
452                                                         remote-endpoint = <&ipu_di0_lvds0>;
453                                                 };
454                                         };
455                                 };
456
457                                 lvds-channel@1 {
458                                         #address-cells = <1>;
459                                         #size-cells = <0>;
460                                         reg = <1>;
461                                         status = "disabled";
462
463                                         port@1 {
464                                                 reg = <1>;
465
466                                                 lvds1_in: endpoint {
467                                                         remote-endpoint = <&ipu_di1_lvds1>;
468                                                 };
469                                         };
470                                 };
471                         };
472
473                         pwm1: pwm@53fb4000 {
474                                 #pwm-cells = <2>;
475                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
476                                 reg = <0x53fb4000 0x4000>;
477                                 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
478                                          <&clks IMX5_CLK_PWM1_HF_GATE>;
479                                 clock-names = "ipg", "per";
480                                 interrupts = <61>;
481                         };
482
483                         pwm2: pwm@53fb8000 {
484                                 #pwm-cells = <2>;
485                                 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
486                                 reg = <0x53fb8000 0x4000>;
487                                 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
488                                          <&clks IMX5_CLK_PWM2_HF_GATE>;
489                                 clock-names = "ipg", "per";
490                                 interrupts = <94>;
491                         };
492
493                         uart1: serial@53fbc000 {
494                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
495                                 reg = <0x53fbc000 0x4000>;
496                                 interrupts = <31>;
497                                 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
498                                          <&clks IMX5_CLK_UART1_PER_GATE>;
499                                 clock-names = "ipg", "per";
500                                 status = "disabled";
501                         };
502
503                         uart2: serial@53fc0000 {
504                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
505                                 reg = <0x53fc0000 0x4000>;
506                                 interrupts = <32>;
507                                 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
508                                          <&clks IMX5_CLK_UART2_PER_GATE>;
509                                 clock-names = "ipg", "per";
510                                 status = "disabled";
511                         };
512
513                         can1: can@53fc8000 {
514                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
515                                 reg = <0x53fc8000 0x4000>;
516                                 interrupts = <82>;
517                                 clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>,
518                                          <&clks IMX5_CLK_CAN1_SERIAL_GATE>;
519                                 clock-names = "ipg", "per";
520                                 status = "disabled";
521                         };
522
523                         can2: can@53fcc000 {
524                                 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
525                                 reg = <0x53fcc000 0x4000>;
526                                 interrupts = <83>;
527                                 clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>,
528                                          <&clks IMX5_CLK_CAN2_SERIAL_GATE>;
529                                 clock-names = "ipg", "per";
530                                 status = "disabled";
531                         };
532
533                         src: src@53fd0000 {
534                                 compatible = "fsl,imx53-src", "fsl,imx51-src";
535                                 reg = <0x53fd0000 0x4000>;
536                                 #reset-cells = <1>;
537                         };
538
539                         clks: ccm@53fd4000{
540                                 compatible = "fsl,imx53-ccm";
541                                 reg = <0x53fd4000 0x4000>;
542                                 interrupts = <0 71 0x04 0 72 0x04>;
543                                 #clock-cells = <1>;
544                         };
545
546                         gpio5: gpio@53fdc000 {
547                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
548                                 reg = <0x53fdc000 0x4000>;
549                                 interrupts = <103 104>;
550                                 gpio-controller;
551                                 #gpio-cells = <2>;
552                                 interrupt-controller;
553                                 #interrupt-cells = <2>;
554                         };
555
556                         gpio6: gpio@53fe0000 {
557                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
558                                 reg = <0x53fe0000 0x4000>;
559                                 interrupts = <105 106>;
560                                 gpio-controller;
561                                 #gpio-cells = <2>;
562                                 interrupt-controller;
563                                 #interrupt-cells = <2>;
564                         };
565
566                         gpio7: gpio@53fe4000 {
567                                 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
568                                 reg = <0x53fe4000 0x4000>;
569                                 interrupts = <107 108>;
570                                 gpio-controller;
571                                 #gpio-cells = <2>;
572                                 interrupt-controller;
573                                 #interrupt-cells = <2>;
574                         };
575
576                         i2c3: i2c@53fec000 {
577                                 #address-cells = <1>;
578                                 #size-cells = <0>;
579                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
580                                 reg = <0x53fec000 0x4000>;
581                                 interrupts = <64>;
582                                 clocks = <&clks IMX5_CLK_I2C3_GATE>;
583                                 status = "disabled";
584                         };
585
586                         uart4: serial@53ff0000 {
587                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
588                                 reg = <0x53ff0000 0x4000>;
589                                 interrupts = <13>;
590                                 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
591                                          <&clks IMX5_CLK_UART4_PER_GATE>;
592                                 clock-names = "ipg", "per";
593                                 status = "disabled";
594                         };
595                 };
596
597                 aips@60000000 { /* AIPS2 */
598                         compatible = "fsl,aips-bus", "simple-bus";
599                         #address-cells = <1>;
600                         #size-cells = <1>;
601                         reg = <0x60000000 0x10000000>;
602                         ranges;
603
604                         aipstz2: bridge@63f00000 {
605                                 compatible = "fsl,imx53-aipstz";
606                                 reg = <0x63f00000 0x60>;
607                         };
608
609                         iim: iim@63f98000 {
610                                 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
611                                 reg = <0x63f98000 0x4000>;
612                                 interrupts = <69>;
613                                 clocks = <&clks IMX5_CLK_IIM_GATE>;
614                         };
615
616                         uart5: serial@63f90000 {
617                                 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
618                                 reg = <0x63f90000 0x4000>;
619                                 interrupts = <86>;
620                                 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
621                                          <&clks IMX5_CLK_UART5_PER_GATE>;
622                                 clock-names = "ipg", "per";
623                                 status = "disabled";
624                         };
625
626                         owire: owire@63fa4000 {
627                                 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
628                                 reg = <0x63fa4000 0x4000>;
629                                 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
630                                 status = "disabled";
631                         };
632
633                         ecspi2: ecspi@63fac000 {
634                                 #address-cells = <1>;
635                                 #size-cells = <0>;
636                                 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
637                                 reg = <0x63fac000 0x4000>;
638                                 interrupts = <37>;
639                                 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
640                                          <&clks IMX5_CLK_ECSPI2_PER_GATE>;
641                                 clock-names = "ipg", "per";
642                                 status = "disabled";
643                         };
644
645                         sdma: sdma@63fb0000 {
646                                 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
647                                 reg = <0x63fb0000 0x4000>;
648                                 interrupts = <6>;
649                                 clocks = <&clks IMX5_CLK_SDMA_GATE>,
650                                          <&clks IMX5_CLK_SDMA_GATE>;
651                                 clock-names = "ipg", "ahb";
652                                 #dma-cells = <3>;
653                                 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
654                         };
655
656                         cspi: cspi@63fc0000 {
657                                 #address-cells = <1>;
658                                 #size-cells = <0>;
659                                 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
660                                 reg = <0x63fc0000 0x4000>;
661                                 interrupts = <38>;
662                                 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
663                                          <&clks IMX5_CLK_CSPI_IPG_GATE>;
664                                 clock-names = "ipg", "per";
665                                 status = "disabled";
666                         };
667
668                         i2c2: i2c@63fc4000 {
669                                 #address-cells = <1>;
670                                 #size-cells = <0>;
671                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
672                                 reg = <0x63fc4000 0x4000>;
673                                 interrupts = <63>;
674                                 clocks = <&clks IMX5_CLK_I2C2_GATE>;
675                                 status = "disabled";
676                         };
677
678                         i2c1: i2c@63fc8000 {
679                                 #address-cells = <1>;
680                                 #size-cells = <0>;
681                                 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
682                                 reg = <0x63fc8000 0x4000>;
683                                 interrupts = <62>;
684                                 clocks = <&clks IMX5_CLK_I2C1_GATE>;
685                                 status = "disabled";
686                         };
687
688                         ssi1: ssi@63fcc000 {
689                                 #sound-dai-cells = <0>;
690                                 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
691                                                 "fsl,imx21-ssi";
692                                 reg = <0x63fcc000 0x4000>;
693                                 interrupts = <29>;
694                                 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
695                                          <&clks IMX5_CLK_SSI1_ROOT_GATE>;
696                                 clock-names = "ipg", "baud";
697                                 dmas = <&sdma 28 0 0>,
698                                        <&sdma 29 0 0>;
699                                 dma-names = "rx", "tx";
700                                 fsl,fifo-depth = <15>;
701                                 status = "disabled";
702                         };
703
704                         audmux: audmux@63fd0000 {
705                                 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
706                                 reg = <0x63fd0000 0x4000>;
707                                 status = "disabled";
708                         };
709
710                         nfc: nand@63fdb000 {
711                                 compatible = "fsl,imx53-nand";
712                                 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
713                                 interrupts = <8>;
714                                 clocks = <&clks IMX5_CLK_NFC_GATE>;
715                                 status = "disabled";
716                         };
717
718                         ssi3: ssi@63fe8000 {
719                                 #sound-dai-cells = <0>;
720                                 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
721                                                 "fsl,imx21-ssi";
722                                 reg = <0x63fe8000 0x4000>;
723                                 interrupts = <96>;
724                                 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
725                                          <&clks IMX5_CLK_SSI3_ROOT_GATE>;
726                                 clock-names = "ipg", "baud";
727                                 dmas = <&sdma 46 0 0>,
728                                        <&sdma 47 0 0>;
729                                 dma-names = "rx", "tx";
730                                 fsl,fifo-depth = <15>;
731                                 status = "disabled";
732                         };
733
734                         fec: ethernet@63fec000 {
735                                 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
736                                 reg = <0x63fec000 0x4000>;
737                                 interrupts = <87>;
738                                 clocks = <&clks IMX5_CLK_FEC_GATE>,
739                                          <&clks IMX5_CLK_FEC_GATE>,
740                                          <&clks IMX5_CLK_FEC_GATE>;
741                                 clock-names = "ipg", "ahb", "ptp";
742                                 status = "disabled";
743                         };
744
745                         tve: tve@63ff0000 {
746                                 compatible = "fsl,imx53-tve";
747                                 reg = <0x63ff0000 0x1000>;
748                                 interrupts = <92>;
749                                 clocks = <&clks IMX5_CLK_TVE_GATE>,
750                                          <&clks IMX5_CLK_IPU_DI1_SEL>;
751                                 clock-names = "tve", "di_sel";
752                                 status = "disabled";
753
754                                 port {
755                                         tve_in: endpoint {
756                                                 remote-endpoint = <&ipu_di1_tve>;
757                                         };
758                                 };
759                         };
760
761                         vpu: vpu@63ff4000 {
762                                 compatible = "fsl,imx53-vpu", "cnm,coda7541";
763                                 reg = <0x63ff4000 0x1000>;
764                                 interrupts = <9>;
765                                 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
766                                          <&clks IMX5_CLK_VPU_GATE>;
767                                 clock-names = "per", "ahb";
768                                 resets = <&src 1>;
769                                 iram = <&ocram>;
770                         };
771
772                         sahara: crypto@63ff8000 {
773                                 compatible = "fsl,imx53-sahara";
774                                 reg = <0x63ff8000 0x4000>;
775                                 interrupts = <19 20>;
776                                 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
777                                          <&clks IMX5_CLK_SAHARA_IPG_GATE>;
778                                 clock-names = "ipg", "ahb";
779                         };
780                 };
781
782                 ocram: sram@f8000000 {
783                         compatible = "mmio-sram";
784                         reg = <0xf8000000 0x20000>;
785                         clocks = <&clks IMX5_CLK_OCRAM>;
786                 };
787
788                 pmu {
789                         compatible = "arm,cortex-a8-pmu";
790                         interrupts = <77>;
791                 };
792         };
793 };