]> git.kernelconcepts.de Git - karo-tx-linux.git/blob - arch/arm/mach-at91/at91sam9260.c
Merge tag 'sound-3.8' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound
[karo-tx-linux.git] / arch / arm / mach-at91 / at91sam9260.c
1 /*
2  * arch/arm/mach-at91/at91sam9260.c
3  *
4  *  Copyright (C) 2006 SAN People
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  */
12
13 #include <linux/module.h>
14
15 #include <asm/proc-fns.h>
16 #include <asm/irq.h>
17 #include <asm/mach/arch.h>
18 #include <asm/mach/map.h>
19 #include <asm/system_misc.h>
20 #include <mach/cpu.h>
21 #include <mach/at91_dbgu.h>
22 #include <mach/at91sam9260.h>
23 #include <mach/at91_pmc.h>
24
25 #include "at91_aic.h"
26 #include "at91_rstc.h"
27 #include "soc.h"
28 #include "generic.h"
29 #include "clock.h"
30 #include "sam9_smc.h"
31
32 /* --------------------------------------------------------------------
33  *  Clocks
34  * -------------------------------------------------------------------- */
35
36 /*
37  * The peripheral clocks.
38  */
39 static struct clk pioA_clk = {
40         .name           = "pioA_clk",
41         .pmc_mask       = 1 << AT91SAM9260_ID_PIOA,
42         .type           = CLK_TYPE_PERIPHERAL,
43 };
44 static struct clk pioB_clk = {
45         .name           = "pioB_clk",
46         .pmc_mask       = 1 << AT91SAM9260_ID_PIOB,
47         .type           = CLK_TYPE_PERIPHERAL,
48 };
49 static struct clk pioC_clk = {
50         .name           = "pioC_clk",
51         .pmc_mask       = 1 << AT91SAM9260_ID_PIOC,
52         .type           = CLK_TYPE_PERIPHERAL,
53 };
54 static struct clk adc_clk = {
55         .name           = "adc_clk",
56         .pmc_mask       = 1 << AT91SAM9260_ID_ADC,
57         .type           = CLK_TYPE_PERIPHERAL,
58 };
59
60 static struct clk adc_op_clk = {
61         .name           = "adc_op_clk",
62         .type           = CLK_TYPE_PERIPHERAL,
63         .rate_hz        = 5000000,
64 };
65
66 static struct clk usart0_clk = {
67         .name           = "usart0_clk",
68         .pmc_mask       = 1 << AT91SAM9260_ID_US0,
69         .type           = CLK_TYPE_PERIPHERAL,
70 };
71 static struct clk usart1_clk = {
72         .name           = "usart1_clk",
73         .pmc_mask       = 1 << AT91SAM9260_ID_US1,
74         .type           = CLK_TYPE_PERIPHERAL,
75 };
76 static struct clk usart2_clk = {
77         .name           = "usart2_clk",
78         .pmc_mask       = 1 << AT91SAM9260_ID_US2,
79         .type           = CLK_TYPE_PERIPHERAL,
80 };
81 static struct clk mmc_clk = {
82         .name           = "mci_clk",
83         .pmc_mask       = 1 << AT91SAM9260_ID_MCI,
84         .type           = CLK_TYPE_PERIPHERAL,
85 };
86 static struct clk udc_clk = {
87         .name           = "udc_clk",
88         .pmc_mask       = 1 << AT91SAM9260_ID_UDP,
89         .type           = CLK_TYPE_PERIPHERAL,
90 };
91 static struct clk twi_clk = {
92         .name           = "twi_clk",
93         .pmc_mask       = 1 << AT91SAM9260_ID_TWI,
94         .type           = CLK_TYPE_PERIPHERAL,
95 };
96 static struct clk spi0_clk = {
97         .name           = "spi0_clk",
98         .pmc_mask       = 1 << AT91SAM9260_ID_SPI0,
99         .type           = CLK_TYPE_PERIPHERAL,
100 };
101 static struct clk spi1_clk = {
102         .name           = "spi1_clk",
103         .pmc_mask       = 1 << AT91SAM9260_ID_SPI1,
104         .type           = CLK_TYPE_PERIPHERAL,
105 };
106 static struct clk ssc_clk = {
107         .name           = "ssc_clk",
108         .pmc_mask       = 1 << AT91SAM9260_ID_SSC,
109         .type           = CLK_TYPE_PERIPHERAL,
110 };
111 static struct clk tc0_clk = {
112         .name           = "tc0_clk",
113         .pmc_mask       = 1 << AT91SAM9260_ID_TC0,
114         .type           = CLK_TYPE_PERIPHERAL,
115 };
116 static struct clk tc1_clk = {
117         .name           = "tc1_clk",
118         .pmc_mask       = 1 << AT91SAM9260_ID_TC1,
119         .type           = CLK_TYPE_PERIPHERAL,
120 };
121 static struct clk tc2_clk = {
122         .name           = "tc2_clk",
123         .pmc_mask       = 1 << AT91SAM9260_ID_TC2,
124         .type           = CLK_TYPE_PERIPHERAL,
125 };
126 static struct clk ohci_clk = {
127         .name           = "ohci_clk",
128         .pmc_mask       = 1 << AT91SAM9260_ID_UHP,
129         .type           = CLK_TYPE_PERIPHERAL,
130 };
131 static struct clk macb_clk = {
132         .name           = "pclk",
133         .pmc_mask       = 1 << AT91SAM9260_ID_EMAC,
134         .type           = CLK_TYPE_PERIPHERAL,
135 };
136 static struct clk isi_clk = {
137         .name           = "isi_clk",
138         .pmc_mask       = 1 << AT91SAM9260_ID_ISI,
139         .type           = CLK_TYPE_PERIPHERAL,
140 };
141 static struct clk usart3_clk = {
142         .name           = "usart3_clk",
143         .pmc_mask       = 1 << AT91SAM9260_ID_US3,
144         .type           = CLK_TYPE_PERIPHERAL,
145 };
146 static struct clk usart4_clk = {
147         .name           = "usart4_clk",
148         .pmc_mask       = 1 << AT91SAM9260_ID_US4,
149         .type           = CLK_TYPE_PERIPHERAL,
150 };
151 static struct clk usart5_clk = {
152         .name           = "usart5_clk",
153         .pmc_mask       = 1 << AT91SAM9260_ID_US5,
154         .type           = CLK_TYPE_PERIPHERAL,
155 };
156 static struct clk tc3_clk = {
157         .name           = "tc3_clk",
158         .pmc_mask       = 1 << AT91SAM9260_ID_TC3,
159         .type           = CLK_TYPE_PERIPHERAL,
160 };
161 static struct clk tc4_clk = {
162         .name           = "tc4_clk",
163         .pmc_mask       = 1 << AT91SAM9260_ID_TC4,
164         .type           = CLK_TYPE_PERIPHERAL,
165 };
166 static struct clk tc5_clk = {
167         .name           = "tc5_clk",
168         .pmc_mask       = 1 << AT91SAM9260_ID_TC5,
169         .type           = CLK_TYPE_PERIPHERAL,
170 };
171
172 static struct clk *periph_clocks[] __initdata = {
173         &pioA_clk,
174         &pioB_clk,
175         &pioC_clk,
176         &adc_clk,
177         &adc_op_clk,
178         &usart0_clk,
179         &usart1_clk,
180         &usart2_clk,
181         &mmc_clk,
182         &udc_clk,
183         &twi_clk,
184         &spi0_clk,
185         &spi1_clk,
186         &ssc_clk,
187         &tc0_clk,
188         &tc1_clk,
189         &tc2_clk,
190         &ohci_clk,
191         &macb_clk,
192         &isi_clk,
193         &usart3_clk,
194         &usart4_clk,
195         &usart5_clk,
196         &tc3_clk,
197         &tc4_clk,
198         &tc5_clk,
199         // irq0 .. irq2
200 };
201
202 static struct clk_lookup periph_clocks_lookups[] = {
203         /* One additional fake clock for macb_hclk */
204         CLKDEV_CON_ID("hclk", &macb_clk),
205         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
206         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
207         CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
208         CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
209         CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
210         CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
211         CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
212         CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
213         CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc_clk),
214         CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc_clk),
215         CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
216         CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi_clk),
217         /* more usart lookup table for DT entries */
218         CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
219         CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
220         CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
221         CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
222         CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
223         CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
224         CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
225         CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi_clk),
226         /* more tc lookup table for DT entries */
227         CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
228         CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
229         CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
230         CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
231         CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
232         CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
233         CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
234         CLKDEV_CON_DEV_ID("mci_clk", "fffa8000.mmc", &mmc_clk),
235         /* fake hclk clock */
236         CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
237         CLKDEV_CON_ID("pioA", &pioA_clk),
238         CLKDEV_CON_ID("pioB", &pioB_clk),
239         CLKDEV_CON_ID("pioC", &pioC_clk),
240         CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
241         CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
242         CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
243 };
244
245 static struct clk_lookup usart_clocks_lookups[] = {
246         CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
247         CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
248         CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
249         CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
250         CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
251         CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
252         CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
253 };
254
255 /*
256  * The two programmable clocks.
257  * You must configure pin multiplexing to bring these signals out.
258  */
259 static struct clk pck0 = {
260         .name           = "pck0",
261         .pmc_mask       = AT91_PMC_PCK0,
262         .type           = CLK_TYPE_PROGRAMMABLE,
263         .id             = 0,
264 };
265 static struct clk pck1 = {
266         .name           = "pck1",
267         .pmc_mask       = AT91_PMC_PCK1,
268         .type           = CLK_TYPE_PROGRAMMABLE,
269         .id             = 1,
270 };
271
272 static void __init at91sam9260_register_clocks(void)
273 {
274         int i;
275
276         for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
277                 clk_register(periph_clocks[i]);
278
279         clkdev_add_table(periph_clocks_lookups,
280                          ARRAY_SIZE(periph_clocks_lookups));
281         clkdev_add_table(usart_clocks_lookups,
282                          ARRAY_SIZE(usart_clocks_lookups));
283
284         clk_register(&pck0);
285         clk_register(&pck1);
286 }
287
288 /* --------------------------------------------------------------------
289  *  GPIO
290  * -------------------------------------------------------------------- */
291
292 static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
293         {
294                 .id             = AT91SAM9260_ID_PIOA,
295                 .regbase        = AT91SAM9260_BASE_PIOA,
296         }, {
297                 .id             = AT91SAM9260_ID_PIOB,
298                 .regbase        = AT91SAM9260_BASE_PIOB,
299         }, {
300                 .id             = AT91SAM9260_ID_PIOC,
301                 .regbase        = AT91SAM9260_BASE_PIOC,
302         }
303 };
304
305 /* --------------------------------------------------------------------
306  *  AT91SAM9260 processor initialization
307  * -------------------------------------------------------------------- */
308
309 static void __init at91sam9xe_map_io(void)
310 {
311         unsigned long sram_size;
312
313         switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
314                 case AT91_CIDR_SRAMSIZ_32K:
315                         sram_size = 2 * SZ_16K;
316                         break;
317                 case AT91_CIDR_SRAMSIZ_16K:
318                 default:
319                         sram_size = SZ_16K;
320         }
321
322         at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
323 }
324
325 static void __init at91sam9260_map_io(void)
326 {
327         if (cpu_is_at91sam9xe())
328                 at91sam9xe_map_io();
329         else if (cpu_is_at91sam9g20())
330                 at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
331         else
332                 at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
333 }
334
335 static void __init at91sam9260_ioremap_registers(void)
336 {
337         at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
338         at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
339         at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
340         at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
341         at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
342         at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
343 }
344
345 static void __init at91sam9260_initialize(void)
346 {
347         arm_pm_idle = at91sam9_idle;
348         arm_pm_restart = at91sam9_alt_restart;
349         at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
350                         | (1 << AT91SAM9260_ID_IRQ2);
351
352         /* Register GPIO subsystem */
353         at91_gpio_init(at91sam9260_gpio, 3);
354 }
355
356 /* --------------------------------------------------------------------
357  *  Interrupt initialization
358  * -------------------------------------------------------------------- */
359
360 /*
361  * The default interrupt priority levels (0 = lowest, 7 = highest).
362  */
363 static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
364         7,      /* Advanced Interrupt Controller */
365         7,      /* System Peripherals */
366         1,      /* Parallel IO Controller A */
367         1,      /* Parallel IO Controller B */
368         1,      /* Parallel IO Controller C */
369         0,      /* Analog-to-Digital Converter */
370         5,      /* USART 0 */
371         5,      /* USART 1 */
372         5,      /* USART 2 */
373         0,      /* Multimedia Card Interface */
374         2,      /* USB Device Port */
375         6,      /* Two-Wire Interface */
376         5,      /* Serial Peripheral Interface 0 */
377         5,      /* Serial Peripheral Interface 1 */
378         5,      /* Serial Synchronous Controller */
379         0,
380         0,
381         0,      /* Timer Counter 0 */
382         0,      /* Timer Counter 1 */
383         0,      /* Timer Counter 2 */
384         2,      /* USB Host port */
385         3,      /* Ethernet */
386         0,      /* Image Sensor Interface */
387         5,      /* USART 3 */
388         5,      /* USART 4 */
389         5,      /* USART 5 */
390         0,      /* Timer Counter 3 */
391         0,      /* Timer Counter 4 */
392         0,      /* Timer Counter 5 */
393         0,      /* Advanced Interrupt Controller */
394         0,      /* Advanced Interrupt Controller */
395         0,      /* Advanced Interrupt Controller */
396 };
397
398 AT91_SOC_START(sam9260)
399         .map_io = at91sam9260_map_io,
400         .default_irq_priority = at91sam9260_default_irq_priority,
401         .ioremap_registers = at91sam9260_ioremap_registers,
402         .register_clocks = at91sam9260_register_clocks,
403         .init = at91sam9260_initialize,
404 AT91_SOC_END