]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/cpu/armv7/omap5/hwinit.c
ARM: DRA7xx: Do not enable srcomp for DRA7xx Soc's
[karo-tx-uboot.git] / arch / arm / cpu / armv7 / omap5 / hwinit.c
1 /*
2  *
3  * Functions for omap5 based boards.
4  *
5  * (C) Copyright 2011
6  * Texas Instruments, <www.ti.com>
7  *
8  * Author :
9  *      Aneesh V        <aneesh@ti.com>
10  *      Steve Sakoman   <steve@sakoman.com>
11  *      Sricharan       <r.sricharan@ti.com>
12  *
13  * See file CREDITS for list of people who contributed to this
14  * project.
15  *
16  * This program is free software; you can redistribute it and/or
17  * modify it under the terms of the GNU General Public License as
18  * published by the Free Software Foundation; either version 2 of
19  * the License, or (at your option) any later version.
20  *
21  * This program is distributed in the hope that it will be useful,
22  * but WITHOUT ANY WARRANTY; without even the implied warranty of
23  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24  * GNU General Public License for more details.
25  *
26  * You should have received a copy of the GNU General Public License
27  * along with this program; if not, write to the Free Software
28  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29  * MA 02111-1307 USA
30  */
31 #include <common.h>
32 #include <asm/armv7.h>
33 #include <asm/arch/cpu.h>
34 #include <asm/arch/sys_proto.h>
35 #include <asm/arch/clock.h>
36 #include <asm/sizes.h>
37 #include <asm/utils.h>
38 #include <asm/arch/gpio.h>
39 #include <asm/emif.h>
40 #include <asm/omap_common.h>
41
42 DECLARE_GLOBAL_DATA_PTR;
43
44 u32 *const omap_si_rev = (u32 *)OMAP_SRAM_SCRATCH_OMAP_REV;
45
46 static struct gpio_bank gpio_bank_54xx[6] = {
47         { (void *)OMAP54XX_GPIO1_BASE, METHOD_GPIO_24XX },
48         { (void *)OMAP54XX_GPIO2_BASE, METHOD_GPIO_24XX },
49         { (void *)OMAP54XX_GPIO3_BASE, METHOD_GPIO_24XX },
50         { (void *)OMAP54XX_GPIO4_BASE, METHOD_GPIO_24XX },
51         { (void *)OMAP54XX_GPIO5_BASE, METHOD_GPIO_24XX },
52         { (void *)OMAP54XX_GPIO6_BASE, METHOD_GPIO_24XX },
53 };
54
55 const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
56
57 #ifdef CONFIG_SPL_BUILD
58 /* LPDDR2 specific IO settings */
59 static void io_settings_lpddr2(void)
60 {
61         const struct ctrl_ioregs *ioregs;
62
63         get_ioregs(&ioregs);
64         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
65         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
66         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
67         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
68         writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
69         writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
70         writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
71         writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
72         writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
73 }
74
75 /* DDR3 specific IO settings */
76 static void io_settings_ddr3(void)
77 {
78         u32 io_settings = 0;
79         const struct ctrl_ioregs *ioregs;
80
81         get_ioregs(&ioregs);
82         writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch1_0);
83         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
84         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
85
86         writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch2_0);
87         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
88         writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
89
90         writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
91         writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
92         writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
93
94         /* omap5432 does not use lpddr2 */
95         writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
96         writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
97
98         writel(ioregs->ctrl_emif_sdram_config_ext,
99                (*ctrl)->control_emif1_sdram_config_ext);
100         writel(ioregs->ctrl_emif_sdram_config_ext,
101                (*ctrl)->control_emif2_sdram_config_ext);
102
103         /* Disable DLL select */
104         io_settings = (readl((*ctrl)->control_port_emif1_sdram_config)
105                                                         & 0xFFEFFFFF);
106         writel(io_settings,
107                 (*ctrl)->control_port_emif1_sdram_config);
108
109         io_settings = (readl((*ctrl)->control_port_emif2_sdram_config)
110                                                         & 0xFFEFFFFF);
111         writel(io_settings,
112                 (*ctrl)->control_port_emif2_sdram_config);
113 }
114
115 /*
116  * Some tuning of IOs for optimal power and performance
117  */
118 void do_io_settings(void)
119 {
120         u32 io_settings = 0, mask = 0;
121
122         /* Impedance settings EMMC, C2C 1,2, hsi2 */
123         mask = (ds_mask << 2) | (ds_mask << 8) |
124                 (ds_mask << 16) | (ds_mask << 18);
125         io_settings = readl((*ctrl)->control_smart1io_padconf_0) &
126                                 (~mask);
127         io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
128                         (ds_45_ohm << 18) | (ds_60_ohm << 2);
129         writel(io_settings, (*ctrl)->control_smart1io_padconf_0);
130
131         /* Impedance settings Mcspi2 */
132         mask = (ds_mask << 30);
133         io_settings = readl((*ctrl)->control_smart1io_padconf_1) &
134                         (~mask);
135         io_settings |= (ds_60_ohm << 30);
136         writel(io_settings, (*ctrl)->control_smart1io_padconf_1);
137
138         /* Impedance settings C2C 3,4 */
139         mask = (ds_mask << 14) | (ds_mask << 16);
140         io_settings = readl((*ctrl)->control_smart1io_padconf_2) &
141                         (~mask);
142         io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
143         writel(io_settings, (*ctrl)->control_smart1io_padconf_2);
144
145         /* Slew rate settings EMMC, C2C 1,2 */
146         mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
147         io_settings = readl((*ctrl)->control_smart2io_padconf_0) &
148                         (~mask);
149         io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
150         writel(io_settings, (*ctrl)->control_smart2io_padconf_0);
151
152         /* Slew rate settings hsi2, Mcspi2 */
153         mask = (sc_mask << 24) | (sc_mask << 28);
154         io_settings = readl((*ctrl)->control_smart2io_padconf_1) &
155                         (~mask);
156         io_settings |= (sc_fast << 28) | (sc_fast << 24);
157         writel(io_settings, (*ctrl)->control_smart2io_padconf_1);
158
159         /* Slew rate settings C2C 3,4 */
160         mask = (sc_mask << 16) | (sc_mask << 18);
161         io_settings = readl((*ctrl)->control_smart2io_padconf_2) &
162                         (~mask);
163         io_settings |= (sc_na << 16) | (sc_na << 18);
164         writel(io_settings, (*ctrl)->control_smart2io_padconf_2);
165
166         /* impedance and slew rate settings for usb */
167         mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
168                 (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
169         io_settings = readl((*ctrl)->control_smart3io_padconf_1) &
170                         (~mask);
171         io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
172                        (ds_60_ohm << 23) | (sc_fast << 20) |
173                        (sc_fast << 17) | (sc_fast << 14);
174         writel(io_settings, (*ctrl)->control_smart3io_padconf_1);
175
176         if (emif_sdram_type() == EMIF_SDRAM_TYPE_LPDDR2)
177                 io_settings_lpddr2();
178         else
179                 io_settings_ddr3();
180
181         /* Efuse settings */
182         writel(EFUSE_1, (*ctrl)->control_efuse_1);
183         writel(EFUSE_2, (*ctrl)->control_efuse_2);
184         writel(EFUSE_3, (*ctrl)->control_efuse_3);
185         writel(EFUSE_4, (*ctrl)->control_efuse_4);
186 }
187
188 static const struct srcomp_params srcomp_parameters[NUM_SYS_CLKS] = {
189         {0x45, 0x1},    /* 12 MHz   */
190         {-1, -1},       /* 13 MHz   */
191         {0x63, 0x2},    /* 16.8 MHz */
192         {0x57, 0x2},    /* 19.2 MHz */
193         {0x20, 0x1},    /* 26 MHz   */
194         {-1, -1},       /* 27 MHz   */
195         {0x41, 0x3}     /* 38.4 MHz */
196 };
197
198 void srcomp_enable(void)
199 {
200         u32 srcomp_value, mul_factor, div_factor, clk_val, i;
201         u32 sysclk_ind  = get_sys_clk_index();
202         u32 omap_rev    = omap_revision();
203
204         if (!is_omap54xx())
205                 return;
206
207         mul_factor = srcomp_parameters[sysclk_ind].multiply_factor;
208         div_factor = srcomp_parameters[sysclk_ind].divide_factor;
209
210         for (i = 0; i < 4; i++) {
211                 srcomp_value = readl((*ctrl)->control_srcomp_north_side + i*4);
212                 srcomp_value &=
213                         ~(MULTIPLY_FACTOR_XS_MASK | DIVIDE_FACTOR_XS_MASK);
214                 srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
215                         (div_factor << DIVIDE_FACTOR_XS_SHIFT);
216                 writel(srcomp_value, (*ctrl)->control_srcomp_north_side + i*4);
217         }
218
219         if ((omap_rev == OMAP5430_ES1_0) || (omap_rev == OMAP5432_ES1_0)) {
220                 clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
221                 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
222                 writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
223
224                 for (i = 0; i < 4; i++) {
225                         srcomp_value =
226                                 readl((*ctrl)->control_srcomp_north_side + i*4);
227                         srcomp_value &= ~PWRDWN_XS_MASK;
228                         writel(srcomp_value,
229                                (*ctrl)->control_srcomp_north_side + i*4);
230
231                         while (((readl((*ctrl)->control_srcomp_north_side + i*4)
232                                 & SRCODE_READ_XS_MASK) >>
233                                 SRCODE_READ_XS_SHIFT) == 0)
234                                 ;
235
236                         srcomp_value =
237                                 readl((*ctrl)->control_srcomp_north_side + i*4);
238                         srcomp_value &= ~OVERRIDE_XS_MASK;
239                         writel(srcomp_value,
240                                (*ctrl)->control_srcomp_north_side + i*4);
241                 }
242         } else {
243                 srcomp_value = readl((*ctrl)->control_srcomp_east_side_wkup);
244                 srcomp_value &= ~(MULTIPLY_FACTOR_XS_MASK |
245                                   DIVIDE_FACTOR_XS_MASK);
246                 srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
247                                 (div_factor << DIVIDE_FACTOR_XS_SHIFT);
248                 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
249
250                 for (i = 0; i < 4; i++) {
251                         srcomp_value =
252                                 readl((*ctrl)->control_srcomp_north_side + i*4);
253                         srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
254                         writel(srcomp_value,
255                                (*ctrl)->control_srcomp_north_side + i*4);
256
257                         srcomp_value =
258                                 readl((*ctrl)->control_srcomp_north_side + i*4);
259                         srcomp_value &= ~OVERRIDE_XS_MASK;
260                         writel(srcomp_value,
261                                (*ctrl)->control_srcomp_north_side + i*4);
262                 }
263
264                 srcomp_value =
265                         readl((*ctrl)->control_srcomp_east_side_wkup);
266                 srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
267                 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
268
269                 srcomp_value =
270                         readl((*ctrl)->control_srcomp_east_side_wkup);
271                 srcomp_value &= ~OVERRIDE_XS_MASK;
272                 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
273
274                 clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
275                 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
276                 writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
277
278                 clk_val = readl((*prcm)->cm_wkupaon_io_srcomp_clkctrl);
279                 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
280                 writel(clk_val, (*prcm)->cm_wkupaon_io_srcomp_clkctrl);
281
282                 for (i = 0; i < 4; i++) {
283                         while (((readl((*ctrl)->control_srcomp_north_side + i*4)
284                                 & SRCODE_READ_XS_MASK) >>
285                                 SRCODE_READ_XS_SHIFT) == 0)
286                                 ;
287
288                         srcomp_value =
289                                 readl((*ctrl)->control_srcomp_north_side + i*4);
290                         srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
291                         writel(srcomp_value,
292                                (*ctrl)->control_srcomp_north_side + i*4);
293                 }
294
295                 while (((readl((*ctrl)->control_srcomp_east_side_wkup) &
296                         SRCODE_READ_XS_MASK) >> SRCODE_READ_XS_SHIFT) == 0)
297                         ;
298
299                 srcomp_value =
300                         readl((*ctrl)->control_srcomp_east_side_wkup);
301                 srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
302                 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
303         }
304 }
305 #endif
306
307 void config_data_eye_leveling_samples(u32 emif_base)
308 {
309         /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/
310         if (emif_base == EMIF1_BASE)
311                 writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
312                         (*ctrl)->control_emif1_sdram_config_ext);
313         else if (emif_base == EMIF2_BASE)
314                 writel(SDRAM_CONFIG_EXT_RD_LVL_4_SAMPLES,
315                         (*ctrl)->control_emif2_sdram_config_ext);
316 }
317
318 void init_omap_revision(void)
319 {
320         /*
321          * For some of the ES2/ES1 boards ID_CODE is not reliable:
322          * Also, ES1 and ES2 have different ARM revisions
323          * So use ARM revision for identification
324          */
325         unsigned int rev = cortex_rev();
326
327         switch (readl(CONTROL_ID_CODE)) {
328         case OMAP5430_CONTROL_ID_CODE_ES1_0:
329                 *omap_si_rev = OMAP5430_ES1_0;
330                 if (rev == MIDR_CORTEX_A15_R2P2)
331                         *omap_si_rev = OMAP5430_ES2_0;
332                 break;
333         case OMAP5432_CONTROL_ID_CODE_ES1_0:
334                 *omap_si_rev = OMAP5432_ES1_0;
335                 if (rev == MIDR_CORTEX_A15_R2P2)
336                         *omap_si_rev = OMAP5432_ES2_0;
337                 break;
338         case OMAP5430_CONTROL_ID_CODE_ES2_0:
339                 *omap_si_rev = OMAP5430_ES2_0;
340                 break;
341         case OMAP5432_CONTROL_ID_CODE_ES2_0:
342                 *omap_si_rev = OMAP5432_ES2_0;
343                 break;
344         case DRA752_CONTROL_ID_CODE_ES1_0:
345                 *omap_si_rev = DRA752_ES1_0;
346                 break;
347         default:
348                 *omap_si_rev = OMAP5430_SILICON_ID_INVALID;
349         }
350 }
351
352 void reset_cpu(ulong ignored)
353 {
354         u32 omap_rev = omap_revision();
355
356         /*
357          * WARM reset is not functional in case of OMAP5430 ES1.0 soc.
358          * So use cold reset in case instead.
359          */
360         if (omap_rev == OMAP5430_ES1_0)
361                 writel(PRM_RSTCTRL_RESET << 0x1, (*prcm)->prm_rstctrl);
362         else
363                 writel(PRM_RSTCTRL_RESET, (*prcm)->prm_rstctrl);
364 }
365
366 u32 warm_reset(void)
367 {
368         return readl((*prcm)->prm_rstst) & PRM_RSTST_WARM_RESET_MASK;
369 }
370
371 void setup_warmreset_time(void)
372 {
373         u32 rst_time, rst_val;
374
375 #ifndef CONFIG_OMAP_PLATFORM_RESET_TIME_MAX_USEC
376         rst_time = CONFIG_DEFAULT_OMAP_RESET_TIME_MAX_USEC;
377 #else
378         rst_time = CONFIG_OMAP_PLATFORM_RESET_TIME_MAX_USEC;
379 #endif
380         rst_time = usec_to_32k(rst_time) << RSTTIME1_SHIFT;
381
382         if (rst_time > RSTTIME1_MASK)
383                 rst_time = RSTTIME1_MASK;
384
385         rst_val = readl((*prcm)->prm_rsttime) & ~RSTTIME1_MASK;
386         rst_val |= rst_time;
387         writel(rst_val, (*prcm)->prm_rsttime);
388 }