]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - arch/arm/cpu/armv7/omap5/prcm-regs.c
ea659bdc714f5f13defbca15c0a680f7a7748657
[karo-tx-uboot.git] / arch / arm / cpu / armv7 / omap5 / prcm-regs.c
1 /*
2  *
3  * HW regs data for OMAP5 Soc
4  *
5  * (C) Copyright 2013
6  * Texas Instruments, <www.ti.com>
7  *
8  * Sricharan R <r.sricharan@ti.com>
9  *
10  * SPDX-License-Identifier:     GPL-2.0+
11  */
12
13 #include <asm/omap_common.h>
14 #include <asm/io.h>
15
16 struct prcm_regs const omap5_es1_prcm = {
17         /* cm1.ckgen */
18         .cm_clksel_core = 0x4a004100,
19         .cm_clksel_abe = 0x4a004108,
20         .cm_dll_ctrl = 0x4a004110,
21         .cm_clkmode_dpll_core = 0x4a004120,
22         .cm_idlest_dpll_core = 0x4a004124,
23         .cm_autoidle_dpll_core = 0x4a004128,
24         .cm_clksel_dpll_core = 0x4a00412c,
25         .cm_div_m2_dpll_core = 0x4a004130,
26         .cm_div_m3_dpll_core = 0x4a004134,
27         .cm_div_h11_dpll_core = 0x4a004138,
28         .cm_div_h12_dpll_core = 0x4a00413c,
29         .cm_div_h13_dpll_core = 0x4a004140,
30         .cm_div_h14_dpll_core = 0x4a004144,
31         .cm_ssc_deltamstep_dpll_core = 0x4a004148,
32         .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
33         .cm_emu_override_dpll_core = 0x4a004150,
34         .cm_div_h22_dpllcore = 0x4a004154,
35         .cm_div_h23_dpll_core = 0x4a004158,
36         .cm_clkmode_dpll_mpu = 0x4a004160,
37         .cm_idlest_dpll_mpu = 0x4a004164,
38         .cm_autoidle_dpll_mpu = 0x4a004168,
39         .cm_clksel_dpll_mpu = 0x4a00416c,
40         .cm_div_m2_dpll_mpu = 0x4a004170,
41         .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
42         .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
43         .cm_bypclk_dpll_mpu = 0x4a00419c,
44         .cm_clkmode_dpll_iva = 0x4a0041a0,
45         .cm_idlest_dpll_iva = 0x4a0041a4,
46         .cm_autoidle_dpll_iva = 0x4a0041a8,
47         .cm_clksel_dpll_iva = 0x4a0041ac,
48         .cm_div_h11_dpll_iva = 0x4a0041b8,
49         .cm_div_h12_dpll_iva = 0x4a0041bc,
50         .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
51         .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
52         .cm_bypclk_dpll_iva = 0x4a0041dc,
53         .cm_clkmode_dpll_abe = 0x4a0041e0,
54         .cm_idlest_dpll_abe = 0x4a0041e4,
55         .cm_autoidle_dpll_abe = 0x4a0041e8,
56         .cm_clksel_dpll_abe = 0x4a0041ec,
57         .cm_div_m2_dpll_abe = 0x4a0041f0,
58         .cm_div_m3_dpll_abe = 0x4a0041f4,
59         .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
60         .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
61         .cm_clkmode_dpll_ddrphy = 0x4a004220,
62         .cm_idlest_dpll_ddrphy = 0x4a004224,
63         .cm_autoidle_dpll_ddrphy = 0x4a004228,
64         .cm_clksel_dpll_ddrphy = 0x4a00422c,
65         .cm_div_m2_dpll_ddrphy = 0x4a004230,
66         .cm_div_h11_dpll_ddrphy = 0x4a004238,
67         .cm_div_h12_dpll_ddrphy = 0x4a00423c,
68         .cm_div_h13_dpll_ddrphy = 0x4a004240,
69         .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
70         .cm_shadow_freq_config1 = 0x4a004260,
71         .cm_mpu_mpu_clkctrl = 0x4a004320,
72
73         /* cm1.dsp */
74         .cm_dsp_clkstctrl = 0x4a004400,
75         .cm_dsp_dsp_clkctrl = 0x4a004420,
76
77         /* cm1.abe */
78         .cm1_abe_clkstctrl = 0x4a004500,
79         .cm1_abe_l4abe_clkctrl = 0x4a004520,
80         .cm1_abe_aess_clkctrl = 0x4a004528,
81         .cm1_abe_pdm_clkctrl = 0x4a004530,
82         .cm1_abe_dmic_clkctrl = 0x4a004538,
83         .cm1_abe_mcasp_clkctrl = 0x4a004540,
84         .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
85         .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
86         .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
87         .cm1_abe_slimbus_clkctrl = 0x4a004560,
88         .cm1_abe_timer5_clkctrl = 0x4a004568,
89         .cm1_abe_timer6_clkctrl = 0x4a004570,
90         .cm1_abe_timer7_clkctrl = 0x4a004578,
91         .cm1_abe_timer8_clkctrl = 0x4a004580,
92         .cm1_abe_wdt3_clkctrl = 0x4a004588,
93
94         /* cm2.ckgen */
95         .cm_clksel_mpu_m3_iss_root = 0x4a008100,
96         .cm_clksel_usb_60mhz = 0x4a008104,
97         .cm_scale_fclk = 0x4a008108,
98         .cm_core_dvfs_perf1 = 0x4a008110,
99         .cm_core_dvfs_perf2 = 0x4a008114,
100         .cm_core_dvfs_perf3 = 0x4a008118,
101         .cm_core_dvfs_perf4 = 0x4a00811c,
102         .cm_core_dvfs_current = 0x4a008124,
103         .cm_iva_dvfs_perf_tesla = 0x4a008128,
104         .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
105         .cm_iva_dvfs_perf_abe = 0x4a008130,
106         .cm_iva_dvfs_current = 0x4a008138,
107         .cm_clkmode_dpll_per = 0x4a008140,
108         .cm_idlest_dpll_per = 0x4a008144,
109         .cm_autoidle_dpll_per = 0x4a008148,
110         .cm_clksel_dpll_per = 0x4a00814c,
111         .cm_div_m2_dpll_per = 0x4a008150,
112         .cm_div_m3_dpll_per = 0x4a008154,
113         .cm_div_h11_dpll_per = 0x4a008158,
114         .cm_div_h12_dpll_per = 0x4a00815c,
115         .cm_div_h14_dpll_per = 0x4a008164,
116         .cm_ssc_deltamstep_dpll_per = 0x4a008168,
117         .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
118         .cm_emu_override_dpll_per = 0x4a008170,
119         .cm_clkmode_dpll_usb = 0x4a008180,
120         .cm_idlest_dpll_usb = 0x4a008184,
121         .cm_autoidle_dpll_usb = 0x4a008188,
122         .cm_clksel_dpll_usb = 0x4a00818c,
123         .cm_div_m2_dpll_usb = 0x4a008190,
124         .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
125         .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
126         .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
127         .cm_clkmode_dpll_unipro = 0x4a0081c0,
128         .cm_idlest_dpll_unipro = 0x4a0081c4,
129         .cm_autoidle_dpll_unipro = 0x4a0081c8,
130         .cm_clksel_dpll_unipro = 0x4a0081cc,
131         .cm_div_m2_dpll_unipro = 0x4a0081d0,
132         .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
133         .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
134
135         /* cm2.core */
136         .cm_coreaon_bandgap_clkctrl = 0x4a008648,
137         .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
138         .cm_l3_1_clkstctrl = 0x4a008700,
139         .cm_l3_1_dynamicdep = 0x4a008708,
140         .cm_l3_1_l3_1_clkctrl = 0x4a008720,
141         .cm_l3_2_clkstctrl = 0x4a008800,
142         .cm_l3_2_dynamicdep = 0x4a008808,
143         .cm_l3_2_l3_2_clkctrl = 0x4a008820,
144         .cm_l3_gpmc_clkctrl = 0x4a008828,
145         .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
146         .cm_mpu_m3_clkstctrl = 0x4a008900,
147         .cm_mpu_m3_staticdep = 0x4a008904,
148         .cm_mpu_m3_dynamicdep = 0x4a008908,
149         .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
150         .cm_sdma_clkstctrl = 0x4a008a00,
151         .cm_sdma_staticdep = 0x4a008a04,
152         .cm_sdma_dynamicdep = 0x4a008a08,
153         .cm_sdma_sdma_clkctrl = 0x4a008a20,
154         .cm_memif_clkstctrl = 0x4a008b00,
155         .cm_memif_dmm_clkctrl = 0x4a008b20,
156         .cm_memif_emif_fw_clkctrl = 0x4a008b28,
157         .cm_memif_emif_1_clkctrl = 0x4a008b30,
158         .cm_memif_emif_2_clkctrl = 0x4a008b38,
159         .cm_memif_dll_clkctrl = 0x4a008b40,
160         .cm_memif_emif_h1_clkctrl = 0x4a008b50,
161         .cm_memif_emif_h2_clkctrl = 0x4a008b58,
162         .cm_memif_dll_h_clkctrl = 0x4a008b60,
163         .cm_c2c_clkstctrl = 0x4a008c00,
164         .cm_c2c_staticdep = 0x4a008c04,
165         .cm_c2c_dynamicdep = 0x4a008c08,
166         .cm_c2c_sad2d_clkctrl = 0x4a008c20,
167         .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
168         .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
169         .cm_l4cfg_clkstctrl = 0x4a008d00,
170         .cm_l4cfg_dynamicdep = 0x4a008d08,
171         .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
172         .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
173         .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
174         .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
175         .cm_l3instr_clkstctrl = 0x4a008e00,
176         .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
177         .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
178         .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
179
180         /* cm2.ivahd */
181         .cm_ivahd_clkstctrl = 0x4a008f00,
182         .cm_ivahd_ivahd_clkctrl = 0x4a008f20,
183         .cm_ivahd_sl2_clkctrl = 0x4a008f28,
184
185         /* cm2.cam */
186         .cm_cam_clkstctrl = 0x4a009000,
187         .cm_cam_iss_clkctrl = 0x4a009020,
188         .cm_cam_fdif_clkctrl = 0x4a009028,
189
190         /* cm2.dss */
191         .cm_dss_clkstctrl = 0x4a009100,
192         .cm_dss_dss_clkctrl = 0x4a009120,
193
194         /* cm2.sgx */
195         .cm_sgx_clkstctrl = 0x4a009200,
196         .cm_sgx_sgx_clkctrl = 0x4a009220,
197
198         /* cm2.l3init */
199         .cm_l3init_clkstctrl = 0x4a009300,
200         .cm_l3init_hsmmc1_clkctrl = 0x4a009328,
201         .cm_l3init_hsmmc2_clkctrl = 0x4a009330,
202         .cm_l3init_hsi_clkctrl = 0x4a009338,
203         .cm_l3init_hsusbhost_clkctrl = 0x4a009358,
204         .cm_l3init_hsusbotg_clkctrl = 0x4a009360,
205         .cm_l3init_hsusbtll_clkctrl = 0x4a009368,
206         .cm_l3init_p1500_clkctrl = 0x4a009378,
207         .cm_l3init_sata_clkctrl = 0x4a009388,
208         .cm_l3init_fsusb_clkctrl = 0x4a0093d0,
209         .cm_l3init_ocp2scp1_clkctrl = 0x4a0093e0,
210         .cm_l3init_ocp2scp3_clkctrl = 0x4a0093e8,
211
212         /* cm2.l4per */
213         .cm_l4per_clkstctrl = 0x4a009400,
214         .cm_l4per_dynamicdep = 0x4a009408,
215         .cm_l4per_adc_clkctrl = 0x4a009420,
216         .cm_l4per_gptimer10_clkctrl = 0x4a009428,
217         .cm_l4per_gptimer11_clkctrl = 0x4a009430,
218         .cm_l4per_gptimer2_clkctrl = 0x4a009438,
219         .cm_l4per_gptimer3_clkctrl = 0x4a009440,
220         .cm_l4per_gptimer4_clkctrl = 0x4a009448,
221         .cm_l4per_gptimer9_clkctrl = 0x4a009450,
222         .cm_l4per_elm_clkctrl = 0x4a009458,
223         .cm_l4per_gpio2_clkctrl = 0x4a009460,
224         .cm_l4per_gpio3_clkctrl = 0x4a009468,
225         .cm_l4per_gpio4_clkctrl = 0x4a009470,
226         .cm_l4per_gpio5_clkctrl = 0x4a009478,
227         .cm_l4per_gpio6_clkctrl = 0x4a009480,
228         .cm_l4per_hdq1w_clkctrl = 0x4a009488,
229         .cm_l4per_hecc1_clkctrl = 0x4a009490,
230         .cm_l4per_hecc2_clkctrl = 0x4a009498,
231         .cm_l4per_i2c1_clkctrl = 0x4a0094a0,
232         .cm_l4per_i2c2_clkctrl = 0x4a0094a8,
233         .cm_l4per_i2c3_clkctrl = 0x4a0094b0,
234         .cm_l4per_i2c4_clkctrl = 0x4a0094b8,
235         .cm_l4per_l4per_clkctrl = 0x4a0094c0,
236         .cm_l4per_mcasp2_clkctrl = 0x4a0094d0,
237         .cm_l4per_mcasp3_clkctrl = 0x4a0094d8,
238         .cm_l4per_mgate_clkctrl = 0x4a0094e8,
239         .cm_l4per_mcspi1_clkctrl = 0x4a0094f0,
240         .cm_l4per_mcspi2_clkctrl = 0x4a0094f8,
241         .cm_l4per_mcspi3_clkctrl = 0x4a009500,
242         .cm_l4per_mcspi4_clkctrl = 0x4a009508,
243         .cm_l4per_gpio7_clkctrl = 0x4a009510,
244         .cm_l4per_gpio8_clkctrl = 0x4a009518,
245         .cm_l4per_mmcsd3_clkctrl = 0x4a009520,
246         .cm_l4per_mmcsd4_clkctrl = 0x4a009528,
247         .cm_l4per_msprohg_clkctrl = 0x4a009530,
248         .cm_l4per_slimbus2_clkctrl = 0x4a009538,
249         .cm_l4per_uart1_clkctrl = 0x4a009540,
250         .cm_l4per_uart2_clkctrl = 0x4a009548,
251         .cm_l4per_uart3_clkctrl = 0x4a009550,
252         .cm_l4per_uart4_clkctrl = 0x4a009558,
253         .cm_l4per_mmcsd5_clkctrl = 0x4a009560,
254         .cm_l4per_i2c5_clkctrl = 0x4a009568,
255         .cm_l4per_uart5_clkctrl = 0x4a009570,
256         .cm_l4per_uart6_clkctrl = 0x4a009578,
257         .cm_l4sec_clkstctrl = 0x4a009580,
258         .cm_l4sec_staticdep = 0x4a009584,
259         .cm_l4sec_dynamicdep = 0x4a009588,
260         .cm_l4sec_aes1_clkctrl = 0x4a0095a0,
261         .cm_l4sec_aes2_clkctrl = 0x4a0095a8,
262         .cm_l4sec_des3des_clkctrl = 0x4a0095b0,
263         .cm_l4sec_pkaeip29_clkctrl = 0x4a0095b8,
264         .cm_l4sec_rng_clkctrl = 0x4a0095c0,
265         .cm_l4sec_sha2md51_clkctrl = 0x4a0095c8,
266         .cm_l4sec_cryptodma_clkctrl = 0x4a0095d8,
267
268         /* l4 wkup regs */
269         .cm_abe_pll_ref_clksel = 0x4ae0610c,
270         .cm_sys_clksel = 0x4ae06110,
271         .cm_wkup_clkstctrl = 0x4ae07800,
272         .cm_wkup_l4wkup_clkctrl = 0x4ae07820,
273         .cm_wkup_wdtimer1_clkctrl = 0x4ae07828,
274         .cm_wkup_wdtimer2_clkctrl = 0x4ae07830,
275         .cm_wkup_gpio1_clkctrl = 0x4ae07838,
276         .cm_wkup_gptimer1_clkctrl = 0x4ae07840,
277         .cm_wkup_gptimer12_clkctrl = 0x4ae07848,
278         .cm_wkup_synctimer_clkctrl = 0x4ae07850,
279         .cm_wkup_usim_clkctrl = 0x4ae07858,
280         .cm_wkup_sarram_clkctrl = 0x4ae07860,
281         .cm_wkup_keyboard_clkctrl = 0x4ae07878,
282         .cm_wkup_rtc_clkctrl = 0x4ae07880,
283         .cm_wkup_bandgap_clkctrl = 0x4ae07888,
284         .cm_wkupaon_scrm_clkctrl = 0x4ae07890,
285         .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07898,
286         .prm_rstctrl = 0x4ae07b00,
287         .prm_rstst = 0x4ae07b04,
288         .prm_rsttime = 0x4ae07b08,
289         .prm_vc_val_bypass = 0x4ae07ba0,
290         .prm_vc_cfg_i2c_mode = 0x4ae07bb4,
291         .prm_vc_cfg_i2c_clk = 0x4ae07bb8,
292
293         /* SCRM stuff, used by some boards */
294         .scrm_auxclk0 = 0x4ae0a310,
295         .scrm_auxclk1 = 0x4ae0a314,
296 };
297
298 struct omap_sys_ctrl_regs const omap5_ctrl = {
299         .control_status                         = 0x4A002134,
300         .control_std_fuse_opp_vdd_mpu_2         = 0x4A0021B4,
301         .control_phy_power_usb                  = 0x4A002370,
302         .control_phy_power_sata                 = 0x4A002374,
303         .control_padconf_core_base              = 0x4A002800,
304         .control_paconf_global                  = 0x4A002DA0,
305         .control_paconf_mode                    = 0x4A002DA4,
306         .control_smart1io_padconf_0             = 0x4A002DA8,
307         .control_smart1io_padconf_1             = 0x4A002DAC,
308         .control_smart1io_padconf_2             = 0x4A002DB0,
309         .control_smart2io_padconf_0             = 0x4A002DB4,
310         .control_smart2io_padconf_1             = 0x4A002DB8,
311         .control_smart2io_padconf_2             = 0x4A002DBC,
312         .control_smart3io_padconf_0             = 0x4A002DC0,
313         .control_smart3io_padconf_1             = 0x4A002DC4,
314         .control_pbias                          = 0x4A002E00,
315         .control_i2c_0                          = 0x4A002E04,
316         .control_camera_rx                      = 0x4A002E08,
317         .control_hdmi_tx_phy                    = 0x4A002E0C,
318         .control_uniportm                       = 0x4A002E10,
319         .control_dsiphy                         = 0x4A002E14,
320         .control_mcbsplp                        = 0x4A002E18,
321         .control_usb2phycore                    = 0x4A002E1C,
322         .control_hdmi_1                         = 0x4A002E20,
323         .control_hsi                            = 0x4A002E24,
324         .control_ddr3ch1_0                      = 0x4A002E30,
325         .control_ddr3ch2_0                      = 0x4A002E34,
326         .control_ddrch1_0                       = 0x4A002E38,
327         .control_ddrch1_1                       = 0x4A002E3C,
328         .control_ddrch2_0                       = 0x4A002E40,
329         .control_ddrch2_1                       = 0x4A002E44,
330         .control_lpddr2ch1_0                    = 0x4A002E48,
331         .control_lpddr2ch1_1                    = 0x4A002E4C,
332         .control_ddrio_0                        = 0x4A002E50,
333         .control_ddrio_1                        = 0x4A002E54,
334         .control_ddrio_2                        = 0x4A002E58,
335         .control_hyst_1                         = 0x4A002E5C,
336         .control_usbb_hsic_control              = 0x4A002E60,
337         .control_c2c                            = 0x4A002E64,
338         .control_core_control_spare_rw          = 0x4A002E68,
339         .control_core_control_spare_r           = 0x4A002E6C,
340         .control_core_control_spare_r_c0        = 0x4A002E70,
341         .control_srcomp_north_side              = 0x4A002E74,
342         .control_srcomp_south_side              = 0x4A002E78,
343         .control_srcomp_east_side               = 0x4A002E7C,
344         .control_srcomp_west_side               = 0x4A002E80,
345         .control_srcomp_code_latch              = 0x4A002E84,
346         .control_port_emif1_sdram_config        = 0x4AE0C110,
347         .control_port_emif1_lpddr2_nvm_config   = 0x4AE0C114,
348         .control_port_emif2_sdram_config        = 0x4AE0C118,
349         .control_emif1_sdram_config_ext         = 0x4AE0C144,
350         .control_emif2_sdram_config_ext         = 0x4AE0C148,
351         .control_wkup_ldovbb_mpu_voltage_ctrl   = 0x4AE0C318,
352         .control_padconf_wkup_base              = 0x4AE0C800,
353         .control_smart1nopmio_padconf_0         = 0x4AE0CDA0,
354         .control_smart1nopmio_padconf_1         = 0x4AE0CDA4,
355         .control_padconf_mode                   = 0x4AE0CDA8,
356         .control_xtal_oscillator                = 0x4AE0CDAC,
357         .control_i2c_2                          = 0x4AE0CDB0,
358         .control_ckobuffer                      = 0x4AE0CDB4,
359         .control_wkup_control_spare_rw          = 0x4AE0CDB8,
360         .control_wkup_control_spare_r           = 0x4AE0CDBC,
361         .control_wkup_control_spare_r_c0        = 0x4AE0CDC0,
362         .control_srcomp_east_side_wkup          = 0x4AE0CDC4,
363         .control_efuse_1                        = 0x4AE0CDC8,
364         .control_efuse_2                        = 0x4AE0CDCC,
365         .control_efuse_3                        = 0x4AE0CDD0,
366         .control_efuse_4                        = 0x4AE0CDD4,
367         .control_efuse_5                        = 0x4AE0CDD8,
368         .control_efuse_6                        = 0x4AE0CDDC,
369         .control_efuse_7                        = 0x4AE0CDE0,
370         .control_efuse_8                        = 0x4AE0CDE4,
371         .control_efuse_9                        = 0x4AE0CDE8,
372         .control_efuse_10                       = 0x4AE0CDEC,
373         .control_efuse_11                       = 0x4AE0CDF0,
374         .control_efuse_12                       = 0x4AE0CDF4,
375         .control_efuse_13                       = 0x4AE0CDF8,
376 };
377
378 struct omap_sys_ctrl_regs const dra7xx_ctrl = {
379         .control_status                         = 0x4A002134,
380         .control_phy_power_usb                  = 0x4A002370,
381         .control_phy_power_sata                 = 0x4A002374,
382         .ctrl_core_sma_sw_0                     = 0x4A0023FC,
383         .ctrl_core_sma_sw_1                     = 0x4A002534,
384         .control_core_mac_id_0_lo               = 0x4A002514,
385         .control_core_mac_id_0_hi               = 0x4A002518,
386         .control_core_mac_id_1_lo               = 0x4A00251C,
387         .control_core_mac_id_1_hi               = 0x4A002520,
388         .control_core_mmr_lock1                 = 0x4A002540,
389         .control_core_mmr_lock2                 = 0x4A002544,
390         .control_core_mmr_lock3                 = 0x4A002548,
391         .control_core_mmr_lock4                 = 0x4A00254C,
392         .control_core_mmr_lock5                 = 0x4A002550,
393         .control_core_control_io1               = 0x4A002554,
394         .control_core_control_io2               = 0x4A002558,
395         .control_paconf_global                  = 0x4A002DA0,
396         .control_paconf_mode                    = 0x4A002DA4,
397         .control_smart1io_padconf_0             = 0x4A002DA8,
398         .control_smart1io_padconf_1             = 0x4A002DAC,
399         .control_smart1io_padconf_2             = 0x4A002DB0,
400         .control_smart2io_padconf_0             = 0x4A002DB4,
401         .control_smart2io_padconf_1             = 0x4A002DB8,
402         .control_smart2io_padconf_2             = 0x4A002DBC,
403         .control_smart3io_padconf_0             = 0x4A002DC0,
404         .control_smart3io_padconf_1             = 0x4A002DC4,
405         .control_pbias                          = 0x4A002E00,
406         .control_i2c_0                          = 0x4A002E04,
407         .control_camera_rx                      = 0x4A002E08,
408         .control_hdmi_tx_phy                    = 0x4A002E0C,
409         .control_uniportm                       = 0x4A002E10,
410         .control_dsiphy                         = 0x4A002E14,
411         .control_mcbsplp                        = 0x4A002E18,
412         .control_usb2phycore                    = 0x4A002E1C,
413         .control_hdmi_1                         = 0x4A002E20,
414         .control_hsi                            = 0x4A002E24,
415         .control_ddr3ch1_0                      = 0x4A002E30,
416         .control_ddr3ch2_0                      = 0x4A002E34,
417         .control_ddrch1_0                       = 0x4A002E38,
418         .control_ddrch1_1                       = 0x4A002E3C,
419         .control_ddrch2_0                       = 0x4A002E40,
420         .control_ddrch2_1                       = 0x4A002E44,
421         .control_lpddr2ch1_0                    = 0x4A002E48,
422         .control_lpddr2ch1_1                    = 0x4A002E4C,
423         .control_ddrio_0                        = 0x4A002E50,
424         .control_ddrio_1                        = 0x4A002E54,
425         .control_ddrio_2                        = 0x4A002E58,
426         .control_hyst_1                         = 0x4A002E5C,
427         .control_usbb_hsic_control              = 0x4A002E60,
428         .control_c2c                            = 0x4A002E64,
429         .control_core_control_spare_rw          = 0x4A002E68,
430         .control_core_control_spare_r           = 0x4A002E6C,
431         .control_core_control_spare_r_c0        = 0x4A002E70,
432         .control_srcomp_north_side              = 0x4A002E74,
433         .control_srcomp_south_side              = 0x4A002E78,
434         .control_srcomp_east_side               = 0x4A002E7C,
435         .control_srcomp_west_side               = 0x4A002E80,
436         .control_srcomp_code_latch              = 0x4A002E84,
437         .control_ddr_control_ext_0              = 0x4A002E88,
438         .control_padconf_core_base              = 0x4A003400,
439         .control_std_fuse_opp_vdd_mpu_2         = 0x4A003B20,
440         .control_port_emif1_sdram_config        = 0x4AE0C110,
441         .control_port_emif1_lpddr2_nvm_config   = 0x4AE0C114,
442         .control_port_emif2_sdram_config        = 0x4AE0C118,
443         .control_emif1_sdram_config_ext         = 0x4AE0C144,
444         .control_emif2_sdram_config_ext         = 0x4AE0C148,
445         .control_wkup_ldovbb_mpu_voltage_ctrl   = 0x4AE0C158,
446         .control_std_fuse_die_id_0              = 0x4AE0C200,
447         .control_std_fuse_die_id_1              = 0x4AE0C208,
448         .control_std_fuse_die_id_2              = 0x4AE0C20C,
449         .control_std_fuse_die_id_3              = 0x4AE0C210,
450         .control_padconf_mode                   = 0x4AE0C5A0,
451         .control_xtal_oscillator                = 0x4AE0C5A4,
452         .control_i2c_2                          = 0x4AE0C5A8,
453         .control_ckobuffer                      = 0x4AE0C5AC,
454         .control_wkup_control_spare_rw          = 0x4AE0C5B0,
455         .control_wkup_control_spare_r           = 0x4AE0C5B4,
456         .control_wkup_control_spare_r_c0        = 0x4AE0C5B8,
457         .control_srcomp_east_side_wkup          = 0x4AE0C5BC,
458         .control_efuse_1                        = 0x4AE0C5C8,
459         .control_efuse_2                        = 0x4AE0C5CC,
460         .control_efuse_3                        = 0x4AE0C5D0,
461         .control_efuse_4                        = 0x4AE0C5D4,
462         .control_efuse_13                       = 0x4AE0C5F0,
463         .iodelay_config_base                    = 0x4844A000,
464 };
465
466 struct prcm_regs const omap5_es2_prcm = {
467         /* cm1.ckgen */
468         .cm_clksel_core = 0x4a004100,
469         .cm_clksel_abe = 0x4a004108,
470         .cm_dll_ctrl = 0x4a004110,
471         .cm_clkmode_dpll_core = 0x4a004120,
472         .cm_idlest_dpll_core = 0x4a004124,
473         .cm_autoidle_dpll_core = 0x4a004128,
474         .cm_clksel_dpll_core = 0x4a00412c,
475         .cm_div_m2_dpll_core = 0x4a004130,
476         .cm_div_m3_dpll_core = 0x4a004134,
477         .cm_div_h11_dpll_core = 0x4a004138,
478         .cm_div_h12_dpll_core = 0x4a00413c,
479         .cm_div_h13_dpll_core = 0x4a004140,
480         .cm_div_h14_dpll_core = 0x4a004144,
481         .cm_ssc_deltamstep_dpll_core = 0x4a004148,
482         .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
483         .cm_div_h21_dpll_core = 0x4a004150,
484         .cm_div_h22_dpllcore = 0x4a004154,
485         .cm_div_h23_dpll_core = 0x4a004158,
486         .cm_div_h24_dpll_core = 0x4a00415c,
487         .cm_clkmode_dpll_mpu = 0x4a004160,
488         .cm_idlest_dpll_mpu = 0x4a004164,
489         .cm_autoidle_dpll_mpu = 0x4a004168,
490         .cm_clksel_dpll_mpu = 0x4a00416c,
491         .cm_div_m2_dpll_mpu = 0x4a004170,
492         .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
493         .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
494         .cm_bypclk_dpll_mpu = 0x4a00419c,
495         .cm_clkmode_dpll_iva = 0x4a0041a0,
496         .cm_idlest_dpll_iva = 0x4a0041a4,
497         .cm_autoidle_dpll_iva = 0x4a0041a8,
498         .cm_clksel_dpll_iva = 0x4a0041ac,
499         .cm_div_h11_dpll_iva = 0x4a0041b8,
500         .cm_div_h12_dpll_iva = 0x4a0041bc,
501         .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
502         .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
503         .cm_bypclk_dpll_iva = 0x4a0041dc,
504         .cm_clkmode_dpll_abe = 0x4a0041e0,
505         .cm_idlest_dpll_abe = 0x4a0041e4,
506         .cm_autoidle_dpll_abe = 0x4a0041e8,
507         .cm_clksel_dpll_abe = 0x4a0041ec,
508         .cm_div_m2_dpll_abe = 0x4a0041f0,
509         .cm_div_m3_dpll_abe = 0x4a0041f4,
510         .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
511         .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
512         .cm_clkmode_dpll_ddrphy = 0x4a004220,
513         .cm_idlest_dpll_ddrphy = 0x4a004224,
514         .cm_autoidle_dpll_ddrphy = 0x4a004228,
515         .cm_clksel_dpll_ddrphy = 0x4a00422c,
516         .cm_div_m2_dpll_ddrphy = 0x4a004230,
517         .cm_div_h11_dpll_ddrphy = 0x4a004238,
518         .cm_div_h12_dpll_ddrphy = 0x4a00423c,
519         .cm_div_h13_dpll_ddrphy = 0x4a004240,
520         .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
521         .cm_shadow_freq_config1 = 0x4a004260,
522         .cm_mpu_mpu_clkctrl = 0x4a004320,
523
524         /* cm1.dsp */
525         .cm_dsp_clkstctrl = 0x4a004400,
526         .cm_dsp_dsp_clkctrl = 0x4a004420,
527
528         /* cm1.abe */
529         .cm1_abe_clkstctrl = 0x4a004500,
530         .cm1_abe_l4abe_clkctrl = 0x4a004520,
531         .cm1_abe_aess_clkctrl = 0x4a004528,
532         .cm1_abe_pdm_clkctrl = 0x4a004530,
533         .cm1_abe_dmic_clkctrl = 0x4a004538,
534         .cm1_abe_mcasp_clkctrl = 0x4a004540,
535         .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
536         .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
537         .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
538         .cm1_abe_slimbus_clkctrl = 0x4a004560,
539         .cm1_abe_timer5_clkctrl = 0x4a004568,
540         .cm1_abe_timer6_clkctrl = 0x4a004570,
541         .cm1_abe_timer7_clkctrl = 0x4a004578,
542         .cm1_abe_timer8_clkctrl = 0x4a004580,
543         .cm1_abe_wdt3_clkctrl = 0x4a004588,
544
545         /* cm2.ckgen */
546         .cm_clksel_mpu_m3_iss_root = 0x4a008100,
547         .cm_clksel_usb_60mhz = 0x4a008104,
548         .cm_scale_fclk = 0x4a008108,
549         .cm_core_dvfs_perf1 = 0x4a008110,
550         .cm_core_dvfs_perf2 = 0x4a008114,
551         .cm_core_dvfs_perf3 = 0x4a008118,
552         .cm_core_dvfs_perf4 = 0x4a00811c,
553         .cm_core_dvfs_current = 0x4a008124,
554         .cm_iva_dvfs_perf_tesla = 0x4a008128,
555         .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
556         .cm_iva_dvfs_perf_abe = 0x4a008130,
557         .cm_iva_dvfs_current = 0x4a008138,
558         .cm_clkmode_dpll_per = 0x4a008140,
559         .cm_idlest_dpll_per = 0x4a008144,
560         .cm_autoidle_dpll_per = 0x4a008148,
561         .cm_clksel_dpll_per = 0x4a00814c,
562         .cm_div_m2_dpll_per = 0x4a008150,
563         .cm_div_m3_dpll_per = 0x4a008154,
564         .cm_div_h11_dpll_per = 0x4a008158,
565         .cm_div_h12_dpll_per = 0x4a00815c,
566         .cm_div_h13_dpll_per = 0x4a008160,
567         .cm_div_h14_dpll_per = 0x4a008164,
568         .cm_ssc_deltamstep_dpll_per = 0x4a008168,
569         .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
570         .cm_emu_override_dpll_per = 0x4a008170,
571         .cm_clkmode_dpll_usb = 0x4a008180,
572         .cm_idlest_dpll_usb = 0x4a008184,
573         .cm_autoidle_dpll_usb = 0x4a008188,
574         .cm_clksel_dpll_usb = 0x4a00818c,
575         .cm_div_m2_dpll_usb = 0x4a008190,
576         .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
577         .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
578         .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
579         .cm_clkmode_dpll_unipro = 0x4a0081c0,
580         .cm_idlest_dpll_unipro = 0x4a0081c4,
581         .cm_autoidle_dpll_unipro = 0x4a0081c8,
582         .cm_clksel_dpll_unipro = 0x4a0081cc,
583         .cm_div_m2_dpll_unipro = 0x4a0081d0,
584         .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
585         .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
586         .cm_coreaon_usb_phy1_core_clkctrl = 0x4A008640,
587         .cm_coreaon_bandgap_clkctrl = 0x4a008648,
588         .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
589
590         /* cm2.core */
591         .cm_l3_1_clkstctrl = 0x4a008700,
592         .cm_l3_1_dynamicdep = 0x4a008708,
593         .cm_l3_1_l3_1_clkctrl = 0x4a008720,
594         .cm_l3_2_clkstctrl = 0x4a008800,
595         .cm_l3_2_dynamicdep = 0x4a008808,
596         .cm_l3_2_l3_2_clkctrl = 0x4a008820,
597         .cm_l3_gpmc_clkctrl = 0x4a008828,
598         .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
599         .cm_mpu_m3_clkstctrl = 0x4a008900,
600         .cm_mpu_m3_staticdep = 0x4a008904,
601         .cm_mpu_m3_dynamicdep = 0x4a008908,
602         .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
603         .cm_sdma_clkstctrl = 0x4a008a00,
604         .cm_sdma_staticdep = 0x4a008a04,
605         .cm_sdma_dynamicdep = 0x4a008a08,
606         .cm_sdma_sdma_clkctrl = 0x4a008a20,
607         .cm_memif_clkstctrl = 0x4a008b00,
608         .cm_memif_dmm_clkctrl = 0x4a008b20,
609         .cm_memif_emif_fw_clkctrl = 0x4a008b28,
610         .cm_memif_emif_1_clkctrl = 0x4a008b30,
611         .cm_memif_emif_2_clkctrl = 0x4a008b38,
612         .cm_memif_dll_clkctrl = 0x4a008b40,
613         .cm_memif_emif_h1_clkctrl = 0x4a008b50,
614         .cm_memif_emif_h2_clkctrl = 0x4a008b58,
615         .cm_memif_dll_h_clkctrl = 0x4a008b60,
616         .cm_c2c_clkstctrl = 0x4a008c00,
617         .cm_c2c_staticdep = 0x4a008c04,
618         .cm_c2c_dynamicdep = 0x4a008c08,
619         .cm_c2c_sad2d_clkctrl = 0x4a008c20,
620         .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
621         .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
622         .cm_l4cfg_clkstctrl = 0x4a008d00,
623         .cm_l4cfg_dynamicdep = 0x4a008d08,
624         .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
625         .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
626         .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
627         .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
628         .cm_l3instr_clkstctrl = 0x4a008e00,
629         .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
630         .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
631         .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
632         .cm_l4per_clkstctrl = 0x4a009000,
633         .cm_l4per_dynamicdep = 0x4a009008,
634         .cm_l4per_adc_clkctrl = 0x4a009020,
635         .cm_l4per_gptimer10_clkctrl = 0x4a009028,
636         .cm_l4per_gptimer11_clkctrl = 0x4a009030,
637         .cm_l4per_gptimer2_clkctrl = 0x4a009038,
638         .cm_l4per_gptimer3_clkctrl = 0x4a009040,
639         .cm_l4per_gptimer4_clkctrl = 0x4a009048,
640         .cm_l4per_gptimer9_clkctrl = 0x4a009050,
641         .cm_l4per_elm_clkctrl = 0x4a009058,
642         .cm_l4per_gpio2_clkctrl = 0x4a009060,
643         .cm_l4per_gpio3_clkctrl = 0x4a009068,
644         .cm_l4per_gpio4_clkctrl = 0x4a009070,
645         .cm_l4per_gpio5_clkctrl = 0x4a009078,
646         .cm_l4per_gpio6_clkctrl = 0x4a009080,
647         .cm_l4per_hdq1w_clkctrl = 0x4a009088,
648         .cm_l4per_hecc1_clkctrl = 0x4a009090,
649         .cm_l4per_hecc2_clkctrl = 0x4a009098,
650         .cm_l4per_i2c1_clkctrl = 0x4a0090a0,
651         .cm_l4per_i2c2_clkctrl = 0x4a0090a8,
652         .cm_l4per_i2c3_clkctrl = 0x4a0090b0,
653         .cm_l4per_i2c4_clkctrl = 0x4a0090b8,
654         .cm_l4per_l4per_clkctrl = 0x4a0090c0,
655         .cm_l4per_mcasp2_clkctrl = 0x4a0090d0,
656         .cm_l4per_mcasp3_clkctrl = 0x4a0090d8,
657         .cm_l4per_mgate_clkctrl = 0x4a0090e8,
658         .cm_l4per_mcspi1_clkctrl = 0x4a0090f0,
659         .cm_l4per_mcspi2_clkctrl = 0x4a0090f8,
660         .cm_l4per_mcspi3_clkctrl = 0x4a009100,
661         .cm_l4per_mcspi4_clkctrl = 0x4a009108,
662         .cm_l4per_gpio7_clkctrl = 0x4a009110,
663         .cm_l4per_gpio8_clkctrl = 0x4a009118,
664         .cm_l4per_mmcsd3_clkctrl = 0x4a009120,
665         .cm_l4per_mmcsd4_clkctrl = 0x4a009128,
666         .cm_l4per_msprohg_clkctrl = 0x4a009130,
667         .cm_l4per_slimbus2_clkctrl = 0x4a009138,
668         .cm_l4per_uart1_clkctrl = 0x4a009140,
669         .cm_l4per_uart2_clkctrl = 0x4a009148,
670         .cm_l4per_uart3_clkctrl = 0x4a009150,
671         .cm_l4per_uart4_clkctrl = 0x4a009158,
672         .cm_l4per_mmcsd5_clkctrl = 0x4a009160,
673         .cm_l4per_i2c5_clkctrl = 0x4a009168,
674         .cm_l4per_uart5_clkctrl = 0x4a009170,
675         .cm_l4per_uart6_clkctrl = 0x4a009178,
676         .cm_l4sec_clkstctrl = 0x4a009180,
677         .cm_l4sec_staticdep = 0x4a009184,
678         .cm_l4sec_dynamicdep = 0x4a009188,
679         .cm_l4sec_aes1_clkctrl = 0x4a0091a0,
680         .cm_l4sec_aes2_clkctrl = 0x4a0091a8,
681         .cm_l4sec_des3des_clkctrl = 0x4a0091b0,
682         .cm_l4sec_pkaeip29_clkctrl = 0x4a0091b8,
683         .cm_l4sec_rng_clkctrl = 0x4a0091c0,
684         .cm_l4sec_sha2md51_clkctrl = 0x4a0091c8,
685         .cm_l4sec_cryptodma_clkctrl = 0x4a0091d8,
686
687         /* cm2.ivahd */
688         .cm_ivahd_clkstctrl = 0x4a009200,
689         .cm_ivahd_ivahd_clkctrl = 0x4a009220,
690         .cm_ivahd_sl2_clkctrl = 0x4a009228,
691
692         /* cm2.cam */
693         .cm_cam_clkstctrl = 0x4a009300,
694         .cm_cam_iss_clkctrl = 0x4a009320,
695         .cm_cam_fdif_clkctrl = 0x4a009328,
696
697         /* cm2.dss */
698         .cm_dss_clkstctrl = 0x4a009400,
699         .cm_dss_dss_clkctrl = 0x4a009420,
700
701         /* cm2.sgx */
702         .cm_sgx_clkstctrl = 0x4a009500,
703         .cm_sgx_sgx_clkctrl = 0x4a009520,
704
705         /* cm2.l3init */
706         .cm_l3init_clkstctrl = 0x4a009600,
707
708         /* cm2.l3init */
709         .cm_l3init_hsmmc1_clkctrl = 0x4a009628,
710         .cm_l3init_hsmmc2_clkctrl = 0x4a009630,
711         .cm_l3init_hsi_clkctrl = 0x4a009638,
712         .cm_l3init_hsusbhost_clkctrl = 0x4a009658,
713         .cm_l3init_hsusbotg_clkctrl = 0x4a009660,
714         .cm_l3init_hsusbtll_clkctrl = 0x4a009668,
715         .cm_l3init_p1500_clkctrl = 0x4a009678,
716         .cm_l3init_sata_clkctrl = 0x4a009688,
717         .cm_l3init_fsusb_clkctrl = 0x4a0096d0,
718         .cm_l3init_ocp2scp1_clkctrl = 0x4a0096e0,
719         .cm_l3init_ocp2scp3_clkctrl = 0x4a0096e8,
720         .cm_l3init_usb_otg_ss1_clkctrl = 0x4a0096f0,
721
722         /* prm irqstatus regs */
723         .prm_irqstatus_mpu_2 = 0x4ae06014,
724
725         /* l4 wkup regs */
726         .cm_abe_pll_ref_clksel = 0x4ae0610c,
727         .cm_sys_clksel = 0x4ae06110,
728         .cm_wkup_clkstctrl = 0x4ae07900,
729         .cm_wkup_l4wkup_clkctrl = 0x4ae07920,
730         .cm_wkup_wdtimer1_clkctrl = 0x4ae07928,
731         .cm_wkup_wdtimer2_clkctrl = 0x4ae07930,
732         .cm_wkup_gpio1_clkctrl = 0x4ae07938,
733         .cm_wkup_gptimer1_clkctrl = 0x4ae07940,
734         .cm_wkup_gptimer12_clkctrl = 0x4ae07948,
735         .cm_wkup_synctimer_clkctrl = 0x4ae07950,
736         .cm_wkup_usim_clkctrl = 0x4ae07958,
737         .cm_wkup_sarram_clkctrl = 0x4ae07960,
738         .cm_wkup_keyboard_clkctrl = 0x4ae07978,
739         .cm_wkup_rtc_clkctrl = 0x4ae07980,
740         .cm_wkup_bandgap_clkctrl = 0x4ae07988,
741         .cm_wkupaon_scrm_clkctrl = 0x4ae07990,
742         .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07998,
743         .prm_rstctrl = 0x4ae07c00,
744         .prm_rstst = 0x4ae07c04,
745         .prm_rsttime = 0x4ae07c08,
746         .prm_vc_val_bypass = 0x4ae07ca0,
747         .prm_vc_cfg_i2c_mode = 0x4ae07cb4,
748         .prm_vc_cfg_i2c_clk = 0x4ae07cb8,
749
750         .prm_abbldo_mpu_setup = 0x4ae07cdc,
751         .prm_abbldo_mpu_ctrl = 0x4ae07ce0,
752
753         /* SCRM stuff, used by some boards */
754         .scrm_auxclk0 = 0x4ae0a310,
755         .scrm_auxclk1 = 0x4ae0a314,
756 };
757
758 struct prcm_regs const dra7xx_prcm = {
759         /* cm1.ckgen */
760         .cm_clksel_core                         = 0x4a005100,
761         .cm_clksel_abe                          = 0x4a005108,
762         .cm_dll_ctrl                            = 0x4a005110,
763         .cm_clkmode_dpll_core                   = 0x4a005120,
764         .cm_idlest_dpll_core                    = 0x4a005124,
765         .cm_autoidle_dpll_core                  = 0x4a005128,
766         .cm_clksel_dpll_core                    = 0x4a00512c,
767         .cm_div_m2_dpll_core                    = 0x4a005130,
768         .cm_div_m3_dpll_core                    = 0x4a005134,
769         .cm_div_h11_dpll_core                   = 0x4a005138,
770         .cm_div_h12_dpll_core                   = 0x4a00513c,
771         .cm_div_h13_dpll_core                   = 0x4a005140,
772         .cm_div_h14_dpll_core                   = 0x4a005144,
773         .cm_ssc_deltamstep_dpll_core            = 0x4a005148,
774         .cm_ssc_modfreqdiv_dpll_core            = 0x4a00514c,
775         .cm_div_h21_dpll_core                   = 0x4a005150,
776         .cm_div_h22_dpllcore                    = 0x4a005154,
777         .cm_div_h23_dpll_core                   = 0x4a005158,
778         .cm_div_h24_dpll_core                   = 0x4a00515c,
779         .cm_clkmode_dpll_mpu                    = 0x4a005160,
780         .cm_idlest_dpll_mpu                     = 0x4a005164,
781         .cm_autoidle_dpll_mpu                   = 0x4a005168,
782         .cm_clksel_dpll_mpu                     = 0x4a00516c,
783         .cm_div_m2_dpll_mpu                     = 0x4a005170,
784         .cm_ssc_deltamstep_dpll_mpu             = 0x4a005188,
785         .cm_ssc_modfreqdiv_dpll_mpu             = 0x4a00518c,
786         .cm_bypclk_dpll_mpu                     = 0x4a00519c,
787         .cm_clkmode_dpll_iva                    = 0x4a0051a0,
788         .cm_idlest_dpll_iva                     = 0x4a0051a4,
789         .cm_autoidle_dpll_iva                   = 0x4a0051a8,
790         .cm_clksel_dpll_iva                     = 0x4a0051ac,
791         .cm_ssc_deltamstep_dpll_iva             = 0x4a0051c8,
792         .cm_ssc_modfreqdiv_dpll_iva             = 0x4a0051cc,
793         .cm_bypclk_dpll_iva                     = 0x4a0051dc,
794         .cm_clkmode_dpll_abe                    = 0x4a0051e0,
795         .cm_idlest_dpll_abe                     = 0x4a0051e4,
796         .cm_autoidle_dpll_abe                   = 0x4a0051e8,
797         .cm_clksel_dpll_abe                     = 0x4a0051ec,
798         .cm_div_m2_dpll_abe                     = 0x4a0051f0,
799         .cm_div_m3_dpll_abe                     = 0x4a0051f4,
800         .cm_ssc_deltamstep_dpll_abe             = 0x4a005208,
801         .cm_ssc_modfreqdiv_dpll_abe             = 0x4a00520c,
802         .cm_clkmode_dpll_ddrphy                 = 0x4a005210,
803         .cm_idlest_dpll_ddrphy                  = 0x4a005214,
804         .cm_autoidle_dpll_ddrphy                = 0x4a005218,
805         .cm_clksel_dpll_ddrphy                  = 0x4a00521c,
806         .cm_div_m2_dpll_ddrphy                  = 0x4a005220,
807         .cm_div_h11_dpll_ddrphy                 = 0x4a005228,
808         .cm_ssc_deltamstep_dpll_ddrphy          = 0x4a00522c,
809         .cm_clkmode_dpll_dsp                    = 0x4a005234,
810         .cm_shadow_freq_config1                 = 0x4a005260,
811         .cm_clkmode_dpll_gmac                   = 0x4a0052a8,
812         .cm_coreaon_usb_phy1_core_clkctrl       = 0x4a008640,
813         .cm_coreaon_usb_phy2_core_clkctrl       = 0x4a008688,
814         .cm_coreaon_l3init_60m_gfclk_clkctrl    = 0x4a0086c0,
815
816         /* cm1.mpu */
817         .cm_mpu_mpu_clkctrl                     = 0x4a005320,
818
819         /* cm1.dsp */
820         .cm_dsp_clkstctrl                       = 0x4a005400,
821         .cm_dsp_dsp_clkctrl                     = 0x4a005420,
822
823         /* cm IPU */
824         .cm_ipu_clkstctrl                       = 0x4a005540,
825         .cm_ipu_i2c5_clkctrl                    = 0x4a005578,
826
827         /* prm irqstatus regs */
828         .prm_irqstatus_mpu_2                    = 0x4ae06014,
829
830         /* cm2.ckgen */
831         .cm_clksel_usb_60mhz                    = 0x4a008104,
832         .cm_clkmode_dpll_per                    = 0x4a008140,
833         .cm_idlest_dpll_per                     = 0x4a008144,
834         .cm_autoidle_dpll_per                   = 0x4a008148,
835         .cm_clksel_dpll_per                     = 0x4a00814c,
836         .cm_div_m2_dpll_per                     = 0x4a008150,
837         .cm_div_m3_dpll_per                     = 0x4a008154,
838         .cm_div_h11_dpll_per                    = 0x4a008158,
839         .cm_div_h12_dpll_per                    = 0x4a00815c,
840         .cm_div_h13_dpll_per                    = 0x4a008160,
841         .cm_div_h14_dpll_per                    = 0x4a008164,
842         .cm_ssc_deltamstep_dpll_per             = 0x4a008168,
843         .cm_ssc_modfreqdiv_dpll_per             = 0x4a00816c,
844         .cm_clkmode_dpll_usb                    = 0x4a008180,
845         .cm_idlest_dpll_usb                     = 0x4a008184,
846         .cm_autoidle_dpll_usb                   = 0x4a008188,
847         .cm_clksel_dpll_usb                     = 0x4a00818c,
848         .cm_div_m2_dpll_usb                     = 0x4a008190,
849         .cm_ssc_deltamstep_dpll_usb             = 0x4a0081a8,
850         .cm_ssc_modfreqdiv_dpll_usb             = 0x4a0081ac,
851         .cm_clkdcoldo_dpll_usb                  = 0x4a0081b4,
852         .cm_clkmode_dpll_pcie_ref               = 0x4a008200,
853         .cm_clkmode_apll_pcie                   = 0x4a00821c,
854         .cm_idlest_apll_pcie                    = 0x4a008220,
855         .cm_div_m2_apll_pcie                    = 0x4a008224,
856         .cm_clkvcoldo_apll_pcie                 = 0x4a008228,
857
858         /* cm2.core */
859         .cm_l3_1_clkstctrl                      = 0x4a008700,
860         .cm_l3_1_dynamicdep                     = 0x4a008708,
861         .cm_l3_1_l3_1_clkctrl                   = 0x4a008720,
862         .cm_l3_gpmc_clkctrl                     = 0x4a008728,
863         .cm_mpu_m3_clkstctrl                    = 0x4a008900,
864         .cm_mpu_m3_staticdep                    = 0x4a008904,
865         .cm_mpu_m3_dynamicdep                   = 0x4a008908,
866         .cm_mpu_m3_mpu_m3_clkctrl               = 0x4a008920,
867         .cm_sdma_clkstctrl                      = 0x4a008a00,
868         .cm_sdma_staticdep                      = 0x4a008a04,
869         .cm_sdma_dynamicdep                     = 0x4a008a08,
870         .cm_sdma_sdma_clkctrl                   = 0x4a008a20,
871         .cm_memif_clkstctrl                     = 0x4a008b00,
872         .cm_memif_dmm_clkctrl                   = 0x4a008b20,
873         .cm_memif_emif_fw_clkctrl               = 0x4a008b28,
874         .cm_memif_emif_1_clkctrl                = 0x4a008b30,
875         .cm_memif_emif_2_clkctrl                = 0x4a008b38,
876         .cm_memif_dll_clkctrl                   = 0x4a008b40,
877         .cm_l4cfg_clkstctrl                     = 0x4a008d00,
878         .cm_l4cfg_dynamicdep                    = 0x4a008d08,
879         .cm_l4cfg_l4_cfg_clkctrl                = 0x4a008d20,
880         .cm_l4cfg_hw_sem_clkctrl                = 0x4a008d28,
881         .cm_l4cfg_mailbox_clkctrl               = 0x4a008d30,
882         .cm_l4cfg_sar_rom_clkctrl               = 0x4a008d38,
883         .cm_l3instr_clkstctrl                   = 0x4a008e00,
884         .cm_l3instr_l3_3_clkctrl                = 0x4a008e20,
885         .cm_l3instr_l3_instr_clkctrl            = 0x4a008e28,
886         .cm_l3instr_intrconn_wp1_clkctrl        = 0x4a008e40,
887
888         /* cm2.ivahd */
889         .cm_ivahd_clkstctrl                     = 0x4a008f00,
890         .cm_ivahd_ivahd_clkctrl                 = 0x4a008f20,
891         .cm_ivahd_sl2_clkctrl                   = 0x4a008f28,
892
893         /* cm2.cam */
894         .cm_cam_clkstctrl                       = 0x4a009000,
895         .cm_cam_vip1_clkctrl                    = 0x4a009020,
896         .cm_cam_vip2_clkctrl                    = 0x4a009028,
897         .cm_cam_vip3_clkctrl                    = 0x4a009030,
898         .cm_cam_lvdsrx_clkctrl                  = 0x4a009038,
899         .cm_cam_csi1_clkctrl                    = 0x4a009040,
900         .cm_cam_csi2_clkctrl                    = 0x4a009048,
901
902         /* cm2.dss */
903         .cm_dss_clkstctrl                       = 0x4a009100,
904         .cm_dss_dss_clkctrl                     = 0x4a009120,
905
906         /* cm2.sgx */
907         .cm_sgx_clkstctrl                       = 0x4a009200,
908         .cm_sgx_sgx_clkctrl                     = 0x4a009220,
909
910         /* cm2.l3init */
911         .cm_l3init_clkstctrl                    = 0x4a009300,
912
913         /* cm2.l3init */
914         .cm_l3init_hsmmc1_clkctrl               = 0x4a009328,
915         .cm_l3init_hsmmc2_clkctrl               = 0x4a009330,
916         .cm_l3init_hsusbhost_clkctrl            = 0x4a009340,
917         .cm_l3init_hsusbotg_clkctrl             = 0x4a009348,
918         .cm_l3init_hsusbtll_clkctrl             = 0x4a009350,
919         .cm_l3init_sata_clkctrl                 = 0x4a009388,
920         .cm_gmac_clkstctrl                      = 0x4a0093c0,
921         .cm_gmac_gmac_clkctrl                   = 0x4a0093d0,
922         .cm_l3init_ocp2scp1_clkctrl             = 0x4a0093e0,
923         .cm_l3init_ocp2scp3_clkctrl             = 0x4a0093e8,
924         .cm_l3init_usb_otg_ss1_clkctrl          = 0x4a0093f0,
925         .cm_l3init_usb_otg_ss2_clkctrl          = 0x4a009340,
926
927         /* cm2.l4per */
928         .cm_l4per_clkstctrl                     = 0x4a009700,
929         .cm_l4per_dynamicdep                    = 0x4a009708,
930         .cm_l4per_gptimer10_clkctrl             = 0x4a009728,
931         .cm_l4per_gptimer11_clkctrl             = 0x4a009730,
932         .cm_l4per_gptimer2_clkctrl              = 0x4a009738,
933         .cm_l4per_gptimer3_clkctrl              = 0x4a009740,
934         .cm_l4per_gptimer4_clkctrl              = 0x4a009748,
935         .cm_l4per_gptimer9_clkctrl              = 0x4a009750,
936         .cm_l4per_elm_clkctrl                   = 0x4a009758,
937         .cm_l4per_gpio2_clkctrl                 = 0x4a009760,
938         .cm_l4per_gpio3_clkctrl                 = 0x4a009768,
939         .cm_l4per_gpio4_clkctrl                 = 0x4a009770,
940         .cm_l4per_gpio5_clkctrl                 = 0x4a009778,
941         .cm_l4per_gpio6_clkctrl                 = 0x4a009780,
942         .cm_l4per_hdq1w_clkctrl                 = 0x4a009788,
943         .cm_l4per_i2c1_clkctrl                  = 0x4a0097a0,
944         .cm_l4per_i2c2_clkctrl                  = 0x4a0097a8,
945         .cm_l4per_i2c3_clkctrl                  = 0x4a0097b0,
946         .cm_l4per_i2c4_clkctrl                  = 0x4a0097b8,
947         .cm_l4per_l4per_clkctrl                 = 0x4a0097c0,
948         .cm_l4per_mcspi1_clkctrl                = 0x4a0097f0,
949         .cm_l4per_mcspi2_clkctrl                = 0x4a0097f8,
950         .cm_l4per_mcspi3_clkctrl                = 0x4a009800,
951         .cm_l4per_mcspi4_clkctrl                = 0x4a009808,
952         .cm_l4per_gpio7_clkctrl                 = 0x4a009810,
953         .cm_l4per_gpio8_clkctrl                 = 0x4a009818,
954         .cm_l4per_mmcsd3_clkctrl                = 0x4a009820,
955         .cm_l4per_mmcsd4_clkctrl                = 0x4a009828,
956         .cm_l4per_qspi_clkctrl                  = 0x4a009838,
957         .cm_l4per_uart1_clkctrl                 = 0x4a009840,
958         .cm_l4per_uart2_clkctrl                 = 0x4a009848,
959         .cm_l4per_uart3_clkctrl                 = 0x4a009850,
960         .cm_l4per_uart4_clkctrl                 = 0x4a009858,
961         .cm_l4per_uart5_clkctrl                 = 0x4a009870,
962         .cm_l4sec_clkstctrl                     = 0x4a009880,
963         .cm_l4sec_staticdep                     = 0x4a009884,
964         .cm_l4sec_dynamicdep                    = 0x4a009888,
965         .cm_l4sec_aes1_clkctrl                  = 0x4a0098a0,
966         .cm_l4sec_aes2_clkctrl                  = 0x4a0098a8,
967         .cm_l4sec_des3des_clkctrl               = 0x4a0098b0,
968         .cm_l4sec_rng_clkctrl                   = 0x4a0098c0,
969         .cm_l4sec_sha2md51_clkctrl              = 0x4a0098c8,
970         .cm_l4sec_cryptodma_clkctrl             = 0x4a0098d8,
971
972         /* l4 wkup regs */
973         .cm_abe_pll_ref_clksel                  = 0x4ae0610c,
974         .cm_sys_clksel                          = 0x4ae06110,
975         .cm_abe_pll_sys_clksel                  = 0x4ae06118,
976         .cm_wkup_clkstctrl                      = 0x4ae07800,
977         .cm_wkup_l4wkup_clkctrl                 = 0x4ae07820,
978         .cm_wkup_wdtimer1_clkctrl               = 0x4ae07828,
979         .cm_wkup_wdtimer2_clkctrl               = 0x4ae07830,
980         .cm_wkup_gpio1_clkctrl                  = 0x4ae07838,
981         .cm_wkup_gptimer1_clkctrl               = 0x4ae07840,
982         .cm_wkup_gptimer12_clkctrl              = 0x4ae07848,
983         .cm_wkup_sarram_clkctrl                 = 0x4ae07860,
984         .cm_wkup_keyboard_clkctrl               = 0x4ae07878,
985         .cm_wkupaon_scrm_clkctrl                = 0x4ae07890,
986         .prm_rstctrl                            = 0x4ae07d00,
987         .prm_rstst                              = 0x4ae07d04,
988         .prm_rsttime                            = 0x4ae07d08,
989         .prm_io_pmctrl                          = 0x4ae07d20,
990         .prm_vc_val_bypass                      = 0x4ae07da0,
991         .prm_vc_cfg_i2c_mode                    = 0x4ae07db4,
992         .prm_vc_cfg_i2c_clk                     = 0x4ae07db8,
993
994         .prm_abbldo_mpu_setup                   = 0x4AE07DDC,
995         .prm_abbldo_mpu_ctrl                    = 0x4AE07DE0,
996
997         /*l3main1 edma*/
998         .cm_l3main1_tptc1_clkctrl               = 0x4a008778,
999         .cm_l3main1_tptc2_clkctrl               = 0x4a008780,
1000 };
1001
1002 void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits)
1003 {
1004         u32 reg = spare_type ? (*ctrl)->ctrl_core_sma_sw_1 :
1005                 (*ctrl)->ctrl_core_sma_sw_0;
1006         clrsetbits_le32(reg, clear_bits, set_bits);
1007 }