]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - board/gdsys/405ex/chip_config.c
mxc_ipuv3: fix memory alignment of framebuffer
[karo-tx-uboot.git] / board / gdsys / 405ex / chip_config.c
1 /*
2  * (C) Copyright 2009
3  * Stefan Roese, DENX Software Engineering, sr@denx.de.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  *
23  */
24
25 #include <common.h>
26 #include <asm/ppc4xx_config.h>
27
28 /* NAND booting versions differ in bytes: 6, 8, 9, 11, 12 */
29
30 struct ppc4xx_config ppc4xx_config_val[] = {
31         {
32                 "333-nor", "NOR  CPU: 333 PLB: 166 OPB:  83 EBC:  83",
33                 {
34                         0x8c, 0x12, 0xec, 0x12, 0x98, 0x00, 0x0a, 0x00,
35                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
36                 }
37         },
38         {
39                 "400-133-nor", "NOR  CPU: 400 PLB: 133 OPB:  66 EBC:  66",
40                 {
41                         0x8e, 0x0e, 0xe8, 0x13, 0x98, 0x00, 0x0a, 0x00,
42                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
43                 }
44         },
45         {
46                 "400-200-66-nor", "NOR  CPU: 400 PLB: 200 OPB:  66 EBC:  66",
47                 {
48                         0x8e, 0x0e, 0xe8, 0x12, 0xd8, 0x00, 0x0a, 0x00,
49                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
50                 }
51         },
52         {
53                 "400-nor", "NOR  CPU: 400 PLB: 200 OPB: 100 EBC: 100",
54                 {
55                         0x8e, 0x0e, 0xe8, 0x12, 0x98, 0x00, 0x0a, 0x00,
56                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
57                 }
58         },
59         {
60                 "533-nor", "NOR  CPU: 533 PLB: 177 OPB:  88 EBC:  88",
61                 {
62                         0x8e, 0x43, 0x60, 0x13, 0x98, 0x00, 0x0a, 0x00,
63                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
64                 }
65         },
66         {
67                 "533-nand", "NOR  CPU: 533 PLB: 177 OPB:  88 EBC:  88",
68                 {
69                         0x8e, 0x43, 0x60, 0x13, 0x98, 0x00, 0x0f, 0x00,
70                         0xa0, 0x68, 0x23, 0x58, 0x0d, 0x05, 0x00, 0x00
71                 }
72         },
73         {
74                 "600-nor", "NOR  CPU: 600 PLB: 200 OPB: 100 EBC: 100",
75                 {
76                         0x8d, 0x02, 0x34, 0x13, 0x98, 0x00, 0x0a, 0x00,
77                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
78                 }
79         },
80         {
81                 "600-nand", "NOR  CPU: 600 PLB: 200 OPB: 100 EBC: 100",
82                 {
83                         0x8d, 0x02, 0x34, 0x13, 0x98, 0x00, 0x0f, 0x00,
84                         0xa0, 0x68, 0x23, 0x58, 0x0d, 0x05, 0x00, 0x00
85                 }
86         },
87         {
88                 "666-nor", "NOR  CPU: 666 PLB: 222 OPB: 111 EBC: 111",
89                 {
90                         0x8d, 0x03, 0x78, 0x13, 0x98, 0x00, 0x0a, 0x00,
91                         0x40, 0x08, 0x23, 0x50, 0x00, 0x05, 0x00, 0x00
92                 }
93         },
94 };
95
96 int ppc4xx_config_count = ARRAY_SIZE(ppc4xx_config_val);