]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/enbw_cmc.h
Merge branch 'master' of git://git.denx.de/u-boot-usb
[karo-tx-uboot.git] / include / configs / enbw_cmc.h
1 /*
2  * (C) Copyright 2011
3  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4  *
5  * Based on:
6  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7  *
8  * Based on davinci_dvevm.h. Original Copyrights follow:
9  *
10  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
11  *
12  * This program is free software; you can redistribute it and/or modify
13  * it under the terms of the GNU General Public License as published by
14  * the Free Software Foundation; either version 2 of the License, or
15  * (at your option) any later version.
16  *
17  * This program is distributed in the hope that it will be useful,
18  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20  * GNU General Public License for more details.
21  *
22  * You should have received a copy of the GNU General Public License
23  * along with this program; if not, write to the Free Software
24  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25  */
26
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29
30 /*
31  * Board
32  */
33 #define CONFIG_DRIVER_TI_EMAC
34 #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 7
35 #define CONFIG_USE_NAND
36
37 /*
38  * SoC Configuration
39  */
40 #define CONFIG_ARM926EJS                /* arm926ejs CPU core */
41 #define CONFIG_SOC_DA8XX                /* TI DA8xx SoC */
42 #define CONFIG_SOC_DA850                /* TI DA850 SoC */
43 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
44 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
45 #define CONFIG_SYS_OSCIN_FREQ           24000000
46 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
47 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
48 #define CONFIG_SYS_HZ                   1000
49 #define CONFIG_DA850_LOWLEVEL
50 #define CONFIG_ARCH_CPU_INIT
51 #define CONFIG_SYS_DA850_PLL_INIT
52 #define CONFIG_SYS_DA850_DDR_INIT
53 #define CONFIG_DA8XX_GPIO
54 #define CONFIG_HOSTNAME         enbw_cmc
55
56 #define MACH_TYPE_ENBW_CMC      3585
57 #define CONFIG_MACH_TYPE        MACH_TYPE_ENBW_CMC
58
59 /*
60  * Memory Info
61  */
62 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
63 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
64 #define PHYS_SDRAM_1_SIZE       (64 << 20) /* SDRAM size 64MB */
65 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
66
67 /* memtest start addr */
68 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
69
70 /* memtest will be run on 16MB */
71 #define CONFIG_SYS_MEMTEST_END  (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
72
73 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
74
75 /*
76  * Serial Driver info
77  */
78 #define CONFIG_SYS_NS16550
79 #define CONFIG_SYS_NS16550_SERIAL
80 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
81 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
82 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
83 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
84 #define CONFIG_BAUDRATE         115200          /* Default baud rate */
85
86 /*
87  * I2C Configuration
88  */
89 #define CONFIG_HARD_I2C
90 #define CONFIG_DRIVER_DAVINCI_I2C
91 #define CONFIG_SYS_I2C_SPEED            80000
92 #define CONFIG_SYS_I2C_SLAVE            10 /* Bogus, master-only in U-Boot */
93 #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
94 #define CONFIG_CMD_I2C
95
96 #define CONFIG_CMD_DTT
97 #define CONFIG_DTT_LM75
98 #define CONFIG_DTT_SENSORS      {0}     /* Sensor addresses             */
99 #define CONFIG_SYS_DTT_MAX_TEMP 70
100 #define CONFIG_SYS_DTT_LOW_TEMP -30
101 #define CONFIG_SYS_DTT_HYSTERESIS       3
102
103 /*
104  * SPI Configuration
105  */
106 #define CONFIG_DAVINCI_SPI
107 #define CONFIG_SYS_SPI_BASE             DAVINCI_SPI1_BASE
108 #define CONFIG_SYS_SPI_CLK              clk_get(DAVINCI_SPI1_CLKID)
109 #define CONFIG_CMD_SPI
110
111 /*
112  * Flash & Environment
113  */
114 #ifdef CONFIG_USE_NAND
115 #define CONFIG_NAND_DAVINCI
116 #define CONFIG_SYS_NAND_USE_FLASH_BBT
117 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
118 #define CONFIG_SYS_NAND_PAGE_2K
119 #define CONFIG_SYS_NAND_CS              3
120 #define CONFIG_SYS_NAND_BASE            DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
121 #define CONFIG_SYS_CLE_MASK             0x10
122 #define CONFIG_SYS_ALE_MASK             0x8
123 #undef CONFIG_SYS_NAND_HW_ECC
124 #define CONFIG_SYS_MAX_NAND_DEVICE      1 /* Max number of NAND devices */
125
126 #define MTDIDS_DEFAULT          "nor0=physmap-flash.0,nand0=davinci_nand.1"
127 #define MTDPARTS_DEFAULT                        \
128         "mtdparts="                             \
129                 "physmap-flash.0:"              \
130                         "512k(U-Boot),"         \
131                         "64k(env1),"            \
132                         "64k(env2),"            \
133                         "-(rest);"              \
134                 "davinci_nand.1:"               \
135                         "128k(dtb),"            \
136                         "3m(kernel),"           \
137                         "4m(rootfs),"           \
138                         "-(userfs)"
139
140
141 #define CONFIG_CMD_MTDPARTS
142
143 #endif
144
145 /*
146  * Network & Ethernet Configuration
147  */
148 #ifdef CONFIG_DRIVER_TI_EMAC
149 #define CONFIG_MII
150 #define CONFIG_BOOTP_DEFAULT
151 #define CONFIG_BOOTP_DNS
152 #define CONFIG_BOOTP_DNS2
153 #define CONFIG_BOOTP_SEND_HOSTNAME
154 #define CONFIG_NET_RETRY_COUNT  10
155 #endif
156
157 /*
158  * Flash configuration
159  */
160 #define CONFIG_SYS_FLASH_CFI
161 #define CONFIG_FLASH_CFI_DRIVER
162 #define CONFIG_FLASH_CFI_MTD
163 #define CONFIG_SYS_FLASH_BASE           0x60000000
164 #define CONFIG_SYS_FLASH_SIZE           0x01000000
165 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* max num of memory banks */
166 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
167 #define CONFIG_SYS_MAX_FLASH_SECT       128
168 #define CONFIG_FLASH_16BIT              /* Flash is 16-bit */
169
170 #define CONFIG_CMD_FLASH
171
172 #define CONFIG_ENV_IS_IN_FLASH
173 #define CONFIG_SYS_MONITOR_LEN  0x80000
174 #define CONFIG_ENV_ADDR         (CONFIG_SYS_FLASH_BASE + \
175                                         CONFIG_SYS_MONITOR_LEN)
176 #define CONFIG_ENV_SECT_SIZE    (64 << 10)
177 #define CONFIG_ENV_SIZE         (16 << 10)      /* 16 KiB */
178 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + \
179                                         CONFIG_ENV_SECT_SIZE)
180 #define CONFIG_ENV_SIZE_REDUND          (CONFIG_ENV_SIZE)
181 #undef CONFIG_ENV_IS_IN_NAND
182 #define CONFIG_DEFAULT_SETTINGS_ADDR    (CONFIG_ENV_ADDR_REDUND + \
183                                                 CONFIG_ENV_SECT_SIZE)
184
185 #define xstr(s) str(s)
186 #define str(s)  #s
187
188 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
189         "u-boot_addr_r=c0000000\0"                                      \
190         "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.bin\0"                 \
191         "load=tftp ${u-boot_addr_r} ${u-boot}\0"                        \
192         "update=protect off " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"\
193                 "erase " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"   \
194                 "cp.b ${u-boot_addr_r} " xstr(CONFIG_SYS_FLASH_BASE)    \
195                 " ${filesize};"                                         \
196                 "protect on " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize}\0"\
197         "netdev=eth0\0"                                                 \
198         "rootpath=/opt/eldk-arm/arm\0"                                  \
199         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
200                 "nfsroot=${serverip}:${rootpath}\0"                     \
201         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
202         "addip=setenv bootargs ${bootargs} "                            \
203                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
204                 ":${hostname}:${netdev}:off panic=1\0"                  \
205         "kernel_addr_r=c0700000\0"                                      \
206         "fdt_addr_r=c0600000\0"                                         \
207         "ramdisk_addr_r=c0b00000\0"                                     \
208         "fdt_file=" xstr(CONFIG_HOSTNAME) "/"                           \
209                 xstr(CONFIG_HOSTNAME) ".dtb\0"                          \
210         "kernel_file=" xstr(CONFIG_HOSTNAME) "/uImage \0"               \
211         "nand_ld_ramdsk=nand read ${ramdisk_addr_r} 320000 400000\0"    \
212         "nand_ld_kernel=nand read ${kernel_addr_r} 20000 300000\0"      \
213         "nand_ld_fdt=nand read ${fdt_addr_r} 0 2000\0"                  \
214         "load_kernel=tftp ${kernel_addr_r} ${kernel_file}\0"            \
215         "load_fdt=tftp ${fdt_addr_r} ${fdt_file}\0"                     \
216         "load_nand=run nand_ld_ramdsk nand_ld_kernel nand_ld_fdt\0"     \
217         "addcon=setenv bootargs ${bootargs} console=ttyS2,"             \
218                 "${baudrate}n8\0"                                       \
219         "net_nfs=run load_fdt load_kernel; "                            \
220                 "run nfsargs addip addcon addmtd addmisc;"              \
221                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
222         "nand_selfnand=run load_nand ramargs addip addcon addmisc;bootm "\
223                 "${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"    \
224         "bootcmd=run net_nfs\0"                                         \
225         "machid=e01\0"                                                  \
226         "key_cmd_0=echo key:   0\0"                                     \
227         "key_cmd_1=echo key:   1\0"                                     \
228         "key_cmd_2=echo key:   2\0"                                     \
229         "key_cmd_3=echo key:   3\0"                                     \
230         "key_magic_0=0\0"                                               \
231         "key_magic_1=1\0"                                               \
232         "key_magic_2=2\0"                                               \
233         "key_magic_3=3\0"                                               \
234         "magic_keys=0123\0"                                             \
235         "hwconfig=switch:lan=on,pwl=off,config=0x60100000\0"            \
236         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
237         "addmisc=setenv bootargs ${bootargs}\0"                         \
238         "mtdids=" MTDIDS_DEFAULT "\0"                                   \
239         "mtdparts=" MTDPARTS_DEFAULT "\0"                               \
240         "logversion=2\0"                                                \
241         "\0"
242
243 /*
244  * U-Boot general configuration
245  */
246 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
247 #define CONFIG_SYS_PROMPT       "=> " /* Command Prompt */
248 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
249 #define CONFIG_SYS_PBSIZE       (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
250 #define CONFIG_SYS_MAXARGS      16 /* max number of command args */
251 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
252 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
253 #define CONFIG_VERSION_VARIABLE
254 #define CONFIG_AUTO_COMPLETE
255 #define CONFIG_SYS_HUSH_PARSER
256 #define CONFIG_CMDLINE_EDITING
257 #define CONFIG_SYS_LONGHELP
258 #define CONFIG_CRC32_VERIFY
259 #define CONFIG_MX_CYCLIC
260 #define CONFIG_BOOTDELAY        3
261 #define CONFIG_HWCONFIG
262 #define CONFIG_SHOW_BOOT_PROGRESS
263 #define CONFIG_BOARD_LATE_INIT
264
265 /*
266  * U-Boot commands
267  */
268 #include <config_cmd_default.h>
269 #define CONFIG_CMD_ENV
270 #define CONFIG_CMD_ASKENV
271 #define CONFIG_CMD_DHCP
272 #define CONFIG_CMD_DIAG
273 #define CONFIG_CMD_MII
274 #define CONFIG_CMD_PING
275 #define CONFIG_CMD_SAVES
276 #define CONFIG_CMD_MEMORY
277 #define CONFIG_CMD_CACHE
278
279 #ifdef CONFIG_CMD_BDI
280 #define CONFIG_CLOCKS
281 #endif
282
283 #ifndef CONFIG_DRIVER_TI_EMAC
284 #undef CONFIG_CMD_NET
285 #undef CONFIG_CMD_DHCP
286 #undef CONFIG_CMD_MII
287 #undef CONFIG_CMD_PING
288 #endif
289
290 #ifdef CONFIG_USE_NAND
291 #undef CONFIG_CMD_IMLS
292 #define CONFIG_CMD_NAND
293
294 #define CONFIG_CMD_MTDPARTS
295 #define CONFIG_MTD_DEVICE
296 #define CONFIG_MTD_PARTITIONS
297 #define CONFIG_LZO
298 #define CONFIG_RBTREE
299 #define CONFIG_CMD_UBI
300 #define CONFIG_CMD_UBIFS
301 #endif
302
303 #if !defined(CONFIG_USE_NAND) && \
304         !defined(CONFIG_USE_NOR) && \
305         !defined(CONFIG_USE_SPIFLASH)
306 #define CONFIG_ENV_IS_NOWHERE
307 #define CONFIG_SYS_NO_FLASH
308 #define CONFIG_ENV_SIZE         (16 << 10)
309 #undef CONFIG_CMD_IMLS
310 #undef CONFIG_CMD_ENV
311 #endif
312
313 #define CONFIG_SYS_TEXT_BASE            0x60000000
314 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
315 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
316 #define CONFIG_SYS_INIT_SP_ADDR         (0x8001ff00)
317
318 #define CONFIG_VERSION_VARIABLE
319 #define CONFIG_ENV_OVERWRITE
320
321 #define CONFIG_PREBOOT  "echo;" \
322         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
323         "echo"
324 #define CONFIG_MISC_INIT_R
325
326 #define CONFIG_CMC_RESET_PIN    0x04000000
327 #define CONFIG_CMC_RESET_TIMEOUT        3
328
329 #define CONFIG_HW_WATCHDOG
330 #define CONFIG_SYS_WDTTIMERBASE         DAVINCI_TIMER1_BASE
331 #define CONFIG_SYS_WDT_PERIOD_LOW       0x0c000000
332 #define CONFIG_SYS_WDT_PERIOD_HIGH      0x0
333
334 #define CONFIG_CMD_DATE
335 #define CONFIG_RTC_DAVINCI
336
337 /* SD/MMC */
338 #define CONFIG_MMC
339 #define CONFIG_GENERIC_MMC
340 #define CONFIG_DAVINCI_MMC
341 #define CONFIG_MMC_MBLOCK
342 #define CONFIG_DOS_PARTITION
343 #define CONFIG_CMD_FAT
344 #define CONFIG_CMD_MMC
345
346 /* GPIO */
347 #define CONFIG_ENBW_CMC_BOARD_TYPE      57
348 #define CONFIG_ENBW_CMC_HW_ID_BIT0      39
349 #define CONFIG_ENBW_CMC_HW_ID_BIT1      38
350 #define CONFIG_ENBW_CMC_HW_ID_BIT2      35
351
352 /* FDT support */
353 #define CONFIG_OF_LIBFDT
354
355 /* LowLevel Init */
356 /* PLL */
357 #define CONFIG_SYS_DV_CLKMODE           0
358 #define CONFIG_SYS_DA850_PLL0_POSTDIV   0
359 #define CONFIG_SYS_DA850_PLL0_PLLDIV1   0x8000
360 #define CONFIG_SYS_DA850_PLL0_PLLDIV2   0x8001
361 #define CONFIG_SYS_DA850_PLL0_PLLDIV3   0x8002 /* 150MHz */
362 #define CONFIG_SYS_DA850_PLL0_PLLDIV4   0x8003
363 #define CONFIG_SYS_DA850_PLL0_PLLDIV5   0x8002
364 #define CONFIG_SYS_DA850_PLL0_PLLDIV6   CONFIG_SYS_DA850_PLL0_PLLDIV1
365 #define CONFIG_SYS_DA850_PLL0_PLLDIV7   0x8005
366
367 #define CONFIG_SYS_DA850_PLL1_POSTDIV   1
368 #define CONFIG_SYS_DA850_PLL1_PLLDIV1   0x8000
369 #define CONFIG_SYS_DA850_PLL1_PLLDIV2   0x8001
370 #define CONFIG_SYS_DA850_PLL1_PLLDIV3   0x8002
371
372 #define CONFIG_SYS_DA850_PLL0_PLLM      18      /* PLL0 -> 456 MHz */
373 #define CONFIG_SYS_DA850_PLL1_PLLM      24      /* PLL1 -> 300 MHz */
374
375 /* DDR RAM */
376 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
377                         DV_DDR_PHY_EXT_STRBEN   | \
378                         (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
379
380 #define CONFIG_SYS_DA850_DDR2_SDBCR (0 | \
381                   (0 << DV_DDR_SDCR_DDR2TERM1_SHIFT) | \
382                   (0 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
383                   (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
384                   (0x1 << DV_DDR_SDCR_DDREN_SHIFT)      | \
385                   (0x1 << DV_DDR_SDCR_SDRAMEN_SHIFT)    | \
386                   (0x1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT)  | \
387                   (0x1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT)  | \
388                   (0x3 << DV_DDR_SDCR_CL_SHIFT)         | \
389                   (0x2 << DV_DDR_SDCR_IBANK_SHIFT)              | \
390                   (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
391
392 #define CONFIG_SYS_DA850_DDR2_SDBCR2 4 /* 13 row address bits */
393
394 /*
395  * freq = 150MHz -> t = 7ns
396  */
397 #define CONFIG_SYS_DA850_DDR2_SDTIMR (0 | \
398                 (0x0d << DV_DDR_SDTMR1_RFC_SHIFT)       | \
399                 (1 << DV_DDR_SDTMR1_RP_SHIFT)           | \
400                 (1 << DV_DDR_SDTMR1_RCD_SHIFT)          | \
401                 (1 << DV_DDR_SDTMR1_WR_SHIFT)           | \
402                 (5 << DV_DDR_SDTMR1_RAS_SHIFT)          | \
403                 (7 << DV_DDR_SDTMR1_RC_SHIFT)           | \
404                 (1 << DV_DDR_SDTMR1_RRD_SHIFT)          | \
405                 (readl(&dv_ddr2_regs_ctrl->sdtimr) & 0x4) |  /* Reserved */ \
406                 ((2 - 1) << DV_DDR_SDTMR1_WTR_SHIFT))
407
408 /*
409  * freq = 150MHz -> t=7ns
410  */
411 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (0 | \
412         (readl(&dv_ddr2_regs_ctrl->sdtimr2) & 0x80000000) | /* Reserved */ \
413         (8 << DV_DDR_SDTMR2_RASMAX_SHIFT)               | \
414         (2 << DV_DDR_SDTMR2_XP_SHIFT)                   | \
415         (0 << DV_DDR_SDTMR2_ODT_SHIFT)                  | \
416         (15 << DV_DDR_SDTMR2_XSNR_SHIFT)                | \
417         (27 << DV_DDR_SDTMR2_XSRD_SHIFT)                | \
418         (0 << DV_DDR_SDTMR2_RTP_SHIFT)                  | \
419         (2 << DV_DDR_SDTMR2_CKE_SHIFT))
420
421 #define CONFIG_SYS_DA850_DDR2_SDRCR     0x00000407
422 #define CONFIG_SYS_DA850_DDR2_PBBPR     0x30
423 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
424                                         DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
425                                         DAVINCI_SYSCFG_SUSPSRC_UART2 | \
426                                         DAVINCI_SYSCFG_SUSPSRC_EMAC |\
427                                         DAVINCI_SYSCFG_SUSPSRC_I2C)
428
429 #define CONFIG_SYS_DA850_CS2CFG (DAVINCI_ABCR_WSETUP(2) | \
430                                 DAVINCI_ABCR_WSTROBE(6) | \
431                                 DAVINCI_ABCR_WHOLD(1)   | \
432                                 DAVINCI_ABCR_RSETUP(2)  | \
433                                 DAVINCI_ABCR_RSTROBE(6) | \
434                                 DAVINCI_ABCR_RHOLD(1)   | \
435                                 DAVINCI_ABCR_ASIZE_16BIT)
436
437 #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \
438                                 DAVINCI_ABCR_WSTROBE(2) | \
439                                 DAVINCI_ABCR_WHOLD(1)   | \
440                                 DAVINCI_ABCR_RSETUP(1)  | \
441                                 DAVINCI_ABCR_RSTROBE(6) | \
442                                 DAVINCI_ABCR_RHOLD(1)   | \
443                                 DAVINCI_ABCR_ASIZE_8BIT)
444
445 /*
446  * NOR Bootconfiguration word:
447  * Method: Direc boot
448  * EMIFA access mode: 16 Bit
449  */
450 #define CONFIG_SYS_DV_NOR_BOOT_CFG      (0x11)
451
452 #define CONFIG_POST     (CONFIG_SYS_POST_MEMORY)
453 #define CONFIG_POST_EXTERNAL_WORD_FUNCS
454 #define CONFIG_SYS_POST_WORD_ADDR DAVINCI_RTC_BASE
455 #define CONFIG_LOGBUFFER
456 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
457
458 #define CONFIG_BOOTCOUNT_LIMIT
459 #define CONFIG_SYS_BOOTCOUNT_ADDR       DAVINCI_RTC_BASE
460 #define CONFIG_SYS_BOOTCOUNT_BE
461
462 #define CONFIG_SYS_NAND_U_BOOT_DST      0xc0080000
463 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x60004000
464 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x70000
465 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
466 #endif /* __CONFIG_H */